adau1373.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578
  1. /*
  2. * Analog Devices ADAU1373 Audio Codec drive
  3. *
  4. * Copyright 2011 Analog Devices Inc.
  5. * Author: Lars-Peter Clausen <lars@metafoo.de>
  6. *
  7. * Licensed under the GPL-2 or later.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/delay.h>
  12. #include <linux/pm.h>
  13. #include <linux/i2c.h>
  14. #include <linux/slab.h>
  15. #include <linux/gcd.h>
  16. #include <sound/core.h>
  17. #include <sound/pcm.h>
  18. #include <sound/pcm_params.h>
  19. #include <sound/tlv.h>
  20. #include <sound/soc.h>
  21. #include <sound/adau1373.h>
  22. #include "adau1373.h"
  23. struct adau1373_dai {
  24. unsigned int clk_src;
  25. unsigned int sysclk;
  26. bool enable_src;
  27. bool master;
  28. };
  29. struct adau1373 {
  30. struct regmap *regmap;
  31. struct adau1373_dai dais[3];
  32. };
  33. #define ADAU1373_INPUT_MODE 0x00
  34. #define ADAU1373_AINL_CTRL(x) (0x01 + (x) * 2)
  35. #define ADAU1373_AINR_CTRL(x) (0x02 + (x) * 2)
  36. #define ADAU1373_LLINE_OUT(x) (0x9 + (x) * 2)
  37. #define ADAU1373_RLINE_OUT(x) (0xa + (x) * 2)
  38. #define ADAU1373_LSPK_OUT 0x0d
  39. #define ADAU1373_RSPK_OUT 0x0e
  40. #define ADAU1373_LHP_OUT 0x0f
  41. #define ADAU1373_RHP_OUT 0x10
  42. #define ADAU1373_ADC_GAIN 0x11
  43. #define ADAU1373_LADC_MIXER 0x12
  44. #define ADAU1373_RADC_MIXER 0x13
  45. #define ADAU1373_LLINE1_MIX 0x14
  46. #define ADAU1373_RLINE1_MIX 0x15
  47. #define ADAU1373_LLINE2_MIX 0x16
  48. #define ADAU1373_RLINE2_MIX 0x17
  49. #define ADAU1373_LSPK_MIX 0x18
  50. #define ADAU1373_RSPK_MIX 0x19
  51. #define ADAU1373_LHP_MIX 0x1a
  52. #define ADAU1373_RHP_MIX 0x1b
  53. #define ADAU1373_EP_MIX 0x1c
  54. #define ADAU1373_HP_CTRL 0x1d
  55. #define ADAU1373_HP_CTRL2 0x1e
  56. #define ADAU1373_LS_CTRL 0x1f
  57. #define ADAU1373_EP_CTRL 0x21
  58. #define ADAU1373_MICBIAS_CTRL1 0x22
  59. #define ADAU1373_MICBIAS_CTRL2 0x23
  60. #define ADAU1373_OUTPUT_CTRL 0x24
  61. #define ADAU1373_PWDN_CTRL1 0x25
  62. #define ADAU1373_PWDN_CTRL2 0x26
  63. #define ADAU1373_PWDN_CTRL3 0x27
  64. #define ADAU1373_DPLL_CTRL(x) (0x28 + (x) * 7)
  65. #define ADAU1373_PLL_CTRL1(x) (0x29 + (x) * 7)
  66. #define ADAU1373_PLL_CTRL2(x) (0x2a + (x) * 7)
  67. #define ADAU1373_PLL_CTRL3(x) (0x2b + (x) * 7)
  68. #define ADAU1373_PLL_CTRL4(x) (0x2c + (x) * 7)
  69. #define ADAU1373_PLL_CTRL5(x) (0x2d + (x) * 7)
  70. #define ADAU1373_PLL_CTRL6(x) (0x2e + (x) * 7)
  71. #define ADAU1373_HEADDECT 0x36
  72. #define ADAU1373_ADC_DAC_STATUS 0x37
  73. #define ADAU1373_ADC_CTRL 0x3c
  74. #define ADAU1373_DAI(x) (0x44 + (x))
  75. #define ADAU1373_CLK_SRC_DIV(x) (0x40 + (x) * 2)
  76. #define ADAU1373_BCLKDIV(x) (0x47 + (x))
  77. #define ADAU1373_SRC_RATIOA(x) (0x4a + (x) * 2)
  78. #define ADAU1373_SRC_RATIOB(x) (0x4b + (x) * 2)
  79. #define ADAU1373_DEEMP_CTRL 0x50
  80. #define ADAU1373_SRC_DAI_CTRL(x) (0x51 + (x))
  81. #define ADAU1373_DIN_MIX_CTRL(x) (0x56 + (x))
  82. #define ADAU1373_DOUT_MIX_CTRL(x) (0x5b + (x))
  83. #define ADAU1373_DAI_PBL_VOL(x) (0x62 + (x) * 2)
  84. #define ADAU1373_DAI_PBR_VOL(x) (0x63 + (x) * 2)
  85. #define ADAU1373_DAI_RECL_VOL(x) (0x68 + (x) * 2)
  86. #define ADAU1373_DAI_RECR_VOL(x) (0x69 + (x) * 2)
  87. #define ADAU1373_DAC1_PBL_VOL 0x6e
  88. #define ADAU1373_DAC1_PBR_VOL 0x6f
  89. #define ADAU1373_DAC2_PBL_VOL 0x70
  90. #define ADAU1373_DAC2_PBR_VOL 0x71
  91. #define ADAU1373_ADC_RECL_VOL 0x72
  92. #define ADAU1373_ADC_RECR_VOL 0x73
  93. #define ADAU1373_DMIC_RECL_VOL 0x74
  94. #define ADAU1373_DMIC_RECR_VOL 0x75
  95. #define ADAU1373_VOL_GAIN1 0x76
  96. #define ADAU1373_VOL_GAIN2 0x77
  97. #define ADAU1373_VOL_GAIN3 0x78
  98. #define ADAU1373_HPF_CTRL 0x7d
  99. #define ADAU1373_BASS1 0x7e
  100. #define ADAU1373_BASS2 0x7f
  101. #define ADAU1373_DRC(x) (0x80 + (x) * 0x10)
  102. #define ADAU1373_3D_CTRL1 0xc0
  103. #define ADAU1373_3D_CTRL2 0xc1
  104. #define ADAU1373_FDSP_SEL1 0xdc
  105. #define ADAU1373_FDSP_SEL2 0xdd
  106. #define ADAU1373_FDSP_SEL3 0xde
  107. #define ADAU1373_FDSP_SEL4 0xdf
  108. #define ADAU1373_DIGMICCTRL 0xe2
  109. #define ADAU1373_DIGEN 0xeb
  110. #define ADAU1373_SOFT_RESET 0xff
  111. #define ADAU1373_PLL_CTRL6_DPLL_BYPASS BIT(1)
  112. #define ADAU1373_PLL_CTRL6_PLL_EN BIT(0)
  113. #define ADAU1373_DAI_INVERT_BCLK BIT(7)
  114. #define ADAU1373_DAI_MASTER BIT(6)
  115. #define ADAU1373_DAI_INVERT_LRCLK BIT(4)
  116. #define ADAU1373_DAI_WLEN_16 0x0
  117. #define ADAU1373_DAI_WLEN_20 0x4
  118. #define ADAU1373_DAI_WLEN_24 0x8
  119. #define ADAU1373_DAI_WLEN_32 0xc
  120. #define ADAU1373_DAI_WLEN_MASK 0xc
  121. #define ADAU1373_DAI_FORMAT_RIGHT_J 0x0
  122. #define ADAU1373_DAI_FORMAT_LEFT_J 0x1
  123. #define ADAU1373_DAI_FORMAT_I2S 0x2
  124. #define ADAU1373_DAI_FORMAT_DSP 0x3
  125. #define ADAU1373_BCLKDIV_SOURCE BIT(5)
  126. #define ADAU1373_BCLKDIV_SR_MASK (0x07 << 2)
  127. #define ADAU1373_BCLKDIV_BCLK_MASK 0x03
  128. #define ADAU1373_BCLKDIV_32 0x03
  129. #define ADAU1373_BCLKDIV_64 0x02
  130. #define ADAU1373_BCLKDIV_128 0x01
  131. #define ADAU1373_BCLKDIV_256 0x00
  132. #define ADAU1373_ADC_CTRL_PEAK_DETECT BIT(0)
  133. #define ADAU1373_ADC_CTRL_RESET BIT(1)
  134. #define ADAU1373_ADC_CTRL_RESET_FORCE BIT(2)
  135. #define ADAU1373_OUTPUT_CTRL_LDIFF BIT(3)
  136. #define ADAU1373_OUTPUT_CTRL_LNFBEN BIT(2)
  137. #define ADAU1373_PWDN_CTRL3_PWR_EN BIT(0)
  138. #define ADAU1373_EP_CTRL_MICBIAS1_OFFSET 4
  139. #define ADAU1373_EP_CTRL_MICBIAS2_OFFSET 2
  140. static const struct reg_default adau1373_reg_defaults[] = {
  141. { ADAU1373_INPUT_MODE, 0x00 },
  142. { ADAU1373_AINL_CTRL(0), 0x00 },
  143. { ADAU1373_AINR_CTRL(0), 0x00 },
  144. { ADAU1373_AINL_CTRL(1), 0x00 },
  145. { ADAU1373_AINR_CTRL(1), 0x00 },
  146. { ADAU1373_AINL_CTRL(2), 0x00 },
  147. { ADAU1373_AINR_CTRL(2), 0x00 },
  148. { ADAU1373_AINL_CTRL(3), 0x00 },
  149. { ADAU1373_AINR_CTRL(3), 0x00 },
  150. { ADAU1373_LLINE_OUT(0), 0x00 },
  151. { ADAU1373_RLINE_OUT(0), 0x00 },
  152. { ADAU1373_LLINE_OUT(1), 0x00 },
  153. { ADAU1373_RLINE_OUT(1), 0x00 },
  154. { ADAU1373_LSPK_OUT, 0x00 },
  155. { ADAU1373_RSPK_OUT, 0x00 },
  156. { ADAU1373_LHP_OUT, 0x00 },
  157. { ADAU1373_RHP_OUT, 0x00 },
  158. { ADAU1373_ADC_GAIN, 0x00 },
  159. { ADAU1373_LADC_MIXER, 0x00 },
  160. { ADAU1373_RADC_MIXER, 0x00 },
  161. { ADAU1373_LLINE1_MIX, 0x00 },
  162. { ADAU1373_RLINE1_MIX, 0x00 },
  163. { ADAU1373_LLINE2_MIX, 0x00 },
  164. { ADAU1373_RLINE2_MIX, 0x00 },
  165. { ADAU1373_LSPK_MIX, 0x00 },
  166. { ADAU1373_RSPK_MIX, 0x00 },
  167. { ADAU1373_LHP_MIX, 0x00 },
  168. { ADAU1373_RHP_MIX, 0x00 },
  169. { ADAU1373_EP_MIX, 0x00 },
  170. { ADAU1373_HP_CTRL, 0x00 },
  171. { ADAU1373_HP_CTRL2, 0x00 },
  172. { ADAU1373_LS_CTRL, 0x00 },
  173. { ADAU1373_EP_CTRL, 0x00 },
  174. { ADAU1373_MICBIAS_CTRL1, 0x00 },
  175. { ADAU1373_MICBIAS_CTRL2, 0x00 },
  176. { ADAU1373_OUTPUT_CTRL, 0x00 },
  177. { ADAU1373_PWDN_CTRL1, 0x00 },
  178. { ADAU1373_PWDN_CTRL2, 0x00 },
  179. { ADAU1373_PWDN_CTRL3, 0x00 },
  180. { ADAU1373_DPLL_CTRL(0), 0x00 },
  181. { ADAU1373_PLL_CTRL1(0), 0x00 },
  182. { ADAU1373_PLL_CTRL2(0), 0x00 },
  183. { ADAU1373_PLL_CTRL3(0), 0x00 },
  184. { ADAU1373_PLL_CTRL4(0), 0x00 },
  185. { ADAU1373_PLL_CTRL5(0), 0x00 },
  186. { ADAU1373_PLL_CTRL6(0), 0x02 },
  187. { ADAU1373_DPLL_CTRL(1), 0x00 },
  188. { ADAU1373_PLL_CTRL1(1), 0x00 },
  189. { ADAU1373_PLL_CTRL2(1), 0x00 },
  190. { ADAU1373_PLL_CTRL3(1), 0x00 },
  191. { ADAU1373_PLL_CTRL4(1), 0x00 },
  192. { ADAU1373_PLL_CTRL5(1), 0x00 },
  193. { ADAU1373_PLL_CTRL6(1), 0x02 },
  194. { ADAU1373_HEADDECT, 0x00 },
  195. { ADAU1373_ADC_CTRL, 0x00 },
  196. { ADAU1373_CLK_SRC_DIV(0), 0x00 },
  197. { ADAU1373_CLK_SRC_DIV(1), 0x00 },
  198. { ADAU1373_DAI(0), 0x0a },
  199. { ADAU1373_DAI(1), 0x0a },
  200. { ADAU1373_DAI(2), 0x0a },
  201. { ADAU1373_BCLKDIV(0), 0x00 },
  202. { ADAU1373_BCLKDIV(1), 0x00 },
  203. { ADAU1373_BCLKDIV(2), 0x00 },
  204. { ADAU1373_SRC_RATIOA(0), 0x00 },
  205. { ADAU1373_SRC_RATIOB(0), 0x00 },
  206. { ADAU1373_SRC_RATIOA(1), 0x00 },
  207. { ADAU1373_SRC_RATIOB(1), 0x00 },
  208. { ADAU1373_SRC_RATIOA(2), 0x00 },
  209. { ADAU1373_SRC_RATIOB(2), 0x00 },
  210. { ADAU1373_DEEMP_CTRL, 0x00 },
  211. { ADAU1373_SRC_DAI_CTRL(0), 0x08 },
  212. { ADAU1373_SRC_DAI_CTRL(1), 0x08 },
  213. { ADAU1373_SRC_DAI_CTRL(2), 0x08 },
  214. { ADAU1373_DIN_MIX_CTRL(0), 0x00 },
  215. { ADAU1373_DIN_MIX_CTRL(1), 0x00 },
  216. { ADAU1373_DIN_MIX_CTRL(2), 0x00 },
  217. { ADAU1373_DIN_MIX_CTRL(3), 0x00 },
  218. { ADAU1373_DIN_MIX_CTRL(4), 0x00 },
  219. { ADAU1373_DOUT_MIX_CTRL(0), 0x00 },
  220. { ADAU1373_DOUT_MIX_CTRL(1), 0x00 },
  221. { ADAU1373_DOUT_MIX_CTRL(2), 0x00 },
  222. { ADAU1373_DOUT_MIX_CTRL(3), 0x00 },
  223. { ADAU1373_DOUT_MIX_CTRL(4), 0x00 },
  224. { ADAU1373_DAI_PBL_VOL(0), 0x00 },
  225. { ADAU1373_DAI_PBR_VOL(0), 0x00 },
  226. { ADAU1373_DAI_PBL_VOL(1), 0x00 },
  227. { ADAU1373_DAI_PBR_VOL(1), 0x00 },
  228. { ADAU1373_DAI_PBL_VOL(2), 0x00 },
  229. { ADAU1373_DAI_PBR_VOL(2), 0x00 },
  230. { ADAU1373_DAI_RECL_VOL(0), 0x00 },
  231. { ADAU1373_DAI_RECR_VOL(0), 0x00 },
  232. { ADAU1373_DAI_RECL_VOL(1), 0x00 },
  233. { ADAU1373_DAI_RECR_VOL(1), 0x00 },
  234. { ADAU1373_DAI_RECL_VOL(2), 0x00 },
  235. { ADAU1373_DAI_RECR_VOL(2), 0x00 },
  236. { ADAU1373_DAC1_PBL_VOL, 0x00 },
  237. { ADAU1373_DAC1_PBR_VOL, 0x00 },
  238. { ADAU1373_DAC2_PBL_VOL, 0x00 },
  239. { ADAU1373_DAC2_PBR_VOL, 0x00 },
  240. { ADAU1373_ADC_RECL_VOL, 0x00 },
  241. { ADAU1373_ADC_RECR_VOL, 0x00 },
  242. { ADAU1373_DMIC_RECL_VOL, 0x00 },
  243. { ADAU1373_DMIC_RECR_VOL, 0x00 },
  244. { ADAU1373_VOL_GAIN1, 0x00 },
  245. { ADAU1373_VOL_GAIN2, 0x00 },
  246. { ADAU1373_VOL_GAIN3, 0x00 },
  247. { ADAU1373_HPF_CTRL, 0x00 },
  248. { ADAU1373_BASS1, 0x00 },
  249. { ADAU1373_BASS2, 0x00 },
  250. { ADAU1373_DRC(0) + 0x0, 0x78 },
  251. { ADAU1373_DRC(0) + 0x1, 0x18 },
  252. { ADAU1373_DRC(0) + 0x2, 0x00 },
  253. { ADAU1373_DRC(0) + 0x3, 0x00 },
  254. { ADAU1373_DRC(0) + 0x4, 0x00 },
  255. { ADAU1373_DRC(0) + 0x5, 0xc0 },
  256. { ADAU1373_DRC(0) + 0x6, 0x00 },
  257. { ADAU1373_DRC(0) + 0x7, 0x00 },
  258. { ADAU1373_DRC(0) + 0x8, 0x00 },
  259. { ADAU1373_DRC(0) + 0x9, 0xc0 },
  260. { ADAU1373_DRC(0) + 0xa, 0x88 },
  261. { ADAU1373_DRC(0) + 0xb, 0x7a },
  262. { ADAU1373_DRC(0) + 0xc, 0xdf },
  263. { ADAU1373_DRC(0) + 0xd, 0x20 },
  264. { ADAU1373_DRC(0) + 0xe, 0x00 },
  265. { ADAU1373_DRC(0) + 0xf, 0x00 },
  266. { ADAU1373_DRC(1) + 0x0, 0x78 },
  267. { ADAU1373_DRC(1) + 0x1, 0x18 },
  268. { ADAU1373_DRC(1) + 0x2, 0x00 },
  269. { ADAU1373_DRC(1) + 0x3, 0x00 },
  270. { ADAU1373_DRC(1) + 0x4, 0x00 },
  271. { ADAU1373_DRC(1) + 0x5, 0xc0 },
  272. { ADAU1373_DRC(1) + 0x6, 0x00 },
  273. { ADAU1373_DRC(1) + 0x7, 0x00 },
  274. { ADAU1373_DRC(1) + 0x8, 0x00 },
  275. { ADAU1373_DRC(1) + 0x9, 0xc0 },
  276. { ADAU1373_DRC(1) + 0xa, 0x88 },
  277. { ADAU1373_DRC(1) + 0xb, 0x7a },
  278. { ADAU1373_DRC(1) + 0xc, 0xdf },
  279. { ADAU1373_DRC(1) + 0xd, 0x20 },
  280. { ADAU1373_DRC(1) + 0xe, 0x00 },
  281. { ADAU1373_DRC(1) + 0xf, 0x00 },
  282. { ADAU1373_DRC(2) + 0x0, 0x78 },
  283. { ADAU1373_DRC(2) + 0x1, 0x18 },
  284. { ADAU1373_DRC(2) + 0x2, 0x00 },
  285. { ADAU1373_DRC(2) + 0x3, 0x00 },
  286. { ADAU1373_DRC(2) + 0x4, 0x00 },
  287. { ADAU1373_DRC(2) + 0x5, 0xc0 },
  288. { ADAU1373_DRC(2) + 0x6, 0x00 },
  289. { ADAU1373_DRC(2) + 0x7, 0x00 },
  290. { ADAU1373_DRC(2) + 0x8, 0x00 },
  291. { ADAU1373_DRC(2) + 0x9, 0xc0 },
  292. { ADAU1373_DRC(2) + 0xa, 0x88 },
  293. { ADAU1373_DRC(2) + 0xb, 0x7a },
  294. { ADAU1373_DRC(2) + 0xc, 0xdf },
  295. { ADAU1373_DRC(2) + 0xd, 0x20 },
  296. { ADAU1373_DRC(2) + 0xe, 0x00 },
  297. { ADAU1373_DRC(2) + 0xf, 0x00 },
  298. { ADAU1373_3D_CTRL1, 0x00 },
  299. { ADAU1373_3D_CTRL2, 0x00 },
  300. { ADAU1373_FDSP_SEL1, 0x00 },
  301. { ADAU1373_FDSP_SEL2, 0x00 },
  302. { ADAU1373_FDSP_SEL2, 0x00 },
  303. { ADAU1373_FDSP_SEL4, 0x00 },
  304. { ADAU1373_DIGMICCTRL, 0x00 },
  305. { ADAU1373_DIGEN, 0x00 },
  306. };
  307. static const unsigned int adau1373_out_tlv[] = {
  308. TLV_DB_RANGE_HEAD(4),
  309. 0, 7, TLV_DB_SCALE_ITEM(-7900, 400, 1),
  310. 8, 15, TLV_DB_SCALE_ITEM(-4700, 300, 0),
  311. 16, 23, TLV_DB_SCALE_ITEM(-2300, 200, 0),
  312. 24, 31, TLV_DB_SCALE_ITEM(-700, 100, 0),
  313. };
  314. static const DECLARE_TLV_DB_MINMAX(adau1373_digital_tlv, -9563, 0);
  315. static const DECLARE_TLV_DB_SCALE(adau1373_in_pga_tlv, -1300, 100, 1);
  316. static const DECLARE_TLV_DB_SCALE(adau1373_ep_tlv, -600, 600, 1);
  317. static const DECLARE_TLV_DB_SCALE(adau1373_input_boost_tlv, 0, 2000, 0);
  318. static const DECLARE_TLV_DB_SCALE(adau1373_gain_boost_tlv, 0, 600, 0);
  319. static const DECLARE_TLV_DB_SCALE(adau1373_speaker_boost_tlv, 1200, 600, 0);
  320. static const char *adau1373_fdsp_sel_text[] = {
  321. "None",
  322. "Channel 1",
  323. "Channel 2",
  324. "Channel 3",
  325. "Channel 4",
  326. "Channel 5",
  327. };
  328. static const SOC_ENUM_SINGLE_DECL(adau1373_drc1_channel_enum,
  329. ADAU1373_FDSP_SEL1, 4, adau1373_fdsp_sel_text);
  330. static const SOC_ENUM_SINGLE_DECL(adau1373_drc2_channel_enum,
  331. ADAU1373_FDSP_SEL1, 0, adau1373_fdsp_sel_text);
  332. static const SOC_ENUM_SINGLE_DECL(adau1373_drc3_channel_enum,
  333. ADAU1373_FDSP_SEL2, 0, adau1373_fdsp_sel_text);
  334. static const SOC_ENUM_SINGLE_DECL(adau1373_hpf_channel_enum,
  335. ADAU1373_FDSP_SEL3, 0, adau1373_fdsp_sel_text);
  336. static const SOC_ENUM_SINGLE_DECL(adau1373_bass_channel_enum,
  337. ADAU1373_FDSP_SEL4, 4, adau1373_fdsp_sel_text);
  338. static const char *adau1373_hpf_cutoff_text[] = {
  339. "3.7Hz", "50Hz", "100Hz", "150Hz", "200Hz", "250Hz", "300Hz", "350Hz",
  340. "400Hz", "450Hz", "500Hz", "550Hz", "600Hz", "650Hz", "700Hz", "750Hz",
  341. "800Hz",
  342. };
  343. static const SOC_ENUM_SINGLE_DECL(adau1373_hpf_cutoff_enum,
  344. ADAU1373_HPF_CTRL, 3, adau1373_hpf_cutoff_text);
  345. static const char *adau1373_bass_lpf_cutoff_text[] = {
  346. "801Hz", "1001Hz",
  347. };
  348. static const char *adau1373_bass_clip_level_text[] = {
  349. "0.125", "0.250", "0.370", "0.500", "0.625", "0.750", "0.875",
  350. };
  351. static const unsigned int adau1373_bass_clip_level_values[] = {
  352. 1, 2, 3, 4, 5, 6, 7,
  353. };
  354. static const char *adau1373_bass_hpf_cutoff_text[] = {
  355. "158Hz", "232Hz", "347Hz", "520Hz",
  356. };
  357. static const unsigned int adau1373_bass_tlv[] = {
  358. TLV_DB_RANGE_HEAD(3),
  359. 0, 2, TLV_DB_SCALE_ITEM(-600, 600, 1),
  360. 3, 4, TLV_DB_SCALE_ITEM(950, 250, 0),
  361. 5, 7, TLV_DB_SCALE_ITEM(1400, 150, 0),
  362. };
  363. static const SOC_ENUM_SINGLE_DECL(adau1373_bass_lpf_cutoff_enum,
  364. ADAU1373_BASS1, 5, adau1373_bass_lpf_cutoff_text);
  365. static const SOC_VALUE_ENUM_SINGLE_DECL(adau1373_bass_clip_level_enum,
  366. ADAU1373_BASS1, 2, 7, adau1373_bass_clip_level_text,
  367. adau1373_bass_clip_level_values);
  368. static const SOC_ENUM_SINGLE_DECL(adau1373_bass_hpf_cutoff_enum,
  369. ADAU1373_BASS1, 0, adau1373_bass_hpf_cutoff_text);
  370. static const char *adau1373_3d_level_text[] = {
  371. "0%", "6.67%", "13.33%", "20%", "26.67%", "33.33%",
  372. "40%", "46.67%", "53.33%", "60%", "66.67%", "73.33%",
  373. "80%", "86.67", "99.33%", "100%"
  374. };
  375. static const char *adau1373_3d_cutoff_text[] = {
  376. "No 3D", "0.03125 fs", "0.04583 fs", "0.075 fs", "0.11458 fs",
  377. "0.16875 fs", "0.27083 fs"
  378. };
  379. static const SOC_ENUM_SINGLE_DECL(adau1373_3d_level_enum,
  380. ADAU1373_3D_CTRL1, 4, adau1373_3d_level_text);
  381. static const SOC_ENUM_SINGLE_DECL(adau1373_3d_cutoff_enum,
  382. ADAU1373_3D_CTRL1, 0, adau1373_3d_cutoff_text);
  383. static const unsigned int adau1373_3d_tlv[] = {
  384. TLV_DB_RANGE_HEAD(2),
  385. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  386. 1, 7, TLV_DB_LINEAR_ITEM(-1800, -120),
  387. };
  388. static const char *adau1373_lr_mux_text[] = {
  389. "Mute",
  390. "Right Channel (L+R)",
  391. "Left Channel (L+R)",
  392. "Stereo",
  393. };
  394. static const SOC_ENUM_SINGLE_DECL(adau1373_lineout1_lr_mux_enum,
  395. ADAU1373_OUTPUT_CTRL, 4, adau1373_lr_mux_text);
  396. static const SOC_ENUM_SINGLE_DECL(adau1373_lineout2_lr_mux_enum,
  397. ADAU1373_OUTPUT_CTRL, 6, adau1373_lr_mux_text);
  398. static const SOC_ENUM_SINGLE_DECL(adau1373_speaker_lr_mux_enum,
  399. ADAU1373_LS_CTRL, 4, adau1373_lr_mux_text);
  400. static const struct snd_kcontrol_new adau1373_controls[] = {
  401. SOC_DOUBLE_R_TLV("AIF1 Capture Volume", ADAU1373_DAI_RECL_VOL(0),
  402. ADAU1373_DAI_RECR_VOL(0), 0, 0xff, 1, adau1373_digital_tlv),
  403. SOC_DOUBLE_R_TLV("AIF2 Capture Volume", ADAU1373_DAI_RECL_VOL(1),
  404. ADAU1373_DAI_RECR_VOL(1), 0, 0xff, 1, adau1373_digital_tlv),
  405. SOC_DOUBLE_R_TLV("AIF3 Capture Volume", ADAU1373_DAI_RECL_VOL(2),
  406. ADAU1373_DAI_RECR_VOL(2), 0, 0xff, 1, adau1373_digital_tlv),
  407. SOC_DOUBLE_R_TLV("ADC Capture Volume", ADAU1373_ADC_RECL_VOL,
  408. ADAU1373_ADC_RECR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  409. SOC_DOUBLE_R_TLV("DMIC Capture Volume", ADAU1373_DMIC_RECL_VOL,
  410. ADAU1373_DMIC_RECR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  411. SOC_DOUBLE_R_TLV("AIF1 Playback Volume", ADAU1373_DAI_PBL_VOL(0),
  412. ADAU1373_DAI_PBR_VOL(0), 0, 0xff, 1, adau1373_digital_tlv),
  413. SOC_DOUBLE_R_TLV("AIF2 Playback Volume", ADAU1373_DAI_PBL_VOL(1),
  414. ADAU1373_DAI_PBR_VOL(1), 0, 0xff, 1, adau1373_digital_tlv),
  415. SOC_DOUBLE_R_TLV("AIF3 Playback Volume", ADAU1373_DAI_PBL_VOL(2),
  416. ADAU1373_DAI_PBR_VOL(2), 0, 0xff, 1, adau1373_digital_tlv),
  417. SOC_DOUBLE_R_TLV("DAC1 Playback Volume", ADAU1373_DAC1_PBL_VOL,
  418. ADAU1373_DAC1_PBR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  419. SOC_DOUBLE_R_TLV("DAC2 Playback Volume", ADAU1373_DAC2_PBL_VOL,
  420. ADAU1373_DAC2_PBR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  421. SOC_DOUBLE_R_TLV("Lineout1 Playback Volume", ADAU1373_LLINE_OUT(0),
  422. ADAU1373_RLINE_OUT(0), 0, 0x1f, 0, adau1373_out_tlv),
  423. SOC_DOUBLE_R_TLV("Speaker Playback Volume", ADAU1373_LSPK_OUT,
  424. ADAU1373_RSPK_OUT, 0, 0x1f, 0, adau1373_out_tlv),
  425. SOC_DOUBLE_R_TLV("Headphone Playback Volume", ADAU1373_LHP_OUT,
  426. ADAU1373_RHP_OUT, 0, 0x1f, 0, adau1373_out_tlv),
  427. SOC_DOUBLE_R_TLV("Input 1 Capture Volume", ADAU1373_AINL_CTRL(0),
  428. ADAU1373_AINR_CTRL(0), 0, 0x1f, 0, adau1373_in_pga_tlv),
  429. SOC_DOUBLE_R_TLV("Input 2 Capture Volume", ADAU1373_AINL_CTRL(1),
  430. ADAU1373_AINR_CTRL(1), 0, 0x1f, 0, adau1373_in_pga_tlv),
  431. SOC_DOUBLE_R_TLV("Input 3 Capture Volume", ADAU1373_AINL_CTRL(2),
  432. ADAU1373_AINR_CTRL(2), 0, 0x1f, 0, adau1373_in_pga_tlv),
  433. SOC_DOUBLE_R_TLV("Input 4 Capture Volume", ADAU1373_AINL_CTRL(3),
  434. ADAU1373_AINR_CTRL(3), 0, 0x1f, 0, adau1373_in_pga_tlv),
  435. SOC_SINGLE_TLV("Earpiece Playback Volume", ADAU1373_EP_CTRL, 0, 3, 0,
  436. adau1373_ep_tlv),
  437. SOC_DOUBLE_TLV("AIF3 Boost Playback Volume", ADAU1373_VOL_GAIN1, 4, 5,
  438. 1, 0, adau1373_gain_boost_tlv),
  439. SOC_DOUBLE_TLV("AIF2 Boost Playback Volume", ADAU1373_VOL_GAIN1, 2, 3,
  440. 1, 0, adau1373_gain_boost_tlv),
  441. SOC_DOUBLE_TLV("AIF1 Boost Playback Volume", ADAU1373_VOL_GAIN1, 0, 1,
  442. 1, 0, adau1373_gain_boost_tlv),
  443. SOC_DOUBLE_TLV("AIF3 Boost Capture Volume", ADAU1373_VOL_GAIN2, 4, 5,
  444. 1, 0, adau1373_gain_boost_tlv),
  445. SOC_DOUBLE_TLV("AIF2 Boost Capture Volume", ADAU1373_VOL_GAIN2, 2, 3,
  446. 1, 0, adau1373_gain_boost_tlv),
  447. SOC_DOUBLE_TLV("AIF1 Boost Capture Volume", ADAU1373_VOL_GAIN2, 0, 1,
  448. 1, 0, adau1373_gain_boost_tlv),
  449. SOC_DOUBLE_TLV("DMIC Boost Capture Volume", ADAU1373_VOL_GAIN3, 6, 7,
  450. 1, 0, adau1373_gain_boost_tlv),
  451. SOC_DOUBLE_TLV("ADC Boost Capture Volume", ADAU1373_VOL_GAIN3, 4, 5,
  452. 1, 0, adau1373_gain_boost_tlv),
  453. SOC_DOUBLE_TLV("DAC2 Boost Playback Volume", ADAU1373_VOL_GAIN3, 2, 3,
  454. 1, 0, adau1373_gain_boost_tlv),
  455. SOC_DOUBLE_TLV("DAC1 Boost Playback Volume", ADAU1373_VOL_GAIN3, 0, 1,
  456. 1, 0, adau1373_gain_boost_tlv),
  457. SOC_DOUBLE_TLV("Input 1 Boost Capture Volume", ADAU1373_ADC_GAIN, 0, 4,
  458. 1, 0, adau1373_input_boost_tlv),
  459. SOC_DOUBLE_TLV("Input 2 Boost Capture Volume", ADAU1373_ADC_GAIN, 1, 5,
  460. 1, 0, adau1373_input_boost_tlv),
  461. SOC_DOUBLE_TLV("Input 3 Boost Capture Volume", ADAU1373_ADC_GAIN, 2, 6,
  462. 1, 0, adau1373_input_boost_tlv),
  463. SOC_DOUBLE_TLV("Input 4 Boost Capture Volume", ADAU1373_ADC_GAIN, 3, 7,
  464. 1, 0, adau1373_input_boost_tlv),
  465. SOC_DOUBLE_TLV("Speaker Boost Playback Volume", ADAU1373_LS_CTRL, 2, 3,
  466. 1, 0, adau1373_speaker_boost_tlv),
  467. SOC_ENUM("Lineout1 LR Mux", adau1373_lineout1_lr_mux_enum),
  468. SOC_ENUM("Speaker LR Mux", adau1373_speaker_lr_mux_enum),
  469. SOC_ENUM("HPF Cutoff", adau1373_hpf_cutoff_enum),
  470. SOC_DOUBLE("HPF Switch", ADAU1373_HPF_CTRL, 1, 0, 1, 0),
  471. SOC_ENUM("HPF Channel", adau1373_hpf_channel_enum),
  472. SOC_ENUM("Bass HPF Cutoff", adau1373_bass_hpf_cutoff_enum),
  473. SOC_VALUE_ENUM("Bass Clip Level Threshold",
  474. adau1373_bass_clip_level_enum),
  475. SOC_ENUM("Bass LPF Cutoff", adau1373_bass_lpf_cutoff_enum),
  476. SOC_DOUBLE("Bass Playback Switch", ADAU1373_BASS2, 0, 1, 1, 0),
  477. SOC_SINGLE_TLV("Bass Playback Volume", ADAU1373_BASS2, 2, 7, 0,
  478. adau1373_bass_tlv),
  479. SOC_ENUM("Bass Channel", adau1373_bass_channel_enum),
  480. SOC_ENUM("3D Freq", adau1373_3d_cutoff_enum),
  481. SOC_ENUM("3D Level", adau1373_3d_level_enum),
  482. SOC_SINGLE("3D Playback Switch", ADAU1373_3D_CTRL2, 0, 1, 0),
  483. SOC_SINGLE_TLV("3D Playback Volume", ADAU1373_3D_CTRL2, 2, 7, 0,
  484. adau1373_3d_tlv),
  485. SOC_ENUM("3D Channel", adau1373_bass_channel_enum),
  486. SOC_SINGLE("Zero Cross Switch", ADAU1373_PWDN_CTRL3, 7, 1, 0),
  487. };
  488. static const struct snd_kcontrol_new adau1373_lineout2_controls[] = {
  489. SOC_DOUBLE_R_TLV("Lineout2 Playback Volume", ADAU1373_LLINE_OUT(1),
  490. ADAU1373_RLINE_OUT(1), 0, 0x1f, 0, adau1373_out_tlv),
  491. SOC_ENUM("Lineout2 LR Mux", adau1373_lineout2_lr_mux_enum),
  492. };
  493. static const struct snd_kcontrol_new adau1373_drc_controls[] = {
  494. SOC_ENUM("DRC1 Channel", adau1373_drc1_channel_enum),
  495. SOC_ENUM("DRC2 Channel", adau1373_drc2_channel_enum),
  496. SOC_ENUM("DRC3 Channel", adau1373_drc3_channel_enum),
  497. };
  498. static int adau1373_pll_event(struct snd_soc_dapm_widget *w,
  499. struct snd_kcontrol *kcontrol, int event)
  500. {
  501. struct snd_soc_codec *codec = w->codec;
  502. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  503. unsigned int pll_id = w->name[3] - '1';
  504. unsigned int val;
  505. if (SND_SOC_DAPM_EVENT_ON(event))
  506. val = ADAU1373_PLL_CTRL6_PLL_EN;
  507. else
  508. val = 0;
  509. regmap_update_bits(adau1373->regmap, ADAU1373_PLL_CTRL6(pll_id),
  510. ADAU1373_PLL_CTRL6_PLL_EN, val);
  511. if (SND_SOC_DAPM_EVENT_ON(event))
  512. mdelay(5);
  513. return 0;
  514. }
  515. static const char *adau1373_decimator_text[] = {
  516. "ADC",
  517. "DMIC1",
  518. };
  519. static const struct soc_enum adau1373_decimator_enum =
  520. SOC_ENUM_SINGLE(0, 0, 2, adau1373_decimator_text);
  521. static const struct snd_kcontrol_new adau1373_decimator_mux =
  522. SOC_DAPM_ENUM_VIRT("Decimator Mux", adau1373_decimator_enum);
  523. static const struct snd_kcontrol_new adau1373_left_adc_mixer_controls[] = {
  524. SOC_DAPM_SINGLE("DAC1 Switch", ADAU1373_LADC_MIXER, 4, 1, 0),
  525. SOC_DAPM_SINGLE("Input 4 Switch", ADAU1373_LADC_MIXER, 3, 1, 0),
  526. SOC_DAPM_SINGLE("Input 3 Switch", ADAU1373_LADC_MIXER, 2, 1, 0),
  527. SOC_DAPM_SINGLE("Input 2 Switch", ADAU1373_LADC_MIXER, 1, 1, 0),
  528. SOC_DAPM_SINGLE("Input 1 Switch", ADAU1373_LADC_MIXER, 0, 1, 0),
  529. };
  530. static const struct snd_kcontrol_new adau1373_right_adc_mixer_controls[] = {
  531. SOC_DAPM_SINGLE("DAC1 Switch", ADAU1373_RADC_MIXER, 4, 1, 0),
  532. SOC_DAPM_SINGLE("Input 4 Switch", ADAU1373_RADC_MIXER, 3, 1, 0),
  533. SOC_DAPM_SINGLE("Input 3 Switch", ADAU1373_RADC_MIXER, 2, 1, 0),
  534. SOC_DAPM_SINGLE("Input 2 Switch", ADAU1373_RADC_MIXER, 1, 1, 0),
  535. SOC_DAPM_SINGLE("Input 1 Switch", ADAU1373_RADC_MIXER, 0, 1, 0),
  536. };
  537. #define DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(_name, _reg) \
  538. const struct snd_kcontrol_new _name[] = { \
  539. SOC_DAPM_SINGLE("Left DAC2 Switch", _reg, 7, 1, 0), \
  540. SOC_DAPM_SINGLE("Right DAC2 Switch", _reg, 6, 1, 0), \
  541. SOC_DAPM_SINGLE("Left DAC1 Switch", _reg, 5, 1, 0), \
  542. SOC_DAPM_SINGLE("Right DAC1 Switch", _reg, 4, 1, 0), \
  543. SOC_DAPM_SINGLE("Input 4 Bypass Switch", _reg, 3, 1, 0), \
  544. SOC_DAPM_SINGLE("Input 3 Bypass Switch", _reg, 2, 1, 0), \
  545. SOC_DAPM_SINGLE("Input 2 Bypass Switch", _reg, 1, 1, 0), \
  546. SOC_DAPM_SINGLE("Input 1 Bypass Switch", _reg, 0, 1, 0), \
  547. }
  548. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_line1_mixer_controls,
  549. ADAU1373_LLINE1_MIX);
  550. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_line1_mixer_controls,
  551. ADAU1373_RLINE1_MIX);
  552. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_line2_mixer_controls,
  553. ADAU1373_LLINE2_MIX);
  554. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_line2_mixer_controls,
  555. ADAU1373_RLINE2_MIX);
  556. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_spk_mixer_controls,
  557. ADAU1373_LSPK_MIX);
  558. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_spk_mixer_controls,
  559. ADAU1373_RSPK_MIX);
  560. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_ep_mixer_controls,
  561. ADAU1373_EP_MIX);
  562. static const struct snd_kcontrol_new adau1373_left_hp_mixer_controls[] = {
  563. SOC_DAPM_SINGLE("Left DAC1 Switch", ADAU1373_LHP_MIX, 5, 1, 0),
  564. SOC_DAPM_SINGLE("Left DAC2 Switch", ADAU1373_LHP_MIX, 4, 1, 0),
  565. SOC_DAPM_SINGLE("Input 4 Bypass Switch", ADAU1373_LHP_MIX, 3, 1, 0),
  566. SOC_DAPM_SINGLE("Input 3 Bypass Switch", ADAU1373_LHP_MIX, 2, 1, 0),
  567. SOC_DAPM_SINGLE("Input 2 Bypass Switch", ADAU1373_LHP_MIX, 1, 1, 0),
  568. SOC_DAPM_SINGLE("Input 1 Bypass Switch", ADAU1373_LHP_MIX, 0, 1, 0),
  569. };
  570. static const struct snd_kcontrol_new adau1373_right_hp_mixer_controls[] = {
  571. SOC_DAPM_SINGLE("Right DAC1 Switch", ADAU1373_RHP_MIX, 5, 1, 0),
  572. SOC_DAPM_SINGLE("Right DAC2 Switch", ADAU1373_RHP_MIX, 4, 1, 0),
  573. SOC_DAPM_SINGLE("Input 4 Bypass Switch", ADAU1373_RHP_MIX, 3, 1, 0),
  574. SOC_DAPM_SINGLE("Input 3 Bypass Switch", ADAU1373_RHP_MIX, 2, 1, 0),
  575. SOC_DAPM_SINGLE("Input 2 Bypass Switch", ADAU1373_RHP_MIX, 1, 1, 0),
  576. SOC_DAPM_SINGLE("Input 1 Bypass Switch", ADAU1373_RHP_MIX, 0, 1, 0),
  577. };
  578. #define DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(_name, _reg) \
  579. const struct snd_kcontrol_new _name[] = { \
  580. SOC_DAPM_SINGLE("DMIC2 Swapped Switch", _reg, 6, 1, 0), \
  581. SOC_DAPM_SINGLE("DMIC2 Switch", _reg, 5, 1, 0), \
  582. SOC_DAPM_SINGLE("ADC/DMIC1 Swapped Switch", _reg, 4, 1, 0), \
  583. SOC_DAPM_SINGLE("ADC/DMIC1 Switch", _reg, 3, 1, 0), \
  584. SOC_DAPM_SINGLE("AIF3 Switch", _reg, 2, 1, 0), \
  585. SOC_DAPM_SINGLE("AIF2 Switch", _reg, 1, 1, 0), \
  586. SOC_DAPM_SINGLE("AIF1 Switch", _reg, 0, 1, 0), \
  587. }
  588. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel1_mixer_controls,
  589. ADAU1373_DIN_MIX_CTRL(0));
  590. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel2_mixer_controls,
  591. ADAU1373_DIN_MIX_CTRL(1));
  592. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel3_mixer_controls,
  593. ADAU1373_DIN_MIX_CTRL(2));
  594. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel4_mixer_controls,
  595. ADAU1373_DIN_MIX_CTRL(3));
  596. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel5_mixer_controls,
  597. ADAU1373_DIN_MIX_CTRL(4));
  598. #define DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(_name, _reg) \
  599. const struct snd_kcontrol_new _name[] = { \
  600. SOC_DAPM_SINGLE("DSP Channel5 Switch", _reg, 4, 1, 0), \
  601. SOC_DAPM_SINGLE("DSP Channel4 Switch", _reg, 3, 1, 0), \
  602. SOC_DAPM_SINGLE("DSP Channel3 Switch", _reg, 2, 1, 0), \
  603. SOC_DAPM_SINGLE("DSP Channel2 Switch", _reg, 1, 1, 0), \
  604. SOC_DAPM_SINGLE("DSP Channel1 Switch", _reg, 0, 1, 0), \
  605. }
  606. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif1_mixer_controls,
  607. ADAU1373_DOUT_MIX_CTRL(0));
  608. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif2_mixer_controls,
  609. ADAU1373_DOUT_MIX_CTRL(1));
  610. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif3_mixer_controls,
  611. ADAU1373_DOUT_MIX_CTRL(2));
  612. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_dac1_mixer_controls,
  613. ADAU1373_DOUT_MIX_CTRL(3));
  614. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_dac2_mixer_controls,
  615. ADAU1373_DOUT_MIX_CTRL(4));
  616. static const struct snd_soc_dapm_widget adau1373_dapm_widgets[] = {
  617. /* Datasheet claims Left ADC is bit 6 and Right ADC is bit 7, but that
  618. * doesn't seem to be the case. */
  619. SND_SOC_DAPM_ADC("Left ADC", NULL, ADAU1373_PWDN_CTRL1, 7, 0),
  620. SND_SOC_DAPM_ADC("Right ADC", NULL, ADAU1373_PWDN_CTRL1, 6, 0),
  621. SND_SOC_DAPM_ADC("DMIC1", NULL, ADAU1373_DIGMICCTRL, 0, 0),
  622. SND_SOC_DAPM_ADC("DMIC2", NULL, ADAU1373_DIGMICCTRL, 2, 0),
  623. SND_SOC_DAPM_VIRT_MUX("Decimator Mux", SND_SOC_NOPM, 0, 0,
  624. &adau1373_decimator_mux),
  625. SND_SOC_DAPM_SUPPLY("MICBIAS2", ADAU1373_PWDN_CTRL1, 5, 0, NULL, 0),
  626. SND_SOC_DAPM_SUPPLY("MICBIAS1", ADAU1373_PWDN_CTRL1, 4, 0, NULL, 0),
  627. SND_SOC_DAPM_PGA("IN4PGA", ADAU1373_PWDN_CTRL1, 3, 0, NULL, 0),
  628. SND_SOC_DAPM_PGA("IN3PGA", ADAU1373_PWDN_CTRL1, 2, 0, NULL, 0),
  629. SND_SOC_DAPM_PGA("IN2PGA", ADAU1373_PWDN_CTRL1, 1, 0, NULL, 0),
  630. SND_SOC_DAPM_PGA("IN1PGA", ADAU1373_PWDN_CTRL1, 0, 0, NULL, 0),
  631. SND_SOC_DAPM_DAC("Left DAC2", NULL, ADAU1373_PWDN_CTRL2, 7, 0),
  632. SND_SOC_DAPM_DAC("Right DAC2", NULL, ADAU1373_PWDN_CTRL2, 6, 0),
  633. SND_SOC_DAPM_DAC("Left DAC1", NULL, ADAU1373_PWDN_CTRL2, 5, 0),
  634. SND_SOC_DAPM_DAC("Right DAC1", NULL, ADAU1373_PWDN_CTRL2, 4, 0),
  635. SOC_MIXER_ARRAY("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  636. adau1373_left_adc_mixer_controls),
  637. SOC_MIXER_ARRAY("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  638. adau1373_right_adc_mixer_controls),
  639. SOC_MIXER_ARRAY("Left Lineout2 Mixer", ADAU1373_PWDN_CTRL2, 3, 0,
  640. adau1373_left_line2_mixer_controls),
  641. SOC_MIXER_ARRAY("Right Lineout2 Mixer", ADAU1373_PWDN_CTRL2, 2, 0,
  642. adau1373_right_line2_mixer_controls),
  643. SOC_MIXER_ARRAY("Left Lineout1 Mixer", ADAU1373_PWDN_CTRL2, 1, 0,
  644. adau1373_left_line1_mixer_controls),
  645. SOC_MIXER_ARRAY("Right Lineout1 Mixer", ADAU1373_PWDN_CTRL2, 0, 0,
  646. adau1373_right_line1_mixer_controls),
  647. SOC_MIXER_ARRAY("Earpiece Mixer", ADAU1373_PWDN_CTRL3, 4, 0,
  648. adau1373_ep_mixer_controls),
  649. SOC_MIXER_ARRAY("Left Speaker Mixer", ADAU1373_PWDN_CTRL3, 3, 0,
  650. adau1373_left_spk_mixer_controls),
  651. SOC_MIXER_ARRAY("Right Speaker Mixer", ADAU1373_PWDN_CTRL3, 2, 0,
  652. adau1373_right_spk_mixer_controls),
  653. SOC_MIXER_ARRAY("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  654. adau1373_left_hp_mixer_controls),
  655. SOC_MIXER_ARRAY("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  656. adau1373_right_hp_mixer_controls),
  657. SND_SOC_DAPM_SUPPLY("Headphone Enable", ADAU1373_PWDN_CTRL3, 1, 0,
  658. NULL, 0),
  659. SND_SOC_DAPM_SUPPLY("AIF1 CLK", ADAU1373_SRC_DAI_CTRL(0), 0, 0,
  660. NULL, 0),
  661. SND_SOC_DAPM_SUPPLY("AIF2 CLK", ADAU1373_SRC_DAI_CTRL(1), 0, 0,
  662. NULL, 0),
  663. SND_SOC_DAPM_SUPPLY("AIF3 CLK", ADAU1373_SRC_DAI_CTRL(2), 0, 0,
  664. NULL, 0),
  665. SND_SOC_DAPM_SUPPLY("AIF1 IN SRC", ADAU1373_SRC_DAI_CTRL(0), 2, 0,
  666. NULL, 0),
  667. SND_SOC_DAPM_SUPPLY("AIF1 OUT SRC", ADAU1373_SRC_DAI_CTRL(0), 1, 0,
  668. NULL, 0),
  669. SND_SOC_DAPM_SUPPLY("AIF2 IN SRC", ADAU1373_SRC_DAI_CTRL(1), 2, 0,
  670. NULL, 0),
  671. SND_SOC_DAPM_SUPPLY("AIF2 OUT SRC", ADAU1373_SRC_DAI_CTRL(1), 1, 0,
  672. NULL, 0),
  673. SND_SOC_DAPM_SUPPLY("AIF3 IN SRC", ADAU1373_SRC_DAI_CTRL(2), 2, 0,
  674. NULL, 0),
  675. SND_SOC_DAPM_SUPPLY("AIF3 OUT SRC", ADAU1373_SRC_DAI_CTRL(2), 1, 0,
  676. NULL, 0),
  677. SND_SOC_DAPM_AIF_IN("AIF1 IN", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  678. SND_SOC_DAPM_AIF_OUT("AIF1 OUT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  679. SND_SOC_DAPM_AIF_IN("AIF2 IN", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  680. SND_SOC_DAPM_AIF_OUT("AIF2 OUT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  681. SND_SOC_DAPM_AIF_IN("AIF3 IN", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  682. SND_SOC_DAPM_AIF_OUT("AIF3 OUT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  683. SOC_MIXER_ARRAY("DSP Channel1 Mixer", SND_SOC_NOPM, 0, 0,
  684. adau1373_dsp_channel1_mixer_controls),
  685. SOC_MIXER_ARRAY("DSP Channel2 Mixer", SND_SOC_NOPM, 0, 0,
  686. adau1373_dsp_channel2_mixer_controls),
  687. SOC_MIXER_ARRAY("DSP Channel3 Mixer", SND_SOC_NOPM, 0, 0,
  688. adau1373_dsp_channel3_mixer_controls),
  689. SOC_MIXER_ARRAY("DSP Channel4 Mixer", SND_SOC_NOPM, 0, 0,
  690. adau1373_dsp_channel4_mixer_controls),
  691. SOC_MIXER_ARRAY("DSP Channel5 Mixer", SND_SOC_NOPM, 0, 0,
  692. adau1373_dsp_channel5_mixer_controls),
  693. SOC_MIXER_ARRAY("AIF1 Mixer", SND_SOC_NOPM, 0, 0,
  694. adau1373_aif1_mixer_controls),
  695. SOC_MIXER_ARRAY("AIF2 Mixer", SND_SOC_NOPM, 0, 0,
  696. adau1373_aif2_mixer_controls),
  697. SOC_MIXER_ARRAY("AIF3 Mixer", SND_SOC_NOPM, 0, 0,
  698. adau1373_aif3_mixer_controls),
  699. SOC_MIXER_ARRAY("DAC1 Mixer", SND_SOC_NOPM, 0, 0,
  700. adau1373_dac1_mixer_controls),
  701. SOC_MIXER_ARRAY("DAC2 Mixer", SND_SOC_NOPM, 0, 0,
  702. adau1373_dac2_mixer_controls),
  703. SND_SOC_DAPM_SUPPLY("DSP", ADAU1373_DIGEN, 4, 0, NULL, 0),
  704. SND_SOC_DAPM_SUPPLY("Recording Engine B", ADAU1373_DIGEN, 3, 0, NULL, 0),
  705. SND_SOC_DAPM_SUPPLY("Recording Engine A", ADAU1373_DIGEN, 2, 0, NULL, 0),
  706. SND_SOC_DAPM_SUPPLY("Playback Engine B", ADAU1373_DIGEN, 1, 0, NULL, 0),
  707. SND_SOC_DAPM_SUPPLY("Playback Engine A", ADAU1373_DIGEN, 0, 0, NULL, 0),
  708. SND_SOC_DAPM_SUPPLY("PLL1", SND_SOC_NOPM, 0, 0, adau1373_pll_event,
  709. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  710. SND_SOC_DAPM_SUPPLY("PLL2", SND_SOC_NOPM, 0, 0, adau1373_pll_event,
  711. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  712. SND_SOC_DAPM_SUPPLY("SYSCLK1", ADAU1373_CLK_SRC_DIV(0), 7, 0, NULL, 0),
  713. SND_SOC_DAPM_SUPPLY("SYSCLK2", ADAU1373_CLK_SRC_DIV(1), 7, 0, NULL, 0),
  714. SND_SOC_DAPM_INPUT("AIN1L"),
  715. SND_SOC_DAPM_INPUT("AIN1R"),
  716. SND_SOC_DAPM_INPUT("AIN2L"),
  717. SND_SOC_DAPM_INPUT("AIN2R"),
  718. SND_SOC_DAPM_INPUT("AIN3L"),
  719. SND_SOC_DAPM_INPUT("AIN3R"),
  720. SND_SOC_DAPM_INPUT("AIN4L"),
  721. SND_SOC_DAPM_INPUT("AIN4R"),
  722. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  723. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  724. SND_SOC_DAPM_OUTPUT("LOUT1L"),
  725. SND_SOC_DAPM_OUTPUT("LOUT1R"),
  726. SND_SOC_DAPM_OUTPUT("LOUT2L"),
  727. SND_SOC_DAPM_OUTPUT("LOUT2R"),
  728. SND_SOC_DAPM_OUTPUT("HPL"),
  729. SND_SOC_DAPM_OUTPUT("HPR"),
  730. SND_SOC_DAPM_OUTPUT("SPKL"),
  731. SND_SOC_DAPM_OUTPUT("SPKR"),
  732. SND_SOC_DAPM_OUTPUT("EP"),
  733. };
  734. static int adau1373_check_aif_clk(struct snd_soc_dapm_widget *source,
  735. struct snd_soc_dapm_widget *sink)
  736. {
  737. struct snd_soc_codec *codec = source->codec;
  738. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  739. unsigned int dai;
  740. const char *clk;
  741. dai = sink->name[3] - '1';
  742. if (!adau1373->dais[dai].master)
  743. return 0;
  744. if (adau1373->dais[dai].clk_src == ADAU1373_CLK_SRC_PLL1)
  745. clk = "SYSCLK1";
  746. else
  747. clk = "SYSCLK2";
  748. return strcmp(source->name, clk) == 0;
  749. }
  750. static int adau1373_check_src(struct snd_soc_dapm_widget *source,
  751. struct snd_soc_dapm_widget *sink)
  752. {
  753. struct snd_soc_codec *codec = source->codec;
  754. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  755. unsigned int dai;
  756. dai = sink->name[3] - '1';
  757. return adau1373->dais[dai].enable_src;
  758. }
  759. #define DSP_CHANNEL_MIXER_ROUTES(_sink) \
  760. { _sink, "DMIC2 Swapped Switch", "DMIC2" }, \
  761. { _sink, "DMIC2 Switch", "DMIC2" }, \
  762. { _sink, "ADC/DMIC1 Swapped Switch", "Decimator Mux" }, \
  763. { _sink, "ADC/DMIC1 Switch", "Decimator Mux" }, \
  764. { _sink, "AIF1 Switch", "AIF1 IN" }, \
  765. { _sink, "AIF2 Switch", "AIF2 IN" }, \
  766. { _sink, "AIF3 Switch", "AIF3 IN" }
  767. #define DSP_OUTPUT_MIXER_ROUTES(_sink) \
  768. { _sink, "DSP Channel1 Switch", "DSP Channel1 Mixer" }, \
  769. { _sink, "DSP Channel2 Switch", "DSP Channel2 Mixer" }, \
  770. { _sink, "DSP Channel3 Switch", "DSP Channel3 Mixer" }, \
  771. { _sink, "DSP Channel4 Switch", "DSP Channel4 Mixer" }, \
  772. { _sink, "DSP Channel5 Switch", "DSP Channel5 Mixer" }
  773. #define LEFT_OUTPUT_MIXER_ROUTES(_sink) \
  774. { _sink, "Right DAC2 Switch", "Right DAC2" }, \
  775. { _sink, "Left DAC2 Switch", "Left DAC2" }, \
  776. { _sink, "Right DAC1 Switch", "Right DAC1" }, \
  777. { _sink, "Left DAC1 Switch", "Left DAC1" }, \
  778. { _sink, "Input 1 Bypass Switch", "IN1PGA" }, \
  779. { _sink, "Input 2 Bypass Switch", "IN2PGA" }, \
  780. { _sink, "Input 3 Bypass Switch", "IN3PGA" }, \
  781. { _sink, "Input 4 Bypass Switch", "IN4PGA" }
  782. #define RIGHT_OUTPUT_MIXER_ROUTES(_sink) \
  783. { _sink, "Right DAC2 Switch", "Right DAC2" }, \
  784. { _sink, "Left DAC2 Switch", "Left DAC2" }, \
  785. { _sink, "Right DAC1 Switch", "Right DAC1" }, \
  786. { _sink, "Left DAC1 Switch", "Left DAC1" }, \
  787. { _sink, "Input 1 Bypass Switch", "IN1PGA" }, \
  788. { _sink, "Input 2 Bypass Switch", "IN2PGA" }, \
  789. { _sink, "Input 3 Bypass Switch", "IN3PGA" }, \
  790. { _sink, "Input 4 Bypass Switch", "IN4PGA" }
  791. static const struct snd_soc_dapm_route adau1373_dapm_routes[] = {
  792. { "Left ADC Mixer", "DAC1 Switch", "Left DAC1" },
  793. { "Left ADC Mixer", "Input 1 Switch", "IN1PGA" },
  794. { "Left ADC Mixer", "Input 2 Switch", "IN2PGA" },
  795. { "Left ADC Mixer", "Input 3 Switch", "IN3PGA" },
  796. { "Left ADC Mixer", "Input 4 Switch", "IN4PGA" },
  797. { "Right ADC Mixer", "DAC1 Switch", "Right DAC1" },
  798. { "Right ADC Mixer", "Input 1 Switch", "IN1PGA" },
  799. { "Right ADC Mixer", "Input 2 Switch", "IN2PGA" },
  800. { "Right ADC Mixer", "Input 3 Switch", "IN3PGA" },
  801. { "Right ADC Mixer", "Input 4 Switch", "IN4PGA" },
  802. { "Left ADC", NULL, "Left ADC Mixer" },
  803. { "Right ADC", NULL, "Right ADC Mixer" },
  804. { "Decimator Mux", "ADC", "Left ADC" },
  805. { "Decimator Mux", "ADC", "Right ADC" },
  806. { "Decimator Mux", "DMIC1", "DMIC1" },
  807. DSP_CHANNEL_MIXER_ROUTES("DSP Channel1 Mixer"),
  808. DSP_CHANNEL_MIXER_ROUTES("DSP Channel2 Mixer"),
  809. DSP_CHANNEL_MIXER_ROUTES("DSP Channel3 Mixer"),
  810. DSP_CHANNEL_MIXER_ROUTES("DSP Channel4 Mixer"),
  811. DSP_CHANNEL_MIXER_ROUTES("DSP Channel5 Mixer"),
  812. DSP_OUTPUT_MIXER_ROUTES("AIF1 Mixer"),
  813. DSP_OUTPUT_MIXER_ROUTES("AIF2 Mixer"),
  814. DSP_OUTPUT_MIXER_ROUTES("AIF3 Mixer"),
  815. DSP_OUTPUT_MIXER_ROUTES("DAC1 Mixer"),
  816. DSP_OUTPUT_MIXER_ROUTES("DAC2 Mixer"),
  817. { "AIF1 OUT", NULL, "AIF1 Mixer" },
  818. { "AIF2 OUT", NULL, "AIF2 Mixer" },
  819. { "AIF3 OUT", NULL, "AIF3 Mixer" },
  820. { "Left DAC1", NULL, "DAC1 Mixer" },
  821. { "Right DAC1", NULL, "DAC1 Mixer" },
  822. { "Left DAC2", NULL, "DAC2 Mixer" },
  823. { "Right DAC2", NULL, "DAC2 Mixer" },
  824. LEFT_OUTPUT_MIXER_ROUTES("Left Lineout1 Mixer"),
  825. RIGHT_OUTPUT_MIXER_ROUTES("Right Lineout1 Mixer"),
  826. LEFT_OUTPUT_MIXER_ROUTES("Left Lineout2 Mixer"),
  827. RIGHT_OUTPUT_MIXER_ROUTES("Right Lineout2 Mixer"),
  828. LEFT_OUTPUT_MIXER_ROUTES("Left Speaker Mixer"),
  829. RIGHT_OUTPUT_MIXER_ROUTES("Right Speaker Mixer"),
  830. { "Left Headphone Mixer", "Left DAC2 Switch", "Left DAC2" },
  831. { "Left Headphone Mixer", "Left DAC1 Switch", "Left DAC1" },
  832. { "Left Headphone Mixer", "Input 1 Bypass Switch", "IN1PGA" },
  833. { "Left Headphone Mixer", "Input 2 Bypass Switch", "IN2PGA" },
  834. { "Left Headphone Mixer", "Input 3 Bypass Switch", "IN3PGA" },
  835. { "Left Headphone Mixer", "Input 4 Bypass Switch", "IN4PGA" },
  836. { "Right Headphone Mixer", "Right DAC2 Switch", "Right DAC2" },
  837. { "Right Headphone Mixer", "Right DAC1 Switch", "Right DAC1" },
  838. { "Right Headphone Mixer", "Input 1 Bypass Switch", "IN1PGA" },
  839. { "Right Headphone Mixer", "Input 2 Bypass Switch", "IN2PGA" },
  840. { "Right Headphone Mixer", "Input 3 Bypass Switch", "IN3PGA" },
  841. { "Right Headphone Mixer", "Input 4 Bypass Switch", "IN4PGA" },
  842. { "Left Headphone Mixer", NULL, "Headphone Enable" },
  843. { "Right Headphone Mixer", NULL, "Headphone Enable" },
  844. { "Earpiece Mixer", "Right DAC2 Switch", "Right DAC2" },
  845. { "Earpiece Mixer", "Left DAC2 Switch", "Left DAC2" },
  846. { "Earpiece Mixer", "Right DAC1 Switch", "Right DAC1" },
  847. { "Earpiece Mixer", "Left DAC1 Switch", "Left DAC1" },
  848. { "Earpiece Mixer", "Input 1 Bypass Switch", "IN1PGA" },
  849. { "Earpiece Mixer", "Input 2 Bypass Switch", "IN2PGA" },
  850. { "Earpiece Mixer", "Input 3 Bypass Switch", "IN3PGA" },
  851. { "Earpiece Mixer", "Input 4 Bypass Switch", "IN4PGA" },
  852. { "LOUT1L", NULL, "Left Lineout1 Mixer" },
  853. { "LOUT1R", NULL, "Right Lineout1 Mixer" },
  854. { "LOUT2L", NULL, "Left Lineout2 Mixer" },
  855. { "LOUT2R", NULL, "Right Lineout2 Mixer" },
  856. { "SPKL", NULL, "Left Speaker Mixer" },
  857. { "SPKR", NULL, "Right Speaker Mixer" },
  858. { "HPL", NULL, "Left Headphone Mixer" },
  859. { "HPR", NULL, "Right Headphone Mixer" },
  860. { "EP", NULL, "Earpiece Mixer" },
  861. { "IN1PGA", NULL, "AIN1L" },
  862. { "IN2PGA", NULL, "AIN2L" },
  863. { "IN3PGA", NULL, "AIN3L" },
  864. { "IN4PGA", NULL, "AIN4L" },
  865. { "IN1PGA", NULL, "AIN1R" },
  866. { "IN2PGA", NULL, "AIN2R" },
  867. { "IN3PGA", NULL, "AIN3R" },
  868. { "IN4PGA", NULL, "AIN4R" },
  869. { "SYSCLK1", NULL, "PLL1" },
  870. { "SYSCLK2", NULL, "PLL2" },
  871. { "Left DAC1", NULL, "SYSCLK1" },
  872. { "Right DAC1", NULL, "SYSCLK1" },
  873. { "Left DAC2", NULL, "SYSCLK1" },
  874. { "Right DAC2", NULL, "SYSCLK1" },
  875. { "Left ADC", NULL, "SYSCLK1" },
  876. { "Right ADC", NULL, "SYSCLK1" },
  877. { "DSP", NULL, "SYSCLK1" },
  878. { "AIF1 Mixer", NULL, "DSP" },
  879. { "AIF2 Mixer", NULL, "DSP" },
  880. { "AIF3 Mixer", NULL, "DSP" },
  881. { "DAC1 Mixer", NULL, "DSP" },
  882. { "DAC2 Mixer", NULL, "DSP" },
  883. { "DAC1 Mixer", NULL, "Playback Engine A" },
  884. { "DAC2 Mixer", NULL, "Playback Engine B" },
  885. { "Left ADC Mixer", NULL, "Recording Engine A" },
  886. { "Right ADC Mixer", NULL, "Recording Engine A" },
  887. { "AIF1 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
  888. { "AIF2 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
  889. { "AIF3 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
  890. { "AIF1 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
  891. { "AIF2 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
  892. { "AIF3 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
  893. { "AIF1 IN", NULL, "AIF1 CLK" },
  894. { "AIF1 OUT", NULL, "AIF1 CLK" },
  895. { "AIF2 IN", NULL, "AIF2 CLK" },
  896. { "AIF2 OUT", NULL, "AIF2 CLK" },
  897. { "AIF3 IN", NULL, "AIF3 CLK" },
  898. { "AIF3 OUT", NULL, "AIF3 CLK" },
  899. { "AIF1 IN", NULL, "AIF1 IN SRC", adau1373_check_src },
  900. { "AIF1 OUT", NULL, "AIF1 OUT SRC", adau1373_check_src },
  901. { "AIF2 IN", NULL, "AIF2 IN SRC", adau1373_check_src },
  902. { "AIF2 OUT", NULL, "AIF2 OUT SRC", adau1373_check_src },
  903. { "AIF3 IN", NULL, "AIF3 IN SRC", adau1373_check_src },
  904. { "AIF3 OUT", NULL, "AIF3 OUT SRC", adau1373_check_src },
  905. { "DMIC1", NULL, "DMIC1DAT" },
  906. { "DMIC1", NULL, "SYSCLK1" },
  907. { "DMIC1", NULL, "Recording Engine A" },
  908. { "DMIC2", NULL, "DMIC2DAT" },
  909. { "DMIC2", NULL, "SYSCLK1" },
  910. { "DMIC2", NULL, "Recording Engine B" },
  911. };
  912. static int adau1373_hw_params(struct snd_pcm_substream *substream,
  913. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  914. {
  915. struct snd_soc_codec *codec = dai->codec;
  916. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  917. struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
  918. unsigned int div;
  919. unsigned int freq;
  920. unsigned int ctrl;
  921. freq = adau1373_dai->sysclk;
  922. if (freq % params_rate(params) != 0)
  923. return -EINVAL;
  924. switch (freq / params_rate(params)) {
  925. case 1024: /* sysclk / 256 */
  926. div = 0;
  927. break;
  928. case 1536: /* 2/3 sysclk / 256 */
  929. div = 1;
  930. break;
  931. case 2048: /* 1/2 sysclk / 256 */
  932. div = 2;
  933. break;
  934. case 3072: /* 1/3 sysclk / 256 */
  935. div = 3;
  936. break;
  937. case 4096: /* 1/4 sysclk / 256 */
  938. div = 4;
  939. break;
  940. case 6144: /* 1/6 sysclk / 256 */
  941. div = 5;
  942. break;
  943. case 5632: /* 2/11 sysclk / 256 */
  944. div = 6;
  945. break;
  946. default:
  947. return -EINVAL;
  948. }
  949. adau1373_dai->enable_src = (div != 0);
  950. regmap_update_bits(adau1373->regmap, ADAU1373_BCLKDIV(dai->id),
  951. ADAU1373_BCLKDIV_SR_MASK | ADAU1373_BCLKDIV_BCLK_MASK,
  952. (div << 2) | ADAU1373_BCLKDIV_64);
  953. switch (params_format(params)) {
  954. case SNDRV_PCM_FORMAT_S16_LE:
  955. ctrl = ADAU1373_DAI_WLEN_16;
  956. break;
  957. case SNDRV_PCM_FORMAT_S20_3LE:
  958. ctrl = ADAU1373_DAI_WLEN_20;
  959. break;
  960. case SNDRV_PCM_FORMAT_S24_LE:
  961. ctrl = ADAU1373_DAI_WLEN_24;
  962. break;
  963. case SNDRV_PCM_FORMAT_S32_LE:
  964. ctrl = ADAU1373_DAI_WLEN_32;
  965. break;
  966. default:
  967. return -EINVAL;
  968. }
  969. return regmap_update_bits(adau1373->regmap, ADAU1373_DAI(dai->id),
  970. ADAU1373_DAI_WLEN_MASK, ctrl);
  971. }
  972. static int adau1373_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  973. {
  974. struct snd_soc_codec *codec = dai->codec;
  975. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  976. struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
  977. unsigned int ctrl;
  978. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  979. case SND_SOC_DAIFMT_CBM_CFM:
  980. ctrl = ADAU1373_DAI_MASTER;
  981. adau1373_dai->master = true;
  982. break;
  983. case SND_SOC_DAIFMT_CBS_CFS:
  984. ctrl = 0;
  985. adau1373_dai->master = false;
  986. break;
  987. default:
  988. return -EINVAL;
  989. }
  990. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  991. case SND_SOC_DAIFMT_I2S:
  992. ctrl |= ADAU1373_DAI_FORMAT_I2S;
  993. break;
  994. case SND_SOC_DAIFMT_LEFT_J:
  995. ctrl |= ADAU1373_DAI_FORMAT_LEFT_J;
  996. break;
  997. case SND_SOC_DAIFMT_RIGHT_J:
  998. ctrl |= ADAU1373_DAI_FORMAT_RIGHT_J;
  999. break;
  1000. case SND_SOC_DAIFMT_DSP_B:
  1001. ctrl |= ADAU1373_DAI_FORMAT_DSP;
  1002. break;
  1003. default:
  1004. return -EINVAL;
  1005. }
  1006. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1007. case SND_SOC_DAIFMT_NB_NF:
  1008. break;
  1009. case SND_SOC_DAIFMT_IB_NF:
  1010. ctrl |= ADAU1373_DAI_INVERT_BCLK;
  1011. break;
  1012. case SND_SOC_DAIFMT_NB_IF:
  1013. ctrl |= ADAU1373_DAI_INVERT_LRCLK;
  1014. break;
  1015. case SND_SOC_DAIFMT_IB_IF:
  1016. ctrl |= ADAU1373_DAI_INVERT_LRCLK | ADAU1373_DAI_INVERT_BCLK;
  1017. break;
  1018. default:
  1019. return -EINVAL;
  1020. }
  1021. regmap_update_bits(adau1373->regmap, ADAU1373_DAI(dai->id),
  1022. ~ADAU1373_DAI_WLEN_MASK, ctrl);
  1023. return 0;
  1024. }
  1025. static int adau1373_set_dai_sysclk(struct snd_soc_dai *dai,
  1026. int clk_id, unsigned int freq, int dir)
  1027. {
  1028. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(dai->codec);
  1029. struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
  1030. switch (clk_id) {
  1031. case ADAU1373_CLK_SRC_PLL1:
  1032. case ADAU1373_CLK_SRC_PLL2:
  1033. break;
  1034. default:
  1035. return -EINVAL;
  1036. }
  1037. adau1373_dai->sysclk = freq;
  1038. adau1373_dai->clk_src = clk_id;
  1039. regmap_update_bits(adau1373->regmap, ADAU1373_BCLKDIV(dai->id),
  1040. ADAU1373_BCLKDIV_SOURCE, clk_id << 5);
  1041. return 0;
  1042. }
  1043. static const struct snd_soc_dai_ops adau1373_dai_ops = {
  1044. .hw_params = adau1373_hw_params,
  1045. .set_sysclk = adau1373_set_dai_sysclk,
  1046. .set_fmt = adau1373_set_dai_fmt,
  1047. };
  1048. #define ADAU1373_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  1049. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1050. static struct snd_soc_dai_driver adau1373_dai_driver[] = {
  1051. {
  1052. .id = 0,
  1053. .name = "adau1373-aif1",
  1054. .playback = {
  1055. .stream_name = "AIF1 Playback",
  1056. .channels_min = 2,
  1057. .channels_max = 2,
  1058. .rates = SNDRV_PCM_RATE_8000_48000,
  1059. .formats = ADAU1373_FORMATS,
  1060. },
  1061. .capture = {
  1062. .stream_name = "AIF1 Capture",
  1063. .channels_min = 2,
  1064. .channels_max = 2,
  1065. .rates = SNDRV_PCM_RATE_8000_48000,
  1066. .formats = ADAU1373_FORMATS,
  1067. },
  1068. .ops = &adau1373_dai_ops,
  1069. .symmetric_rates = 1,
  1070. },
  1071. {
  1072. .id = 1,
  1073. .name = "adau1373-aif2",
  1074. .playback = {
  1075. .stream_name = "AIF2 Playback",
  1076. .channels_min = 2,
  1077. .channels_max = 2,
  1078. .rates = SNDRV_PCM_RATE_8000_48000,
  1079. .formats = ADAU1373_FORMATS,
  1080. },
  1081. .capture = {
  1082. .stream_name = "AIF2 Capture",
  1083. .channels_min = 2,
  1084. .channels_max = 2,
  1085. .rates = SNDRV_PCM_RATE_8000_48000,
  1086. .formats = ADAU1373_FORMATS,
  1087. },
  1088. .ops = &adau1373_dai_ops,
  1089. .symmetric_rates = 1,
  1090. },
  1091. {
  1092. .id = 2,
  1093. .name = "adau1373-aif3",
  1094. .playback = {
  1095. .stream_name = "AIF3 Playback",
  1096. .channels_min = 2,
  1097. .channels_max = 2,
  1098. .rates = SNDRV_PCM_RATE_8000_48000,
  1099. .formats = ADAU1373_FORMATS,
  1100. },
  1101. .capture = {
  1102. .stream_name = "AIF3 Capture",
  1103. .channels_min = 2,
  1104. .channels_max = 2,
  1105. .rates = SNDRV_PCM_RATE_8000_48000,
  1106. .formats = ADAU1373_FORMATS,
  1107. },
  1108. .ops = &adau1373_dai_ops,
  1109. .symmetric_rates = 1,
  1110. },
  1111. };
  1112. static int adau1373_set_pll(struct snd_soc_codec *codec, int pll_id,
  1113. int source, unsigned int freq_in, unsigned int freq_out)
  1114. {
  1115. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  1116. unsigned int dpll_div = 0;
  1117. unsigned int x, r, n, m, i, j, mode;
  1118. switch (pll_id) {
  1119. case ADAU1373_PLL1:
  1120. case ADAU1373_PLL2:
  1121. break;
  1122. default:
  1123. return -EINVAL;
  1124. }
  1125. switch (source) {
  1126. case ADAU1373_PLL_SRC_BCLK1:
  1127. case ADAU1373_PLL_SRC_BCLK2:
  1128. case ADAU1373_PLL_SRC_BCLK3:
  1129. case ADAU1373_PLL_SRC_LRCLK1:
  1130. case ADAU1373_PLL_SRC_LRCLK2:
  1131. case ADAU1373_PLL_SRC_LRCLK3:
  1132. case ADAU1373_PLL_SRC_MCLK1:
  1133. case ADAU1373_PLL_SRC_MCLK2:
  1134. case ADAU1373_PLL_SRC_GPIO1:
  1135. case ADAU1373_PLL_SRC_GPIO2:
  1136. case ADAU1373_PLL_SRC_GPIO3:
  1137. case ADAU1373_PLL_SRC_GPIO4:
  1138. break;
  1139. default:
  1140. return -EINVAL;
  1141. }
  1142. if (freq_in < 7813 || freq_in > 27000000)
  1143. return -EINVAL;
  1144. if (freq_out < 45158000 || freq_out > 49152000)
  1145. return -EINVAL;
  1146. /* APLL input needs to be >= 8Mhz, so in case freq_in is less we use the
  1147. * DPLL to get it there. DPLL_out = (DPLL_in / div) * 1024 */
  1148. while (freq_in < 8000000) {
  1149. freq_in *= 2;
  1150. dpll_div++;
  1151. }
  1152. if (freq_out % freq_in != 0) {
  1153. /* fout = fin * (r + (n/m)) / x */
  1154. x = DIV_ROUND_UP(freq_in, 13500000);
  1155. freq_in /= x;
  1156. r = freq_out / freq_in;
  1157. i = freq_out % freq_in;
  1158. j = gcd(i, freq_in);
  1159. n = i / j;
  1160. m = freq_in / j;
  1161. x--;
  1162. mode = 1;
  1163. } else {
  1164. /* fout = fin / r */
  1165. r = freq_out / freq_in;
  1166. n = 0;
  1167. m = 0;
  1168. x = 0;
  1169. mode = 0;
  1170. }
  1171. if (r < 2 || r > 8 || x > 3 || m > 0xffff || n > 0xffff)
  1172. return -EINVAL;
  1173. if (dpll_div) {
  1174. dpll_div = 11 - dpll_div;
  1175. regmap_update_bits(adau1373->regmap, ADAU1373_PLL_CTRL6(pll_id),
  1176. ADAU1373_PLL_CTRL6_DPLL_BYPASS, 0);
  1177. } else {
  1178. regmap_update_bits(adau1373->regmap, ADAU1373_PLL_CTRL6(pll_id),
  1179. ADAU1373_PLL_CTRL6_DPLL_BYPASS,
  1180. ADAU1373_PLL_CTRL6_DPLL_BYPASS);
  1181. }
  1182. regmap_write(adau1373->regmap, ADAU1373_DPLL_CTRL(pll_id),
  1183. (source << 4) | dpll_div);
  1184. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL1(pll_id), (m >> 8) & 0xff);
  1185. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL2(pll_id), m & 0xff);
  1186. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL3(pll_id), (n >> 8) & 0xff);
  1187. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL4(pll_id), n & 0xff);
  1188. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL5(pll_id),
  1189. (r << 3) | (x << 1) | mode);
  1190. /* Set sysclk to pll_rate / 4 */
  1191. regmap_update_bits(adau1373->regmap, ADAU1373_CLK_SRC_DIV(pll_id), 0x3f, 0x09);
  1192. return 0;
  1193. }
  1194. static void adau1373_load_drc_settings(struct adau1373 *adau1373,
  1195. unsigned int nr, uint8_t *drc)
  1196. {
  1197. unsigned int i;
  1198. for (i = 0; i < ADAU1373_DRC_SIZE; ++i)
  1199. regmap_write(adau1373->regmap, ADAU1373_DRC(nr) + i, drc[i]);
  1200. }
  1201. static bool adau1373_valid_micbias(enum adau1373_micbias_voltage micbias)
  1202. {
  1203. switch (micbias) {
  1204. case ADAU1373_MICBIAS_2_9V:
  1205. case ADAU1373_MICBIAS_2_2V:
  1206. case ADAU1373_MICBIAS_2_6V:
  1207. case ADAU1373_MICBIAS_1_8V:
  1208. return true;
  1209. default:
  1210. break;
  1211. }
  1212. return false;
  1213. }
  1214. static int adau1373_probe(struct snd_soc_codec *codec)
  1215. {
  1216. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  1217. struct adau1373_platform_data *pdata = codec->dev->platform_data;
  1218. bool lineout_differential = false;
  1219. unsigned int val;
  1220. int ret;
  1221. int i;
  1222. ret = snd_soc_codec_set_cache_io(codec, 0, 0, SND_SOC_REGMAP);
  1223. if (ret) {
  1224. dev_err(codec->dev, "failed to set cache I/O: %d\n", ret);
  1225. return ret;
  1226. }
  1227. if (pdata) {
  1228. if (pdata->num_drc > ARRAY_SIZE(pdata->drc_setting))
  1229. return -EINVAL;
  1230. if (!adau1373_valid_micbias(pdata->micbias1) ||
  1231. !adau1373_valid_micbias(pdata->micbias2))
  1232. return -EINVAL;
  1233. for (i = 0; i < pdata->num_drc; ++i) {
  1234. adau1373_load_drc_settings(adau1373, i,
  1235. pdata->drc_setting[i]);
  1236. }
  1237. snd_soc_add_codec_controls(codec, adau1373_drc_controls,
  1238. pdata->num_drc);
  1239. val = 0;
  1240. for (i = 0; i < 4; ++i) {
  1241. if (pdata->input_differential[i])
  1242. val |= BIT(i);
  1243. }
  1244. regmap_write(adau1373->regmap, ADAU1373_INPUT_MODE, val);
  1245. val = 0;
  1246. if (pdata->lineout_differential)
  1247. val |= ADAU1373_OUTPUT_CTRL_LDIFF;
  1248. if (pdata->lineout_ground_sense)
  1249. val |= ADAU1373_OUTPUT_CTRL_LNFBEN;
  1250. regmap_write(adau1373->regmap, ADAU1373_OUTPUT_CTRL, val);
  1251. lineout_differential = pdata->lineout_differential;
  1252. regmap_write(adau1373->regmap, ADAU1373_EP_CTRL,
  1253. (pdata->micbias1 << ADAU1373_EP_CTRL_MICBIAS1_OFFSET) |
  1254. (pdata->micbias2 << ADAU1373_EP_CTRL_MICBIAS2_OFFSET));
  1255. }
  1256. if (!lineout_differential) {
  1257. snd_soc_add_codec_controls(codec, adau1373_lineout2_controls,
  1258. ARRAY_SIZE(adau1373_lineout2_controls));
  1259. }
  1260. regmap_write(adau1373->regmap, ADAU1373_ADC_CTRL,
  1261. ADAU1373_ADC_CTRL_RESET_FORCE | ADAU1373_ADC_CTRL_PEAK_DETECT);
  1262. return 0;
  1263. }
  1264. static int adau1373_set_bias_level(struct snd_soc_codec *codec,
  1265. enum snd_soc_bias_level level)
  1266. {
  1267. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  1268. switch (level) {
  1269. case SND_SOC_BIAS_ON:
  1270. break;
  1271. case SND_SOC_BIAS_PREPARE:
  1272. break;
  1273. case SND_SOC_BIAS_STANDBY:
  1274. regmap_update_bits(adau1373->regmap, ADAU1373_PWDN_CTRL3,
  1275. ADAU1373_PWDN_CTRL3_PWR_EN, ADAU1373_PWDN_CTRL3_PWR_EN);
  1276. break;
  1277. case SND_SOC_BIAS_OFF:
  1278. regmap_update_bits(adau1373->regmap, ADAU1373_PWDN_CTRL3,
  1279. ADAU1373_PWDN_CTRL3_PWR_EN, 0);
  1280. break;
  1281. }
  1282. codec->dapm.bias_level = level;
  1283. return 0;
  1284. }
  1285. static int adau1373_remove(struct snd_soc_codec *codec)
  1286. {
  1287. adau1373_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1288. return 0;
  1289. }
  1290. static int adau1373_suspend(struct snd_soc_codec *codec)
  1291. {
  1292. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  1293. int ret;
  1294. ret = adau1373_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1295. regcache_cache_only(adau1373->regmap, true);
  1296. return ret;
  1297. }
  1298. static int adau1373_resume(struct snd_soc_codec *codec)
  1299. {
  1300. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  1301. regcache_cache_only(adau1373->regmap, false);
  1302. adau1373_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1303. regcache_sync(adau1373->regmap);
  1304. return 0;
  1305. }
  1306. static bool adau1373_register_volatile(struct device *dev, unsigned int reg)
  1307. {
  1308. switch (reg) {
  1309. case ADAU1373_SOFT_RESET:
  1310. case ADAU1373_ADC_DAC_STATUS:
  1311. return true;
  1312. default:
  1313. return false;
  1314. }
  1315. }
  1316. static const struct regmap_config adau1373_regmap_config = {
  1317. .val_bits = 8,
  1318. .reg_bits = 8,
  1319. .volatile_reg = adau1373_register_volatile,
  1320. .max_register = ADAU1373_SOFT_RESET,
  1321. .cache_type = REGCACHE_RBTREE,
  1322. .reg_defaults = adau1373_reg_defaults,
  1323. .num_reg_defaults = ARRAY_SIZE(adau1373_reg_defaults),
  1324. };
  1325. static struct snd_soc_codec_driver adau1373_codec_driver = {
  1326. .probe = adau1373_probe,
  1327. .remove = adau1373_remove,
  1328. .suspend = adau1373_suspend,
  1329. .resume = adau1373_resume,
  1330. .set_bias_level = adau1373_set_bias_level,
  1331. .idle_bias_off = true,
  1332. .set_pll = adau1373_set_pll,
  1333. .controls = adau1373_controls,
  1334. .num_controls = ARRAY_SIZE(adau1373_controls),
  1335. .dapm_widgets = adau1373_dapm_widgets,
  1336. .num_dapm_widgets = ARRAY_SIZE(adau1373_dapm_widgets),
  1337. .dapm_routes = adau1373_dapm_routes,
  1338. .num_dapm_routes = ARRAY_SIZE(adau1373_dapm_routes),
  1339. };
  1340. static int adau1373_i2c_probe(struct i2c_client *client,
  1341. const struct i2c_device_id *id)
  1342. {
  1343. struct adau1373 *adau1373;
  1344. int ret;
  1345. adau1373 = devm_kzalloc(&client->dev, sizeof(*adau1373), GFP_KERNEL);
  1346. if (!adau1373)
  1347. return -ENOMEM;
  1348. adau1373->regmap = devm_regmap_init_i2c(client,
  1349. &adau1373_regmap_config);
  1350. if (IS_ERR(adau1373->regmap))
  1351. return PTR_ERR(adau1373->regmap);
  1352. regmap_write(adau1373->regmap, ADAU1373_SOFT_RESET, 0x00);
  1353. dev_set_drvdata(&client->dev, adau1373);
  1354. ret = snd_soc_register_codec(&client->dev, &adau1373_codec_driver,
  1355. adau1373_dai_driver, ARRAY_SIZE(adau1373_dai_driver));
  1356. return ret;
  1357. }
  1358. static int adau1373_i2c_remove(struct i2c_client *client)
  1359. {
  1360. snd_soc_unregister_codec(&client->dev);
  1361. return 0;
  1362. }
  1363. static const struct i2c_device_id adau1373_i2c_id[] = {
  1364. { "adau1373", 0 },
  1365. { }
  1366. };
  1367. MODULE_DEVICE_TABLE(i2c, adau1373_i2c_id);
  1368. static struct i2c_driver adau1373_i2c_driver = {
  1369. .driver = {
  1370. .name = "adau1373",
  1371. .owner = THIS_MODULE,
  1372. },
  1373. .probe = adau1373_i2c_probe,
  1374. .remove = adau1373_i2c_remove,
  1375. .id_table = adau1373_i2c_id,
  1376. };
  1377. module_i2c_driver(adau1373_i2c_driver);
  1378. MODULE_DESCRIPTION("ASoC ADAU1373 driver");
  1379. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  1380. MODULE_LICENSE("GPL");