qla_dbg.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x014f | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x117a | 0x111a-0x111b |
  15. * | | | 0x1155-0x1158 |
  16. * | Device Discovery | 0x2095 | 0x2020-0x2022, |
  17. * | | | 0x2016 |
  18. * | Queue Command and IO tracing | 0x3058 | 0x3006-0x300b |
  19. * | | | 0x3027-0x3028 |
  20. * | | | 0x303d-0x3041 |
  21. * | | | 0x302d,0x3033 |
  22. * | | | 0x3036,0x3038 |
  23. * | | | 0x303a |
  24. * | DPC Thread | 0x4022 | 0x4002,0x4013 |
  25. * | Async Events | 0x5081 | 0x502b-0x502f |
  26. * | | | 0x5047,0x5052 |
  27. * | | | 0x5040,0x5075 |
  28. * | Timer Routines | 0x6011 | |
  29. * | User Space Interactions | 0x70dd | 0x7018,0x702e, |
  30. * | | | 0x7020,0x7024, |
  31. * | | | 0x7039,0x7045, |
  32. * | | | 0x7073-0x7075, |
  33. * | | | 0x707b,0x708c, |
  34. * | | | 0x70a5,0x70a6, |
  35. * | | | 0x70a8,0x70ab, |
  36. * | | | 0x70ad-0x70ae, |
  37. * | | | 0x70d1-0x70da, |
  38. * | | | 0x7047 |
  39. * | Task Management | 0x803c | 0x8025-0x8026 |
  40. * | | | 0x800b,0x8039 |
  41. * | AER/EEH | 0x9011 | |
  42. * | Virtual Port | 0xa007 | |
  43. * | ISP82XX Specific | 0xb086 | 0xb002,0xb024 |
  44. * | MultiQ | 0xc00c | |
  45. * | Misc | 0xd010 | |
  46. * | Target Mode | 0xe070 | |
  47. * | Target Mode Management | 0xf072 | |
  48. * | Target Mode Task Management | 0x1000b | |
  49. * ----------------------------------------------------------------------
  50. */
  51. #include "qla_def.h"
  52. #include <linux/delay.h>
  53. static uint32_t ql_dbg_offset = 0x800;
  54. static inline void
  55. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  56. {
  57. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  58. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  59. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  60. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  61. fw_dump->vendor = htonl(ha->pdev->vendor);
  62. fw_dump->device = htonl(ha->pdev->device);
  63. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  64. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  65. }
  66. static inline void *
  67. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  68. {
  69. struct req_que *req = ha->req_q_map[0];
  70. struct rsp_que *rsp = ha->rsp_q_map[0];
  71. /* Request queue. */
  72. memcpy(ptr, req->ring, req->length *
  73. sizeof(request_t));
  74. /* Response queue. */
  75. ptr += req->length * sizeof(request_t);
  76. memcpy(ptr, rsp->ring, rsp->length *
  77. sizeof(response_t));
  78. return ptr + (rsp->length * sizeof(response_t));
  79. }
  80. static int
  81. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  82. uint32_t ram_dwords, void **nxt)
  83. {
  84. int rval;
  85. uint32_t cnt, stat, timer, dwords, idx;
  86. uint16_t mb0;
  87. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  88. dma_addr_t dump_dma = ha->gid_list_dma;
  89. uint32_t *dump = (uint32_t *)ha->gid_list;
  90. rval = QLA_SUCCESS;
  91. mb0 = 0;
  92. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  93. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  94. dwords = qla2x00_gid_list_size(ha) / 4;
  95. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  96. cnt += dwords, addr += dwords) {
  97. if (cnt + dwords > ram_dwords)
  98. dwords = ram_dwords - cnt;
  99. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  100. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  101. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  102. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  103. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  104. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  105. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  106. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  107. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  108. for (timer = 6000000; timer; timer--) {
  109. /* Check for pending interrupts. */
  110. stat = RD_REG_DWORD(&reg->host_status);
  111. if (stat & HSRX_RISC_INT) {
  112. stat &= 0xff;
  113. if (stat == 0x1 || stat == 0x2 ||
  114. stat == 0x10 || stat == 0x11) {
  115. set_bit(MBX_INTERRUPT,
  116. &ha->mbx_cmd_flags);
  117. mb0 = RD_REG_WORD(&reg->mailbox0);
  118. WRT_REG_DWORD(&reg->hccr,
  119. HCCRX_CLR_RISC_INT);
  120. RD_REG_DWORD(&reg->hccr);
  121. break;
  122. }
  123. /* Clear this intr; it wasn't a mailbox intr */
  124. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  125. RD_REG_DWORD(&reg->hccr);
  126. }
  127. udelay(5);
  128. }
  129. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  130. rval = mb0 & MBS_MASK;
  131. for (idx = 0; idx < dwords; idx++)
  132. ram[cnt + idx] = swab32(dump[idx]);
  133. } else {
  134. rval = QLA_FUNCTION_FAILED;
  135. }
  136. }
  137. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  138. return rval;
  139. }
  140. static int
  141. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  142. uint32_t cram_size, void **nxt)
  143. {
  144. int rval;
  145. /* Code RAM. */
  146. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  147. if (rval != QLA_SUCCESS)
  148. return rval;
  149. /* External Memory. */
  150. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  151. ha->fw_memory_size - 0x100000 + 1, nxt);
  152. }
  153. static uint32_t *
  154. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  155. uint32_t count, uint32_t *buf)
  156. {
  157. uint32_t __iomem *dmp_reg;
  158. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  159. dmp_reg = &reg->iobase_window;
  160. while (count--)
  161. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  162. return buf;
  163. }
  164. static inline int
  165. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  166. {
  167. int rval = QLA_SUCCESS;
  168. uint32_t cnt;
  169. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  170. for (cnt = 30000;
  171. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  172. rval == QLA_SUCCESS; cnt--) {
  173. if (cnt)
  174. udelay(100);
  175. else
  176. rval = QLA_FUNCTION_TIMEOUT;
  177. }
  178. return rval;
  179. }
  180. static int
  181. qla24xx_soft_reset(struct qla_hw_data *ha)
  182. {
  183. int rval = QLA_SUCCESS;
  184. uint32_t cnt;
  185. uint16_t mb0, wd;
  186. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  187. /* Reset RISC. */
  188. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  189. for (cnt = 0; cnt < 30000; cnt++) {
  190. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  191. break;
  192. udelay(10);
  193. }
  194. WRT_REG_DWORD(&reg->ctrl_status,
  195. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  196. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  197. udelay(100);
  198. /* Wait for firmware to complete NVRAM accesses. */
  199. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  200. for (cnt = 10000 ; cnt && mb0; cnt--) {
  201. udelay(5);
  202. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  203. barrier();
  204. }
  205. /* Wait for soft-reset to complete. */
  206. for (cnt = 0; cnt < 30000; cnt++) {
  207. if ((RD_REG_DWORD(&reg->ctrl_status) &
  208. CSRX_ISP_SOFT_RESET) == 0)
  209. break;
  210. udelay(10);
  211. }
  212. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  213. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  214. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  215. rval == QLA_SUCCESS; cnt--) {
  216. if (cnt)
  217. udelay(100);
  218. else
  219. rval = QLA_FUNCTION_TIMEOUT;
  220. }
  221. return rval;
  222. }
  223. static int
  224. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  225. uint32_t ram_words, void **nxt)
  226. {
  227. int rval;
  228. uint32_t cnt, stat, timer, words, idx;
  229. uint16_t mb0;
  230. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  231. dma_addr_t dump_dma = ha->gid_list_dma;
  232. uint16_t *dump = (uint16_t *)ha->gid_list;
  233. rval = QLA_SUCCESS;
  234. mb0 = 0;
  235. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  236. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  237. words = qla2x00_gid_list_size(ha) / 2;
  238. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  239. cnt += words, addr += words) {
  240. if (cnt + words > ram_words)
  241. words = ram_words - cnt;
  242. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  243. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  244. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  245. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  246. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  247. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  248. WRT_MAILBOX_REG(ha, reg, 4, words);
  249. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  250. for (timer = 6000000; timer; timer--) {
  251. /* Check for pending interrupts. */
  252. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  253. if (stat & HSR_RISC_INT) {
  254. stat &= 0xff;
  255. if (stat == 0x1 || stat == 0x2) {
  256. set_bit(MBX_INTERRUPT,
  257. &ha->mbx_cmd_flags);
  258. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  259. /* Release mailbox registers. */
  260. WRT_REG_WORD(&reg->semaphore, 0);
  261. WRT_REG_WORD(&reg->hccr,
  262. HCCR_CLR_RISC_INT);
  263. RD_REG_WORD(&reg->hccr);
  264. break;
  265. } else if (stat == 0x10 || stat == 0x11) {
  266. set_bit(MBX_INTERRUPT,
  267. &ha->mbx_cmd_flags);
  268. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  269. WRT_REG_WORD(&reg->hccr,
  270. HCCR_CLR_RISC_INT);
  271. RD_REG_WORD(&reg->hccr);
  272. break;
  273. }
  274. /* clear this intr; it wasn't a mailbox intr */
  275. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  276. RD_REG_WORD(&reg->hccr);
  277. }
  278. udelay(5);
  279. }
  280. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  281. rval = mb0 & MBS_MASK;
  282. for (idx = 0; idx < words; idx++)
  283. ram[cnt + idx] = swab16(dump[idx]);
  284. } else {
  285. rval = QLA_FUNCTION_FAILED;
  286. }
  287. }
  288. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  289. return rval;
  290. }
  291. static inline void
  292. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  293. uint16_t *buf)
  294. {
  295. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  296. while (count--)
  297. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  298. }
  299. static inline void *
  300. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  301. {
  302. if (!ha->eft)
  303. return ptr;
  304. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  305. return ptr + ntohl(ha->fw_dump->eft_size);
  306. }
  307. static inline void *
  308. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  309. {
  310. uint32_t cnt;
  311. uint32_t *iter_reg;
  312. struct qla2xxx_fce_chain *fcec = ptr;
  313. if (!ha->fce)
  314. return ptr;
  315. *last_chain = &fcec->type;
  316. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  317. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  318. fce_calc_size(ha->fce_bufs));
  319. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  320. fcec->addr_l = htonl(LSD(ha->fce_dma));
  321. fcec->addr_h = htonl(MSD(ha->fce_dma));
  322. iter_reg = fcec->eregs;
  323. for (cnt = 0; cnt < 8; cnt++)
  324. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  325. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  326. return (char *)iter_reg + ntohl(fcec->size);
  327. }
  328. static inline void *
  329. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  330. uint32_t **last_chain)
  331. {
  332. struct qla2xxx_mqueue_chain *q;
  333. struct qla2xxx_mqueue_header *qh;
  334. uint32_t num_queues;
  335. int que;
  336. struct {
  337. int length;
  338. void *ring;
  339. } aq, *aqp;
  340. if (!ha->tgt.atio_ring)
  341. return ptr;
  342. num_queues = 1;
  343. aqp = &aq;
  344. aqp->length = ha->tgt.atio_q_length;
  345. aqp->ring = ha->tgt.atio_ring;
  346. for (que = 0; que < num_queues; que++) {
  347. /* aqp = ha->atio_q_map[que]; */
  348. q = ptr;
  349. *last_chain = &q->type;
  350. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  351. q->chain_size = htonl(
  352. sizeof(struct qla2xxx_mqueue_chain) +
  353. sizeof(struct qla2xxx_mqueue_header) +
  354. (aqp->length * sizeof(request_t)));
  355. ptr += sizeof(struct qla2xxx_mqueue_chain);
  356. /* Add header. */
  357. qh = ptr;
  358. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  359. qh->number = htonl(que);
  360. qh->size = htonl(aqp->length * sizeof(request_t));
  361. ptr += sizeof(struct qla2xxx_mqueue_header);
  362. /* Add data. */
  363. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  364. ptr += aqp->length * sizeof(request_t);
  365. }
  366. return ptr;
  367. }
  368. static inline void *
  369. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  370. {
  371. struct qla2xxx_mqueue_chain *q;
  372. struct qla2xxx_mqueue_header *qh;
  373. struct req_que *req;
  374. struct rsp_que *rsp;
  375. int que;
  376. if (!ha->mqenable)
  377. return ptr;
  378. /* Request queues */
  379. for (que = 1; que < ha->max_req_queues; que++) {
  380. req = ha->req_q_map[que];
  381. if (!req)
  382. break;
  383. /* Add chain. */
  384. q = ptr;
  385. *last_chain = &q->type;
  386. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  387. q->chain_size = htonl(
  388. sizeof(struct qla2xxx_mqueue_chain) +
  389. sizeof(struct qla2xxx_mqueue_header) +
  390. (req->length * sizeof(request_t)));
  391. ptr += sizeof(struct qla2xxx_mqueue_chain);
  392. /* Add header. */
  393. qh = ptr;
  394. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  395. qh->number = htonl(que);
  396. qh->size = htonl(req->length * sizeof(request_t));
  397. ptr += sizeof(struct qla2xxx_mqueue_header);
  398. /* Add data. */
  399. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  400. ptr += req->length * sizeof(request_t);
  401. }
  402. /* Response queues */
  403. for (que = 1; que < ha->max_rsp_queues; que++) {
  404. rsp = ha->rsp_q_map[que];
  405. if (!rsp)
  406. break;
  407. /* Add chain. */
  408. q = ptr;
  409. *last_chain = &q->type;
  410. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  411. q->chain_size = htonl(
  412. sizeof(struct qla2xxx_mqueue_chain) +
  413. sizeof(struct qla2xxx_mqueue_header) +
  414. (rsp->length * sizeof(response_t)));
  415. ptr += sizeof(struct qla2xxx_mqueue_chain);
  416. /* Add header. */
  417. qh = ptr;
  418. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  419. qh->number = htonl(que);
  420. qh->size = htonl(rsp->length * sizeof(response_t));
  421. ptr += sizeof(struct qla2xxx_mqueue_header);
  422. /* Add data. */
  423. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  424. ptr += rsp->length * sizeof(response_t);
  425. }
  426. return ptr;
  427. }
  428. static inline void *
  429. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  430. {
  431. uint32_t cnt, que_idx;
  432. uint8_t que_cnt;
  433. struct qla2xxx_mq_chain *mq = ptr;
  434. struct device_reg_25xxmq __iomem *reg;
  435. if (!ha->mqenable || IS_QLA83XX(ha))
  436. return ptr;
  437. mq = ptr;
  438. *last_chain = &mq->type;
  439. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  440. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  441. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  442. ha->max_req_queues : ha->max_rsp_queues;
  443. mq->count = htonl(que_cnt);
  444. for (cnt = 0; cnt < que_cnt; cnt++) {
  445. reg = (struct device_reg_25xxmq __iomem *)
  446. (ha->mqiobase + cnt * QLA_QUE_PAGE);
  447. que_idx = cnt * 4;
  448. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  449. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  450. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  451. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  452. }
  453. return ptr + sizeof(struct qla2xxx_mq_chain);
  454. }
  455. void
  456. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  457. {
  458. struct qla_hw_data *ha = vha->hw;
  459. if (rval != QLA_SUCCESS) {
  460. ql_log(ql_log_warn, vha, 0xd000,
  461. "Failed to dump firmware (%x).\n", rval);
  462. ha->fw_dumped = 0;
  463. } else {
  464. ql_log(ql_log_info, vha, 0xd001,
  465. "Firmware dump saved to temp buffer (%ld/%p).\n",
  466. vha->host_no, ha->fw_dump);
  467. ha->fw_dumped = 1;
  468. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  469. }
  470. }
  471. /**
  472. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  473. * @ha: HA context
  474. * @hardware_locked: Called with the hardware_lock
  475. */
  476. void
  477. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  478. {
  479. int rval;
  480. uint32_t cnt;
  481. struct qla_hw_data *ha = vha->hw;
  482. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  483. uint16_t __iomem *dmp_reg;
  484. unsigned long flags;
  485. struct qla2300_fw_dump *fw;
  486. void *nxt;
  487. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  488. flags = 0;
  489. if (!hardware_locked)
  490. spin_lock_irqsave(&ha->hardware_lock, flags);
  491. if (!ha->fw_dump) {
  492. ql_log(ql_log_warn, vha, 0xd002,
  493. "No buffer available for dump.\n");
  494. goto qla2300_fw_dump_failed;
  495. }
  496. if (ha->fw_dumped) {
  497. ql_log(ql_log_warn, vha, 0xd003,
  498. "Firmware has been previously dumped (%p) "
  499. "-- ignoring request.\n",
  500. ha->fw_dump);
  501. goto qla2300_fw_dump_failed;
  502. }
  503. fw = &ha->fw_dump->isp.isp23;
  504. qla2xxx_prep_dump(ha, ha->fw_dump);
  505. rval = QLA_SUCCESS;
  506. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  507. /* Pause RISC. */
  508. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  509. if (IS_QLA2300(ha)) {
  510. for (cnt = 30000;
  511. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  512. rval == QLA_SUCCESS; cnt--) {
  513. if (cnt)
  514. udelay(100);
  515. else
  516. rval = QLA_FUNCTION_TIMEOUT;
  517. }
  518. } else {
  519. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  520. udelay(10);
  521. }
  522. if (rval == QLA_SUCCESS) {
  523. dmp_reg = &reg->flash_address;
  524. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  525. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  526. dmp_reg = &reg->u.isp2300.req_q_in;
  527. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  528. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  529. dmp_reg = &reg->u.isp2300.mailbox0;
  530. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  531. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  532. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  533. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  534. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  535. qla2xxx_read_window(reg, 48, fw->dma_reg);
  536. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  537. dmp_reg = &reg->risc_hw;
  538. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  539. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  540. WRT_REG_WORD(&reg->pcr, 0x2000);
  541. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  542. WRT_REG_WORD(&reg->pcr, 0x2200);
  543. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  544. WRT_REG_WORD(&reg->pcr, 0x2400);
  545. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  546. WRT_REG_WORD(&reg->pcr, 0x2600);
  547. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  548. WRT_REG_WORD(&reg->pcr, 0x2800);
  549. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  550. WRT_REG_WORD(&reg->pcr, 0x2A00);
  551. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  552. WRT_REG_WORD(&reg->pcr, 0x2C00);
  553. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  554. WRT_REG_WORD(&reg->pcr, 0x2E00);
  555. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  556. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  557. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  558. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  559. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  560. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  561. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  562. /* Reset RISC. */
  563. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  564. for (cnt = 0; cnt < 30000; cnt++) {
  565. if ((RD_REG_WORD(&reg->ctrl_status) &
  566. CSR_ISP_SOFT_RESET) == 0)
  567. break;
  568. udelay(10);
  569. }
  570. }
  571. if (!IS_QLA2300(ha)) {
  572. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  573. rval == QLA_SUCCESS; cnt--) {
  574. if (cnt)
  575. udelay(100);
  576. else
  577. rval = QLA_FUNCTION_TIMEOUT;
  578. }
  579. }
  580. /* Get RISC SRAM. */
  581. if (rval == QLA_SUCCESS)
  582. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  583. sizeof(fw->risc_ram) / 2, &nxt);
  584. /* Get stack SRAM. */
  585. if (rval == QLA_SUCCESS)
  586. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  587. sizeof(fw->stack_ram) / 2, &nxt);
  588. /* Get data SRAM. */
  589. if (rval == QLA_SUCCESS)
  590. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  591. ha->fw_memory_size - 0x11000 + 1, &nxt);
  592. if (rval == QLA_SUCCESS)
  593. qla2xxx_copy_queues(ha, nxt);
  594. qla2xxx_dump_post_process(base_vha, rval);
  595. qla2300_fw_dump_failed:
  596. if (!hardware_locked)
  597. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  598. }
  599. /**
  600. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  601. * @ha: HA context
  602. * @hardware_locked: Called with the hardware_lock
  603. */
  604. void
  605. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  606. {
  607. int rval;
  608. uint32_t cnt, timer;
  609. uint16_t risc_address;
  610. uint16_t mb0, mb2;
  611. struct qla_hw_data *ha = vha->hw;
  612. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  613. uint16_t __iomem *dmp_reg;
  614. unsigned long flags;
  615. struct qla2100_fw_dump *fw;
  616. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  617. risc_address = 0;
  618. mb0 = mb2 = 0;
  619. flags = 0;
  620. if (!hardware_locked)
  621. spin_lock_irqsave(&ha->hardware_lock, flags);
  622. if (!ha->fw_dump) {
  623. ql_log(ql_log_warn, vha, 0xd004,
  624. "No buffer available for dump.\n");
  625. goto qla2100_fw_dump_failed;
  626. }
  627. if (ha->fw_dumped) {
  628. ql_log(ql_log_warn, vha, 0xd005,
  629. "Firmware has been previously dumped (%p) "
  630. "-- ignoring request.\n",
  631. ha->fw_dump);
  632. goto qla2100_fw_dump_failed;
  633. }
  634. fw = &ha->fw_dump->isp.isp21;
  635. qla2xxx_prep_dump(ha, ha->fw_dump);
  636. rval = QLA_SUCCESS;
  637. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  638. /* Pause RISC. */
  639. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  640. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  641. rval == QLA_SUCCESS; cnt--) {
  642. if (cnt)
  643. udelay(100);
  644. else
  645. rval = QLA_FUNCTION_TIMEOUT;
  646. }
  647. if (rval == QLA_SUCCESS) {
  648. dmp_reg = &reg->flash_address;
  649. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  650. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  651. dmp_reg = &reg->u.isp2100.mailbox0;
  652. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  653. if (cnt == 8)
  654. dmp_reg = &reg->u_end.isp2200.mailbox8;
  655. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  656. }
  657. dmp_reg = &reg->u.isp2100.unused_2[0];
  658. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  659. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  660. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  661. dmp_reg = &reg->risc_hw;
  662. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  663. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  664. WRT_REG_WORD(&reg->pcr, 0x2000);
  665. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  666. WRT_REG_WORD(&reg->pcr, 0x2100);
  667. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  668. WRT_REG_WORD(&reg->pcr, 0x2200);
  669. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  670. WRT_REG_WORD(&reg->pcr, 0x2300);
  671. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  672. WRT_REG_WORD(&reg->pcr, 0x2400);
  673. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  674. WRT_REG_WORD(&reg->pcr, 0x2500);
  675. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  676. WRT_REG_WORD(&reg->pcr, 0x2600);
  677. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  678. WRT_REG_WORD(&reg->pcr, 0x2700);
  679. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  680. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  681. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  682. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  683. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  684. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  685. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  686. /* Reset the ISP. */
  687. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  688. }
  689. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  690. rval == QLA_SUCCESS; cnt--) {
  691. if (cnt)
  692. udelay(100);
  693. else
  694. rval = QLA_FUNCTION_TIMEOUT;
  695. }
  696. /* Pause RISC. */
  697. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  698. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  699. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  700. for (cnt = 30000;
  701. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  702. rval == QLA_SUCCESS; cnt--) {
  703. if (cnt)
  704. udelay(100);
  705. else
  706. rval = QLA_FUNCTION_TIMEOUT;
  707. }
  708. if (rval == QLA_SUCCESS) {
  709. /* Set memory configuration and timing. */
  710. if (IS_QLA2100(ha))
  711. WRT_REG_WORD(&reg->mctr, 0xf1);
  712. else
  713. WRT_REG_WORD(&reg->mctr, 0xf2);
  714. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  715. /* Release RISC. */
  716. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  717. }
  718. }
  719. if (rval == QLA_SUCCESS) {
  720. /* Get RISC SRAM. */
  721. risc_address = 0x1000;
  722. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  723. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  724. }
  725. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  726. cnt++, risc_address++) {
  727. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  728. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  729. for (timer = 6000000; timer != 0; timer--) {
  730. /* Check for pending interrupts. */
  731. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  732. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  733. set_bit(MBX_INTERRUPT,
  734. &ha->mbx_cmd_flags);
  735. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  736. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  737. WRT_REG_WORD(&reg->semaphore, 0);
  738. WRT_REG_WORD(&reg->hccr,
  739. HCCR_CLR_RISC_INT);
  740. RD_REG_WORD(&reg->hccr);
  741. break;
  742. }
  743. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  744. RD_REG_WORD(&reg->hccr);
  745. }
  746. udelay(5);
  747. }
  748. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  749. rval = mb0 & MBS_MASK;
  750. fw->risc_ram[cnt] = htons(mb2);
  751. } else {
  752. rval = QLA_FUNCTION_FAILED;
  753. }
  754. }
  755. if (rval == QLA_SUCCESS)
  756. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  757. qla2xxx_dump_post_process(base_vha, rval);
  758. qla2100_fw_dump_failed:
  759. if (!hardware_locked)
  760. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  761. }
  762. void
  763. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  764. {
  765. int rval;
  766. uint32_t cnt;
  767. uint32_t risc_address;
  768. struct qla_hw_data *ha = vha->hw;
  769. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  770. uint32_t __iomem *dmp_reg;
  771. uint32_t *iter_reg;
  772. uint16_t __iomem *mbx_reg;
  773. unsigned long flags;
  774. struct qla24xx_fw_dump *fw;
  775. uint32_t ext_mem_cnt;
  776. void *nxt;
  777. void *nxt_chain;
  778. uint32_t *last_chain = NULL;
  779. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  780. if (IS_QLA82XX(ha))
  781. return;
  782. risc_address = ext_mem_cnt = 0;
  783. flags = 0;
  784. if (!hardware_locked)
  785. spin_lock_irqsave(&ha->hardware_lock, flags);
  786. if (!ha->fw_dump) {
  787. ql_log(ql_log_warn, vha, 0xd006,
  788. "No buffer available for dump.\n");
  789. goto qla24xx_fw_dump_failed;
  790. }
  791. if (ha->fw_dumped) {
  792. ql_log(ql_log_warn, vha, 0xd007,
  793. "Firmware has been previously dumped (%p) "
  794. "-- ignoring request.\n",
  795. ha->fw_dump);
  796. goto qla24xx_fw_dump_failed;
  797. }
  798. fw = &ha->fw_dump->isp.isp24;
  799. qla2xxx_prep_dump(ha, ha->fw_dump);
  800. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  801. /* Pause RISC. */
  802. rval = qla24xx_pause_risc(reg);
  803. if (rval != QLA_SUCCESS)
  804. goto qla24xx_fw_dump_failed_0;
  805. /* Host interface registers. */
  806. dmp_reg = &reg->flash_addr;
  807. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  808. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  809. /* Disable interrupts. */
  810. WRT_REG_DWORD(&reg->ictrl, 0);
  811. RD_REG_DWORD(&reg->ictrl);
  812. /* Shadow registers. */
  813. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  814. RD_REG_DWORD(&reg->iobase_addr);
  815. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  816. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  817. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  818. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  819. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  820. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  821. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  822. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  823. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  824. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  825. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  826. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  827. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  828. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  829. /* Mailbox registers. */
  830. mbx_reg = &reg->mailbox0;
  831. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  832. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  833. /* Transfer sequence registers. */
  834. iter_reg = fw->xseq_gp_reg;
  835. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  836. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  837. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  838. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  839. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  840. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  841. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  842. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  843. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  844. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  845. /* Receive sequence registers. */
  846. iter_reg = fw->rseq_gp_reg;
  847. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  848. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  849. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  850. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  851. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  852. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  853. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  854. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  855. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  856. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  857. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  858. /* Command DMA registers. */
  859. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  860. /* Queues. */
  861. iter_reg = fw->req0_dma_reg;
  862. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  863. dmp_reg = &reg->iobase_q;
  864. for (cnt = 0; cnt < 7; cnt++)
  865. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  866. iter_reg = fw->resp0_dma_reg;
  867. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  868. dmp_reg = &reg->iobase_q;
  869. for (cnt = 0; cnt < 7; cnt++)
  870. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  871. iter_reg = fw->req1_dma_reg;
  872. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  873. dmp_reg = &reg->iobase_q;
  874. for (cnt = 0; cnt < 7; cnt++)
  875. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  876. /* Transmit DMA registers. */
  877. iter_reg = fw->xmt0_dma_reg;
  878. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  879. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  880. iter_reg = fw->xmt1_dma_reg;
  881. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  882. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  883. iter_reg = fw->xmt2_dma_reg;
  884. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  885. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  886. iter_reg = fw->xmt3_dma_reg;
  887. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  888. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  889. iter_reg = fw->xmt4_dma_reg;
  890. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  891. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  892. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  893. /* Receive DMA registers. */
  894. iter_reg = fw->rcvt0_data_dma_reg;
  895. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  896. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  897. iter_reg = fw->rcvt1_data_dma_reg;
  898. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  899. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  900. /* RISC registers. */
  901. iter_reg = fw->risc_gp_reg;
  902. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  903. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  904. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  905. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  906. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  907. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  908. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  909. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  910. /* Local memory controller registers. */
  911. iter_reg = fw->lmc_reg;
  912. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  913. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  914. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  915. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  916. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  918. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  919. /* Fibre Protocol Module registers. */
  920. iter_reg = fw->fpm_hdw_reg;
  921. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  927. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  928. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  929. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  930. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  931. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  932. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  933. /* Frame Buffer registers. */
  934. iter_reg = fw->fb_hdw_reg;
  935. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  941. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  942. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  943. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  944. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  945. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  946. rval = qla24xx_soft_reset(ha);
  947. if (rval != QLA_SUCCESS)
  948. goto qla24xx_fw_dump_failed_0;
  949. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  950. &nxt);
  951. if (rval != QLA_SUCCESS)
  952. goto qla24xx_fw_dump_failed_0;
  953. nxt = qla2xxx_copy_queues(ha, nxt);
  954. qla24xx_copy_eft(ha, nxt);
  955. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  956. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  957. if (last_chain) {
  958. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  959. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  960. }
  961. /* Adjust valid length. */
  962. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  963. qla24xx_fw_dump_failed_0:
  964. qla2xxx_dump_post_process(base_vha, rval);
  965. qla24xx_fw_dump_failed:
  966. if (!hardware_locked)
  967. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  968. }
  969. void
  970. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  971. {
  972. int rval;
  973. uint32_t cnt;
  974. uint32_t risc_address;
  975. struct qla_hw_data *ha = vha->hw;
  976. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  977. uint32_t __iomem *dmp_reg;
  978. uint32_t *iter_reg;
  979. uint16_t __iomem *mbx_reg;
  980. unsigned long flags;
  981. struct qla25xx_fw_dump *fw;
  982. uint32_t ext_mem_cnt;
  983. void *nxt, *nxt_chain;
  984. uint32_t *last_chain = NULL;
  985. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  986. risc_address = ext_mem_cnt = 0;
  987. flags = 0;
  988. if (!hardware_locked)
  989. spin_lock_irqsave(&ha->hardware_lock, flags);
  990. if (!ha->fw_dump) {
  991. ql_log(ql_log_warn, vha, 0xd008,
  992. "No buffer available for dump.\n");
  993. goto qla25xx_fw_dump_failed;
  994. }
  995. if (ha->fw_dumped) {
  996. ql_log(ql_log_warn, vha, 0xd009,
  997. "Firmware has been previously dumped (%p) "
  998. "-- ignoring request.\n",
  999. ha->fw_dump);
  1000. goto qla25xx_fw_dump_failed;
  1001. }
  1002. fw = &ha->fw_dump->isp.isp25;
  1003. qla2xxx_prep_dump(ha, ha->fw_dump);
  1004. ha->fw_dump->version = __constant_htonl(2);
  1005. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1006. /* Pause RISC. */
  1007. rval = qla24xx_pause_risc(reg);
  1008. if (rval != QLA_SUCCESS)
  1009. goto qla25xx_fw_dump_failed_0;
  1010. /* Host/Risc registers. */
  1011. iter_reg = fw->host_risc_reg;
  1012. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1013. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1014. /* PCIe registers. */
  1015. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1016. RD_REG_DWORD(&reg->iobase_addr);
  1017. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1018. dmp_reg = &reg->iobase_c4;
  1019. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1020. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1021. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1022. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1023. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1024. RD_REG_DWORD(&reg->iobase_window);
  1025. /* Host interface registers. */
  1026. dmp_reg = &reg->flash_addr;
  1027. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1028. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1029. /* Disable interrupts. */
  1030. WRT_REG_DWORD(&reg->ictrl, 0);
  1031. RD_REG_DWORD(&reg->ictrl);
  1032. /* Shadow registers. */
  1033. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1034. RD_REG_DWORD(&reg->iobase_addr);
  1035. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1036. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1037. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1038. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1039. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1040. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1041. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1042. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1043. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1044. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1045. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1046. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1047. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1048. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1049. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1050. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1051. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1052. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1053. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1054. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1055. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1056. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1057. /* RISC I/O register. */
  1058. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1059. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1060. /* Mailbox registers. */
  1061. mbx_reg = &reg->mailbox0;
  1062. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1063. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1064. /* Transfer sequence registers. */
  1065. iter_reg = fw->xseq_gp_reg;
  1066. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1067. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1068. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1069. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1070. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1071. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1072. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1073. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1074. iter_reg = fw->xseq_0_reg;
  1075. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1076. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1077. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1078. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1079. /* Receive sequence registers. */
  1080. iter_reg = fw->rseq_gp_reg;
  1081. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1082. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1083. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1084. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1085. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1086. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1087. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1088. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1089. iter_reg = fw->rseq_0_reg;
  1090. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1091. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1092. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1093. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1094. /* Auxiliary sequence registers. */
  1095. iter_reg = fw->aseq_gp_reg;
  1096. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1097. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1098. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1099. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1100. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1101. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1102. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1103. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1104. iter_reg = fw->aseq_0_reg;
  1105. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1106. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1107. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1108. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1109. /* Command DMA registers. */
  1110. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1111. /* Queues. */
  1112. iter_reg = fw->req0_dma_reg;
  1113. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1114. dmp_reg = &reg->iobase_q;
  1115. for (cnt = 0; cnt < 7; cnt++)
  1116. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1117. iter_reg = fw->resp0_dma_reg;
  1118. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1119. dmp_reg = &reg->iobase_q;
  1120. for (cnt = 0; cnt < 7; cnt++)
  1121. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1122. iter_reg = fw->req1_dma_reg;
  1123. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1124. dmp_reg = &reg->iobase_q;
  1125. for (cnt = 0; cnt < 7; cnt++)
  1126. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1127. /* Transmit DMA registers. */
  1128. iter_reg = fw->xmt0_dma_reg;
  1129. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1130. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1131. iter_reg = fw->xmt1_dma_reg;
  1132. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1133. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1134. iter_reg = fw->xmt2_dma_reg;
  1135. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1136. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1137. iter_reg = fw->xmt3_dma_reg;
  1138. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1139. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1140. iter_reg = fw->xmt4_dma_reg;
  1141. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1142. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1143. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1144. /* Receive DMA registers. */
  1145. iter_reg = fw->rcvt0_data_dma_reg;
  1146. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1147. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1148. iter_reg = fw->rcvt1_data_dma_reg;
  1149. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1150. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1151. /* RISC registers. */
  1152. iter_reg = fw->risc_gp_reg;
  1153. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1154. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1155. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1156. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1157. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1158. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1159. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1160. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1161. /* Local memory controller registers. */
  1162. iter_reg = fw->lmc_reg;
  1163. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1164. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1165. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1166. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1167. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1170. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1171. /* Fibre Protocol Module registers. */
  1172. iter_reg = fw->fpm_hdw_reg;
  1173. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1179. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1180. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1184. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1185. /* Frame Buffer registers. */
  1186. iter_reg = fw->fb_hdw_reg;
  1187. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1194. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1196. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1197. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1198. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1199. /* Multi queue registers */
  1200. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1201. &last_chain);
  1202. rval = qla24xx_soft_reset(ha);
  1203. if (rval != QLA_SUCCESS)
  1204. goto qla25xx_fw_dump_failed_0;
  1205. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1206. &nxt);
  1207. if (rval != QLA_SUCCESS)
  1208. goto qla25xx_fw_dump_failed_0;
  1209. nxt = qla2xxx_copy_queues(ha, nxt);
  1210. nxt = qla24xx_copy_eft(ha, nxt);
  1211. /* Chain entries -- started with MQ. */
  1212. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1213. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1214. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1215. if (last_chain) {
  1216. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1217. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1218. }
  1219. /* Adjust valid length. */
  1220. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1221. qla25xx_fw_dump_failed_0:
  1222. qla2xxx_dump_post_process(base_vha, rval);
  1223. qla25xx_fw_dump_failed:
  1224. if (!hardware_locked)
  1225. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1226. }
  1227. void
  1228. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1229. {
  1230. int rval;
  1231. uint32_t cnt;
  1232. uint32_t risc_address;
  1233. struct qla_hw_data *ha = vha->hw;
  1234. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1235. uint32_t __iomem *dmp_reg;
  1236. uint32_t *iter_reg;
  1237. uint16_t __iomem *mbx_reg;
  1238. unsigned long flags;
  1239. struct qla81xx_fw_dump *fw;
  1240. uint32_t ext_mem_cnt;
  1241. void *nxt, *nxt_chain;
  1242. uint32_t *last_chain = NULL;
  1243. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1244. risc_address = ext_mem_cnt = 0;
  1245. flags = 0;
  1246. if (!hardware_locked)
  1247. spin_lock_irqsave(&ha->hardware_lock, flags);
  1248. if (!ha->fw_dump) {
  1249. ql_log(ql_log_warn, vha, 0xd00a,
  1250. "No buffer available for dump.\n");
  1251. goto qla81xx_fw_dump_failed;
  1252. }
  1253. if (ha->fw_dumped) {
  1254. ql_log(ql_log_warn, vha, 0xd00b,
  1255. "Firmware has been previously dumped (%p) "
  1256. "-- ignoring request.\n",
  1257. ha->fw_dump);
  1258. goto qla81xx_fw_dump_failed;
  1259. }
  1260. fw = &ha->fw_dump->isp.isp81;
  1261. qla2xxx_prep_dump(ha, ha->fw_dump);
  1262. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1263. /* Pause RISC. */
  1264. rval = qla24xx_pause_risc(reg);
  1265. if (rval != QLA_SUCCESS)
  1266. goto qla81xx_fw_dump_failed_0;
  1267. /* Host/Risc registers. */
  1268. iter_reg = fw->host_risc_reg;
  1269. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1270. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1271. /* PCIe registers. */
  1272. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1273. RD_REG_DWORD(&reg->iobase_addr);
  1274. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1275. dmp_reg = &reg->iobase_c4;
  1276. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1277. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1278. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1279. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1280. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1281. RD_REG_DWORD(&reg->iobase_window);
  1282. /* Host interface registers. */
  1283. dmp_reg = &reg->flash_addr;
  1284. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1285. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1286. /* Disable interrupts. */
  1287. WRT_REG_DWORD(&reg->ictrl, 0);
  1288. RD_REG_DWORD(&reg->ictrl);
  1289. /* Shadow registers. */
  1290. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1291. RD_REG_DWORD(&reg->iobase_addr);
  1292. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1293. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1294. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1295. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1296. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1297. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1298. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1299. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1300. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1301. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1302. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1303. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1304. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1305. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1306. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1307. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1308. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1309. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1310. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1311. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1312. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1313. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1314. /* RISC I/O register. */
  1315. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1316. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1317. /* Mailbox registers. */
  1318. mbx_reg = &reg->mailbox0;
  1319. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1320. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1321. /* Transfer sequence registers. */
  1322. iter_reg = fw->xseq_gp_reg;
  1323. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1324. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1325. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1326. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1327. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1328. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1329. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1330. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1331. iter_reg = fw->xseq_0_reg;
  1332. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1333. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1334. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1335. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1336. /* Receive sequence registers. */
  1337. iter_reg = fw->rseq_gp_reg;
  1338. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1339. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1340. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1341. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1342. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1343. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1344. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1345. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1346. iter_reg = fw->rseq_0_reg;
  1347. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1348. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1349. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1350. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1351. /* Auxiliary sequence registers. */
  1352. iter_reg = fw->aseq_gp_reg;
  1353. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1354. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1355. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1356. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1357. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1358. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1359. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1360. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1361. iter_reg = fw->aseq_0_reg;
  1362. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1363. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1364. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1365. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1366. /* Command DMA registers. */
  1367. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1368. /* Queues. */
  1369. iter_reg = fw->req0_dma_reg;
  1370. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1371. dmp_reg = &reg->iobase_q;
  1372. for (cnt = 0; cnt < 7; cnt++)
  1373. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1374. iter_reg = fw->resp0_dma_reg;
  1375. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1376. dmp_reg = &reg->iobase_q;
  1377. for (cnt = 0; cnt < 7; cnt++)
  1378. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1379. iter_reg = fw->req1_dma_reg;
  1380. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1381. dmp_reg = &reg->iobase_q;
  1382. for (cnt = 0; cnt < 7; cnt++)
  1383. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1384. /* Transmit DMA registers. */
  1385. iter_reg = fw->xmt0_dma_reg;
  1386. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1387. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1388. iter_reg = fw->xmt1_dma_reg;
  1389. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1390. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1391. iter_reg = fw->xmt2_dma_reg;
  1392. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1393. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1394. iter_reg = fw->xmt3_dma_reg;
  1395. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1396. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1397. iter_reg = fw->xmt4_dma_reg;
  1398. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1399. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1400. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1401. /* Receive DMA registers. */
  1402. iter_reg = fw->rcvt0_data_dma_reg;
  1403. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1404. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1405. iter_reg = fw->rcvt1_data_dma_reg;
  1406. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1407. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1408. /* RISC registers. */
  1409. iter_reg = fw->risc_gp_reg;
  1410. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1411. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1412. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1413. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1414. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1415. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1416. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1417. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1418. /* Local memory controller registers. */
  1419. iter_reg = fw->lmc_reg;
  1420. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1421. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1422. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1423. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1424. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1425. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1427. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1428. /* Fibre Protocol Module registers. */
  1429. iter_reg = fw->fpm_hdw_reg;
  1430. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1436. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1437. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1438. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1439. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1443. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1444. /* Frame Buffer registers. */
  1445. iter_reg = fw->fb_hdw_reg;
  1446. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1452. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1453. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1454. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1455. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1456. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1457. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1458. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1459. /* Multi queue registers */
  1460. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1461. &last_chain);
  1462. rval = qla24xx_soft_reset(ha);
  1463. if (rval != QLA_SUCCESS)
  1464. goto qla81xx_fw_dump_failed_0;
  1465. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1466. &nxt);
  1467. if (rval != QLA_SUCCESS)
  1468. goto qla81xx_fw_dump_failed_0;
  1469. nxt = qla2xxx_copy_queues(ha, nxt);
  1470. nxt = qla24xx_copy_eft(ha, nxt);
  1471. /* Chain entries -- started with MQ. */
  1472. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1473. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1474. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1475. if (last_chain) {
  1476. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1477. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1478. }
  1479. /* Adjust valid length. */
  1480. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1481. qla81xx_fw_dump_failed_0:
  1482. qla2xxx_dump_post_process(base_vha, rval);
  1483. qla81xx_fw_dump_failed:
  1484. if (!hardware_locked)
  1485. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1486. }
  1487. void
  1488. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1489. {
  1490. int rval;
  1491. uint32_t cnt, reg_data;
  1492. uint32_t risc_address;
  1493. struct qla_hw_data *ha = vha->hw;
  1494. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1495. uint32_t __iomem *dmp_reg;
  1496. uint32_t *iter_reg;
  1497. uint16_t __iomem *mbx_reg;
  1498. unsigned long flags;
  1499. struct qla83xx_fw_dump *fw;
  1500. uint32_t ext_mem_cnt;
  1501. void *nxt, *nxt_chain;
  1502. uint32_t *last_chain = NULL;
  1503. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1504. risc_address = ext_mem_cnt = 0;
  1505. flags = 0;
  1506. if (!hardware_locked)
  1507. spin_lock_irqsave(&ha->hardware_lock, flags);
  1508. if (!ha->fw_dump) {
  1509. ql_log(ql_log_warn, vha, 0xd00c,
  1510. "No buffer available for dump!!!\n");
  1511. goto qla83xx_fw_dump_failed;
  1512. }
  1513. if (ha->fw_dumped) {
  1514. ql_log(ql_log_warn, vha, 0xd00d,
  1515. "Firmware has been previously dumped (%p) -- ignoring "
  1516. "request...\n", ha->fw_dump);
  1517. goto qla83xx_fw_dump_failed;
  1518. }
  1519. fw = &ha->fw_dump->isp.isp83;
  1520. qla2xxx_prep_dump(ha, ha->fw_dump);
  1521. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1522. /* Pause RISC. */
  1523. rval = qla24xx_pause_risc(reg);
  1524. if (rval != QLA_SUCCESS)
  1525. goto qla83xx_fw_dump_failed_0;
  1526. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1527. dmp_reg = &reg->iobase_window;
  1528. reg_data = RD_REG_DWORD(dmp_reg);
  1529. WRT_REG_DWORD(dmp_reg, 0);
  1530. dmp_reg = &reg->unused_4_1[0];
  1531. reg_data = RD_REG_DWORD(dmp_reg);
  1532. WRT_REG_DWORD(dmp_reg, 0);
  1533. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1534. dmp_reg = &reg->unused_4_1[2];
  1535. reg_data = RD_REG_DWORD(dmp_reg);
  1536. WRT_REG_DWORD(dmp_reg, 0);
  1537. /* select PCR and disable ecc checking and correction */
  1538. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1539. RD_REG_DWORD(&reg->iobase_addr);
  1540. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1541. /* Host/Risc registers. */
  1542. iter_reg = fw->host_risc_reg;
  1543. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1544. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1545. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1546. /* PCIe registers. */
  1547. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1548. RD_REG_DWORD(&reg->iobase_addr);
  1549. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1550. dmp_reg = &reg->iobase_c4;
  1551. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1552. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1553. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1554. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1555. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1556. RD_REG_DWORD(&reg->iobase_window);
  1557. /* Host interface registers. */
  1558. dmp_reg = &reg->flash_addr;
  1559. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1560. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1561. /* Disable interrupts. */
  1562. WRT_REG_DWORD(&reg->ictrl, 0);
  1563. RD_REG_DWORD(&reg->ictrl);
  1564. /* Shadow registers. */
  1565. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1566. RD_REG_DWORD(&reg->iobase_addr);
  1567. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1568. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1569. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1570. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1571. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1572. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1573. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1574. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1575. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1576. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1577. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1578. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1579. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1580. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1581. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1582. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1583. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1584. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1585. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1586. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1587. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1588. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1589. /* RISC I/O register. */
  1590. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1591. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1592. /* Mailbox registers. */
  1593. mbx_reg = &reg->mailbox0;
  1594. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1595. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1596. /* Transfer sequence registers. */
  1597. iter_reg = fw->xseq_gp_reg;
  1598. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1599. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1600. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1601. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1602. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1603. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1606. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1607. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1608. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1609. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1610. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1611. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1612. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1613. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1614. iter_reg = fw->xseq_0_reg;
  1615. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1616. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1617. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1618. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1619. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1620. /* Receive sequence registers. */
  1621. iter_reg = fw->rseq_gp_reg;
  1622. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1628. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1629. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1630. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1631. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1632. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1633. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1634. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1635. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1636. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1637. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1638. iter_reg = fw->rseq_0_reg;
  1639. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1640. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1641. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1642. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1643. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1644. /* Auxiliary sequence registers. */
  1645. iter_reg = fw->aseq_gp_reg;
  1646. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1654. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1655. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1656. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1657. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1658. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1659. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1660. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1661. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1662. iter_reg = fw->aseq_0_reg;
  1663. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1664. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1665. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1666. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1667. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1668. /* Command DMA registers. */
  1669. iter_reg = fw->cmd_dma_reg;
  1670. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1671. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1672. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1673. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1674. /* Queues. */
  1675. iter_reg = fw->req0_dma_reg;
  1676. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1677. dmp_reg = &reg->iobase_q;
  1678. for (cnt = 0; cnt < 7; cnt++)
  1679. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1680. iter_reg = fw->resp0_dma_reg;
  1681. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1682. dmp_reg = &reg->iobase_q;
  1683. for (cnt = 0; cnt < 7; cnt++)
  1684. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1685. iter_reg = fw->req1_dma_reg;
  1686. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1687. dmp_reg = &reg->iobase_q;
  1688. for (cnt = 0; cnt < 7; cnt++)
  1689. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1690. /* Transmit DMA registers. */
  1691. iter_reg = fw->xmt0_dma_reg;
  1692. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1693. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1694. iter_reg = fw->xmt1_dma_reg;
  1695. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1696. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1697. iter_reg = fw->xmt2_dma_reg;
  1698. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1699. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1700. iter_reg = fw->xmt3_dma_reg;
  1701. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1702. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1703. iter_reg = fw->xmt4_dma_reg;
  1704. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1705. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1706. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1707. /* Receive DMA registers. */
  1708. iter_reg = fw->rcvt0_data_dma_reg;
  1709. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1710. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1711. iter_reg = fw->rcvt1_data_dma_reg;
  1712. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1713. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1714. /* RISC registers. */
  1715. iter_reg = fw->risc_gp_reg;
  1716. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1717. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1718. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1719. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1720. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1721. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1722. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1723. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1724. /* Local memory controller registers. */
  1725. iter_reg = fw->lmc_reg;
  1726. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1733. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1734. /* Fibre Protocol Module registers. */
  1735. iter_reg = fw->fpm_hdw_reg;
  1736. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1751. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1752. /* RQ0 Array registers. */
  1753. iter_reg = fw->rq0_array_reg;
  1754. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1769. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1770. /* RQ1 Array registers. */
  1771. iter_reg = fw->rq1_array_reg;
  1772. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1787. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1788. /* RP0 Array registers. */
  1789. iter_reg = fw->rp0_array_reg;
  1790. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1800. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1801. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1802. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1805. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1806. /* RP1 Array registers. */
  1807. iter_reg = fw->rp1_array_reg;
  1808. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1823. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1824. iter_reg = fw->at0_array_reg;
  1825. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1826. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1827. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1828. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1829. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1832. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1833. /* I/O Queue Control registers. */
  1834. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1835. /* Frame Buffer registers. */
  1836. iter_reg = fw->fb_hdw_reg;
  1837. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1858. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1859. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1860. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1861. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1862. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1863. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1864. /* Multi queue registers */
  1865. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1866. &last_chain);
  1867. rval = qla24xx_soft_reset(ha);
  1868. if (rval != QLA_SUCCESS) {
  1869. ql_log(ql_log_warn, vha, 0xd00e,
  1870. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1871. rval = QLA_SUCCESS;
  1872. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1873. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1874. RD_REG_DWORD(&reg->hccr);
  1875. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1876. RD_REG_DWORD(&reg->hccr);
  1877. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1878. RD_REG_DWORD(&reg->hccr);
  1879. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1880. udelay(5);
  1881. if (!cnt) {
  1882. nxt = fw->code_ram;
  1883. nxt += sizeof(fw->code_ram);
  1884. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1885. goto copy_queue;
  1886. } else
  1887. ql_log(ql_log_warn, vha, 0xd010,
  1888. "bigger hammer success?\n");
  1889. }
  1890. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1891. &nxt);
  1892. if (rval != QLA_SUCCESS)
  1893. goto qla83xx_fw_dump_failed_0;
  1894. copy_queue:
  1895. nxt = qla2xxx_copy_queues(ha, nxt);
  1896. nxt = qla24xx_copy_eft(ha, nxt);
  1897. /* Chain entries -- started with MQ. */
  1898. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1899. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1900. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1901. if (last_chain) {
  1902. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1903. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1904. }
  1905. /* Adjust valid length. */
  1906. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1907. qla83xx_fw_dump_failed_0:
  1908. qla2xxx_dump_post_process(base_vha, rval);
  1909. qla83xx_fw_dump_failed:
  1910. if (!hardware_locked)
  1911. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1912. }
  1913. /****************************************************************************/
  1914. /* Driver Debug Functions. */
  1915. /****************************************************************************/
  1916. static inline int
  1917. ql_mask_match(uint32_t level)
  1918. {
  1919. if (ql2xextended_error_logging == 1)
  1920. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1921. return (level & ql2xextended_error_logging) == level;
  1922. }
  1923. /*
  1924. * This function is for formatting and logging debug information.
  1925. * It is to be used when vha is available. It formats the message
  1926. * and logs it to the messages file.
  1927. * parameters:
  1928. * level: The level of the debug messages to be printed.
  1929. * If ql2xextended_error_logging value is correctly set,
  1930. * this message will appear in the messages file.
  1931. * vha: Pointer to the scsi_qla_host_t.
  1932. * id: This is a unique identifier for the level. It identifies the
  1933. * part of the code from where the message originated.
  1934. * msg: The message to be displayed.
  1935. */
  1936. void
  1937. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1938. {
  1939. va_list va;
  1940. struct va_format vaf;
  1941. if (!ql_mask_match(level))
  1942. return;
  1943. va_start(va, fmt);
  1944. vaf.fmt = fmt;
  1945. vaf.va = &va;
  1946. if (vha != NULL) {
  1947. const struct pci_dev *pdev = vha->hw->pdev;
  1948. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1949. pr_warn("%s [%s]-%04x:%ld: %pV",
  1950. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1951. vha->host_no, &vaf);
  1952. } else {
  1953. pr_warn("%s [%s]-%04x: : %pV",
  1954. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1955. }
  1956. va_end(va);
  1957. }
  1958. /*
  1959. * This function is for formatting and logging debug information.
  1960. * It is to be used when vha is not available and pci is available,
  1961. * i.e., before host allocation. It formats the message and logs it
  1962. * to the messages file.
  1963. * parameters:
  1964. * level: The level of the debug messages to be printed.
  1965. * If ql2xextended_error_logging value is correctly set,
  1966. * this message will appear in the messages file.
  1967. * pdev: Pointer to the struct pci_dev.
  1968. * id: This is a unique id for the level. It identifies the part
  1969. * of the code from where the message originated.
  1970. * msg: The message to be displayed.
  1971. */
  1972. void
  1973. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1974. const char *fmt, ...)
  1975. {
  1976. va_list va;
  1977. struct va_format vaf;
  1978. if (pdev == NULL)
  1979. return;
  1980. if (!ql_mask_match(level))
  1981. return;
  1982. va_start(va, fmt);
  1983. vaf.fmt = fmt;
  1984. vaf.va = &va;
  1985. /* <module-name> <dev-name>:<msg-id> Message */
  1986. pr_warn("%s [%s]-%04x: : %pV",
  1987. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1988. va_end(va);
  1989. }
  1990. /*
  1991. * This function is for formatting and logging log messages.
  1992. * It is to be used when vha is available. It formats the message
  1993. * and logs it to the messages file. All the messages will be logged
  1994. * irrespective of value of ql2xextended_error_logging.
  1995. * parameters:
  1996. * level: The level of the log messages to be printed in the
  1997. * messages file.
  1998. * vha: Pointer to the scsi_qla_host_t
  1999. * id: This is a unique id for the level. It identifies the
  2000. * part of the code from where the message originated.
  2001. * msg: The message to be displayed.
  2002. */
  2003. void
  2004. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2005. {
  2006. va_list va;
  2007. struct va_format vaf;
  2008. char pbuf[128];
  2009. if (level > ql_errlev)
  2010. return;
  2011. if (vha != NULL) {
  2012. const struct pci_dev *pdev = vha->hw->pdev;
  2013. /* <module-name> <msg-id>:<host> Message */
  2014. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2015. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2016. } else {
  2017. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2018. QL_MSGHDR, "0000:00:00.0", id);
  2019. }
  2020. pbuf[sizeof(pbuf) - 1] = 0;
  2021. va_start(va, fmt);
  2022. vaf.fmt = fmt;
  2023. vaf.va = &va;
  2024. switch (level) {
  2025. case ql_log_fatal: /* FATAL LOG */
  2026. pr_crit("%s%pV", pbuf, &vaf);
  2027. break;
  2028. case ql_log_warn:
  2029. pr_err("%s%pV", pbuf, &vaf);
  2030. break;
  2031. case ql_log_info:
  2032. pr_warn("%s%pV", pbuf, &vaf);
  2033. break;
  2034. default:
  2035. pr_info("%s%pV", pbuf, &vaf);
  2036. break;
  2037. }
  2038. va_end(va);
  2039. }
  2040. /*
  2041. * This function is for formatting and logging log messages.
  2042. * It is to be used when vha is not available and pci is available,
  2043. * i.e., before host allocation. It formats the message and logs
  2044. * it to the messages file. All the messages are logged irrespective
  2045. * of the value of ql2xextended_error_logging.
  2046. * parameters:
  2047. * level: The level of the log messages to be printed in the
  2048. * messages file.
  2049. * pdev: Pointer to the struct pci_dev.
  2050. * id: This is a unique id for the level. It identifies the
  2051. * part of the code from where the message originated.
  2052. * msg: The message to be displayed.
  2053. */
  2054. void
  2055. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2056. const char *fmt, ...)
  2057. {
  2058. va_list va;
  2059. struct va_format vaf;
  2060. char pbuf[128];
  2061. if (pdev == NULL)
  2062. return;
  2063. if (level > ql_errlev)
  2064. return;
  2065. /* <module-name> <dev-name>:<msg-id> Message */
  2066. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2067. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2068. pbuf[sizeof(pbuf) - 1] = 0;
  2069. va_start(va, fmt);
  2070. vaf.fmt = fmt;
  2071. vaf.va = &va;
  2072. switch (level) {
  2073. case ql_log_fatal: /* FATAL LOG */
  2074. pr_crit("%s%pV", pbuf, &vaf);
  2075. break;
  2076. case ql_log_warn:
  2077. pr_err("%s%pV", pbuf, &vaf);
  2078. break;
  2079. case ql_log_info:
  2080. pr_warn("%s%pV", pbuf, &vaf);
  2081. break;
  2082. default:
  2083. pr_info("%s%pV", pbuf, &vaf);
  2084. break;
  2085. }
  2086. va_end(va);
  2087. }
  2088. void
  2089. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2090. {
  2091. int i;
  2092. struct qla_hw_data *ha = vha->hw;
  2093. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2094. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2095. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2096. uint16_t __iomem *mbx_reg;
  2097. if (!ql_mask_match(level))
  2098. return;
  2099. if (IS_QLA82XX(ha))
  2100. mbx_reg = &reg82->mailbox_in[0];
  2101. else if (IS_FWI2_CAPABLE(ha))
  2102. mbx_reg = &reg24->mailbox0;
  2103. else
  2104. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2105. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2106. for (i = 0; i < 6; i++)
  2107. ql_dbg(level, vha, id,
  2108. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2109. }
  2110. void
  2111. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2112. uint8_t *b, uint32_t size)
  2113. {
  2114. uint32_t cnt;
  2115. uint8_t c;
  2116. if (!ql_mask_match(level))
  2117. return;
  2118. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2119. "9 Ah Bh Ch Dh Eh Fh\n");
  2120. ql_dbg(level, vha, id, "----------------------------------"
  2121. "----------------------------\n");
  2122. ql_dbg(level, vha, id, " ");
  2123. for (cnt = 0; cnt < size;) {
  2124. c = *b++;
  2125. printk("%02x", (uint32_t) c);
  2126. cnt++;
  2127. if (!(cnt % 16))
  2128. printk("\n");
  2129. else
  2130. printk(" ");
  2131. }
  2132. if (cnt % 16)
  2133. ql_dbg(level, vha, id, "\n");
  2134. }