lgdt3302.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611
  1. /*
  2. * $Id: lgdt3302.c,v 1.5 2005/07/07 03:47:15 mkrufky Exp $
  3. *
  4. * Support for LGDT3302 (DViCO FustionHDTV 3 Gold) - VSB/QAM
  5. *
  6. * Copyright (C) 2005 Wilson Michaels <wilsonmichaels@earthlink.net>
  7. *
  8. * Based on code from Kirk Lapray <kirk_lapray@bigfoot.com>
  9. * Copyright (C) 2005
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. */
  26. /*
  27. * NOTES ABOUT THIS DRIVER
  28. *
  29. * This driver supports DViCO FusionHDTV 3 Gold under Linux.
  30. *
  31. * TODO:
  32. * BER and signal strength always return 0.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/moduleparam.h>
  38. #include <linux/init.h>
  39. #include <linux/delay.h>
  40. #include <asm/byteorder.h>
  41. #include "dvb_frontend.h"
  42. #include "dvb-pll.h"
  43. #include "lgdt3302_priv.h"
  44. #include "lgdt3302.h"
  45. static int debug = 0;
  46. module_param(debug, int, 0644);
  47. MODULE_PARM_DESC(debug,"Turn on/off lgdt3302 frontend debugging (default:off).");
  48. #define dprintk(args...) \
  49. do { \
  50. if (debug) printk(KERN_DEBUG "lgdt3302: " args); \
  51. } while (0)
  52. struct lgdt3302_state
  53. {
  54. struct i2c_adapter* i2c;
  55. struct dvb_frontend_ops ops;
  56. /* Configuration settings */
  57. const struct lgdt3302_config* config;
  58. struct dvb_frontend frontend;
  59. /* Demodulator private data */
  60. fe_modulation_t current_modulation;
  61. /* Tuner private data */
  62. u32 current_frequency;
  63. };
  64. static int i2c_writebytes (struct lgdt3302_state* state,
  65. u8 addr, /* demod_address or pll_address */
  66. u8 *buf, /* data bytes to send */
  67. int len /* number of bytes to send */ )
  68. {
  69. if (addr == state->config->pll_address) {
  70. struct i2c_msg msg =
  71. { .addr = addr, .flags = 0, .buf = buf, .len = len };
  72. int err;
  73. if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
  74. printk(KERN_WARNING "lgdt3302: %s error (addr %02x <- %02x, err == %i)\n", __FUNCTION__, addr, buf[0], err);
  75. return -EREMOTEIO;
  76. }
  77. } else {
  78. u8 tmp[] = { buf[0], buf[1] };
  79. struct i2c_msg msg =
  80. { .addr = addr, .flags = 0, .buf = tmp, .len = 2 };
  81. int err;
  82. int i;
  83. for (i=1; i<len; i++) {
  84. tmp[1] = buf[i];
  85. if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
  86. printk(KERN_WARNING "lgdt3302: %s error (addr %02x <- %02x, err == %i)\n", __FUNCTION__, addr, buf[0], err);
  87. return -EREMOTEIO;
  88. }
  89. tmp[0]++;
  90. }
  91. }
  92. return 0;
  93. }
  94. static int i2c_readbytes (struct lgdt3302_state* state,
  95. u8 addr, /* demod_address or pll_address */
  96. u8 *buf, /* holds data bytes read */
  97. int len /* number of bytes to read */ )
  98. {
  99. struct i2c_msg msg =
  100. { .addr = addr, .flags = I2C_M_RD, .buf = buf, .len = len };
  101. int err;
  102. if ((err = i2c_transfer(state->i2c, &msg, 1)) != 1) {
  103. printk(KERN_WARNING "lgdt3302: %s error (addr %02x, err == %i)\n", __FUNCTION__, addr, err);
  104. return -EREMOTEIO;
  105. }
  106. return 0;
  107. }
  108. /*
  109. * This routine writes the register (reg) to the demod bus
  110. * then reads the data returned for (len) bytes.
  111. */
  112. static u8 i2c_selectreadbytes (struct lgdt3302_state* state,
  113. enum I2C_REG reg, u8* buf, int len)
  114. {
  115. u8 wr [] = { reg };
  116. struct i2c_msg msg [] = {
  117. { .addr = state->config->demod_address,
  118. .flags = 0, .buf = wr, .len = 1 },
  119. { .addr = state->config->demod_address,
  120. .flags = I2C_M_RD, .buf = buf, .len = len },
  121. };
  122. int ret;
  123. ret = i2c_transfer(state->i2c, msg, 2);
  124. if (ret != 2) {
  125. printk(KERN_WARNING "lgdt3302: %s: addr 0x%02x select 0x%02x error (ret == %i)\n", __FUNCTION__, state->config->demod_address, reg, ret);
  126. } else {
  127. ret = 0;
  128. }
  129. return ret;
  130. }
  131. /* Software reset */
  132. int lgdt3302_SwReset(struct lgdt3302_state* state)
  133. {
  134. u8 ret;
  135. u8 reset[] = {
  136. IRQ_MASK,
  137. 0x00 /* bit 6 is active low software reset
  138. * bits 5-0 are 1 to mask interrupts */
  139. };
  140. ret = i2c_writebytes(state,
  141. state->config->demod_address,
  142. reset, sizeof(reset));
  143. if (ret == 0) {
  144. /* spec says reset takes 100 ns why wait */
  145. /* mdelay(100); */ /* keep low for 100mS */
  146. reset[1] = 0x7f; /* force reset high (inactive)
  147. * and unmask interrupts */
  148. ret = i2c_writebytes(state,
  149. state->config->demod_address,
  150. reset, sizeof(reset));
  151. }
  152. /* Spec does not indicate a need for this either */
  153. /*mdelay(5); */ /* wait 5 msec before doing more */
  154. return ret;
  155. }
  156. static int lgdt3302_init(struct dvb_frontend* fe)
  157. {
  158. /* Hardware reset is done using gpio[0] of cx23880x chip.
  159. * I'd like to do it here, but don't know how to find chip address.
  160. * cx88-cards.c arranges for the reset bit to be inactive (high).
  161. * Maybe there needs to be a callable function in cx88-core or
  162. * the caller of this function needs to do it. */
  163. dprintk("%s entered\n", __FUNCTION__);
  164. return lgdt3302_SwReset((struct lgdt3302_state*) fe->demodulator_priv);
  165. }
  166. static int lgdt3302_read_ber(struct dvb_frontend* fe, u32* ber)
  167. {
  168. *ber = 0; /* Dummy out for now */
  169. return 0;
  170. }
  171. static int lgdt3302_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
  172. {
  173. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  174. u8 buf[2];
  175. i2c_selectreadbytes(state, PACKET_ERR_COUNTER1, buf, sizeof(buf));
  176. *ucblocks = (buf[0] << 8) | buf[1];
  177. return 0;
  178. }
  179. static int lgdt3302_set_parameters(struct dvb_frontend* fe,
  180. struct dvb_frontend_parameters *param)
  181. {
  182. u8 buf[4];
  183. struct lgdt3302_state* state =
  184. (struct lgdt3302_state*) fe->demodulator_priv;
  185. /* Use 50MHz parameter values from spec sheet since xtal is 50 */
  186. static u8 top_ctrl_cfg[] = { TOP_CONTROL, 0x03 };
  187. static u8 vsb_freq_cfg[] = { VSB_CARRIER_FREQ0, 0x00, 0x87, 0x8e, 0x01 };
  188. static u8 demux_ctrl_cfg[] = { DEMUX_CONTROL, 0xfb };
  189. static u8 agc_rf_cfg[] = { AGC_RF_BANDWIDTH0, 0x40, 0x93, 0x00 };
  190. static u8 agc_ctrl_cfg[] = { AGC_FUNC_CTRL2, 0xc6, 0x40 };
  191. static u8 agc_delay_cfg[] = { AGC_DELAY0, 0x00, 0x00, 0x00 };
  192. static u8 agc_loop_cfg[] = { AGC_LOOP_BANDWIDTH0, 0x08, 0x9a };
  193. /* Change only if we are actually changing the modulation */
  194. if (state->current_modulation != param->u.vsb.modulation) {
  195. switch(param->u.vsb.modulation) {
  196. case VSB_8:
  197. dprintk("%s: VSB_8 MODE\n", __FUNCTION__);
  198. /* Select VSB mode and serial MPEG interface */
  199. top_ctrl_cfg[1] = 0x07;
  200. break;
  201. case QAM_64:
  202. dprintk("%s: QAM_64 MODE\n", __FUNCTION__);
  203. /* Select QAM_64 mode and serial MPEG interface */
  204. top_ctrl_cfg[1] = 0x04;
  205. break;
  206. case QAM_256:
  207. dprintk("%s: QAM_256 MODE\n", __FUNCTION__);
  208. /* Select QAM_256 mode and serial MPEG interface */
  209. top_ctrl_cfg[1] = 0x05;
  210. break;
  211. default:
  212. printk(KERN_WARNING "lgdt3302: %s: Modulation type(%d) UNSUPPORTED\n", __FUNCTION__, param->u.vsb.modulation);
  213. return -1;
  214. }
  215. /* Initializations common to all modes */
  216. /* Select the requested mode */
  217. i2c_writebytes(state, state->config->demod_address,
  218. top_ctrl_cfg, sizeof(top_ctrl_cfg));
  219. /* Change the value of IFBW[11:0]
  220. of AGC IF/RF loop filter bandwidth register */
  221. i2c_writebytes(state, state->config->demod_address,
  222. agc_rf_cfg, sizeof(agc_rf_cfg));
  223. /* Change the value of bit 6, 'nINAGCBY' and
  224. 'NSSEL[1:0] of ACG function control register 2 */
  225. /* Change the value of bit 6 'RFFIX'
  226. of AGC function control register 3 */
  227. i2c_writebytes(state, state->config->demod_address,
  228. agc_ctrl_cfg, sizeof(agc_ctrl_cfg));
  229. /* Change the TPCLK pin polarity
  230. data is valid on falling clock */
  231. i2c_writebytes(state, state->config->demod_address,
  232. demux_ctrl_cfg, sizeof(demux_ctrl_cfg));
  233. if (param->u.vsb.modulation == VSB_8) {
  234. /* Initialization for VSB modes only */
  235. /* Change the value of NCOCTFV[25:0]of carrier
  236. recovery center frequency register for VSB */
  237. i2c_writebytes(state, state->config->demod_address,
  238. vsb_freq_cfg, sizeof(vsb_freq_cfg));
  239. } else {
  240. /* Initialization for QAM modes only */
  241. /* Set the value of 'INLVTHD' register 0x2a/0x2c
  242. to value from 'IFACC' register 0x39/0x3b -1 */
  243. int value;
  244. i2c_selectreadbytes(state, AGC_RFIF_ACC0,
  245. &agc_delay_cfg[1], 3);
  246. value = ((agc_delay_cfg[1] & 0x0f) << 8) | agc_delay_cfg[3];
  247. value = value -1;
  248. dprintk("%s IFACC -1 = 0x%03x\n", __FUNCTION__, value);
  249. agc_delay_cfg[1] = (value >> 8) & 0x0f;
  250. agc_delay_cfg[2] = 0x00;
  251. agc_delay_cfg[3] = value & 0xff;
  252. i2c_writebytes(state, state->config->demod_address,
  253. agc_delay_cfg, sizeof(agc_delay_cfg));
  254. /* Change the value of IAGCBW[15:8]
  255. of inner AGC loop filter bandwith */
  256. i2c_writebytes(state, state->config->demod_address,
  257. agc_loop_cfg, sizeof(agc_loop_cfg));
  258. }
  259. state->config->set_ts_params(fe, 0);
  260. lgdt3302_SwReset(state);
  261. state->current_modulation = param->u.vsb.modulation;
  262. }
  263. /* Change only if we are actually changing the channel */
  264. if (state->current_frequency != param->frequency) {
  265. dvb_pll_configure(state->config->pll_desc, buf,
  266. param->frequency, 0);
  267. dprintk("%s: tuner bytes: 0x%02x 0x%02x "
  268. "0x%02x 0x%02x\n", __FUNCTION__, buf[0],buf[1],buf[2],buf[3]);
  269. i2c_writebytes(state, state->config->pll_address ,buf, 4);
  270. /* Check the status of the tuner pll */
  271. i2c_readbytes(state, state->config->pll_address, buf, 1);
  272. dprintk("%s: tuner status byte = 0x%02x\n", __FUNCTION__, buf[0]);
  273. lgdt3302_SwReset(state);
  274. /* Update current frequency */
  275. state->current_frequency = param->frequency;
  276. }
  277. return 0;
  278. }
  279. static int lgdt3302_get_frontend(struct dvb_frontend* fe,
  280. struct dvb_frontend_parameters* param)
  281. {
  282. struct lgdt3302_state *state = fe->demodulator_priv;
  283. param->frequency = state->current_frequency;
  284. return 0;
  285. }
  286. static int lgdt3302_read_status(struct dvb_frontend* fe, fe_status_t* status)
  287. {
  288. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  289. u8 buf[3];
  290. *status = 0; /* Reset status result */
  291. /* Check the status of the tuner pll */
  292. i2c_readbytes(state, state->config->pll_address, buf, 1);
  293. dprintk("%s: tuner status byte = 0x%02x\n", __FUNCTION__, buf[0]);
  294. if ((buf[0] & 0xc0) != 0x40)
  295. return 0; /* Tuner PLL not locked or not powered on */
  296. /*
  297. * You must set the Mask bits to 1 in the IRQ_MASK in order
  298. * to see that status bit in the IRQ_STATUS register.
  299. * This is done in SwReset();
  300. */
  301. /* AGC status register */
  302. i2c_selectreadbytes(state, AGC_STATUS, buf, 1);
  303. dprintk("%s: AGC_STATUS = 0x%02x\n", __FUNCTION__, buf[0]);
  304. if ((buf[0] & 0x0c) == 0x8){
  305. /* Test signal does not exist flag */
  306. /* as well as the AGC lock flag. */
  307. *status |= FE_HAS_SIGNAL;
  308. } else {
  309. /* Without a signal all other status bits are meaningless */
  310. return 0;
  311. }
  312. /* signal status */
  313. i2c_selectreadbytes(state, TOP_CONTROL, buf, sizeof(buf));
  314. dprintk("%s: TOP_CONTROL = 0x%02x, IRO_MASK = 0x%02x, IRQ_STATUS = 0x%02x\n", __FUNCTION__, buf[0], buf[1], buf[2]);
  315. #if 0
  316. /* Alternative method to check for a signal */
  317. /* using the SNR good/bad interrupts. */
  318. if ((buf[2] & 0x30) == 0x10)
  319. *status |= FE_HAS_SIGNAL;
  320. #endif
  321. /* sync status */
  322. if ((buf[2] & 0x03) == 0x01) {
  323. *status |= FE_HAS_SYNC;
  324. }
  325. /* FEC error status */
  326. if ((buf[2] & 0x0c) == 0x08) {
  327. *status |= FE_HAS_LOCK;
  328. *status |= FE_HAS_VITERBI;
  329. }
  330. /* Carrier Recovery Lock Status Register */
  331. i2c_selectreadbytes(state, CARRIER_LOCK, buf, 1);
  332. dprintk("%s: CARRIER_LOCK = 0x%02x\n", __FUNCTION__, buf[0]);
  333. switch (state->current_modulation) {
  334. case QAM_256:
  335. case QAM_64:
  336. /* Need to undestand why there are 3 lock levels here */
  337. if ((buf[0] & 0x07) == 0x07)
  338. *status |= FE_HAS_CARRIER;
  339. break;
  340. case VSB_8:
  341. if ((buf[0] & 0x80) == 0x80)
  342. *status |= FE_HAS_CARRIER;
  343. break;
  344. default:
  345. printk("KERN_WARNING lgdt3302: %s: Modulation set to unsupported value\n", __FUNCTION__);
  346. }
  347. return 0;
  348. }
  349. static int lgdt3302_read_signal_strength(struct dvb_frontend* fe, u16* strength)
  350. {
  351. /* not directly available. */
  352. return 0;
  353. }
  354. static int lgdt3302_read_snr(struct dvb_frontend* fe, u16* snr)
  355. {
  356. #ifdef SNR_IN_DB
  357. /*
  358. * Spec sheet shows formula for SNR_EQ = 10 log10(25 * 24**2 / noise)
  359. * and SNR_PH = 10 log10(25 * 32**2 / noise) for equalizer and phase tracker
  360. * respectively. The following tables are built on these formulas.
  361. * The usual definition is SNR = 20 log10(signal/noise)
  362. * If the specification is wrong the value retuned is 1/2 the actual SNR in db.
  363. *
  364. * This table is a an ordered list of noise values computed by the
  365. * formula from the spec sheet such that the index into the table
  366. * starting at 43 or 45 is the SNR value in db. There are duplicate noise
  367. * value entries at the beginning because the SNR varies more than
  368. * 1 db for a change of 1 digit in noise at very small values of noise.
  369. *
  370. * Examples from SNR_EQ table:
  371. * noise SNR
  372. * 0 43
  373. * 1 42
  374. * 2 39
  375. * 3 37
  376. * 4 36
  377. * 5 35
  378. * 6 34
  379. * 7 33
  380. * 8 33
  381. * 9 32
  382. * 10 32
  383. * 11 31
  384. * 12 31
  385. * 13 30
  386. */
  387. static const u32 SNR_EQ[] =
  388. { 1, 2, 2, 2, 3, 3, 4, 4, 5, 7,
  389. 9, 11, 13, 17, 21, 26, 33, 41, 52, 65,
  390. 81, 102, 129, 162, 204, 257, 323, 406, 511, 644,
  391. 810, 1020, 1284, 1616, 2035, 2561, 3224, 4059, 5110, 6433,
  392. 8098, 10195, 12835, 16158, 20341, 25608, 32238, 40585, 51094, 64323,
  393. 80978, 101945, 128341, 161571, 203406, 256073, 0x40000
  394. };
  395. static const u32 SNR_PH[] =
  396. { 1, 2, 2, 2, 3, 3, 4, 5, 6, 8,
  397. 10, 12, 15, 19, 23, 29, 37, 46, 58, 73,
  398. 91, 115, 144, 182, 229, 288, 362, 456, 574, 722,
  399. 909, 1144, 1440, 1813, 2282, 2873, 3617, 4553, 5732, 7216,
  400. 9084, 11436, 14396, 18124, 22817, 28724, 36161, 45524, 57312, 72151,
  401. 90833, 114351, 143960, 181235, 228161, 0x040000
  402. };
  403. static u8 buf[5];/* read data buffer */
  404. static u32 noise; /* noise value */
  405. static u32 snr_db; /* index into SNR_EQ[] */
  406. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  407. /* read both equalizer and pase tracker noise data */
  408. i2c_selectreadbytes(state, EQPH_ERR0, buf, sizeof(buf));
  409. if (state->current_modulation == VSB_8) {
  410. /* Equalizer Mean-Square Error Register for VSB */
  411. noise = ((buf[0] & 7) << 16) | (buf[1] << 8) | buf[2];
  412. /*
  413. * Look up noise value in table.
  414. * A better search algorithm could be used...
  415. * watch out there are duplicate entries.
  416. */
  417. for (snr_db = 0; snr_db < sizeof(SNR_EQ); snr_db++) {
  418. if (noise < SNR_EQ[snr_db]) {
  419. *snr = 43 - snr_db;
  420. break;
  421. }
  422. }
  423. } else {
  424. /* Phase Tracker Mean-Square Error Register for QAM */
  425. noise = ((buf[0] & 7<<3) << 13) | (buf[3] << 8) | buf[4];
  426. /* Look up noise value in table. */
  427. for (snr_db = 0; snr_db < sizeof(SNR_PH); snr_db++) {
  428. if (noise < SNR_PH[snr_db]) {
  429. *snr = 45 - snr_db;
  430. break;
  431. }
  432. }
  433. }
  434. #else
  435. /* Return the raw noise value */
  436. static u8 buf[5];/* read data buffer */
  437. static u32 noise; /* noise value */
  438. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  439. /* read both equalizer and pase tracker noise data */
  440. i2c_selectreadbytes(state, EQPH_ERR0, buf, sizeof(buf));
  441. if (state->current_modulation == VSB_8) {
  442. /* Equalizer Mean-Square Error Register for VSB */
  443. noise = ((buf[0] & 7) << 16) | (buf[1] << 8) | buf[2];
  444. } else {
  445. /* Phase Tracker Mean-Square Error Register for QAM */
  446. noise = ((buf[0] & 7<<3) << 13) | (buf[3] << 8) | buf[4];
  447. }
  448. /* Small values for noise mean signal is better so invert noise */
  449. /* Noise is 19 bit value so discard 3 LSB*/
  450. *snr = ~noise>>3;
  451. #endif
  452. dprintk("%s: noise = 0x%05x, snr = %idb\n",__FUNCTION__, noise, *snr);
  453. return 0;
  454. }
  455. static int lgdt3302_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fe_tune_settings)
  456. {
  457. /* I have no idea about this - it may not be needed */
  458. fe_tune_settings->min_delay_ms = 500;
  459. fe_tune_settings->step_size = 0;
  460. fe_tune_settings->max_drift = 0;
  461. return 0;
  462. }
  463. static void lgdt3302_release(struct dvb_frontend* fe)
  464. {
  465. struct lgdt3302_state* state = (struct lgdt3302_state*) fe->demodulator_priv;
  466. kfree(state);
  467. }
  468. static struct dvb_frontend_ops lgdt3302_ops;
  469. struct dvb_frontend* lgdt3302_attach(const struct lgdt3302_config* config,
  470. struct i2c_adapter* i2c)
  471. {
  472. struct lgdt3302_state* state = NULL;
  473. u8 buf[1];
  474. /* Allocate memory for the internal state */
  475. state = (struct lgdt3302_state*) kmalloc(sizeof(struct lgdt3302_state), GFP_KERNEL);
  476. if (state == NULL)
  477. goto error;
  478. memset(state,0,sizeof(*state));
  479. /* Setup the state */
  480. state->config = config;
  481. state->i2c = i2c;
  482. memcpy(&state->ops, &lgdt3302_ops, sizeof(struct dvb_frontend_ops));
  483. /* Verify communication with demod chip */
  484. if (i2c_selectreadbytes(state, 2, buf, 1))
  485. goto error;
  486. state->current_frequency = -1;
  487. state->current_modulation = -1;
  488. /* Create dvb_frontend */
  489. state->frontend.ops = &state->ops;
  490. state->frontend.demodulator_priv = state;
  491. return &state->frontend;
  492. error:
  493. if (state)
  494. kfree(state);
  495. dprintk("%s: ERROR\n",__FUNCTION__);
  496. return NULL;
  497. }
  498. static struct dvb_frontend_ops lgdt3302_ops = {
  499. .info = {
  500. .name= "LG Electronics LGDT3302 VSB/QAM Frontend",
  501. .type = FE_ATSC,
  502. .frequency_min= 54000000,
  503. .frequency_max= 858000000,
  504. .frequency_stepsize= 62500,
  505. /* Symbol rate is for all VSB modes need to check QAM */
  506. .symbol_rate_min = 10762000,
  507. .symbol_rate_max = 10762000,
  508. .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  509. },
  510. .init = lgdt3302_init,
  511. .set_frontend = lgdt3302_set_parameters,
  512. .get_frontend = lgdt3302_get_frontend,
  513. .get_tune_settings = lgdt3302_get_tune_settings,
  514. .read_status = lgdt3302_read_status,
  515. .read_ber = lgdt3302_read_ber,
  516. .read_signal_strength = lgdt3302_read_signal_strength,
  517. .read_snr = lgdt3302_read_snr,
  518. .read_ucblocks = lgdt3302_read_ucblocks,
  519. .release = lgdt3302_release,
  520. };
  521. MODULE_DESCRIPTION("LGDT3302 [DViCO FusionHDTV 3 Gold] (ATSC 8VSB & ITU-T J.83 AnnexB 64/256 QAM) Demodulator Driver");
  522. MODULE_AUTHOR("Wilson Michaels");
  523. MODULE_LICENSE("GPL");
  524. EXPORT_SYMBOL(lgdt3302_attach);
  525. /*
  526. * Local variables:
  527. * c-basic-offset: 8
  528. * compile-command: "make DVB=1"
  529. * End:
  530. */