nouveau_hw.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. /*
  2. * Copyright 2008 Stuart Bennett
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  18. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  19. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  20. * SOFTWARE.
  21. */
  22. #ifndef __NOUVEAU_HW_H__
  23. #define __NOUVEAU_HW_H__
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nv04_display.h"
  27. #include <subdev/bios/pll.h>
  28. #define MASK(field) ( \
  29. (0xffffffff >> (31 - ((1 ? field) - (0 ? field)))) << (0 ? field))
  30. #define XLATE(src, srclowbit, outfield) ( \
  31. (((src) >> (srclowbit)) << (0 ? outfield)) & MASK(outfield))
  32. void NVWriteVgaSeq(struct drm_device *, int head, uint8_t index, uint8_t value);
  33. uint8_t NVReadVgaSeq(struct drm_device *, int head, uint8_t index);
  34. void NVWriteVgaGr(struct drm_device *, int head, uint8_t index, uint8_t value);
  35. uint8_t NVReadVgaGr(struct drm_device *, int head, uint8_t index);
  36. void NVSetOwner(struct drm_device *, int owner);
  37. void NVBlankScreen(struct drm_device *, int head, bool blank);
  38. int nouveau_hw_get_pllvals(struct drm_device *, enum nvbios_pll_type plltype,
  39. struct nouveau_pll_vals *pllvals);
  40. int nouveau_hw_pllvals_to_clk(struct nouveau_pll_vals *pllvals);
  41. int nouveau_hw_get_clock(struct drm_device *, enum nvbios_pll_type plltype);
  42. void nouveau_hw_save_vga_fonts(struct drm_device *, bool save);
  43. void nouveau_hw_save_state(struct drm_device *, int head,
  44. struct nv04_mode_state *state);
  45. void nouveau_hw_load_state(struct drm_device *, int head,
  46. struct nv04_mode_state *state);
  47. void nouveau_hw_load_state_palette(struct drm_device *, int head,
  48. struct nv04_mode_state *state);
  49. /* nouveau_calc.c */
  50. extern void nouveau_calc_arb(struct drm_device *, int vclk, int bpp,
  51. int *burst, int *lwm);
  52. static inline uint32_t
  53. nvReadMC(struct drm_device *dev, uint32_t reg)
  54. {
  55. uint32_t val = nv_rd32(dev, reg);
  56. return val;
  57. }
  58. static inline void
  59. nvWriteMC(struct drm_device *dev, uint32_t reg, uint32_t val)
  60. {
  61. nv_wr32(dev, reg, val);
  62. }
  63. static inline uint32_t
  64. nvReadVIDEO(struct drm_device *dev, uint32_t reg)
  65. {
  66. uint32_t val = nv_rd32(dev, reg);
  67. return val;
  68. }
  69. static inline void
  70. nvWriteVIDEO(struct drm_device *dev, uint32_t reg, uint32_t val)
  71. {
  72. nv_wr32(dev, reg, val);
  73. }
  74. static inline uint32_t
  75. nvReadFB(struct drm_device *dev, uint32_t reg)
  76. {
  77. uint32_t val = nv_rd32(dev, reg);
  78. return val;
  79. }
  80. static inline void
  81. nvWriteFB(struct drm_device *dev, uint32_t reg, uint32_t val)
  82. {
  83. nv_wr32(dev, reg, val);
  84. }
  85. static inline uint32_t
  86. nvReadEXTDEV(struct drm_device *dev, uint32_t reg)
  87. {
  88. uint32_t val = nv_rd32(dev, reg);
  89. return val;
  90. }
  91. static inline void
  92. nvWriteEXTDEV(struct drm_device *dev, uint32_t reg, uint32_t val)
  93. {
  94. nv_wr32(dev, reg, val);
  95. }
  96. static inline uint32_t NVReadCRTC(struct drm_device *dev,
  97. int head, uint32_t reg)
  98. {
  99. uint32_t val;
  100. if (head)
  101. reg += NV_PCRTC0_SIZE;
  102. val = nv_rd32(dev, reg);
  103. return val;
  104. }
  105. static inline void NVWriteCRTC(struct drm_device *dev,
  106. int head, uint32_t reg, uint32_t val)
  107. {
  108. if (head)
  109. reg += NV_PCRTC0_SIZE;
  110. nv_wr32(dev, reg, val);
  111. }
  112. static inline uint32_t NVReadRAMDAC(struct drm_device *dev,
  113. int head, uint32_t reg)
  114. {
  115. uint32_t val;
  116. if (head)
  117. reg += NV_PRAMDAC0_SIZE;
  118. val = nv_rd32(dev, reg);
  119. return val;
  120. }
  121. static inline void NVWriteRAMDAC(struct drm_device *dev,
  122. int head, uint32_t reg, uint32_t val)
  123. {
  124. if (head)
  125. reg += NV_PRAMDAC0_SIZE;
  126. nv_wr32(dev, reg, val);
  127. }
  128. static inline uint8_t nv_read_tmds(struct drm_device *dev,
  129. int or, int dl, uint8_t address)
  130. {
  131. int ramdac = (or & DCB_OUTPUT_C) >> 2;
  132. NVWriteRAMDAC(dev, ramdac, NV_PRAMDAC_FP_TMDS_CONTROL + dl * 8,
  133. NV_PRAMDAC_FP_TMDS_CONTROL_WRITE_DISABLE | address);
  134. return NVReadRAMDAC(dev, ramdac, NV_PRAMDAC_FP_TMDS_DATA + dl * 8);
  135. }
  136. static inline void nv_write_tmds(struct drm_device *dev,
  137. int or, int dl, uint8_t address,
  138. uint8_t data)
  139. {
  140. int ramdac = (or & DCB_OUTPUT_C) >> 2;
  141. NVWriteRAMDAC(dev, ramdac, NV_PRAMDAC_FP_TMDS_DATA + dl * 8, data);
  142. NVWriteRAMDAC(dev, ramdac, NV_PRAMDAC_FP_TMDS_CONTROL + dl * 8, address);
  143. }
  144. static inline void NVWriteVgaCrtc(struct drm_device *dev,
  145. int head, uint8_t index, uint8_t value)
  146. {
  147. nv_wr08(dev, NV_PRMCIO_CRX__COLOR + head * NV_PRMCIO_SIZE, index);
  148. nv_wr08(dev, NV_PRMCIO_CR__COLOR + head * NV_PRMCIO_SIZE, value);
  149. }
  150. static inline uint8_t NVReadVgaCrtc(struct drm_device *dev,
  151. int head, uint8_t index)
  152. {
  153. uint8_t val;
  154. nv_wr08(dev, NV_PRMCIO_CRX__COLOR + head * NV_PRMCIO_SIZE, index);
  155. val = nv_rd08(dev, NV_PRMCIO_CR__COLOR + head * NV_PRMCIO_SIZE);
  156. return val;
  157. }
  158. /* CR57 and CR58 are a fun pair of regs. CR57 provides an index (0-0xf) for CR58
  159. * I suspect they in fact do nothing, but are merely a way to carry useful
  160. * per-head variables around
  161. *
  162. * Known uses:
  163. * CR57 CR58
  164. * 0x00 index to the appropriate dcb entry (or 7f for inactive)
  165. * 0x02 dcb entry's "or" value (or 00 for inactive)
  166. * 0x03 bit0 set for dual link (LVDS, possibly elsewhere too)
  167. * 0x08 or 0x09 pxclk in MHz
  168. * 0x0f laptop panel info - low nibble for PEXTDEV_BOOT_0 strap
  169. * high nibble for xlat strap value
  170. */
  171. static inline void
  172. NVWriteVgaCrtc5758(struct drm_device *dev, int head, uint8_t index, uint8_t value)
  173. {
  174. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_57, index);
  175. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_58, value);
  176. }
  177. static inline uint8_t NVReadVgaCrtc5758(struct drm_device *dev, int head, uint8_t index)
  178. {
  179. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_57, index);
  180. return NVReadVgaCrtc(dev, head, NV_CIO_CRE_58);
  181. }
  182. static inline uint8_t NVReadPRMVIO(struct drm_device *dev,
  183. int head, uint32_t reg)
  184. {
  185. struct drm_nouveau_private *dev_priv = dev->dev_private;
  186. uint8_t val;
  187. /* Only NV4x have two pvio ranges; other twoHeads cards MUST call
  188. * NVSetOwner for the relevant head to be programmed */
  189. if (head && dev_priv->card_type == NV_40)
  190. reg += NV_PRMVIO_SIZE;
  191. val = nv_rd08(dev, reg);
  192. return val;
  193. }
  194. static inline void NVWritePRMVIO(struct drm_device *dev,
  195. int head, uint32_t reg, uint8_t value)
  196. {
  197. struct drm_nouveau_private *dev_priv = dev->dev_private;
  198. /* Only NV4x have two pvio ranges; other twoHeads cards MUST call
  199. * NVSetOwner for the relevant head to be programmed */
  200. if (head && dev_priv->card_type == NV_40)
  201. reg += NV_PRMVIO_SIZE;
  202. nv_wr08(dev, reg, value);
  203. }
  204. static inline void NVSetEnablePalette(struct drm_device *dev, int head, bool enable)
  205. {
  206. nv_rd08(dev, NV_PRMCIO_INP0__COLOR + head * NV_PRMCIO_SIZE);
  207. nv_wr08(dev, NV_PRMCIO_ARX + head * NV_PRMCIO_SIZE, enable ? 0 : 0x20);
  208. }
  209. static inline bool NVGetEnablePalette(struct drm_device *dev, int head)
  210. {
  211. nv_rd08(dev, NV_PRMCIO_INP0__COLOR + head * NV_PRMCIO_SIZE);
  212. return !(nv_rd08(dev, NV_PRMCIO_ARX + head * NV_PRMCIO_SIZE) & 0x20);
  213. }
  214. static inline void NVWriteVgaAttr(struct drm_device *dev,
  215. int head, uint8_t index, uint8_t value)
  216. {
  217. if (NVGetEnablePalette(dev, head))
  218. index &= ~0x20;
  219. else
  220. index |= 0x20;
  221. nv_rd08(dev, NV_PRMCIO_INP0__COLOR + head * NV_PRMCIO_SIZE);
  222. nv_wr08(dev, NV_PRMCIO_ARX + head * NV_PRMCIO_SIZE, index);
  223. nv_wr08(dev, NV_PRMCIO_AR__WRITE + head * NV_PRMCIO_SIZE, value);
  224. }
  225. static inline uint8_t NVReadVgaAttr(struct drm_device *dev,
  226. int head, uint8_t index)
  227. {
  228. uint8_t val;
  229. if (NVGetEnablePalette(dev, head))
  230. index &= ~0x20;
  231. else
  232. index |= 0x20;
  233. nv_rd08(dev, NV_PRMCIO_INP0__COLOR + head * NV_PRMCIO_SIZE);
  234. nv_wr08(dev, NV_PRMCIO_ARX + head * NV_PRMCIO_SIZE, index);
  235. val = nv_rd08(dev, NV_PRMCIO_AR__READ + head * NV_PRMCIO_SIZE);
  236. return val;
  237. }
  238. static inline void NVVgaSeqReset(struct drm_device *dev, int head, bool start)
  239. {
  240. NVWriteVgaSeq(dev, head, NV_VIO_SR_RESET_INDEX, start ? 0x1 : 0x3);
  241. }
  242. static inline void NVVgaProtect(struct drm_device *dev, int head, bool protect)
  243. {
  244. uint8_t seq1 = NVReadVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX);
  245. if (protect) {
  246. NVVgaSeqReset(dev, head, true);
  247. NVWriteVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX, seq1 | 0x20);
  248. } else {
  249. /* Reenable sequencer, then turn on screen */
  250. NVWriteVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX, seq1 & ~0x20); /* reenable display */
  251. NVVgaSeqReset(dev, head, false);
  252. }
  253. NVSetEnablePalette(dev, head, protect);
  254. }
  255. static inline bool
  256. nv_heads_tied(struct drm_device *dev)
  257. {
  258. struct drm_nouveau_private *dev_priv = dev->dev_private;
  259. if (dev_priv->chipset == 0x11)
  260. return !!(nvReadMC(dev, NV_PBUS_DEBUG_1) & (1 << 28));
  261. return NVReadVgaCrtc(dev, 0, NV_CIO_CRE_44) & 0x4;
  262. }
  263. /* makes cr0-7 on the specified head read-only */
  264. static inline bool
  265. nv_lock_vga_crtc_base(struct drm_device *dev, int head, bool lock)
  266. {
  267. uint8_t cr11 = NVReadVgaCrtc(dev, head, NV_CIO_CR_VRE_INDEX);
  268. bool waslocked = cr11 & 0x80;
  269. if (lock)
  270. cr11 |= 0x80;
  271. else
  272. cr11 &= ~0x80;
  273. NVWriteVgaCrtc(dev, head, NV_CIO_CR_VRE_INDEX, cr11);
  274. return waslocked;
  275. }
  276. static inline void
  277. nv_lock_vga_crtc_shadow(struct drm_device *dev, int head, int lock)
  278. {
  279. /* shadow lock: connects 0x60?3d? regs to "real" 0x3d? regs
  280. * bit7: unlocks HDT, HBS, HBE, HRS, HRE, HEB
  281. * bit6: seems to have some effect on CR09 (double scan, VBS_9)
  282. * bit5: unlocks HDE
  283. * bit4: unlocks VDE
  284. * bit3: unlocks VDT, OVL, VRS, ?VRE?, VBS, VBE, LSR, EBR
  285. * bit2: same as bit 1 of 0x60?804
  286. * bit0: same as bit 0 of 0x60?804
  287. */
  288. uint8_t cr21 = lock;
  289. if (lock < 0)
  290. /* 0xfa is generic "unlock all" mask */
  291. cr21 = NVReadVgaCrtc(dev, head, NV_CIO_CRE_21) | 0xfa;
  292. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_21, cr21);
  293. }
  294. /* renders the extended crtc regs (cr19+) on all crtcs impervious:
  295. * immutable and unreadable
  296. */
  297. static inline bool
  298. NVLockVgaCrtcs(struct drm_device *dev, bool lock)
  299. {
  300. struct drm_nouveau_private *dev_priv = dev->dev_private;
  301. bool waslocked = !NVReadVgaCrtc(dev, 0, NV_CIO_SR_LOCK_INDEX);
  302. NVWriteVgaCrtc(dev, 0, NV_CIO_SR_LOCK_INDEX,
  303. lock ? NV_CIO_SR_LOCK_VALUE : NV_CIO_SR_UNLOCK_RW_VALUE);
  304. /* NV11 has independently lockable extended crtcs, except when tied */
  305. if (dev_priv->chipset == 0x11 && !nv_heads_tied(dev))
  306. NVWriteVgaCrtc(dev, 1, NV_CIO_SR_LOCK_INDEX,
  307. lock ? NV_CIO_SR_LOCK_VALUE :
  308. NV_CIO_SR_UNLOCK_RW_VALUE);
  309. return waslocked;
  310. }
  311. /* nv04 cursor max dimensions of 32x32 (A1R5G5B5) */
  312. #define NV04_CURSOR_SIZE 32
  313. /* limit nv10 cursors to 64x64 (ARGB8) (we could go to 64x255) */
  314. #define NV10_CURSOR_SIZE 64
  315. static inline int nv_cursor_width(struct drm_device *dev)
  316. {
  317. struct drm_nouveau_private *dev_priv = dev->dev_private;
  318. return dev_priv->card_type >= NV_10 ? NV10_CURSOR_SIZE : NV04_CURSOR_SIZE;
  319. }
  320. static inline void
  321. nv_fix_nv40_hw_cursor(struct drm_device *dev, int head)
  322. {
  323. /* on some nv40 (such as the "true" (in the NV_PFB_BOOT_0 sense) nv40,
  324. * the gf6800gt) a hardware bug requires a write to PRAMDAC_CURSOR_POS
  325. * for changes to the CRTC CURCTL regs to take effect, whether changing
  326. * the pixmap location, or just showing/hiding the cursor
  327. */
  328. uint32_t curpos = NVReadRAMDAC(dev, head, NV_PRAMDAC_CU_START_POS);
  329. NVWriteRAMDAC(dev, head, NV_PRAMDAC_CU_START_POS, curpos);
  330. }
  331. static inline void
  332. nv_set_crtc_base(struct drm_device *dev, int head, uint32_t offset)
  333. {
  334. struct drm_nouveau_private *dev_priv = dev->dev_private;
  335. NVWriteCRTC(dev, head, NV_PCRTC_START, offset);
  336. if (dev_priv->card_type == NV_04) {
  337. /*
  338. * Hilarious, the 24th bit doesn't want to stick to
  339. * PCRTC_START...
  340. */
  341. int cre_heb = NVReadVgaCrtc(dev, head, NV_CIO_CRE_HEB__INDEX);
  342. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_HEB__INDEX,
  343. (cre_heb & ~0x40) | ((offset >> 18) & 0x40));
  344. }
  345. }
  346. static inline void
  347. nv_show_cursor(struct drm_device *dev, int head, bool show)
  348. {
  349. struct drm_nouveau_private *dev_priv = dev->dev_private;
  350. uint8_t *curctl1 =
  351. &nv04_display(dev)->mode_reg.crtc_reg[head].CRTC[NV_CIO_CRE_HCUR_ADDR1_INDEX];
  352. if (show)
  353. *curctl1 |= MASK(NV_CIO_CRE_HCUR_ADDR1_ENABLE);
  354. else
  355. *curctl1 &= ~MASK(NV_CIO_CRE_HCUR_ADDR1_ENABLE);
  356. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_HCUR_ADDR1_INDEX, *curctl1);
  357. if (dev_priv->card_type == NV_40)
  358. nv_fix_nv40_hw_cursor(dev, head);
  359. }
  360. static inline uint32_t
  361. nv_pitch_align(struct drm_device *dev, uint32_t width, int bpp)
  362. {
  363. struct drm_nouveau_private *dev_priv = dev->dev_private;
  364. int mask;
  365. if (bpp == 15)
  366. bpp = 16;
  367. if (bpp == 24)
  368. bpp = 8;
  369. /* Alignment requirements taken from the Haiku driver */
  370. if (dev_priv->card_type == NV_04)
  371. mask = 128 / bpp - 1;
  372. else
  373. mask = 512 / bpp - 1;
  374. return (width + mask) & ~mask;
  375. }
  376. #endif /* __NOUVEAU_HW_H__ */