paravirt.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471
  1. #ifndef __ASM_PARAVIRT_H
  2. #define __ASM_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/page.h>
  7. #include <asm/asm.h>
  8. /* Bitmask of what can be clobbered: usually at least eax. */
  9. #define CLBR_NONE 0
  10. #define CLBR_EAX (1 << 0)
  11. #define CLBR_ECX (1 << 1)
  12. #define CLBR_EDX (1 << 2)
  13. #ifdef CONFIG_X86_64
  14. #define CLBR_RSI (1 << 3)
  15. #define CLBR_RDI (1 << 4)
  16. #define CLBR_R8 (1 << 5)
  17. #define CLBR_R9 (1 << 6)
  18. #define CLBR_R10 (1 << 7)
  19. #define CLBR_R11 (1 << 8)
  20. #define CLBR_ANY ((1 << 9) - 1)
  21. #include <asm/desc_defs.h>
  22. #else
  23. /* CLBR_ANY should match all regs platform has. For i386, that's just it */
  24. #define CLBR_ANY ((1 << 3) - 1)
  25. #endif /* X86_64 */
  26. #ifndef __ASSEMBLY__
  27. #include <linux/types.h>
  28. #include <linux/cpumask.h>
  29. #include <asm/kmap_types.h>
  30. #include <asm/desc_defs.h>
  31. struct page;
  32. struct thread_struct;
  33. struct desc_ptr;
  34. struct tss_struct;
  35. struct mm_struct;
  36. struct desc_struct;
  37. /* general info */
  38. struct pv_info {
  39. unsigned int kernel_rpl;
  40. int shared_kernel_pmd;
  41. int paravirt_enabled;
  42. const char *name;
  43. };
  44. struct pv_init_ops {
  45. /*
  46. * Patch may replace one of the defined code sequences with
  47. * arbitrary code, subject to the same register constraints.
  48. * This generally means the code is not free to clobber any
  49. * registers other than EAX. The patch function should return
  50. * the number of bytes of code generated, as we nop pad the
  51. * rest in generic code.
  52. */
  53. unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
  54. unsigned long addr, unsigned len);
  55. /* Basic arch-specific setup */
  56. void (*arch_setup)(void);
  57. char *(*memory_setup)(void);
  58. void (*post_allocator_init)(void);
  59. /* Print a banner to identify the environment */
  60. void (*banner)(void);
  61. };
  62. struct pv_lazy_ops {
  63. /* Set deferred update mode, used for batching operations. */
  64. void (*enter)(void);
  65. void (*leave)(void);
  66. };
  67. struct pv_time_ops {
  68. void (*time_init)(void);
  69. /* Set and set time of day */
  70. unsigned long (*get_wallclock)(void);
  71. int (*set_wallclock)(unsigned long);
  72. unsigned long long (*sched_clock)(void);
  73. unsigned long (*get_cpu_khz)(void);
  74. };
  75. struct pv_cpu_ops {
  76. /* hooks for various privileged instructions */
  77. unsigned long (*get_debugreg)(int regno);
  78. void (*set_debugreg)(int regno, unsigned long value);
  79. void (*clts)(void);
  80. unsigned long (*read_cr0)(void);
  81. void (*write_cr0)(unsigned long);
  82. unsigned long (*read_cr4_safe)(void);
  83. unsigned long (*read_cr4)(void);
  84. void (*write_cr4)(unsigned long);
  85. #ifdef CONFIG_X86_64
  86. unsigned long (*read_cr8)(void);
  87. void (*write_cr8)(unsigned long);
  88. #endif
  89. /* Segment descriptor handling */
  90. void (*load_tr_desc)(void);
  91. void (*load_gdt)(const struct desc_ptr *);
  92. void (*load_idt)(const struct desc_ptr *);
  93. void (*store_gdt)(struct desc_ptr *);
  94. void (*store_idt)(struct desc_ptr *);
  95. void (*set_ldt)(const void *desc, unsigned entries);
  96. unsigned long (*store_tr)(void);
  97. void (*load_tls)(struct thread_struct *t, unsigned int cpu);
  98. void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
  99. const void *desc);
  100. void (*write_gdt_entry)(struct desc_struct *,
  101. int entrynum, const void *desc, int size);
  102. void (*write_idt_entry)(gate_desc *,
  103. int entrynum, const gate_desc *gate);
  104. void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
  105. void (*set_iopl_mask)(unsigned mask);
  106. void (*wbinvd)(void);
  107. void (*io_delay)(void);
  108. /* cpuid emulation, mostly so that caps bits can be disabled */
  109. void (*cpuid)(unsigned int *eax, unsigned int *ebx,
  110. unsigned int *ecx, unsigned int *edx);
  111. /* MSR, PMC and TSR operations.
  112. err = 0/-EFAULT. wrmsr returns 0/-EFAULT. */
  113. u64 (*read_msr)(unsigned int msr, int *err);
  114. int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
  115. u64 (*read_tsc)(void);
  116. u64 (*read_pmc)(int counter);
  117. unsigned long long (*read_tscp)(unsigned int *aux);
  118. /* These two are jmp to, not actually called. */
  119. void (*irq_enable_syscall_ret)(void);
  120. void (*iret)(void);
  121. void (*swapgs)(void);
  122. struct pv_lazy_ops lazy_mode;
  123. };
  124. struct pv_irq_ops {
  125. void (*init_IRQ)(void);
  126. /*
  127. * Get/set interrupt state. save_fl and restore_fl are only
  128. * expected to use X86_EFLAGS_IF; all other bits
  129. * returned from save_fl are undefined, and may be ignored by
  130. * restore_fl.
  131. */
  132. unsigned long (*save_fl)(void);
  133. void (*restore_fl)(unsigned long);
  134. void (*irq_disable)(void);
  135. void (*irq_enable)(void);
  136. void (*safe_halt)(void);
  137. void (*halt)(void);
  138. };
  139. struct pv_apic_ops {
  140. #ifdef CONFIG_X86_LOCAL_APIC
  141. /*
  142. * Direct APIC operations, principally for VMI. Ideally
  143. * these shouldn't be in this interface.
  144. */
  145. void (*apic_write)(unsigned long reg, u32 v);
  146. void (*apic_write_atomic)(unsigned long reg, u32 v);
  147. u32 (*apic_read)(unsigned long reg);
  148. void (*setup_boot_clock)(void);
  149. void (*setup_secondary_clock)(void);
  150. void (*startup_ipi_hook)(int phys_apicid,
  151. unsigned long start_eip,
  152. unsigned long start_esp);
  153. #endif
  154. };
  155. struct pv_mmu_ops {
  156. /*
  157. * Called before/after init_mm pagetable setup. setup_start
  158. * may reset %cr3, and may pre-install parts of the pagetable;
  159. * pagetable setup is expected to preserve any existing
  160. * mapping.
  161. */
  162. void (*pagetable_setup_start)(pgd_t *pgd_base);
  163. void (*pagetable_setup_done)(pgd_t *pgd_base);
  164. unsigned long (*read_cr2)(void);
  165. void (*write_cr2)(unsigned long);
  166. unsigned long (*read_cr3)(void);
  167. void (*write_cr3)(unsigned long);
  168. /*
  169. * Hooks for intercepting the creation/use/destruction of an
  170. * mm_struct.
  171. */
  172. void (*activate_mm)(struct mm_struct *prev,
  173. struct mm_struct *next);
  174. void (*dup_mmap)(struct mm_struct *oldmm,
  175. struct mm_struct *mm);
  176. void (*exit_mmap)(struct mm_struct *mm);
  177. /* TLB operations */
  178. void (*flush_tlb_user)(void);
  179. void (*flush_tlb_kernel)(void);
  180. void (*flush_tlb_single)(unsigned long addr);
  181. void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
  182. unsigned long va);
  183. /* Hooks for allocating/releasing pagetable pages */
  184. void (*alloc_pte)(struct mm_struct *mm, u32 pfn);
  185. void (*alloc_pmd)(struct mm_struct *mm, u32 pfn);
  186. void (*alloc_pmd_clone)(u32 pfn, u32 clonepfn, u32 start, u32 count);
  187. void (*alloc_pud)(struct mm_struct *mm, u32 pfn);
  188. void (*release_pte)(u32 pfn);
  189. void (*release_pmd)(u32 pfn);
  190. void (*release_pud)(u32 pfn);
  191. /* Pagetable manipulation functions */
  192. void (*set_pte)(pte_t *ptep, pte_t pteval);
  193. void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
  194. pte_t *ptep, pte_t pteval);
  195. void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
  196. void (*pte_update)(struct mm_struct *mm, unsigned long addr,
  197. pte_t *ptep);
  198. void (*pte_update_defer)(struct mm_struct *mm,
  199. unsigned long addr, pte_t *ptep);
  200. pte_t (*ptep_modify_prot_start)(struct mm_struct *mm, unsigned long addr,
  201. pte_t *ptep);
  202. void (*ptep_modify_prot_commit)(struct mm_struct *mm, unsigned long addr,
  203. pte_t *ptep, pte_t pte);
  204. pteval_t (*pte_val)(pte_t);
  205. pteval_t (*pte_flags)(pte_t);
  206. pte_t (*make_pte)(pteval_t pte);
  207. pgdval_t (*pgd_val)(pgd_t);
  208. pgd_t (*make_pgd)(pgdval_t pgd);
  209. #if PAGETABLE_LEVELS >= 3
  210. #ifdef CONFIG_X86_PAE
  211. void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
  212. void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
  213. pte_t *ptep, pte_t pte);
  214. void (*pte_clear)(struct mm_struct *mm, unsigned long addr,
  215. pte_t *ptep);
  216. void (*pmd_clear)(pmd_t *pmdp);
  217. #endif /* CONFIG_X86_PAE */
  218. void (*set_pud)(pud_t *pudp, pud_t pudval);
  219. pmdval_t (*pmd_val)(pmd_t);
  220. pmd_t (*make_pmd)(pmdval_t pmd);
  221. #if PAGETABLE_LEVELS == 4
  222. pudval_t (*pud_val)(pud_t);
  223. pud_t (*make_pud)(pudval_t pud);
  224. void (*set_pgd)(pgd_t *pudp, pgd_t pgdval);
  225. #endif /* PAGETABLE_LEVELS == 4 */
  226. #endif /* PAGETABLE_LEVELS >= 3 */
  227. #ifdef CONFIG_HIGHPTE
  228. void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
  229. #endif
  230. struct pv_lazy_ops lazy_mode;
  231. };
  232. /* This contains all the paravirt structures: we get a convenient
  233. * number for each function using the offset which we use to indicate
  234. * what to patch. */
  235. struct paravirt_patch_template {
  236. struct pv_init_ops pv_init_ops;
  237. struct pv_time_ops pv_time_ops;
  238. struct pv_cpu_ops pv_cpu_ops;
  239. struct pv_irq_ops pv_irq_ops;
  240. struct pv_apic_ops pv_apic_ops;
  241. struct pv_mmu_ops pv_mmu_ops;
  242. };
  243. extern struct pv_info pv_info;
  244. extern struct pv_init_ops pv_init_ops;
  245. extern struct pv_time_ops pv_time_ops;
  246. extern struct pv_cpu_ops pv_cpu_ops;
  247. extern struct pv_irq_ops pv_irq_ops;
  248. extern struct pv_apic_ops pv_apic_ops;
  249. extern struct pv_mmu_ops pv_mmu_ops;
  250. #define PARAVIRT_PATCH(x) \
  251. (offsetof(struct paravirt_patch_template, x) / sizeof(void *))
  252. #define paravirt_type(op) \
  253. [paravirt_typenum] "i" (PARAVIRT_PATCH(op)), \
  254. [paravirt_opptr] "m" (op)
  255. #define paravirt_clobber(clobber) \
  256. [paravirt_clobber] "i" (clobber)
  257. /*
  258. * Generate some code, and mark it as patchable by the
  259. * apply_paravirt() alternate instruction patcher.
  260. */
  261. #define _paravirt_alt(insn_string, type, clobber) \
  262. "771:\n\t" insn_string "\n" "772:\n" \
  263. ".pushsection .parainstructions,\"a\"\n" \
  264. _ASM_ALIGN "\n" \
  265. _ASM_PTR " 771b\n" \
  266. " .byte " type "\n" \
  267. " .byte 772b-771b\n" \
  268. " .short " clobber "\n" \
  269. ".popsection\n"
  270. /* Generate patchable code, with the default asm parameters. */
  271. #define paravirt_alt(insn_string) \
  272. _paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")
  273. /* Simple instruction patching code. */
  274. #define DEF_NATIVE(ops, name, code) \
  275. extern const char start_##ops##_##name[], end_##ops##_##name[]; \
  276. asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")
  277. unsigned paravirt_patch_nop(void);
  278. unsigned paravirt_patch_ignore(unsigned len);
  279. unsigned paravirt_patch_call(void *insnbuf,
  280. const void *target, u16 tgt_clobbers,
  281. unsigned long addr, u16 site_clobbers,
  282. unsigned len);
  283. unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
  284. unsigned long addr, unsigned len);
  285. unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
  286. unsigned long addr, unsigned len);
  287. unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
  288. const char *start, const char *end);
  289. unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
  290. unsigned long addr, unsigned len);
  291. int paravirt_disable_iospace(void);
  292. /*
  293. * This generates an indirect call based on the operation type number.
  294. * The type number, computed in PARAVIRT_PATCH, is derived from the
  295. * offset into the paravirt_patch_template structure, and can therefore be
  296. * freely converted back into a structure offset.
  297. */
  298. #define PARAVIRT_CALL "call *%[paravirt_opptr];"
  299. /*
  300. * These macros are intended to wrap calls through one of the paravirt
  301. * ops structs, so that they can be later identified and patched at
  302. * runtime.
  303. *
  304. * Normally, a call to a pv_op function is a simple indirect call:
  305. * (pv_op_struct.operations)(args...).
  306. *
  307. * Unfortunately, this is a relatively slow operation for modern CPUs,
  308. * because it cannot necessarily determine what the destination
  309. * address is. In this case, the address is a runtime constant, so at
  310. * the very least we can patch the call to e a simple direct call, or
  311. * ideally, patch an inline implementation into the callsite. (Direct
  312. * calls are essentially free, because the call and return addresses
  313. * are completely predictable.)
  314. *
  315. * For i386, these macros rely on the standard gcc "regparm(3)" calling
  316. * convention, in which the first three arguments are placed in %eax,
  317. * %edx, %ecx (in that order), and the remaining arguments are placed
  318. * on the stack. All caller-save registers (eax,edx,ecx) are expected
  319. * to be modified (either clobbered or used for return values).
  320. * X86_64, on the other hand, already specifies a register-based calling
  321. * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
  322. * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
  323. * special handling for dealing with 4 arguments, unlike i386.
  324. * However, x86_64 also have to clobber all caller saved registers, which
  325. * unfortunately, are quite a bit (r8 - r11)
  326. *
  327. * The call instruction itself is marked by placing its start address
  328. * and size into the .parainstructions section, so that
  329. * apply_paravirt() in arch/i386/kernel/alternative.c can do the
  330. * appropriate patching under the control of the backend pv_init_ops
  331. * implementation.
  332. *
  333. * Unfortunately there's no way to get gcc to generate the args setup
  334. * for the call, and then allow the call itself to be generated by an
  335. * inline asm. Because of this, we must do the complete arg setup and
  336. * return value handling from within these macros. This is fairly
  337. * cumbersome.
  338. *
  339. * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
  340. * It could be extended to more arguments, but there would be little
  341. * to be gained from that. For each number of arguments, there are
  342. * the two VCALL and CALL variants for void and non-void functions.
  343. *
  344. * When there is a return value, the invoker of the macro must specify
  345. * the return type. The macro then uses sizeof() on that type to
  346. * determine whether its a 32 or 64 bit value, and places the return
  347. * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
  348. * 64-bit). For x86_64 machines, it just returns at %rax regardless of
  349. * the return value size.
  350. *
  351. * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
  352. * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
  353. * in low,high order
  354. *
  355. * Small structures are passed and returned in registers. The macro
  356. * calling convention can't directly deal with this, so the wrapper
  357. * functions must do this.
  358. *
  359. * These PVOP_* macros are only defined within this header. This
  360. * means that all uses must be wrapped in inline functions. This also
  361. * makes sure the incoming and outgoing types are always correct.
  362. */
  363. #ifdef CONFIG_X86_32
  364. #define PVOP_VCALL_ARGS unsigned long __eax, __edx, __ecx
  365. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS
  366. #define PVOP_VCALL_CLOBBERS "=a" (__eax), "=d" (__edx), \
  367. "=c" (__ecx)
  368. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS
  369. #define EXTRA_CLOBBERS
  370. #define VEXTRA_CLOBBERS
  371. #else
  372. #define PVOP_VCALL_ARGS unsigned long __edi, __esi, __edx, __ecx
  373. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS, __eax
  374. #define PVOP_VCALL_CLOBBERS "=D" (__edi), \
  375. "=S" (__esi), "=d" (__edx), \
  376. "=c" (__ecx)
  377. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS, "=a" (__eax)
  378. #define EXTRA_CLOBBERS , "r8", "r9", "r10", "r11"
  379. #define VEXTRA_CLOBBERS , "rax", "r8", "r9", "r10", "r11"
  380. #endif
  381. #define __PVOP_CALL(rettype, op, pre, post, ...) \
  382. ({ \
  383. rettype __ret; \
  384. PVOP_CALL_ARGS; \
  385. /* This is 32-bit specific, but is okay in 64-bit */ \
  386. /* since this condition will never hold */ \
  387. if (sizeof(rettype) > sizeof(unsigned long)) { \
  388. asm volatile(pre \
  389. paravirt_alt(PARAVIRT_CALL) \
  390. post \
  391. : PVOP_CALL_CLOBBERS \
  392. : paravirt_type(op), \
  393. paravirt_clobber(CLBR_ANY), \
  394. ##__VA_ARGS__ \
  395. : "memory", "cc" EXTRA_CLOBBERS); \
  396. __ret = (rettype)((((u64)__edx) << 32) | __eax); \
  397. } else { \
  398. asm volatile(pre \
  399. paravirt_alt(PARAVIRT_CALL) \
  400. post \
  401. : PVOP_CALL_CLOBBERS \
  402. : paravirt_type(op), \
  403. paravirt_clobber(CLBR_ANY), \
  404. ##__VA_ARGS__ \
  405. : "memory", "cc" EXTRA_CLOBBERS); \
  406. __ret = (rettype)__eax; \
  407. } \
  408. __ret; \
  409. })
  410. #define __PVOP_VCALL(op, pre, post, ...) \
  411. ({ \
  412. PVOP_VCALL_ARGS; \
  413. asm volatile(pre \
  414. paravirt_alt(PARAVIRT_CALL) \
  415. post \
  416. : PVOP_VCALL_CLOBBERS \
  417. : paravirt_type(op), \
  418. paravirt_clobber(CLBR_ANY), \
  419. ##__VA_ARGS__ \
  420. : "memory", "cc" VEXTRA_CLOBBERS); \
  421. })
  422. #define PVOP_CALL0(rettype, op) \
  423. __PVOP_CALL(rettype, op, "", "")
  424. #define PVOP_VCALL0(op) \
  425. __PVOP_VCALL(op, "", "")
  426. #define PVOP_CALL1(rettype, op, arg1) \
  427. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
  428. #define PVOP_VCALL1(op, arg1) \
  429. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
  430. #define PVOP_CALL2(rettype, op, arg1, arg2) \
  431. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  432. "1" ((unsigned long)(arg2)))
  433. #define PVOP_VCALL2(op, arg1, arg2) \
  434. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  435. "1" ((unsigned long)(arg2)))
  436. #define PVOP_CALL3(rettype, op, arg1, arg2, arg3) \
  437. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  438. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  439. #define PVOP_VCALL3(op, arg1, arg2, arg3) \
  440. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  441. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  442. /* This is the only difference in x86_64. We can make it much simpler */
  443. #ifdef CONFIG_X86_32
  444. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  445. __PVOP_CALL(rettype, op, \
  446. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  447. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  448. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  449. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  450. __PVOP_VCALL(op, \
  451. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  452. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  453. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  454. #else
  455. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  456. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  457. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  458. "3"((unsigned long)(arg4)))
  459. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  460. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  461. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  462. "3"((unsigned long)(arg4)))
  463. #endif
  464. static inline int paravirt_enabled(void)
  465. {
  466. return pv_info.paravirt_enabled;
  467. }
  468. static inline void load_sp0(struct tss_struct *tss,
  469. struct thread_struct *thread)
  470. {
  471. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  472. }
  473. #define ARCH_SETUP pv_init_ops.arch_setup();
  474. static inline unsigned long get_wallclock(void)
  475. {
  476. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  477. }
  478. static inline int set_wallclock(unsigned long nowtime)
  479. {
  480. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  481. }
  482. static inline void (*choose_time_init(void))(void)
  483. {
  484. return pv_time_ops.time_init;
  485. }
  486. /* The paravirtualized CPUID instruction. */
  487. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  488. unsigned int *ecx, unsigned int *edx)
  489. {
  490. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  491. }
  492. /*
  493. * These special macros can be used to get or set a debugging register
  494. */
  495. static inline unsigned long paravirt_get_debugreg(int reg)
  496. {
  497. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  498. }
  499. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  500. static inline void set_debugreg(unsigned long val, int reg)
  501. {
  502. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  503. }
  504. static inline void clts(void)
  505. {
  506. PVOP_VCALL0(pv_cpu_ops.clts);
  507. }
  508. static inline unsigned long read_cr0(void)
  509. {
  510. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  511. }
  512. static inline void write_cr0(unsigned long x)
  513. {
  514. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  515. }
  516. static inline unsigned long read_cr2(void)
  517. {
  518. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  519. }
  520. static inline void write_cr2(unsigned long x)
  521. {
  522. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  523. }
  524. static inline unsigned long read_cr3(void)
  525. {
  526. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  527. }
  528. static inline void write_cr3(unsigned long x)
  529. {
  530. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  531. }
  532. static inline unsigned long read_cr4(void)
  533. {
  534. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  535. }
  536. static inline unsigned long read_cr4_safe(void)
  537. {
  538. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  539. }
  540. static inline void write_cr4(unsigned long x)
  541. {
  542. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  543. }
  544. #ifdef CONFIG_X86_64
  545. static inline unsigned long read_cr8(void)
  546. {
  547. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  548. }
  549. static inline void write_cr8(unsigned long x)
  550. {
  551. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  552. }
  553. #endif
  554. static inline void raw_safe_halt(void)
  555. {
  556. PVOP_VCALL0(pv_irq_ops.safe_halt);
  557. }
  558. static inline void halt(void)
  559. {
  560. PVOP_VCALL0(pv_irq_ops.safe_halt);
  561. }
  562. static inline void wbinvd(void)
  563. {
  564. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  565. }
  566. #define get_kernel_rpl() (pv_info.kernel_rpl)
  567. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  568. {
  569. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  570. }
  571. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  572. {
  573. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  574. }
  575. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  576. #define rdmsr(msr, val1, val2) \
  577. do { \
  578. int _err; \
  579. u64 _l = paravirt_read_msr(msr, &_err); \
  580. val1 = (u32)_l; \
  581. val2 = _l >> 32; \
  582. } while (0)
  583. #define wrmsr(msr, val1, val2) \
  584. do { \
  585. paravirt_write_msr(msr, val1, val2); \
  586. } while (0)
  587. #define rdmsrl(msr, val) \
  588. do { \
  589. int _err; \
  590. val = paravirt_read_msr(msr, &_err); \
  591. } while (0)
  592. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  593. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  594. /* rdmsr with exception handling */
  595. #define rdmsr_safe(msr, a, b) \
  596. ({ \
  597. int _err; \
  598. u64 _l = paravirt_read_msr(msr, &_err); \
  599. (*a) = (u32)_l; \
  600. (*b) = _l >> 32; \
  601. _err; \
  602. })
  603. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  604. {
  605. int err;
  606. *p = paravirt_read_msr(msr, &err);
  607. return err;
  608. }
  609. static inline u64 paravirt_read_tsc(void)
  610. {
  611. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  612. }
  613. #define rdtscl(low) \
  614. do { \
  615. u64 _l = paravirt_read_tsc(); \
  616. low = (int)_l; \
  617. } while (0)
  618. #define rdtscll(val) (val = paravirt_read_tsc())
  619. static inline unsigned long long paravirt_sched_clock(void)
  620. {
  621. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  622. }
  623. #define calculate_cpu_khz() (pv_time_ops.get_cpu_khz())
  624. static inline unsigned long long paravirt_read_pmc(int counter)
  625. {
  626. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  627. }
  628. #define rdpmc(counter, low, high) \
  629. do { \
  630. u64 _l = paravirt_read_pmc(counter); \
  631. low = (u32)_l; \
  632. high = _l >> 32; \
  633. } while (0)
  634. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  635. {
  636. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  637. }
  638. #define rdtscp(low, high, aux) \
  639. do { \
  640. int __aux; \
  641. unsigned long __val = paravirt_rdtscp(&__aux); \
  642. (low) = (u32)__val; \
  643. (high) = (u32)(__val >> 32); \
  644. (aux) = __aux; \
  645. } while (0)
  646. #define rdtscpll(val, aux) \
  647. do { \
  648. unsigned long __aux; \
  649. val = paravirt_rdtscp(&__aux); \
  650. (aux) = __aux; \
  651. } while (0)
  652. static inline void load_TR_desc(void)
  653. {
  654. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  655. }
  656. static inline void load_gdt(const struct desc_ptr *dtr)
  657. {
  658. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  659. }
  660. static inline void load_idt(const struct desc_ptr *dtr)
  661. {
  662. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  663. }
  664. static inline void set_ldt(const void *addr, unsigned entries)
  665. {
  666. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  667. }
  668. static inline void store_gdt(struct desc_ptr *dtr)
  669. {
  670. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  671. }
  672. static inline void store_idt(struct desc_ptr *dtr)
  673. {
  674. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  675. }
  676. static inline unsigned long paravirt_store_tr(void)
  677. {
  678. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  679. }
  680. #define store_tr(tr) ((tr) = paravirt_store_tr())
  681. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  682. {
  683. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  684. }
  685. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  686. const void *desc)
  687. {
  688. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  689. }
  690. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  691. void *desc, int type)
  692. {
  693. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  694. }
  695. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  696. {
  697. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  698. }
  699. static inline void set_iopl_mask(unsigned mask)
  700. {
  701. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  702. }
  703. /* The paravirtualized I/O functions */
  704. static inline void slow_down_io(void)
  705. {
  706. pv_cpu_ops.io_delay();
  707. #ifdef REALLY_SLOW_IO
  708. pv_cpu_ops.io_delay();
  709. pv_cpu_ops.io_delay();
  710. pv_cpu_ops.io_delay();
  711. #endif
  712. }
  713. #ifdef CONFIG_X86_LOCAL_APIC
  714. /*
  715. * Basic functions accessing APICs.
  716. */
  717. static inline void apic_write(unsigned long reg, u32 v)
  718. {
  719. PVOP_VCALL2(pv_apic_ops.apic_write, reg, v);
  720. }
  721. static inline void apic_write_atomic(unsigned long reg, u32 v)
  722. {
  723. PVOP_VCALL2(pv_apic_ops.apic_write_atomic, reg, v);
  724. }
  725. static inline u32 apic_read(unsigned long reg)
  726. {
  727. return PVOP_CALL1(unsigned long, pv_apic_ops.apic_read, reg);
  728. }
  729. static inline void setup_boot_clock(void)
  730. {
  731. PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
  732. }
  733. static inline void setup_secondary_clock(void)
  734. {
  735. PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
  736. }
  737. #endif
  738. static inline void paravirt_post_allocator_init(void)
  739. {
  740. if (pv_init_ops.post_allocator_init)
  741. (*pv_init_ops.post_allocator_init)();
  742. }
  743. static inline void paravirt_pagetable_setup_start(pgd_t *base)
  744. {
  745. (*pv_mmu_ops.pagetable_setup_start)(base);
  746. }
  747. static inline void paravirt_pagetable_setup_done(pgd_t *base)
  748. {
  749. (*pv_mmu_ops.pagetable_setup_done)(base);
  750. }
  751. #ifdef CONFIG_SMP
  752. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  753. unsigned long start_esp)
  754. {
  755. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  756. phys_apicid, start_eip, start_esp);
  757. }
  758. #endif
  759. static inline void paravirt_activate_mm(struct mm_struct *prev,
  760. struct mm_struct *next)
  761. {
  762. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  763. }
  764. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  765. struct mm_struct *mm)
  766. {
  767. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  768. }
  769. static inline void arch_exit_mmap(struct mm_struct *mm)
  770. {
  771. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  772. }
  773. static inline void __flush_tlb(void)
  774. {
  775. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  776. }
  777. static inline void __flush_tlb_global(void)
  778. {
  779. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  780. }
  781. static inline void __flush_tlb_single(unsigned long addr)
  782. {
  783. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  784. }
  785. static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
  786. unsigned long va)
  787. {
  788. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
  789. }
  790. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned pfn)
  791. {
  792. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  793. }
  794. static inline void paravirt_release_pte(unsigned pfn)
  795. {
  796. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  797. }
  798. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned pfn)
  799. {
  800. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  801. }
  802. static inline void paravirt_alloc_pmd_clone(unsigned pfn, unsigned clonepfn,
  803. unsigned start, unsigned count)
  804. {
  805. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  806. }
  807. static inline void paravirt_release_pmd(unsigned pfn)
  808. {
  809. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  810. }
  811. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned pfn)
  812. {
  813. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  814. }
  815. static inline void paravirt_release_pud(unsigned pfn)
  816. {
  817. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  818. }
  819. #ifdef CONFIG_HIGHPTE
  820. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  821. {
  822. unsigned long ret;
  823. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  824. return (void *)ret;
  825. }
  826. #endif
  827. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  828. pte_t *ptep)
  829. {
  830. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  831. }
  832. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  833. pte_t *ptep)
  834. {
  835. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  836. }
  837. static inline pte_t __pte(pteval_t val)
  838. {
  839. pteval_t ret;
  840. if (sizeof(pteval_t) > sizeof(long))
  841. ret = PVOP_CALL2(pteval_t,
  842. pv_mmu_ops.make_pte,
  843. val, (u64)val >> 32);
  844. else
  845. ret = PVOP_CALL1(pteval_t,
  846. pv_mmu_ops.make_pte,
  847. val);
  848. return (pte_t) { .pte = ret };
  849. }
  850. static inline pteval_t pte_val(pte_t pte)
  851. {
  852. pteval_t ret;
  853. if (sizeof(pteval_t) > sizeof(long))
  854. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_val,
  855. pte.pte, (u64)pte.pte >> 32);
  856. else
  857. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_val,
  858. pte.pte);
  859. return ret;
  860. }
  861. static inline pteval_t pte_flags(pte_t pte)
  862. {
  863. pteval_t ret;
  864. if (sizeof(pteval_t) > sizeof(long))
  865. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_flags,
  866. pte.pte, (u64)pte.pte >> 32);
  867. else
  868. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_flags,
  869. pte.pte);
  870. return ret;
  871. }
  872. static inline pgd_t __pgd(pgdval_t val)
  873. {
  874. pgdval_t ret;
  875. if (sizeof(pgdval_t) > sizeof(long))
  876. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.make_pgd,
  877. val, (u64)val >> 32);
  878. else
  879. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.make_pgd,
  880. val);
  881. return (pgd_t) { ret };
  882. }
  883. static inline pgdval_t pgd_val(pgd_t pgd)
  884. {
  885. pgdval_t ret;
  886. if (sizeof(pgdval_t) > sizeof(long))
  887. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.pgd_val,
  888. pgd.pgd, (u64)pgd.pgd >> 32);
  889. else
  890. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.pgd_val,
  891. pgd.pgd);
  892. return ret;
  893. }
  894. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  895. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  896. pte_t *ptep)
  897. {
  898. pteval_t ret;
  899. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  900. mm, addr, ptep);
  901. return (pte_t) { .pte = ret };
  902. }
  903. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  904. pte_t *ptep, pte_t pte)
  905. {
  906. if (sizeof(pteval_t) > sizeof(long))
  907. /* 5 arg words */
  908. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  909. else
  910. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  911. mm, addr, ptep, pte.pte);
  912. }
  913. static inline void set_pte(pte_t *ptep, pte_t pte)
  914. {
  915. if (sizeof(pteval_t) > sizeof(long))
  916. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  917. pte.pte, (u64)pte.pte >> 32);
  918. else
  919. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  920. pte.pte);
  921. }
  922. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  923. pte_t *ptep, pte_t pte)
  924. {
  925. if (sizeof(pteval_t) > sizeof(long))
  926. /* 5 arg words */
  927. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  928. else
  929. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  930. }
  931. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  932. {
  933. pmdval_t val = native_pmd_val(pmd);
  934. if (sizeof(pmdval_t) > sizeof(long))
  935. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  936. else
  937. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  938. }
  939. #if PAGETABLE_LEVELS >= 3
  940. static inline pmd_t __pmd(pmdval_t val)
  941. {
  942. pmdval_t ret;
  943. if (sizeof(pmdval_t) > sizeof(long))
  944. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.make_pmd,
  945. val, (u64)val >> 32);
  946. else
  947. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.make_pmd,
  948. val);
  949. return (pmd_t) { ret };
  950. }
  951. static inline pmdval_t pmd_val(pmd_t pmd)
  952. {
  953. pmdval_t ret;
  954. if (sizeof(pmdval_t) > sizeof(long))
  955. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.pmd_val,
  956. pmd.pmd, (u64)pmd.pmd >> 32);
  957. else
  958. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.pmd_val,
  959. pmd.pmd);
  960. return ret;
  961. }
  962. static inline void set_pud(pud_t *pudp, pud_t pud)
  963. {
  964. pudval_t val = native_pud_val(pud);
  965. if (sizeof(pudval_t) > sizeof(long))
  966. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  967. val, (u64)val >> 32);
  968. else
  969. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  970. val);
  971. }
  972. #if PAGETABLE_LEVELS == 4
  973. static inline pud_t __pud(pudval_t val)
  974. {
  975. pudval_t ret;
  976. if (sizeof(pudval_t) > sizeof(long))
  977. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.make_pud,
  978. val, (u64)val >> 32);
  979. else
  980. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.make_pud,
  981. val);
  982. return (pud_t) { ret };
  983. }
  984. static inline pudval_t pud_val(pud_t pud)
  985. {
  986. pudval_t ret;
  987. if (sizeof(pudval_t) > sizeof(long))
  988. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.pud_val,
  989. pud.pud, (u64)pud.pud >> 32);
  990. else
  991. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.pud_val,
  992. pud.pud);
  993. return ret;
  994. }
  995. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  996. {
  997. pgdval_t val = native_pgd_val(pgd);
  998. if (sizeof(pgdval_t) > sizeof(long))
  999. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  1000. val, (u64)val >> 32);
  1001. else
  1002. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  1003. val);
  1004. }
  1005. static inline void pgd_clear(pgd_t *pgdp)
  1006. {
  1007. set_pgd(pgdp, __pgd(0));
  1008. }
  1009. static inline void pud_clear(pud_t *pudp)
  1010. {
  1011. set_pud(pudp, __pud(0));
  1012. }
  1013. #endif /* PAGETABLE_LEVELS == 4 */
  1014. #endif /* PAGETABLE_LEVELS >= 3 */
  1015. #ifdef CONFIG_X86_PAE
  1016. /* Special-case pte-setting operations for PAE, which can't update a
  1017. 64-bit pte atomically */
  1018. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1019. {
  1020. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  1021. pte.pte, pte.pte >> 32);
  1022. }
  1023. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1024. pte_t *ptep, pte_t pte)
  1025. {
  1026. /* 5 arg words */
  1027. pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
  1028. }
  1029. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1030. pte_t *ptep)
  1031. {
  1032. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  1033. }
  1034. static inline void pmd_clear(pmd_t *pmdp)
  1035. {
  1036. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  1037. }
  1038. #else /* !CONFIG_X86_PAE */
  1039. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1040. {
  1041. set_pte(ptep, pte);
  1042. }
  1043. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1044. pte_t *ptep, pte_t pte)
  1045. {
  1046. set_pte(ptep, pte);
  1047. }
  1048. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1049. pte_t *ptep)
  1050. {
  1051. set_pte_at(mm, addr, ptep, __pte(0));
  1052. }
  1053. static inline void pmd_clear(pmd_t *pmdp)
  1054. {
  1055. set_pmd(pmdp, __pmd(0));
  1056. }
  1057. #endif /* CONFIG_X86_PAE */
  1058. /* Lazy mode for batching updates / context switch */
  1059. enum paravirt_lazy_mode {
  1060. PARAVIRT_LAZY_NONE,
  1061. PARAVIRT_LAZY_MMU,
  1062. PARAVIRT_LAZY_CPU,
  1063. };
  1064. enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
  1065. void paravirt_enter_lazy_cpu(void);
  1066. void paravirt_leave_lazy_cpu(void);
  1067. void paravirt_enter_lazy_mmu(void);
  1068. void paravirt_leave_lazy_mmu(void);
  1069. void paravirt_leave_lazy(enum paravirt_lazy_mode mode);
  1070. #define __HAVE_ARCH_ENTER_LAZY_CPU_MODE
  1071. static inline void arch_enter_lazy_cpu_mode(void)
  1072. {
  1073. PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
  1074. }
  1075. static inline void arch_leave_lazy_cpu_mode(void)
  1076. {
  1077. PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
  1078. }
  1079. static inline void arch_flush_lazy_cpu_mode(void)
  1080. {
  1081. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)) {
  1082. arch_leave_lazy_cpu_mode();
  1083. arch_enter_lazy_cpu_mode();
  1084. }
  1085. }
  1086. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  1087. static inline void arch_enter_lazy_mmu_mode(void)
  1088. {
  1089. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  1090. }
  1091. static inline void arch_leave_lazy_mmu_mode(void)
  1092. {
  1093. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  1094. }
  1095. static inline void arch_flush_lazy_mmu_mode(void)
  1096. {
  1097. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_MMU)) {
  1098. arch_leave_lazy_mmu_mode();
  1099. arch_enter_lazy_mmu_mode();
  1100. }
  1101. }
  1102. void _paravirt_nop(void);
  1103. #define paravirt_nop ((void *)_paravirt_nop)
  1104. /* These all sit in the .parainstructions section to tell us what to patch. */
  1105. struct paravirt_patch_site {
  1106. u8 *instr; /* original instructions */
  1107. u8 instrtype; /* type of this instruction */
  1108. u8 len; /* length of original instruction */
  1109. u16 clobbers; /* what registers you may clobber */
  1110. };
  1111. extern struct paravirt_patch_site __parainstructions[],
  1112. __parainstructions_end[];
  1113. #ifdef CONFIG_X86_32
  1114. #define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
  1115. #define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
  1116. #define PV_FLAGS_ARG "0"
  1117. #define PV_EXTRA_CLOBBERS
  1118. #define PV_VEXTRA_CLOBBERS
  1119. #else
  1120. /* We save some registers, but all of them, that's too much. We clobber all
  1121. * caller saved registers but the argument parameter */
  1122. #define PV_SAVE_REGS "pushq %%rdi;"
  1123. #define PV_RESTORE_REGS "popq %%rdi;"
  1124. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx"
  1125. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx"
  1126. #define PV_FLAGS_ARG "D"
  1127. #endif
  1128. static inline unsigned long __raw_local_save_flags(void)
  1129. {
  1130. unsigned long f;
  1131. asm volatile(paravirt_alt(PV_SAVE_REGS
  1132. PARAVIRT_CALL
  1133. PV_RESTORE_REGS)
  1134. : "=a"(f)
  1135. : paravirt_type(pv_irq_ops.save_fl),
  1136. paravirt_clobber(CLBR_EAX)
  1137. : "memory", "cc" PV_VEXTRA_CLOBBERS);
  1138. return f;
  1139. }
  1140. static inline void raw_local_irq_restore(unsigned long f)
  1141. {
  1142. asm volatile(paravirt_alt(PV_SAVE_REGS
  1143. PARAVIRT_CALL
  1144. PV_RESTORE_REGS)
  1145. : "=a"(f)
  1146. : PV_FLAGS_ARG(f),
  1147. paravirt_type(pv_irq_ops.restore_fl),
  1148. paravirt_clobber(CLBR_EAX)
  1149. : "memory", "cc" PV_EXTRA_CLOBBERS);
  1150. }
  1151. static inline void raw_local_irq_disable(void)
  1152. {
  1153. asm volatile(paravirt_alt(PV_SAVE_REGS
  1154. PARAVIRT_CALL
  1155. PV_RESTORE_REGS)
  1156. :
  1157. : paravirt_type(pv_irq_ops.irq_disable),
  1158. paravirt_clobber(CLBR_EAX)
  1159. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1160. }
  1161. static inline void raw_local_irq_enable(void)
  1162. {
  1163. asm volatile(paravirt_alt(PV_SAVE_REGS
  1164. PARAVIRT_CALL
  1165. PV_RESTORE_REGS)
  1166. :
  1167. : paravirt_type(pv_irq_ops.irq_enable),
  1168. paravirt_clobber(CLBR_EAX)
  1169. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1170. }
  1171. static inline unsigned long __raw_local_irq_save(void)
  1172. {
  1173. unsigned long f;
  1174. f = __raw_local_save_flags();
  1175. raw_local_irq_disable();
  1176. return f;
  1177. }
  1178. /* Make sure as little as possible of this mess escapes. */
  1179. #undef PARAVIRT_CALL
  1180. #undef __PVOP_CALL
  1181. #undef __PVOP_VCALL
  1182. #undef PVOP_VCALL0
  1183. #undef PVOP_CALL0
  1184. #undef PVOP_VCALL1
  1185. #undef PVOP_CALL1
  1186. #undef PVOP_VCALL2
  1187. #undef PVOP_CALL2
  1188. #undef PVOP_VCALL3
  1189. #undef PVOP_CALL3
  1190. #undef PVOP_VCALL4
  1191. #undef PVOP_CALL4
  1192. #else /* __ASSEMBLY__ */
  1193. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  1194. 771:; \
  1195. ops; \
  1196. 772:; \
  1197. .pushsection .parainstructions,"a"; \
  1198. .align algn; \
  1199. word 771b; \
  1200. .byte ptype; \
  1201. .byte 772b-771b; \
  1202. .short clobbers; \
  1203. .popsection
  1204. #ifdef CONFIG_X86_64
  1205. #define PV_SAVE_REGS pushq %rax; pushq %rdi; pushq %rcx; pushq %rdx
  1206. #define PV_RESTORE_REGS popq %rdx; popq %rcx; popq %rdi; popq %rax
  1207. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  1208. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  1209. #else
  1210. #define PV_SAVE_REGS pushl %eax; pushl %edi; pushl %ecx; pushl %edx
  1211. #define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
  1212. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  1213. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  1214. #endif
  1215. #define INTERRUPT_RETURN \
  1216. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  1217. jmp *%cs:pv_cpu_ops+PV_CPU_iret)
  1218. #define DISABLE_INTERRUPTS(clobbers) \
  1219. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  1220. PV_SAVE_REGS; \
  1221. call *%cs:pv_irq_ops+PV_IRQ_irq_disable; \
  1222. PV_RESTORE_REGS;) \
  1223. #define ENABLE_INTERRUPTS(clobbers) \
  1224. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  1225. PV_SAVE_REGS; \
  1226. call *%cs:pv_irq_ops+PV_IRQ_irq_enable; \
  1227. PV_RESTORE_REGS;)
  1228. #define ENABLE_INTERRUPTS_SYSCALL_RET \
  1229. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_syscall_ret),\
  1230. CLBR_NONE, \
  1231. jmp *%cs:pv_cpu_ops+PV_CPU_irq_enable_syscall_ret)
  1232. #ifdef CONFIG_X86_32
  1233. #define GET_CR0_INTO_EAX \
  1234. push %ecx; push %edx; \
  1235. call *pv_cpu_ops+PV_CPU_read_cr0; \
  1236. pop %edx; pop %ecx
  1237. #else
  1238. #define SWAPGS \
  1239. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1240. PV_SAVE_REGS; \
  1241. call *pv_cpu_ops+PV_CPU_swapgs; \
  1242. PV_RESTORE_REGS \
  1243. )
  1244. #define GET_CR2_INTO_RCX \
  1245. call *pv_mmu_ops+PV_MMU_read_cr2; \
  1246. movq %rax, %rcx; \
  1247. xorq %rax, %rax;
  1248. #endif
  1249. #endif /* __ASSEMBLY__ */
  1250. #endif /* CONFIG_PARAVIRT */
  1251. #endif /* __ASM_PARAVIRT_H */