qla_def.h 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_DEF_H
  8. #define __QLA_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/completion.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/firmware.h>
  25. #include <linux/aer.h>
  26. #include <linux/mutex.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_cmnd.h>
  31. #include <scsi/scsi_transport_fc.h>
  32. #include <scsi/scsi_bsg_fc.h>
  33. #include "qla_bsg.h"
  34. #include "qla_nx.h"
  35. #define QLA2XXX_DRIVER_NAME "qla2xxx"
  36. #define QLA2XXX_APIDEV "ql2xapidev"
  37. /*
  38. * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
  39. * but that's fine as we don't look at the last 24 ones for
  40. * ISP2100 HBAs.
  41. */
  42. #define MAILBOX_REGISTER_COUNT_2100 8
  43. #define MAILBOX_REGISTER_COUNT 32
  44. #define QLA2200A_RISC_ROM_VER 4
  45. #define FPM_2300 6
  46. #define FPM_2310 7
  47. #include "qla_settings.h"
  48. /*
  49. * Data bit definitions
  50. */
  51. #define BIT_0 0x1
  52. #define BIT_1 0x2
  53. #define BIT_2 0x4
  54. #define BIT_3 0x8
  55. #define BIT_4 0x10
  56. #define BIT_5 0x20
  57. #define BIT_6 0x40
  58. #define BIT_7 0x80
  59. #define BIT_8 0x100
  60. #define BIT_9 0x200
  61. #define BIT_10 0x400
  62. #define BIT_11 0x800
  63. #define BIT_12 0x1000
  64. #define BIT_13 0x2000
  65. #define BIT_14 0x4000
  66. #define BIT_15 0x8000
  67. #define BIT_16 0x10000
  68. #define BIT_17 0x20000
  69. #define BIT_18 0x40000
  70. #define BIT_19 0x80000
  71. #define BIT_20 0x100000
  72. #define BIT_21 0x200000
  73. #define BIT_22 0x400000
  74. #define BIT_23 0x800000
  75. #define BIT_24 0x1000000
  76. #define BIT_25 0x2000000
  77. #define BIT_26 0x4000000
  78. #define BIT_27 0x8000000
  79. #define BIT_28 0x10000000
  80. #define BIT_29 0x20000000
  81. #define BIT_30 0x40000000
  82. #define BIT_31 0x80000000
  83. #define LSB(x) ((uint8_t)(x))
  84. #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
  85. #define LSW(x) ((uint16_t)(x))
  86. #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
  87. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  88. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  89. #define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
  90. /*
  91. * I/O register
  92. */
  93. #define RD_REG_BYTE(addr) readb(addr)
  94. #define RD_REG_WORD(addr) readw(addr)
  95. #define RD_REG_DWORD(addr) readl(addr)
  96. #define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
  97. #define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
  98. #define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
  99. #define WRT_REG_BYTE(addr, data) writeb(data,addr)
  100. #define WRT_REG_WORD(addr, data) writew(data,addr)
  101. #define WRT_REG_DWORD(addr, data) writel(data,addr)
  102. /*
  103. * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
  104. * 133Mhz slot.
  105. */
  106. #define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
  107. #define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
  108. /*
  109. * Fibre Channel device definitions.
  110. */
  111. #define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
  112. #define MAX_FIBRE_DEVICES 512
  113. #define MAX_FIBRE_LUNS 0xFFFF
  114. #define MAX_RSCN_COUNT 32
  115. #define MAX_HOST_COUNT 16
  116. /*
  117. * Host adapter default definitions.
  118. */
  119. #define MAX_BUSES 1 /* We only have one bus today */
  120. #define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
  121. #define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
  122. #define MIN_LUNS 8
  123. #define MAX_LUNS MAX_FIBRE_LUNS
  124. #define MAX_CMDS_PER_LUN 255
  125. /*
  126. * Fibre Channel device definitions.
  127. */
  128. #define SNS_LAST_LOOP_ID_2100 0xfe
  129. #define SNS_LAST_LOOP_ID_2300 0x7ff
  130. #define LAST_LOCAL_LOOP_ID 0x7d
  131. #define SNS_FL_PORT 0x7e
  132. #define FABRIC_CONTROLLER 0x7f
  133. #define SIMPLE_NAME_SERVER 0x80
  134. #define SNS_FIRST_LOOP_ID 0x81
  135. #define MANAGEMENT_SERVER 0xfe
  136. #define BROADCAST 0xff
  137. /*
  138. * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
  139. * valid range of an N-PORT id is 0 through 0x7ef.
  140. */
  141. #define NPH_LAST_HANDLE 0x7ef
  142. #define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
  143. #define NPH_SNS 0x7fc /* FFFFFC */
  144. #define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
  145. #define NPH_F_PORT 0x7fe /* FFFFFE */
  146. #define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
  147. #define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
  148. #include "qla_fw.h"
  149. /*
  150. * Timeout timer counts in seconds
  151. */
  152. #define PORT_RETRY_TIME 1
  153. #define LOOP_DOWN_TIMEOUT 60
  154. #define LOOP_DOWN_TIME 255 /* 240 */
  155. #define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
  156. /* Maximum outstanding commands in ISP queues (1-65535) */
  157. #define MAX_OUTSTANDING_COMMANDS 1024
  158. /* ISP request and response entry counts (37-65535) */
  159. #define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
  160. #define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
  161. #define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
  162. #define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
  163. #define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
  164. #define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
  165. struct req_que;
  166. /*
  167. * (sd.h is not exported, hence local inclusion)
  168. * Data Integrity Field tuple.
  169. */
  170. struct sd_dif_tuple {
  171. __be16 guard_tag; /* Checksum */
  172. __be16 app_tag; /* Opaque storage */
  173. __be32 ref_tag; /* Target LBA or indirect LBA */
  174. };
  175. /*
  176. * SCSI Request Block
  177. */
  178. typedef struct srb {
  179. atomic_t ref_count;
  180. struct fc_port *fcport;
  181. uint32_t handle;
  182. struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
  183. uint16_t flags;
  184. uint32_t request_sense_length;
  185. uint8_t *request_sense_ptr;
  186. void *ctx;
  187. } srb_t;
  188. /*
  189. * SRB flag definitions
  190. */
  191. #define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
  192. #define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
  193. #define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
  194. #define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
  195. #define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
  196. /* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
  197. #define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
  198. /*
  199. * SRB extensions.
  200. */
  201. struct srb_iocb {
  202. union {
  203. struct {
  204. uint16_t flags;
  205. #define SRB_LOGIN_RETRIED BIT_0
  206. #define SRB_LOGIN_COND_PLOGI BIT_1
  207. #define SRB_LOGIN_SKIP_PRLI BIT_2
  208. uint16_t data[2];
  209. } logio;
  210. struct {
  211. /*
  212. * Values for flags field below are as
  213. * defined in tsk_mgmt_entry struct
  214. * for control_flags field in qla_fw.h.
  215. */
  216. uint32_t flags;
  217. uint32_t lun;
  218. uint32_t data;
  219. } tmf;
  220. struct {
  221. /*
  222. * values for modif field below are as
  223. * defined in mrk_entry_24xx struct
  224. * for the modifier field in qla_fw.h.
  225. */
  226. uint8_t modif;
  227. uint16_t lun;
  228. uint32_t data;
  229. } marker;
  230. } u;
  231. struct timer_list timer;
  232. void (*done)(srb_t *);
  233. void (*free)(srb_t *);
  234. void (*timeout)(srb_t *);
  235. };
  236. /* Values for srb_ctx type */
  237. #define SRB_LOGIN_CMD 1
  238. #define SRB_LOGOUT_CMD 2
  239. #define SRB_ELS_CMD_RPT 3
  240. #define SRB_ELS_CMD_HST 4
  241. #define SRB_CT_CMD 5
  242. #define SRB_ADISC_CMD 6
  243. #define SRB_TM_CMD 7
  244. #define SRB_MARKER_CMD 8
  245. struct srb_ctx {
  246. uint16_t type;
  247. char *name;
  248. union {
  249. struct srb_iocb *iocb_cmd;
  250. struct fc_bsg_job *bsg_job;
  251. } u;
  252. };
  253. struct msg_echo_lb {
  254. dma_addr_t send_dma;
  255. dma_addr_t rcv_dma;
  256. uint16_t req_sg_cnt;
  257. uint16_t rsp_sg_cnt;
  258. uint16_t options;
  259. uint32_t transfer_size;
  260. };
  261. /*
  262. * ISP I/O Register Set structure definitions.
  263. */
  264. struct device_reg_2xxx {
  265. uint16_t flash_address; /* Flash BIOS address */
  266. uint16_t flash_data; /* Flash BIOS data */
  267. uint16_t unused_1[1]; /* Gap */
  268. uint16_t ctrl_status; /* Control/Status */
  269. #define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
  270. #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
  271. #define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
  272. uint16_t ictrl; /* Interrupt control */
  273. #define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
  274. #define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
  275. uint16_t istatus; /* Interrupt status */
  276. #define ISR_RISC_INT BIT_3 /* RISC interrupt */
  277. uint16_t semaphore; /* Semaphore */
  278. uint16_t nvram; /* NVRAM register. */
  279. #define NVR_DESELECT 0
  280. #define NVR_BUSY BIT_15
  281. #define NVR_WRT_ENABLE BIT_14 /* Write enable */
  282. #define NVR_PR_ENABLE BIT_13 /* Protection register enable */
  283. #define NVR_DATA_IN BIT_3
  284. #define NVR_DATA_OUT BIT_2
  285. #define NVR_SELECT BIT_1
  286. #define NVR_CLOCK BIT_0
  287. #define NVR_WAIT_CNT 20000
  288. union {
  289. struct {
  290. uint16_t mailbox0;
  291. uint16_t mailbox1;
  292. uint16_t mailbox2;
  293. uint16_t mailbox3;
  294. uint16_t mailbox4;
  295. uint16_t mailbox5;
  296. uint16_t mailbox6;
  297. uint16_t mailbox7;
  298. uint16_t unused_2[59]; /* Gap */
  299. } __attribute__((packed)) isp2100;
  300. struct {
  301. /* Request Queue */
  302. uint16_t req_q_in; /* In-Pointer */
  303. uint16_t req_q_out; /* Out-Pointer */
  304. /* Response Queue */
  305. uint16_t rsp_q_in; /* In-Pointer */
  306. uint16_t rsp_q_out; /* Out-Pointer */
  307. /* RISC to Host Status */
  308. uint32_t host_status;
  309. #define HSR_RISC_INT BIT_15 /* RISC interrupt */
  310. #define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
  311. /* Host to Host Semaphore */
  312. uint16_t host_semaphore;
  313. uint16_t unused_3[17]; /* Gap */
  314. uint16_t mailbox0;
  315. uint16_t mailbox1;
  316. uint16_t mailbox2;
  317. uint16_t mailbox3;
  318. uint16_t mailbox4;
  319. uint16_t mailbox5;
  320. uint16_t mailbox6;
  321. uint16_t mailbox7;
  322. uint16_t mailbox8;
  323. uint16_t mailbox9;
  324. uint16_t mailbox10;
  325. uint16_t mailbox11;
  326. uint16_t mailbox12;
  327. uint16_t mailbox13;
  328. uint16_t mailbox14;
  329. uint16_t mailbox15;
  330. uint16_t mailbox16;
  331. uint16_t mailbox17;
  332. uint16_t mailbox18;
  333. uint16_t mailbox19;
  334. uint16_t mailbox20;
  335. uint16_t mailbox21;
  336. uint16_t mailbox22;
  337. uint16_t mailbox23;
  338. uint16_t mailbox24;
  339. uint16_t mailbox25;
  340. uint16_t mailbox26;
  341. uint16_t mailbox27;
  342. uint16_t mailbox28;
  343. uint16_t mailbox29;
  344. uint16_t mailbox30;
  345. uint16_t mailbox31;
  346. uint16_t fb_cmd;
  347. uint16_t unused_4[10]; /* Gap */
  348. } __attribute__((packed)) isp2300;
  349. } u;
  350. uint16_t fpm_diag_config;
  351. uint16_t unused_5[0x4]; /* Gap */
  352. uint16_t risc_hw;
  353. uint16_t unused_5_1; /* Gap */
  354. uint16_t pcr; /* Processor Control Register. */
  355. uint16_t unused_6[0x5]; /* Gap */
  356. uint16_t mctr; /* Memory Configuration and Timing. */
  357. uint16_t unused_7[0x3]; /* Gap */
  358. uint16_t fb_cmd_2100; /* Unused on 23XX */
  359. uint16_t unused_8[0x3]; /* Gap */
  360. uint16_t hccr; /* Host command & control register. */
  361. #define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
  362. #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
  363. /* HCCR commands */
  364. #define HCCR_RESET_RISC 0x1000 /* Reset RISC */
  365. #define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
  366. #define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
  367. #define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
  368. #define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
  369. #define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
  370. #define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
  371. #define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
  372. uint16_t unused_9[5]; /* Gap */
  373. uint16_t gpiod; /* GPIO Data register. */
  374. uint16_t gpioe; /* GPIO Enable register. */
  375. #define GPIO_LED_MASK 0x00C0
  376. #define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
  377. #define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
  378. #define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
  379. #define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
  380. #define GPIO_LED_ALL_OFF 0x0000
  381. #define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
  382. #define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
  383. union {
  384. struct {
  385. uint16_t unused_10[8]; /* Gap */
  386. uint16_t mailbox8;
  387. uint16_t mailbox9;
  388. uint16_t mailbox10;
  389. uint16_t mailbox11;
  390. uint16_t mailbox12;
  391. uint16_t mailbox13;
  392. uint16_t mailbox14;
  393. uint16_t mailbox15;
  394. uint16_t mailbox16;
  395. uint16_t mailbox17;
  396. uint16_t mailbox18;
  397. uint16_t mailbox19;
  398. uint16_t mailbox20;
  399. uint16_t mailbox21;
  400. uint16_t mailbox22;
  401. uint16_t mailbox23; /* Also probe reg. */
  402. } __attribute__((packed)) isp2200;
  403. } u_end;
  404. };
  405. struct device_reg_25xxmq {
  406. uint32_t req_q_in;
  407. uint32_t req_q_out;
  408. uint32_t rsp_q_in;
  409. uint32_t rsp_q_out;
  410. };
  411. typedef union {
  412. struct device_reg_2xxx isp;
  413. struct device_reg_24xx isp24;
  414. struct device_reg_25xxmq isp25mq;
  415. struct device_reg_82xx isp82;
  416. } device_reg_t;
  417. #define ISP_REQ_Q_IN(ha, reg) \
  418. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  419. &(reg)->u.isp2100.mailbox4 : \
  420. &(reg)->u.isp2300.req_q_in)
  421. #define ISP_REQ_Q_OUT(ha, reg) \
  422. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  423. &(reg)->u.isp2100.mailbox4 : \
  424. &(reg)->u.isp2300.req_q_out)
  425. #define ISP_RSP_Q_IN(ha, reg) \
  426. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  427. &(reg)->u.isp2100.mailbox5 : \
  428. &(reg)->u.isp2300.rsp_q_in)
  429. #define ISP_RSP_Q_OUT(ha, reg) \
  430. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  431. &(reg)->u.isp2100.mailbox5 : \
  432. &(reg)->u.isp2300.rsp_q_out)
  433. #define MAILBOX_REG(ha, reg, num) \
  434. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  435. (num < 8 ? \
  436. &(reg)->u.isp2100.mailbox0 + (num) : \
  437. &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
  438. &(reg)->u.isp2300.mailbox0 + (num))
  439. #define RD_MAILBOX_REG(ha, reg, num) \
  440. RD_REG_WORD(MAILBOX_REG(ha, reg, num))
  441. #define WRT_MAILBOX_REG(ha, reg, num, data) \
  442. WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
  443. #define FB_CMD_REG(ha, reg) \
  444. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  445. &(reg)->fb_cmd_2100 : \
  446. &(reg)->u.isp2300.fb_cmd)
  447. #define RD_FB_CMD_REG(ha, reg) \
  448. RD_REG_WORD(FB_CMD_REG(ha, reg))
  449. #define WRT_FB_CMD_REG(ha, reg, data) \
  450. WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
  451. typedef struct {
  452. uint32_t out_mb; /* outbound from driver */
  453. uint32_t in_mb; /* Incoming from RISC */
  454. uint16_t mb[MAILBOX_REGISTER_COUNT];
  455. long buf_size;
  456. void *bufp;
  457. uint32_t tov;
  458. uint8_t flags;
  459. #define MBX_DMA_IN BIT_0
  460. #define MBX_DMA_OUT BIT_1
  461. #define IOCTL_CMD BIT_2
  462. } mbx_cmd_t;
  463. #define MBX_TOV_SECONDS 30
  464. /*
  465. * ISP product identification definitions in mailboxes after reset.
  466. */
  467. #define PROD_ID_1 0x4953
  468. #define PROD_ID_2 0x0000
  469. #define PROD_ID_2a 0x5020
  470. #define PROD_ID_3 0x2020
  471. /*
  472. * ISP mailbox Self-Test status codes
  473. */
  474. #define MBS_FRM_ALIVE 0 /* Firmware Alive. */
  475. #define MBS_CHKSUM_ERR 1 /* Checksum Error. */
  476. #define MBS_BUSY 4 /* Busy. */
  477. /*
  478. * ISP mailbox command complete status codes
  479. */
  480. #define MBS_COMMAND_COMPLETE 0x4000
  481. #define MBS_INVALID_COMMAND 0x4001
  482. #define MBS_HOST_INTERFACE_ERROR 0x4002
  483. #define MBS_TEST_FAILED 0x4003
  484. #define MBS_COMMAND_ERROR 0x4005
  485. #define MBS_COMMAND_PARAMETER_ERROR 0x4006
  486. #define MBS_PORT_ID_USED 0x4007
  487. #define MBS_LOOP_ID_USED 0x4008
  488. #define MBS_ALL_IDS_IN_USE 0x4009
  489. #define MBS_NOT_LOGGED_IN 0x400A
  490. #define MBS_LINK_DOWN_ERROR 0x400B
  491. #define MBS_DIAG_ECHO_TEST_ERROR 0x400C
  492. /*
  493. * ISP mailbox asynchronous event status codes
  494. */
  495. #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
  496. #define MBA_RESET 0x8001 /* Reset Detected. */
  497. #define MBA_SYSTEM_ERR 0x8002 /* System Error. */
  498. #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
  499. #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
  500. #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
  501. #define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
  502. /* occurred. */
  503. #define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
  504. #define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
  505. #define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
  506. #define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
  507. #define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
  508. #define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
  509. #define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
  510. #define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
  511. #define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
  512. #define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
  513. #define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
  514. #define MBA_IP_RECEIVE 0x8023 /* IP Received. */
  515. #define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
  516. #define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
  517. #define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
  518. #define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
  519. /* used. */
  520. #define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
  521. #define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
  522. #define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
  523. #define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
  524. #define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
  525. #define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
  526. #define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
  527. #define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
  528. #define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
  529. #define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
  530. #define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
  531. #define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
  532. #define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
  533. #define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
  534. /* ISP mailbox loopback echo diagnostic error code */
  535. #define MBS_LB_RESET 0x17
  536. /*
  537. * Firmware options 1, 2, 3.
  538. */
  539. #define FO1_AE_ON_LIPF8 BIT_0
  540. #define FO1_AE_ALL_LIP_RESET BIT_1
  541. #define FO1_CTIO_RETRY BIT_3
  542. #define FO1_DISABLE_LIP_F7_SW BIT_4
  543. #define FO1_DISABLE_100MS_LOS_WAIT BIT_5
  544. #define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
  545. #define FO1_AE_ON_LOOP_INIT_ERR BIT_7
  546. #define FO1_SET_EMPHASIS_SWING BIT_8
  547. #define FO1_AE_AUTO_BYPASS BIT_9
  548. #define FO1_ENABLE_PURE_IOCB BIT_10
  549. #define FO1_AE_PLOGI_RJT BIT_11
  550. #define FO1_ENABLE_ABORT_SEQUENCE BIT_12
  551. #define FO1_AE_QUEUE_FULL BIT_13
  552. #define FO2_ENABLE_ATIO_TYPE_3 BIT_0
  553. #define FO2_REV_LOOPBACK BIT_1
  554. #define FO3_ENABLE_EMERG_IOCB BIT_0
  555. #define FO3_AE_RND_ERROR BIT_1
  556. /* 24XX additional firmware options */
  557. #define ADD_FO_COUNT 3
  558. #define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
  559. #define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
  560. #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
  561. #define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
  562. /*
  563. * ISP mailbox commands
  564. */
  565. #define MBC_LOAD_RAM 1 /* Load RAM. */
  566. #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
  567. #define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
  568. #define MBC_READ_RAM_WORD 5 /* Read RAM word. */
  569. #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
  570. #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
  571. #define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
  572. #define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
  573. #define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
  574. #define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
  575. #define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
  576. #define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
  577. #define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
  578. #define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
  579. #define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
  580. #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
  581. #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
  582. #define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
  583. #define MBC_RESET 0x18 /* Reset. */
  584. #define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
  585. #define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
  586. #define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
  587. #define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
  588. #define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
  589. #define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
  590. #define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
  591. #define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
  592. #define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
  593. #define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
  594. #define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
  595. #define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
  596. #define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
  597. #define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
  598. #define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
  599. #define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
  600. #define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
  601. #define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
  602. #define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
  603. #define MBC_DATA_RATE 0x5d /* Get RNID parameters */
  604. #define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
  605. #define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
  606. /* Initialization Procedure */
  607. #define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
  608. #define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
  609. #define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
  610. #define MBC_TARGET_RESET 0x66 /* Target Reset. */
  611. #define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
  612. #define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
  613. #define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
  614. #define MBC_GET_PORT_NAME 0x6a /* Get port name. */
  615. #define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
  616. #define MBC_LIP_RESET 0x6c /* LIP reset. */
  617. #define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
  618. /* commandd. */
  619. #define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
  620. #define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
  621. #define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
  622. #define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
  623. #define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
  624. #define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
  625. #define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
  626. #define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
  627. #define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
  628. #define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
  629. #define MBC_LUN_RESET 0x7E /* Send LUN reset */
  630. /*
  631. * ISP24xx mailbox commands
  632. */
  633. #define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
  634. #define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
  635. #define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
  636. #define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
  637. #define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
  638. #define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
  639. #define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
  640. #define MBC_READ_SFP 0x31 /* Read SFP Data. */
  641. #define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
  642. #define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
  643. #define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
  644. #define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
  645. #define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
  646. #define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
  647. #define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
  648. #define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
  649. /* Firmware return data sizes */
  650. #define FCAL_MAP_SIZE 128
  651. /* Mailbox bit definitions for out_mb and in_mb */
  652. #define MBX_31 BIT_31
  653. #define MBX_30 BIT_30
  654. #define MBX_29 BIT_29
  655. #define MBX_28 BIT_28
  656. #define MBX_27 BIT_27
  657. #define MBX_26 BIT_26
  658. #define MBX_25 BIT_25
  659. #define MBX_24 BIT_24
  660. #define MBX_23 BIT_23
  661. #define MBX_22 BIT_22
  662. #define MBX_21 BIT_21
  663. #define MBX_20 BIT_20
  664. #define MBX_19 BIT_19
  665. #define MBX_18 BIT_18
  666. #define MBX_17 BIT_17
  667. #define MBX_16 BIT_16
  668. #define MBX_15 BIT_15
  669. #define MBX_14 BIT_14
  670. #define MBX_13 BIT_13
  671. #define MBX_12 BIT_12
  672. #define MBX_11 BIT_11
  673. #define MBX_10 BIT_10
  674. #define MBX_9 BIT_9
  675. #define MBX_8 BIT_8
  676. #define MBX_7 BIT_7
  677. #define MBX_6 BIT_6
  678. #define MBX_5 BIT_5
  679. #define MBX_4 BIT_4
  680. #define MBX_3 BIT_3
  681. #define MBX_2 BIT_2
  682. #define MBX_1 BIT_1
  683. #define MBX_0 BIT_0
  684. /*
  685. * Firmware state codes from get firmware state mailbox command
  686. */
  687. #define FSTATE_CONFIG_WAIT 0
  688. #define FSTATE_WAIT_AL_PA 1
  689. #define FSTATE_WAIT_LOGIN 2
  690. #define FSTATE_READY 3
  691. #define FSTATE_LOSS_OF_SYNC 4
  692. #define FSTATE_ERROR 5
  693. #define FSTATE_REINIT 6
  694. #define FSTATE_NON_PART 7
  695. #define FSTATE_CONFIG_CORRECT 0
  696. #define FSTATE_P2P_RCV_LIP 1
  697. #define FSTATE_P2P_CHOOSE_LOOP 2
  698. #define FSTATE_P2P_RCV_UNIDEN_LIP 3
  699. #define FSTATE_FATAL_ERROR 4
  700. #define FSTATE_LOOP_BACK_CONN 5
  701. /*
  702. * Port Database structure definition
  703. * Little endian except where noted.
  704. */
  705. #define PORT_DATABASE_SIZE 128 /* bytes */
  706. typedef struct {
  707. uint8_t options;
  708. uint8_t control;
  709. uint8_t master_state;
  710. uint8_t slave_state;
  711. uint8_t reserved[2];
  712. uint8_t hard_address;
  713. uint8_t reserved_1;
  714. uint8_t port_id[4];
  715. uint8_t node_name[WWN_SIZE];
  716. uint8_t port_name[WWN_SIZE];
  717. uint16_t execution_throttle;
  718. uint16_t execution_count;
  719. uint8_t reset_count;
  720. uint8_t reserved_2;
  721. uint16_t resource_allocation;
  722. uint16_t current_allocation;
  723. uint16_t queue_head;
  724. uint16_t queue_tail;
  725. uint16_t transmit_execution_list_next;
  726. uint16_t transmit_execution_list_previous;
  727. uint16_t common_features;
  728. uint16_t total_concurrent_sequences;
  729. uint16_t RO_by_information_category;
  730. uint8_t recipient;
  731. uint8_t initiator;
  732. uint16_t receive_data_size;
  733. uint16_t concurrent_sequences;
  734. uint16_t open_sequences_per_exchange;
  735. uint16_t lun_abort_flags;
  736. uint16_t lun_stop_flags;
  737. uint16_t stop_queue_head;
  738. uint16_t stop_queue_tail;
  739. uint16_t port_retry_timer;
  740. uint16_t next_sequence_id;
  741. uint16_t frame_count;
  742. uint16_t PRLI_payload_length;
  743. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  744. /* Bits 15-0 of word 0 */
  745. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  746. /* Bits 15-0 of word 3 */
  747. uint16_t loop_id;
  748. uint16_t extended_lun_info_list_pointer;
  749. uint16_t extended_lun_stop_list_pointer;
  750. } port_database_t;
  751. /*
  752. * Port database slave/master states
  753. */
  754. #define PD_STATE_DISCOVERY 0
  755. #define PD_STATE_WAIT_DISCOVERY_ACK 1
  756. #define PD_STATE_PORT_LOGIN 2
  757. #define PD_STATE_WAIT_PORT_LOGIN_ACK 3
  758. #define PD_STATE_PROCESS_LOGIN 4
  759. #define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
  760. #define PD_STATE_PORT_LOGGED_IN 6
  761. #define PD_STATE_PORT_UNAVAILABLE 7
  762. #define PD_STATE_PROCESS_LOGOUT 8
  763. #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
  764. #define PD_STATE_PORT_LOGOUT 10
  765. #define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
  766. #define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
  767. #define QLA_ZIO_DISABLED 0
  768. #define QLA_ZIO_DEFAULT_TIMER 2
  769. /*
  770. * ISP Initialization Control Block.
  771. * Little endian except where noted.
  772. */
  773. #define ICB_VERSION 1
  774. typedef struct {
  775. uint8_t version;
  776. uint8_t reserved_1;
  777. /*
  778. * LSB BIT 0 = Enable Hard Loop Id
  779. * LSB BIT 1 = Enable Fairness
  780. * LSB BIT 2 = Enable Full-Duplex
  781. * LSB BIT 3 = Enable Fast Posting
  782. * LSB BIT 4 = Enable Target Mode
  783. * LSB BIT 5 = Disable Initiator Mode
  784. * LSB BIT 6 = Enable ADISC
  785. * LSB BIT 7 = Enable Target Inquiry Data
  786. *
  787. * MSB BIT 0 = Enable PDBC Notify
  788. * MSB BIT 1 = Non Participating LIP
  789. * MSB BIT 2 = Descending Loop ID Search
  790. * MSB BIT 3 = Acquire Loop ID in LIPA
  791. * MSB BIT 4 = Stop PortQ on Full Status
  792. * MSB BIT 5 = Full Login after LIP
  793. * MSB BIT 6 = Node Name Option
  794. * MSB BIT 7 = Ext IFWCB enable bit
  795. */
  796. uint8_t firmware_options[2];
  797. uint16_t frame_payload_size;
  798. uint16_t max_iocb_allocation;
  799. uint16_t execution_throttle;
  800. uint8_t retry_count;
  801. uint8_t retry_delay; /* unused */
  802. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  803. uint16_t hard_address;
  804. uint8_t inquiry_data;
  805. uint8_t login_timeout;
  806. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  807. uint16_t request_q_outpointer;
  808. uint16_t response_q_inpointer;
  809. uint16_t request_q_length;
  810. uint16_t response_q_length;
  811. uint32_t request_q_address[2];
  812. uint32_t response_q_address[2];
  813. uint16_t lun_enables;
  814. uint8_t command_resource_count;
  815. uint8_t immediate_notify_resource_count;
  816. uint16_t timeout;
  817. uint8_t reserved_2[2];
  818. /*
  819. * LSB BIT 0 = Timer Operation mode bit 0
  820. * LSB BIT 1 = Timer Operation mode bit 1
  821. * LSB BIT 2 = Timer Operation mode bit 2
  822. * LSB BIT 3 = Timer Operation mode bit 3
  823. * LSB BIT 4 = Init Config Mode bit 0
  824. * LSB BIT 5 = Init Config Mode bit 1
  825. * LSB BIT 6 = Init Config Mode bit 2
  826. * LSB BIT 7 = Enable Non part on LIHA failure
  827. *
  828. * MSB BIT 0 = Enable class 2
  829. * MSB BIT 1 = Enable ACK0
  830. * MSB BIT 2 =
  831. * MSB BIT 3 =
  832. * MSB BIT 4 = FC Tape Enable
  833. * MSB BIT 5 = Enable FC Confirm
  834. * MSB BIT 6 = Enable command queuing in target mode
  835. * MSB BIT 7 = No Logo On Link Down
  836. */
  837. uint8_t add_firmware_options[2];
  838. uint8_t response_accumulation_timer;
  839. uint8_t interrupt_delay_timer;
  840. /*
  841. * LSB BIT 0 = Enable Read xfr_rdy
  842. * LSB BIT 1 = Soft ID only
  843. * LSB BIT 2 =
  844. * LSB BIT 3 =
  845. * LSB BIT 4 = FCP RSP Payload [0]
  846. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  847. * LSB BIT 6 = Enable Out-of-Order frame handling
  848. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  849. *
  850. * MSB BIT 0 = Sbus enable - 2300
  851. * MSB BIT 1 =
  852. * MSB BIT 2 =
  853. * MSB BIT 3 =
  854. * MSB BIT 4 = LED mode
  855. * MSB BIT 5 = enable 50 ohm termination
  856. * MSB BIT 6 = Data Rate (2300 only)
  857. * MSB BIT 7 = Data Rate (2300 only)
  858. */
  859. uint8_t special_options[2];
  860. uint8_t reserved_3[26];
  861. } init_cb_t;
  862. /*
  863. * Get Link Status mailbox command return buffer.
  864. */
  865. #define GLSO_SEND_RPS BIT_0
  866. #define GLSO_USE_DID BIT_3
  867. struct link_statistics {
  868. uint32_t link_fail_cnt;
  869. uint32_t loss_sync_cnt;
  870. uint32_t loss_sig_cnt;
  871. uint32_t prim_seq_err_cnt;
  872. uint32_t inval_xmit_word_cnt;
  873. uint32_t inval_crc_cnt;
  874. uint32_t lip_cnt;
  875. uint32_t unused1[0x1a];
  876. uint32_t tx_frames;
  877. uint32_t rx_frames;
  878. uint32_t dumped_frames;
  879. uint32_t unused2[2];
  880. uint32_t nos_rcvd;
  881. };
  882. /*
  883. * NVRAM Command values.
  884. */
  885. #define NV_START_BIT BIT_2
  886. #define NV_WRITE_OP (BIT_26+BIT_24)
  887. #define NV_READ_OP (BIT_26+BIT_25)
  888. #define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
  889. #define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
  890. #define NV_DELAY_COUNT 10
  891. /*
  892. * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
  893. */
  894. typedef struct {
  895. /*
  896. * NVRAM header
  897. */
  898. uint8_t id[4];
  899. uint8_t nvram_version;
  900. uint8_t reserved_0;
  901. /*
  902. * NVRAM RISC parameter block
  903. */
  904. uint8_t parameter_block_version;
  905. uint8_t reserved_1;
  906. /*
  907. * LSB BIT 0 = Enable Hard Loop Id
  908. * LSB BIT 1 = Enable Fairness
  909. * LSB BIT 2 = Enable Full-Duplex
  910. * LSB BIT 3 = Enable Fast Posting
  911. * LSB BIT 4 = Enable Target Mode
  912. * LSB BIT 5 = Disable Initiator Mode
  913. * LSB BIT 6 = Enable ADISC
  914. * LSB BIT 7 = Enable Target Inquiry Data
  915. *
  916. * MSB BIT 0 = Enable PDBC Notify
  917. * MSB BIT 1 = Non Participating LIP
  918. * MSB BIT 2 = Descending Loop ID Search
  919. * MSB BIT 3 = Acquire Loop ID in LIPA
  920. * MSB BIT 4 = Stop PortQ on Full Status
  921. * MSB BIT 5 = Full Login after LIP
  922. * MSB BIT 6 = Node Name Option
  923. * MSB BIT 7 = Ext IFWCB enable bit
  924. */
  925. uint8_t firmware_options[2];
  926. uint16_t frame_payload_size;
  927. uint16_t max_iocb_allocation;
  928. uint16_t execution_throttle;
  929. uint8_t retry_count;
  930. uint8_t retry_delay; /* unused */
  931. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  932. uint16_t hard_address;
  933. uint8_t inquiry_data;
  934. uint8_t login_timeout;
  935. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  936. /*
  937. * LSB BIT 0 = Timer Operation mode bit 0
  938. * LSB BIT 1 = Timer Operation mode bit 1
  939. * LSB BIT 2 = Timer Operation mode bit 2
  940. * LSB BIT 3 = Timer Operation mode bit 3
  941. * LSB BIT 4 = Init Config Mode bit 0
  942. * LSB BIT 5 = Init Config Mode bit 1
  943. * LSB BIT 6 = Init Config Mode bit 2
  944. * LSB BIT 7 = Enable Non part on LIHA failure
  945. *
  946. * MSB BIT 0 = Enable class 2
  947. * MSB BIT 1 = Enable ACK0
  948. * MSB BIT 2 =
  949. * MSB BIT 3 =
  950. * MSB BIT 4 = FC Tape Enable
  951. * MSB BIT 5 = Enable FC Confirm
  952. * MSB BIT 6 = Enable command queuing in target mode
  953. * MSB BIT 7 = No Logo On Link Down
  954. */
  955. uint8_t add_firmware_options[2];
  956. uint8_t response_accumulation_timer;
  957. uint8_t interrupt_delay_timer;
  958. /*
  959. * LSB BIT 0 = Enable Read xfr_rdy
  960. * LSB BIT 1 = Soft ID only
  961. * LSB BIT 2 =
  962. * LSB BIT 3 =
  963. * LSB BIT 4 = FCP RSP Payload [0]
  964. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  965. * LSB BIT 6 = Enable Out-of-Order frame handling
  966. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  967. *
  968. * MSB BIT 0 = Sbus enable - 2300
  969. * MSB BIT 1 =
  970. * MSB BIT 2 =
  971. * MSB BIT 3 =
  972. * MSB BIT 4 = LED mode
  973. * MSB BIT 5 = enable 50 ohm termination
  974. * MSB BIT 6 = Data Rate (2300 only)
  975. * MSB BIT 7 = Data Rate (2300 only)
  976. */
  977. uint8_t special_options[2];
  978. /* Reserved for expanded RISC parameter block */
  979. uint8_t reserved_2[22];
  980. /*
  981. * LSB BIT 0 = Tx Sensitivity 1G bit 0
  982. * LSB BIT 1 = Tx Sensitivity 1G bit 1
  983. * LSB BIT 2 = Tx Sensitivity 1G bit 2
  984. * LSB BIT 3 = Tx Sensitivity 1G bit 3
  985. * LSB BIT 4 = Rx Sensitivity 1G bit 0
  986. * LSB BIT 5 = Rx Sensitivity 1G bit 1
  987. * LSB BIT 6 = Rx Sensitivity 1G bit 2
  988. * LSB BIT 7 = Rx Sensitivity 1G bit 3
  989. *
  990. * MSB BIT 0 = Tx Sensitivity 2G bit 0
  991. * MSB BIT 1 = Tx Sensitivity 2G bit 1
  992. * MSB BIT 2 = Tx Sensitivity 2G bit 2
  993. * MSB BIT 3 = Tx Sensitivity 2G bit 3
  994. * MSB BIT 4 = Rx Sensitivity 2G bit 0
  995. * MSB BIT 5 = Rx Sensitivity 2G bit 1
  996. * MSB BIT 6 = Rx Sensitivity 2G bit 2
  997. * MSB BIT 7 = Rx Sensitivity 2G bit 3
  998. *
  999. * LSB BIT 0 = Output Swing 1G bit 0
  1000. * LSB BIT 1 = Output Swing 1G bit 1
  1001. * LSB BIT 2 = Output Swing 1G bit 2
  1002. * LSB BIT 3 = Output Emphasis 1G bit 0
  1003. * LSB BIT 4 = Output Emphasis 1G bit 1
  1004. * LSB BIT 5 = Output Swing 2G bit 0
  1005. * LSB BIT 6 = Output Swing 2G bit 1
  1006. * LSB BIT 7 = Output Swing 2G bit 2
  1007. *
  1008. * MSB BIT 0 = Output Emphasis 2G bit 0
  1009. * MSB BIT 1 = Output Emphasis 2G bit 1
  1010. * MSB BIT 2 = Output Enable
  1011. * MSB BIT 3 =
  1012. * MSB BIT 4 =
  1013. * MSB BIT 5 =
  1014. * MSB BIT 6 =
  1015. * MSB BIT 7 =
  1016. */
  1017. uint8_t seriallink_options[4];
  1018. /*
  1019. * NVRAM host parameter block
  1020. *
  1021. * LSB BIT 0 = Enable spinup delay
  1022. * LSB BIT 1 = Disable BIOS
  1023. * LSB BIT 2 = Enable Memory Map BIOS
  1024. * LSB BIT 3 = Enable Selectable Boot
  1025. * LSB BIT 4 = Disable RISC code load
  1026. * LSB BIT 5 = Set cache line size 1
  1027. * LSB BIT 6 = PCI Parity Disable
  1028. * LSB BIT 7 = Enable extended logging
  1029. *
  1030. * MSB BIT 0 = Enable 64bit addressing
  1031. * MSB BIT 1 = Enable lip reset
  1032. * MSB BIT 2 = Enable lip full login
  1033. * MSB BIT 3 = Enable target reset
  1034. * MSB BIT 4 = Enable database storage
  1035. * MSB BIT 5 = Enable cache flush read
  1036. * MSB BIT 6 = Enable database load
  1037. * MSB BIT 7 = Enable alternate WWN
  1038. */
  1039. uint8_t host_p[2];
  1040. uint8_t boot_node_name[WWN_SIZE];
  1041. uint8_t boot_lun_number;
  1042. uint8_t reset_delay;
  1043. uint8_t port_down_retry_count;
  1044. uint8_t boot_id_number;
  1045. uint16_t max_luns_per_target;
  1046. uint8_t fcode_boot_port_name[WWN_SIZE];
  1047. uint8_t alternate_port_name[WWN_SIZE];
  1048. uint8_t alternate_node_name[WWN_SIZE];
  1049. /*
  1050. * BIT 0 = Selective Login
  1051. * BIT 1 = Alt-Boot Enable
  1052. * BIT 2 =
  1053. * BIT 3 = Boot Order List
  1054. * BIT 4 =
  1055. * BIT 5 = Selective LUN
  1056. * BIT 6 =
  1057. * BIT 7 = unused
  1058. */
  1059. uint8_t efi_parameters;
  1060. uint8_t link_down_timeout;
  1061. uint8_t adapter_id[16];
  1062. uint8_t alt1_boot_node_name[WWN_SIZE];
  1063. uint16_t alt1_boot_lun_number;
  1064. uint8_t alt2_boot_node_name[WWN_SIZE];
  1065. uint16_t alt2_boot_lun_number;
  1066. uint8_t alt3_boot_node_name[WWN_SIZE];
  1067. uint16_t alt3_boot_lun_number;
  1068. uint8_t alt4_boot_node_name[WWN_SIZE];
  1069. uint16_t alt4_boot_lun_number;
  1070. uint8_t alt5_boot_node_name[WWN_SIZE];
  1071. uint16_t alt5_boot_lun_number;
  1072. uint8_t alt6_boot_node_name[WWN_SIZE];
  1073. uint16_t alt6_boot_lun_number;
  1074. uint8_t alt7_boot_node_name[WWN_SIZE];
  1075. uint16_t alt7_boot_lun_number;
  1076. uint8_t reserved_3[2];
  1077. /* Offset 200-215 : Model Number */
  1078. uint8_t model_number[16];
  1079. /* OEM related items */
  1080. uint8_t oem_specific[16];
  1081. /*
  1082. * NVRAM Adapter Features offset 232-239
  1083. *
  1084. * LSB BIT 0 = External GBIC
  1085. * LSB BIT 1 = Risc RAM parity
  1086. * LSB BIT 2 = Buffer Plus Module
  1087. * LSB BIT 3 = Multi Chip Adapter
  1088. * LSB BIT 4 = Internal connector
  1089. * LSB BIT 5 =
  1090. * LSB BIT 6 =
  1091. * LSB BIT 7 =
  1092. *
  1093. * MSB BIT 0 =
  1094. * MSB BIT 1 =
  1095. * MSB BIT 2 =
  1096. * MSB BIT 3 =
  1097. * MSB BIT 4 =
  1098. * MSB BIT 5 =
  1099. * MSB BIT 6 =
  1100. * MSB BIT 7 =
  1101. */
  1102. uint8_t adapter_features[2];
  1103. uint8_t reserved_4[16];
  1104. /* Subsystem vendor ID for ISP2200 */
  1105. uint16_t subsystem_vendor_id_2200;
  1106. /* Subsystem device ID for ISP2200 */
  1107. uint16_t subsystem_device_id_2200;
  1108. uint8_t reserved_5;
  1109. uint8_t checksum;
  1110. } nvram_t;
  1111. /*
  1112. * ISP queue - response queue entry definition.
  1113. */
  1114. typedef struct {
  1115. uint8_t data[60];
  1116. uint32_t signature;
  1117. #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
  1118. } response_t;
  1119. typedef union {
  1120. uint16_t extended;
  1121. struct {
  1122. uint8_t reserved;
  1123. uint8_t standard;
  1124. } id;
  1125. } target_id_t;
  1126. #define SET_TARGET_ID(ha, to, from) \
  1127. do { \
  1128. if (HAS_EXTENDED_IDS(ha)) \
  1129. to.extended = cpu_to_le16(from); \
  1130. else \
  1131. to.id.standard = (uint8_t)from; \
  1132. } while (0)
  1133. /*
  1134. * ISP queue - command entry structure definition.
  1135. */
  1136. #define COMMAND_TYPE 0x11 /* Command entry */
  1137. typedef struct {
  1138. uint8_t entry_type; /* Entry type. */
  1139. uint8_t entry_count; /* Entry count. */
  1140. uint8_t sys_define; /* System defined. */
  1141. uint8_t entry_status; /* Entry Status. */
  1142. uint32_t handle; /* System handle. */
  1143. target_id_t target; /* SCSI ID */
  1144. uint16_t lun; /* SCSI LUN */
  1145. uint16_t control_flags; /* Control flags. */
  1146. #define CF_WRITE BIT_6
  1147. #define CF_READ BIT_5
  1148. #define CF_SIMPLE_TAG BIT_3
  1149. #define CF_ORDERED_TAG BIT_2
  1150. #define CF_HEAD_TAG BIT_1
  1151. uint16_t reserved_1;
  1152. uint16_t timeout; /* Command timeout. */
  1153. uint16_t dseg_count; /* Data segment count. */
  1154. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1155. uint32_t byte_count; /* Total byte count. */
  1156. uint32_t dseg_0_address; /* Data segment 0 address. */
  1157. uint32_t dseg_0_length; /* Data segment 0 length. */
  1158. uint32_t dseg_1_address; /* Data segment 1 address. */
  1159. uint32_t dseg_1_length; /* Data segment 1 length. */
  1160. uint32_t dseg_2_address; /* Data segment 2 address. */
  1161. uint32_t dseg_2_length; /* Data segment 2 length. */
  1162. } cmd_entry_t;
  1163. /*
  1164. * ISP queue - 64-Bit addressing, command entry structure definition.
  1165. */
  1166. #define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
  1167. typedef struct {
  1168. uint8_t entry_type; /* Entry type. */
  1169. uint8_t entry_count; /* Entry count. */
  1170. uint8_t sys_define; /* System defined. */
  1171. uint8_t entry_status; /* Entry Status. */
  1172. uint32_t handle; /* System handle. */
  1173. target_id_t target; /* SCSI ID */
  1174. uint16_t lun; /* SCSI LUN */
  1175. uint16_t control_flags; /* Control flags. */
  1176. uint16_t reserved_1;
  1177. uint16_t timeout; /* Command timeout. */
  1178. uint16_t dseg_count; /* Data segment count. */
  1179. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1180. uint32_t byte_count; /* Total byte count. */
  1181. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1182. uint32_t dseg_0_length; /* Data segment 0 length. */
  1183. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1184. uint32_t dseg_1_length; /* Data segment 1 length. */
  1185. } cmd_a64_entry_t, request_t;
  1186. /*
  1187. * ISP queue - continuation entry structure definition.
  1188. */
  1189. #define CONTINUE_TYPE 0x02 /* Continuation entry. */
  1190. typedef struct {
  1191. uint8_t entry_type; /* Entry type. */
  1192. uint8_t entry_count; /* Entry count. */
  1193. uint8_t sys_define; /* System defined. */
  1194. uint8_t entry_status; /* Entry Status. */
  1195. uint32_t reserved;
  1196. uint32_t dseg_0_address; /* Data segment 0 address. */
  1197. uint32_t dseg_0_length; /* Data segment 0 length. */
  1198. uint32_t dseg_1_address; /* Data segment 1 address. */
  1199. uint32_t dseg_1_length; /* Data segment 1 length. */
  1200. uint32_t dseg_2_address; /* Data segment 2 address. */
  1201. uint32_t dseg_2_length; /* Data segment 2 length. */
  1202. uint32_t dseg_3_address; /* Data segment 3 address. */
  1203. uint32_t dseg_3_length; /* Data segment 3 length. */
  1204. uint32_t dseg_4_address; /* Data segment 4 address. */
  1205. uint32_t dseg_4_length; /* Data segment 4 length. */
  1206. uint32_t dseg_5_address; /* Data segment 5 address. */
  1207. uint32_t dseg_5_length; /* Data segment 5 length. */
  1208. uint32_t dseg_6_address; /* Data segment 6 address. */
  1209. uint32_t dseg_6_length; /* Data segment 6 length. */
  1210. } cont_entry_t;
  1211. /*
  1212. * ISP queue - 64-Bit addressing, continuation entry structure definition.
  1213. */
  1214. #define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
  1215. typedef struct {
  1216. uint8_t entry_type; /* Entry type. */
  1217. uint8_t entry_count; /* Entry count. */
  1218. uint8_t sys_define; /* System defined. */
  1219. uint8_t entry_status; /* Entry Status. */
  1220. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1221. uint32_t dseg_0_length; /* Data segment 0 length. */
  1222. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1223. uint32_t dseg_1_length; /* Data segment 1 length. */
  1224. uint32_t dseg_2_address [2]; /* Data segment 2 address. */
  1225. uint32_t dseg_2_length; /* Data segment 2 length. */
  1226. uint32_t dseg_3_address[2]; /* Data segment 3 address. */
  1227. uint32_t dseg_3_length; /* Data segment 3 length. */
  1228. uint32_t dseg_4_address[2]; /* Data segment 4 address. */
  1229. uint32_t dseg_4_length; /* Data segment 4 length. */
  1230. } cont_a64_entry_t;
  1231. #define PO_MODE_DIF_INSERT 0
  1232. #define PO_MODE_DIF_REMOVE BIT_0
  1233. #define PO_MODE_DIF_PASS BIT_1
  1234. #define PO_MODE_DIF_REPLACE (BIT_0 + BIT_1)
  1235. #define PO_ENABLE_DIF_BUNDLING BIT_8
  1236. #define PO_ENABLE_INCR_GUARD_SEED BIT_3
  1237. #define PO_DISABLE_INCR_REF_TAG BIT_5
  1238. #define PO_DISABLE_GUARD_CHECK BIT_4
  1239. /*
  1240. * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
  1241. */
  1242. struct crc_context {
  1243. uint32_t handle; /* System handle. */
  1244. uint32_t ref_tag;
  1245. uint16_t app_tag;
  1246. uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
  1247. uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
  1248. uint16_t guard_seed; /* Initial Guard Seed */
  1249. uint16_t prot_opts; /* Requested Data Protection Mode */
  1250. uint16_t blk_size; /* Data size in bytes */
  1251. uint16_t runt_blk_guard; /* Guard value for runt block (tape
  1252. * only) */
  1253. uint32_t byte_count; /* Total byte count/ total data
  1254. * transfer count */
  1255. union {
  1256. struct {
  1257. uint32_t reserved_1;
  1258. uint16_t reserved_2;
  1259. uint16_t reserved_3;
  1260. uint32_t reserved_4;
  1261. uint32_t data_address[2];
  1262. uint32_t data_length;
  1263. uint32_t reserved_5[2];
  1264. uint32_t reserved_6;
  1265. } nobundling;
  1266. struct {
  1267. uint32_t dif_byte_count; /* Total DIF byte
  1268. * count */
  1269. uint16_t reserved_1;
  1270. uint16_t dseg_count; /* Data segment count */
  1271. uint32_t reserved_2;
  1272. uint32_t data_address[2];
  1273. uint32_t data_length;
  1274. uint32_t dif_address[2];
  1275. uint32_t dif_length; /* Data segment 0
  1276. * length */
  1277. } bundling;
  1278. } u;
  1279. struct fcp_cmnd fcp_cmnd;
  1280. dma_addr_t crc_ctx_dma;
  1281. /* List of DMA context transfers */
  1282. struct list_head dsd_list;
  1283. /* This structure should not exceed 512 bytes */
  1284. };
  1285. #define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
  1286. #define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
  1287. /*
  1288. * ISP queue - status entry structure definition.
  1289. */
  1290. #define STATUS_TYPE 0x03 /* Status entry. */
  1291. typedef struct {
  1292. uint8_t entry_type; /* Entry type. */
  1293. uint8_t entry_count; /* Entry count. */
  1294. uint8_t sys_define; /* System defined. */
  1295. uint8_t entry_status; /* Entry Status. */
  1296. uint32_t handle; /* System handle. */
  1297. uint16_t scsi_status; /* SCSI status. */
  1298. uint16_t comp_status; /* Completion status. */
  1299. uint16_t state_flags; /* State flags. */
  1300. uint16_t status_flags; /* Status flags. */
  1301. uint16_t rsp_info_len; /* Response Info Length. */
  1302. uint16_t req_sense_length; /* Request sense data length. */
  1303. uint32_t residual_length; /* Residual transfer length. */
  1304. uint8_t rsp_info[8]; /* FCP response information. */
  1305. uint8_t req_sense_data[32]; /* Request sense data. */
  1306. } sts_entry_t;
  1307. /*
  1308. * Status entry entry status
  1309. */
  1310. #define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
  1311. #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
  1312. #define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
  1313. #define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
  1314. #define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
  1315. #define RF_BUSY BIT_1 /* Busy */
  1316. #define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
  1317. RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
  1318. #define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
  1319. RF_INV_E_TYPE)
  1320. /*
  1321. * Status entry SCSI status bit definitions.
  1322. */
  1323. #define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
  1324. #define SS_RESIDUAL_UNDER BIT_11
  1325. #define SS_RESIDUAL_OVER BIT_10
  1326. #define SS_SENSE_LEN_VALID BIT_9
  1327. #define SS_RESPONSE_INFO_LEN_VALID BIT_8
  1328. #define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
  1329. #define SS_BUSY_CONDITION BIT_3
  1330. #define SS_CONDITION_MET BIT_2
  1331. #define SS_CHECK_CONDITION BIT_1
  1332. /*
  1333. * Status entry completion status
  1334. */
  1335. #define CS_COMPLETE 0x0 /* No errors */
  1336. #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
  1337. #define CS_DMA 0x2 /* A DMA direction error. */
  1338. #define CS_TRANSPORT 0x3 /* Transport error. */
  1339. #define CS_RESET 0x4 /* SCSI bus reset occurred */
  1340. #define CS_ABORTED 0x5 /* System aborted command. */
  1341. #define CS_TIMEOUT 0x6 /* Timeout error. */
  1342. #define CS_DATA_OVERRUN 0x7 /* Data overrun. */
  1343. #define CS_DIF_ERROR 0xC /* DIF error detected */
  1344. #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
  1345. #define CS_QUEUE_FULL 0x1C /* Queue Full. */
  1346. #define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
  1347. /* (selection timeout) */
  1348. #define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
  1349. #define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
  1350. #define CS_PORT_BUSY 0x2B /* Port Busy */
  1351. #define CS_COMPLETE_CHKCOND 0x30 /* Error? */
  1352. #define CS_BAD_PAYLOAD 0x80 /* Driver defined */
  1353. #define CS_UNKNOWN 0x81 /* Driver defined */
  1354. #define CS_RETRY 0x82 /* Driver defined */
  1355. #define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
  1356. /*
  1357. * Status entry status flags
  1358. */
  1359. #define SF_ABTS_TERMINATED BIT_10
  1360. #define SF_LOGOUT_SENT BIT_13
  1361. /*
  1362. * ISP queue - status continuation entry structure definition.
  1363. */
  1364. #define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
  1365. typedef struct {
  1366. uint8_t entry_type; /* Entry type. */
  1367. uint8_t entry_count; /* Entry count. */
  1368. uint8_t sys_define; /* System defined. */
  1369. uint8_t entry_status; /* Entry Status. */
  1370. uint8_t data[60]; /* data */
  1371. } sts_cont_entry_t;
  1372. /*
  1373. * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
  1374. * structure definition.
  1375. */
  1376. #define STATUS_TYPE_21 0x21 /* Status entry. */
  1377. typedef struct {
  1378. uint8_t entry_type; /* Entry type. */
  1379. uint8_t entry_count; /* Entry count. */
  1380. uint8_t handle_count; /* Handle count. */
  1381. uint8_t entry_status; /* Entry Status. */
  1382. uint32_t handle[15]; /* System handles. */
  1383. } sts21_entry_t;
  1384. /*
  1385. * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
  1386. * structure definition.
  1387. */
  1388. #define STATUS_TYPE_22 0x22 /* Status entry. */
  1389. typedef struct {
  1390. uint8_t entry_type; /* Entry type. */
  1391. uint8_t entry_count; /* Entry count. */
  1392. uint8_t handle_count; /* Handle count. */
  1393. uint8_t entry_status; /* Entry Status. */
  1394. uint16_t handle[30]; /* System handles. */
  1395. } sts22_entry_t;
  1396. /*
  1397. * ISP queue - marker entry structure definition.
  1398. */
  1399. #define MARKER_TYPE 0x04 /* Marker entry. */
  1400. typedef struct {
  1401. uint8_t entry_type; /* Entry type. */
  1402. uint8_t entry_count; /* Entry count. */
  1403. uint8_t handle_count; /* Handle count. */
  1404. uint8_t entry_status; /* Entry Status. */
  1405. uint32_t sys_define_2; /* System defined. */
  1406. target_id_t target; /* SCSI ID */
  1407. uint8_t modifier; /* Modifier (7-0). */
  1408. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  1409. #define MK_SYNC_ID 1 /* Synchronize ID */
  1410. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  1411. #define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
  1412. /* clear port changed, */
  1413. /* use sequence number. */
  1414. uint8_t reserved_1;
  1415. uint16_t sequence_number; /* Sequence number of event */
  1416. uint16_t lun; /* SCSI LUN */
  1417. uint8_t reserved_2[48];
  1418. } mrk_entry_t;
  1419. /*
  1420. * ISP queue - Management Server entry structure definition.
  1421. */
  1422. #define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
  1423. typedef struct {
  1424. uint8_t entry_type; /* Entry type. */
  1425. uint8_t entry_count; /* Entry count. */
  1426. uint8_t handle_count; /* Handle count. */
  1427. uint8_t entry_status; /* Entry Status. */
  1428. uint32_t handle1; /* System handle. */
  1429. target_id_t loop_id;
  1430. uint16_t status;
  1431. uint16_t control_flags; /* Control flags. */
  1432. uint16_t reserved2;
  1433. uint16_t timeout;
  1434. uint16_t cmd_dsd_count;
  1435. uint16_t total_dsd_count;
  1436. uint8_t type;
  1437. uint8_t r_ctl;
  1438. uint16_t rx_id;
  1439. uint16_t reserved3;
  1440. uint32_t handle2;
  1441. uint32_t rsp_bytecount;
  1442. uint32_t req_bytecount;
  1443. uint32_t dseg_req_address[2]; /* Data segment 0 address. */
  1444. uint32_t dseg_req_length; /* Data segment 0 length. */
  1445. uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
  1446. uint32_t dseg_rsp_length; /* Data segment 1 length. */
  1447. } ms_iocb_entry_t;
  1448. /*
  1449. * ISP queue - Mailbox Command entry structure definition.
  1450. */
  1451. #define MBX_IOCB_TYPE 0x39
  1452. struct mbx_entry {
  1453. uint8_t entry_type;
  1454. uint8_t entry_count;
  1455. uint8_t sys_define1;
  1456. /* Use sys_define1 for source type */
  1457. #define SOURCE_SCSI 0x00
  1458. #define SOURCE_IP 0x01
  1459. #define SOURCE_VI 0x02
  1460. #define SOURCE_SCTP 0x03
  1461. #define SOURCE_MP 0x04
  1462. #define SOURCE_MPIOCTL 0x05
  1463. #define SOURCE_ASYNC_IOCB 0x07
  1464. uint8_t entry_status;
  1465. uint32_t handle;
  1466. target_id_t loop_id;
  1467. uint16_t status;
  1468. uint16_t state_flags;
  1469. uint16_t status_flags;
  1470. uint32_t sys_define2[2];
  1471. uint16_t mb0;
  1472. uint16_t mb1;
  1473. uint16_t mb2;
  1474. uint16_t mb3;
  1475. uint16_t mb6;
  1476. uint16_t mb7;
  1477. uint16_t mb9;
  1478. uint16_t mb10;
  1479. uint32_t reserved_2[2];
  1480. uint8_t node_name[WWN_SIZE];
  1481. uint8_t port_name[WWN_SIZE];
  1482. };
  1483. /*
  1484. * ISP request and response queue entry sizes
  1485. */
  1486. #define RESPONSE_ENTRY_SIZE (sizeof(response_t))
  1487. #define REQUEST_ENTRY_SIZE (sizeof(request_t))
  1488. /*
  1489. * 24 bit port ID type definition.
  1490. */
  1491. typedef union {
  1492. uint32_t b24 : 24;
  1493. struct {
  1494. #ifdef __BIG_ENDIAN
  1495. uint8_t domain;
  1496. uint8_t area;
  1497. uint8_t al_pa;
  1498. #elif defined(__LITTLE_ENDIAN)
  1499. uint8_t al_pa;
  1500. uint8_t area;
  1501. uint8_t domain;
  1502. #else
  1503. #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
  1504. #endif
  1505. uint8_t rsvd_1;
  1506. } b;
  1507. } port_id_t;
  1508. #define INVALID_PORT_ID 0xFFFFFF
  1509. /*
  1510. * Switch info gathering structure.
  1511. */
  1512. typedef struct {
  1513. port_id_t d_id;
  1514. uint8_t node_name[WWN_SIZE];
  1515. uint8_t port_name[WWN_SIZE];
  1516. uint8_t fabric_port_name[WWN_SIZE];
  1517. uint16_t fp_speed;
  1518. } sw_info_t;
  1519. /*
  1520. * Fibre channel port type.
  1521. */
  1522. typedef enum {
  1523. FCT_UNKNOWN,
  1524. FCT_RSCN,
  1525. FCT_SWITCH,
  1526. FCT_BROADCAST,
  1527. FCT_INITIATOR,
  1528. FCT_TARGET
  1529. } fc_port_type_t;
  1530. /*
  1531. * Fibre channel port structure.
  1532. */
  1533. typedef struct fc_port {
  1534. struct list_head list;
  1535. struct scsi_qla_host *vha;
  1536. uint8_t node_name[WWN_SIZE];
  1537. uint8_t port_name[WWN_SIZE];
  1538. port_id_t d_id;
  1539. uint16_t loop_id;
  1540. uint16_t old_loop_id;
  1541. uint8_t fcp_prio;
  1542. uint8_t fabric_port_name[WWN_SIZE];
  1543. uint16_t fp_speed;
  1544. fc_port_type_t port_type;
  1545. atomic_t state;
  1546. uint32_t flags;
  1547. int port_login_retry_count;
  1548. int login_retry;
  1549. atomic_t port_down_timer;
  1550. struct fc_rport *rport, *drport;
  1551. u32 supported_classes;
  1552. uint16_t vp_idx;
  1553. } fc_port_t;
  1554. /*
  1555. * Fibre channel port/lun states.
  1556. */
  1557. #define FCS_UNCONFIGURED 1
  1558. #define FCS_DEVICE_DEAD 2
  1559. #define FCS_DEVICE_LOST 3
  1560. #define FCS_ONLINE 4
  1561. /*
  1562. * FC port flags.
  1563. */
  1564. #define FCF_FABRIC_DEVICE BIT_0
  1565. #define FCF_LOGIN_NEEDED BIT_1
  1566. #define FCF_FCP2_DEVICE BIT_2
  1567. #define FCF_ASYNC_SENT BIT_3
  1568. /* No loop ID flag. */
  1569. #define FC_NO_LOOP_ID 0x1000
  1570. /*
  1571. * FC-CT interface
  1572. *
  1573. * NOTE: All structures are big-endian in form.
  1574. */
  1575. #define CT_REJECT_RESPONSE 0x8001
  1576. #define CT_ACCEPT_RESPONSE 0x8002
  1577. #define CT_REASON_INVALID_COMMAND_CODE 0x01
  1578. #define CT_REASON_CANNOT_PERFORM 0x09
  1579. #define CT_REASON_COMMAND_UNSUPPORTED 0x0b
  1580. #define CT_EXPL_ALREADY_REGISTERED 0x10
  1581. #define NS_N_PORT_TYPE 0x01
  1582. #define NS_NL_PORT_TYPE 0x02
  1583. #define NS_NX_PORT_TYPE 0x7F
  1584. #define GA_NXT_CMD 0x100
  1585. #define GA_NXT_REQ_SIZE (16 + 4)
  1586. #define GA_NXT_RSP_SIZE (16 + 620)
  1587. #define GID_PT_CMD 0x1A1
  1588. #define GID_PT_REQ_SIZE (16 + 4)
  1589. #define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
  1590. #define GPN_ID_CMD 0x112
  1591. #define GPN_ID_REQ_SIZE (16 + 4)
  1592. #define GPN_ID_RSP_SIZE (16 + 8)
  1593. #define GNN_ID_CMD 0x113
  1594. #define GNN_ID_REQ_SIZE (16 + 4)
  1595. #define GNN_ID_RSP_SIZE (16 + 8)
  1596. #define GFT_ID_CMD 0x117
  1597. #define GFT_ID_REQ_SIZE (16 + 4)
  1598. #define GFT_ID_RSP_SIZE (16 + 32)
  1599. #define RFT_ID_CMD 0x217
  1600. #define RFT_ID_REQ_SIZE (16 + 4 + 32)
  1601. #define RFT_ID_RSP_SIZE 16
  1602. #define RFF_ID_CMD 0x21F
  1603. #define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
  1604. #define RFF_ID_RSP_SIZE 16
  1605. #define RNN_ID_CMD 0x213
  1606. #define RNN_ID_REQ_SIZE (16 + 4 + 8)
  1607. #define RNN_ID_RSP_SIZE 16
  1608. #define RSNN_NN_CMD 0x239
  1609. #define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
  1610. #define RSNN_NN_RSP_SIZE 16
  1611. #define GFPN_ID_CMD 0x11C
  1612. #define GFPN_ID_REQ_SIZE (16 + 4)
  1613. #define GFPN_ID_RSP_SIZE (16 + 8)
  1614. #define GPSC_CMD 0x127
  1615. #define GPSC_REQ_SIZE (16 + 8)
  1616. #define GPSC_RSP_SIZE (16 + 2 + 2)
  1617. /*
  1618. * HBA attribute types.
  1619. */
  1620. #define FDMI_HBA_ATTR_COUNT 9
  1621. #define FDMI_HBA_NODE_NAME 1
  1622. #define FDMI_HBA_MANUFACTURER 2
  1623. #define FDMI_HBA_SERIAL_NUMBER 3
  1624. #define FDMI_HBA_MODEL 4
  1625. #define FDMI_HBA_MODEL_DESCRIPTION 5
  1626. #define FDMI_HBA_HARDWARE_VERSION 6
  1627. #define FDMI_HBA_DRIVER_VERSION 7
  1628. #define FDMI_HBA_OPTION_ROM_VERSION 8
  1629. #define FDMI_HBA_FIRMWARE_VERSION 9
  1630. #define FDMI_HBA_OS_NAME_AND_VERSION 0xa
  1631. #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
  1632. struct ct_fdmi_hba_attr {
  1633. uint16_t type;
  1634. uint16_t len;
  1635. union {
  1636. uint8_t node_name[WWN_SIZE];
  1637. uint8_t manufacturer[32];
  1638. uint8_t serial_num[8];
  1639. uint8_t model[16];
  1640. uint8_t model_desc[80];
  1641. uint8_t hw_version[16];
  1642. uint8_t driver_version[32];
  1643. uint8_t orom_version[16];
  1644. uint8_t fw_version[16];
  1645. uint8_t os_version[128];
  1646. uint8_t max_ct_len[4];
  1647. } a;
  1648. };
  1649. struct ct_fdmi_hba_attributes {
  1650. uint32_t count;
  1651. struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
  1652. };
  1653. /*
  1654. * Port attribute types.
  1655. */
  1656. #define FDMI_PORT_ATTR_COUNT 6
  1657. #define FDMI_PORT_FC4_TYPES 1
  1658. #define FDMI_PORT_SUPPORT_SPEED 2
  1659. #define FDMI_PORT_CURRENT_SPEED 3
  1660. #define FDMI_PORT_MAX_FRAME_SIZE 4
  1661. #define FDMI_PORT_OS_DEVICE_NAME 5
  1662. #define FDMI_PORT_HOST_NAME 6
  1663. #define FDMI_PORT_SPEED_1GB 0x1
  1664. #define FDMI_PORT_SPEED_2GB 0x2
  1665. #define FDMI_PORT_SPEED_10GB 0x4
  1666. #define FDMI_PORT_SPEED_4GB 0x8
  1667. #define FDMI_PORT_SPEED_8GB 0x10
  1668. #define FDMI_PORT_SPEED_16GB 0x20
  1669. #define FDMI_PORT_SPEED_UNKNOWN 0x8000
  1670. struct ct_fdmi_port_attr {
  1671. uint16_t type;
  1672. uint16_t len;
  1673. union {
  1674. uint8_t fc4_types[32];
  1675. uint32_t sup_speed;
  1676. uint32_t cur_speed;
  1677. uint32_t max_frame_size;
  1678. uint8_t os_dev_name[32];
  1679. uint8_t host_name[32];
  1680. } a;
  1681. };
  1682. /*
  1683. * Port Attribute Block.
  1684. */
  1685. struct ct_fdmi_port_attributes {
  1686. uint32_t count;
  1687. struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
  1688. };
  1689. /* FDMI definitions. */
  1690. #define GRHL_CMD 0x100
  1691. #define GHAT_CMD 0x101
  1692. #define GRPL_CMD 0x102
  1693. #define GPAT_CMD 0x110
  1694. #define RHBA_CMD 0x200
  1695. #define RHBA_RSP_SIZE 16
  1696. #define RHAT_CMD 0x201
  1697. #define RPRT_CMD 0x210
  1698. #define RPA_CMD 0x211
  1699. #define RPA_RSP_SIZE 16
  1700. #define DHBA_CMD 0x300
  1701. #define DHBA_REQ_SIZE (16 + 8)
  1702. #define DHBA_RSP_SIZE 16
  1703. #define DHAT_CMD 0x301
  1704. #define DPRT_CMD 0x310
  1705. #define DPA_CMD 0x311
  1706. /* CT command header -- request/response common fields */
  1707. struct ct_cmd_hdr {
  1708. uint8_t revision;
  1709. uint8_t in_id[3];
  1710. uint8_t gs_type;
  1711. uint8_t gs_subtype;
  1712. uint8_t options;
  1713. uint8_t reserved;
  1714. };
  1715. /* CT command request */
  1716. struct ct_sns_req {
  1717. struct ct_cmd_hdr header;
  1718. uint16_t command;
  1719. uint16_t max_rsp_size;
  1720. uint8_t fragment_id;
  1721. uint8_t reserved[3];
  1722. union {
  1723. /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
  1724. struct {
  1725. uint8_t reserved;
  1726. uint8_t port_id[3];
  1727. } port_id;
  1728. struct {
  1729. uint8_t port_type;
  1730. uint8_t domain;
  1731. uint8_t area;
  1732. uint8_t reserved;
  1733. } gid_pt;
  1734. struct {
  1735. uint8_t reserved;
  1736. uint8_t port_id[3];
  1737. uint8_t fc4_types[32];
  1738. } rft_id;
  1739. struct {
  1740. uint8_t reserved;
  1741. uint8_t port_id[3];
  1742. uint16_t reserved2;
  1743. uint8_t fc4_feature;
  1744. uint8_t fc4_type;
  1745. } rff_id;
  1746. struct {
  1747. uint8_t reserved;
  1748. uint8_t port_id[3];
  1749. uint8_t node_name[8];
  1750. } rnn_id;
  1751. struct {
  1752. uint8_t node_name[8];
  1753. uint8_t name_len;
  1754. uint8_t sym_node_name[255];
  1755. } rsnn_nn;
  1756. struct {
  1757. uint8_t hba_indentifier[8];
  1758. } ghat;
  1759. struct {
  1760. uint8_t hba_identifier[8];
  1761. uint32_t entry_count;
  1762. uint8_t port_name[8];
  1763. struct ct_fdmi_hba_attributes attrs;
  1764. } rhba;
  1765. struct {
  1766. uint8_t hba_identifier[8];
  1767. struct ct_fdmi_hba_attributes attrs;
  1768. } rhat;
  1769. struct {
  1770. uint8_t port_name[8];
  1771. struct ct_fdmi_port_attributes attrs;
  1772. } rpa;
  1773. struct {
  1774. uint8_t port_name[8];
  1775. } dhba;
  1776. struct {
  1777. uint8_t port_name[8];
  1778. } dhat;
  1779. struct {
  1780. uint8_t port_name[8];
  1781. } dprt;
  1782. struct {
  1783. uint8_t port_name[8];
  1784. } dpa;
  1785. struct {
  1786. uint8_t port_name[8];
  1787. } gpsc;
  1788. } req;
  1789. };
  1790. /* CT command response header */
  1791. struct ct_rsp_hdr {
  1792. struct ct_cmd_hdr header;
  1793. uint16_t response;
  1794. uint16_t residual;
  1795. uint8_t fragment_id;
  1796. uint8_t reason_code;
  1797. uint8_t explanation_code;
  1798. uint8_t vendor_unique;
  1799. };
  1800. struct ct_sns_gid_pt_data {
  1801. uint8_t control_byte;
  1802. uint8_t port_id[3];
  1803. };
  1804. struct ct_sns_rsp {
  1805. struct ct_rsp_hdr header;
  1806. union {
  1807. struct {
  1808. uint8_t port_type;
  1809. uint8_t port_id[3];
  1810. uint8_t port_name[8];
  1811. uint8_t sym_port_name_len;
  1812. uint8_t sym_port_name[255];
  1813. uint8_t node_name[8];
  1814. uint8_t sym_node_name_len;
  1815. uint8_t sym_node_name[255];
  1816. uint8_t init_proc_assoc[8];
  1817. uint8_t node_ip_addr[16];
  1818. uint8_t class_of_service[4];
  1819. uint8_t fc4_types[32];
  1820. uint8_t ip_address[16];
  1821. uint8_t fabric_port_name[8];
  1822. uint8_t reserved;
  1823. uint8_t hard_address[3];
  1824. } ga_nxt;
  1825. struct {
  1826. struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
  1827. } gid_pt;
  1828. struct {
  1829. uint8_t port_name[8];
  1830. } gpn_id;
  1831. struct {
  1832. uint8_t node_name[8];
  1833. } gnn_id;
  1834. struct {
  1835. uint8_t fc4_types[32];
  1836. } gft_id;
  1837. struct {
  1838. uint32_t entry_count;
  1839. uint8_t port_name[8];
  1840. struct ct_fdmi_hba_attributes attrs;
  1841. } ghat;
  1842. struct {
  1843. uint8_t port_name[8];
  1844. } gfpn_id;
  1845. struct {
  1846. uint16_t speeds;
  1847. uint16_t speed;
  1848. } gpsc;
  1849. } rsp;
  1850. };
  1851. struct ct_sns_pkt {
  1852. union {
  1853. struct ct_sns_req req;
  1854. struct ct_sns_rsp rsp;
  1855. } p;
  1856. };
  1857. /*
  1858. * SNS command structures -- for 2200 compatability.
  1859. */
  1860. #define RFT_ID_SNS_SCMD_LEN 22
  1861. #define RFT_ID_SNS_CMD_SIZE 60
  1862. #define RFT_ID_SNS_DATA_SIZE 16
  1863. #define RNN_ID_SNS_SCMD_LEN 10
  1864. #define RNN_ID_SNS_CMD_SIZE 36
  1865. #define RNN_ID_SNS_DATA_SIZE 16
  1866. #define GA_NXT_SNS_SCMD_LEN 6
  1867. #define GA_NXT_SNS_CMD_SIZE 28
  1868. #define GA_NXT_SNS_DATA_SIZE (620 + 16)
  1869. #define GID_PT_SNS_SCMD_LEN 6
  1870. #define GID_PT_SNS_CMD_SIZE 28
  1871. #define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
  1872. #define GPN_ID_SNS_SCMD_LEN 6
  1873. #define GPN_ID_SNS_CMD_SIZE 28
  1874. #define GPN_ID_SNS_DATA_SIZE (8 + 16)
  1875. #define GNN_ID_SNS_SCMD_LEN 6
  1876. #define GNN_ID_SNS_CMD_SIZE 28
  1877. #define GNN_ID_SNS_DATA_SIZE (8 + 16)
  1878. struct sns_cmd_pkt {
  1879. union {
  1880. struct {
  1881. uint16_t buffer_length;
  1882. uint16_t reserved_1;
  1883. uint32_t buffer_address[2];
  1884. uint16_t subcommand_length;
  1885. uint16_t reserved_2;
  1886. uint16_t subcommand;
  1887. uint16_t size;
  1888. uint32_t reserved_3;
  1889. uint8_t param[36];
  1890. } cmd;
  1891. uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
  1892. uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
  1893. uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
  1894. uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
  1895. uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
  1896. uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
  1897. } p;
  1898. };
  1899. struct fw_blob {
  1900. char *name;
  1901. uint32_t segs[4];
  1902. const struct firmware *fw;
  1903. };
  1904. /* Return data from MBC_GET_ID_LIST call. */
  1905. struct gid_list_info {
  1906. uint8_t al_pa;
  1907. uint8_t area;
  1908. uint8_t domain;
  1909. uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
  1910. uint16_t loop_id; /* ISP23XX -- 6 bytes. */
  1911. uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
  1912. };
  1913. #define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
  1914. /* NPIV */
  1915. typedef struct vport_info {
  1916. uint8_t port_name[WWN_SIZE];
  1917. uint8_t node_name[WWN_SIZE];
  1918. int vp_id;
  1919. uint16_t loop_id;
  1920. unsigned long host_no;
  1921. uint8_t port_id[3];
  1922. int loop_state;
  1923. } vport_info_t;
  1924. typedef struct vport_params {
  1925. uint8_t port_name[WWN_SIZE];
  1926. uint8_t node_name[WWN_SIZE];
  1927. uint32_t options;
  1928. #define VP_OPTS_RETRY_ENABLE BIT_0
  1929. #define VP_OPTS_VP_DISABLE BIT_1
  1930. } vport_params_t;
  1931. /* NPIV - return codes of VP create and modify */
  1932. #define VP_RET_CODE_OK 0
  1933. #define VP_RET_CODE_FATAL 1
  1934. #define VP_RET_CODE_WRONG_ID 2
  1935. #define VP_RET_CODE_WWPN 3
  1936. #define VP_RET_CODE_RESOURCES 4
  1937. #define VP_RET_CODE_NO_MEM 5
  1938. #define VP_RET_CODE_NOT_FOUND 6
  1939. struct qla_hw_data;
  1940. struct rsp_que;
  1941. /*
  1942. * ISP operations
  1943. */
  1944. struct isp_operations {
  1945. int (*pci_config) (struct scsi_qla_host *);
  1946. void (*reset_chip) (struct scsi_qla_host *);
  1947. int (*chip_diag) (struct scsi_qla_host *);
  1948. void (*config_rings) (struct scsi_qla_host *);
  1949. void (*reset_adapter) (struct scsi_qla_host *);
  1950. int (*nvram_config) (struct scsi_qla_host *);
  1951. void (*update_fw_options) (struct scsi_qla_host *);
  1952. int (*load_risc) (struct scsi_qla_host *, uint32_t *);
  1953. char * (*pci_info_str) (struct scsi_qla_host *, char *);
  1954. char * (*fw_version_str) (struct scsi_qla_host *, char *);
  1955. irq_handler_t intr_handler;
  1956. void (*enable_intrs) (struct qla_hw_data *);
  1957. void (*disable_intrs) (struct qla_hw_data *);
  1958. int (*abort_command) (srb_t *);
  1959. int (*target_reset) (struct fc_port *, unsigned int, int);
  1960. int (*lun_reset) (struct fc_port *, unsigned int, int);
  1961. int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
  1962. uint8_t, uint8_t, uint16_t *, uint8_t);
  1963. int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
  1964. uint8_t, uint8_t);
  1965. uint16_t (*calc_req_entries) (uint16_t);
  1966. void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
  1967. void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
  1968. void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
  1969. uint32_t);
  1970. uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
  1971. uint32_t, uint32_t);
  1972. int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
  1973. uint32_t);
  1974. void (*fw_dump) (struct scsi_qla_host *, int);
  1975. int (*beacon_on) (struct scsi_qla_host *);
  1976. int (*beacon_off) (struct scsi_qla_host *);
  1977. void (*beacon_blink) (struct scsi_qla_host *);
  1978. uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
  1979. uint32_t, uint32_t);
  1980. int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
  1981. uint32_t);
  1982. int (*get_flash_version) (struct scsi_qla_host *, void *);
  1983. int (*start_scsi) (srb_t *);
  1984. int (*abort_isp) (struct scsi_qla_host *);
  1985. };
  1986. /* MSI-X Support *************************************************************/
  1987. #define QLA_MSIX_CHIP_REV_24XX 3
  1988. #define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
  1989. #define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
  1990. #define QLA_MSIX_DEFAULT 0x00
  1991. #define QLA_MSIX_RSP_Q 0x01
  1992. #define QLA_MIDX_DEFAULT 0
  1993. #define QLA_MIDX_RSP_Q 1
  1994. #define QLA_PCI_MSIX_CONTROL 0xa2
  1995. struct scsi_qla_host;
  1996. struct qla_msix_entry {
  1997. int have_irq;
  1998. uint32_t vector;
  1999. uint16_t entry;
  2000. struct rsp_que *rsp;
  2001. };
  2002. #define WATCH_INTERVAL 1 /* number of seconds */
  2003. /* Work events. */
  2004. enum qla_work_type {
  2005. QLA_EVT_AEN,
  2006. QLA_EVT_IDC_ACK,
  2007. QLA_EVT_ASYNC_LOGIN,
  2008. QLA_EVT_ASYNC_LOGIN_DONE,
  2009. QLA_EVT_ASYNC_LOGOUT,
  2010. QLA_EVT_ASYNC_LOGOUT_DONE,
  2011. QLA_EVT_ASYNC_ADISC,
  2012. QLA_EVT_ASYNC_ADISC_DONE,
  2013. QLA_EVT_UEVENT,
  2014. };
  2015. struct qla_work_evt {
  2016. struct list_head list;
  2017. enum qla_work_type type;
  2018. u32 flags;
  2019. #define QLA_EVT_FLAG_FREE 0x1
  2020. union {
  2021. struct {
  2022. enum fc_host_event_code code;
  2023. u32 data;
  2024. } aen;
  2025. struct {
  2026. #define QLA_IDC_ACK_REGS 7
  2027. uint16_t mb[QLA_IDC_ACK_REGS];
  2028. } idc_ack;
  2029. struct {
  2030. struct fc_port *fcport;
  2031. #define QLA_LOGIO_LOGIN_RETRIED BIT_0
  2032. u16 data[2];
  2033. } logio;
  2034. struct {
  2035. u32 code;
  2036. #define QLA_UEVENT_CODE_FW_DUMP 0
  2037. } uevent;
  2038. } u;
  2039. };
  2040. struct qla_chip_state_84xx {
  2041. struct list_head list;
  2042. struct kref kref;
  2043. void *bus;
  2044. spinlock_t access_lock;
  2045. struct mutex fw_update_mutex;
  2046. uint32_t fw_update;
  2047. uint32_t op_fw_version;
  2048. uint32_t op_fw_size;
  2049. uint32_t op_fw_seq_size;
  2050. uint32_t diag_fw_version;
  2051. uint32_t gold_fw_version;
  2052. };
  2053. struct qla_statistics {
  2054. uint32_t total_isp_aborts;
  2055. uint64_t input_bytes;
  2056. uint64_t output_bytes;
  2057. };
  2058. /* Multi queue support */
  2059. #define MBC_INITIALIZE_MULTIQ 0x1f
  2060. #define QLA_QUE_PAGE 0X1000
  2061. #define QLA_MQ_SIZE 32
  2062. #define QLA_MAX_QUEUES 256
  2063. #define ISP_QUE_REG(ha, id) \
  2064. ((ha->mqenable) ? \
  2065. ((void *)(ha->mqiobase) +\
  2066. (QLA_QUE_PAGE * id)) :\
  2067. ((void *)(ha->iobase)))
  2068. #define QLA_REQ_QUE_ID(tag) \
  2069. ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
  2070. #define QLA_DEFAULT_QUE_QOS 5
  2071. #define QLA_PRECONFIG_VPORTS 32
  2072. #define QLA_MAX_VPORTS_QLA24XX 128
  2073. #define QLA_MAX_VPORTS_QLA25XX 256
  2074. /* Response queue data structure */
  2075. struct rsp_que {
  2076. dma_addr_t dma;
  2077. response_t *ring;
  2078. response_t *ring_ptr;
  2079. uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
  2080. uint32_t __iomem *rsp_q_out;
  2081. uint16_t ring_index;
  2082. uint16_t out_ptr;
  2083. uint16_t length;
  2084. uint16_t options;
  2085. uint16_t rid;
  2086. uint16_t id;
  2087. uint16_t vp_idx;
  2088. struct qla_hw_data *hw;
  2089. struct qla_msix_entry *msix;
  2090. struct req_que *req;
  2091. srb_t *status_srb; /* status continuation entry */
  2092. struct work_struct q_work;
  2093. };
  2094. /* Request queue data structure */
  2095. struct req_que {
  2096. dma_addr_t dma;
  2097. request_t *ring;
  2098. request_t *ring_ptr;
  2099. uint32_t __iomem *req_q_in; /* FWI2-capable only. */
  2100. uint32_t __iomem *req_q_out;
  2101. uint16_t ring_index;
  2102. uint16_t in_ptr;
  2103. uint16_t cnt;
  2104. uint16_t length;
  2105. uint16_t options;
  2106. uint16_t rid;
  2107. uint16_t id;
  2108. uint16_t qos;
  2109. uint16_t vp_idx;
  2110. struct rsp_que *rsp;
  2111. srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
  2112. uint32_t current_outstanding_cmd;
  2113. int max_q_depth;
  2114. };
  2115. /* Place holder for FW buffer parameters */
  2116. struct qlfc_fw {
  2117. void *fw_buf;
  2118. dma_addr_t fw_dma;
  2119. uint32_t len;
  2120. };
  2121. /*
  2122. * Qlogic host adapter specific data structure.
  2123. */
  2124. struct qla_hw_data {
  2125. struct pci_dev *pdev;
  2126. /* SRB cache. */
  2127. #define SRB_MIN_REQ 128
  2128. mempool_t *srb_mempool;
  2129. volatile struct {
  2130. uint32_t mbox_int :1;
  2131. uint32_t mbox_busy :1;
  2132. uint32_t disable_risc_code_load :1;
  2133. uint32_t enable_64bit_addressing :1;
  2134. uint32_t enable_lip_reset :1;
  2135. uint32_t enable_target_reset :1;
  2136. uint32_t enable_lip_full_login :1;
  2137. uint32_t enable_led_scheme :1;
  2138. uint32_t inta_enabled :1;
  2139. uint32_t msi_enabled :1;
  2140. uint32_t msix_enabled :1;
  2141. uint32_t disable_serdes :1;
  2142. uint32_t gpsc_supported :1;
  2143. uint32_t npiv_supported :1;
  2144. uint32_t pci_channel_io_perm_failure :1;
  2145. uint32_t fce_enabled :1;
  2146. uint32_t fac_supported :1;
  2147. uint32_t chip_reset_done :1;
  2148. uint32_t port0 :1;
  2149. uint32_t running_gold_fw :1;
  2150. uint32_t eeh_busy :1;
  2151. uint32_t cpu_affinity_enabled :1;
  2152. uint32_t disable_msix_handshake :1;
  2153. uint32_t fcp_prio_enabled :1;
  2154. } flags;
  2155. /* This spinlock is used to protect "io transactions", you must
  2156. * acquire it before doing any IO to the card, eg with RD_REG*() and
  2157. * WRT_REG*() for the duration of your entire commandtransaction.
  2158. *
  2159. * This spinlock is of lower priority than the io request lock.
  2160. */
  2161. spinlock_t hardware_lock ____cacheline_aligned;
  2162. int bars;
  2163. int mem_only;
  2164. device_reg_t __iomem *iobase; /* Base I/O address */
  2165. resource_size_t pio_address;
  2166. #define MIN_IOBASE_LEN 0x100
  2167. /* Multi queue data structs */
  2168. device_reg_t __iomem *mqiobase;
  2169. uint16_t msix_count;
  2170. uint8_t mqenable;
  2171. struct req_que **req_q_map;
  2172. struct rsp_que **rsp_q_map;
  2173. unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
  2174. unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
  2175. uint8_t max_req_queues;
  2176. uint8_t max_rsp_queues;
  2177. struct qla_npiv_entry *npiv_info;
  2178. uint16_t nvram_npiv_size;
  2179. uint16_t switch_cap;
  2180. #define FLOGI_SEQ_DEL BIT_8
  2181. #define FLOGI_MID_SUPPORT BIT_10
  2182. #define FLOGI_VSAN_SUPPORT BIT_12
  2183. #define FLOGI_SP_SUPPORT BIT_13
  2184. uint8_t port_no; /* Physical port of adapter */
  2185. /* Timeout timers. */
  2186. uint8_t loop_down_abort_time; /* port down timer */
  2187. atomic_t loop_down_timer; /* loop down timer */
  2188. uint8_t link_down_timeout; /* link down timeout */
  2189. uint16_t max_loop_id;
  2190. uint16_t fb_rev;
  2191. uint16_t min_external_loopid; /* First external loop Id */
  2192. #define PORT_SPEED_UNKNOWN 0xFFFF
  2193. #define PORT_SPEED_1GB 0x00
  2194. #define PORT_SPEED_2GB 0x01
  2195. #define PORT_SPEED_4GB 0x03
  2196. #define PORT_SPEED_8GB 0x04
  2197. #define PORT_SPEED_10GB 0x13
  2198. uint16_t link_data_rate; /* F/W operating speed */
  2199. uint8_t current_topology;
  2200. uint8_t prev_topology;
  2201. #define ISP_CFG_NL 1
  2202. #define ISP_CFG_N 2
  2203. #define ISP_CFG_FL 4
  2204. #define ISP_CFG_F 8
  2205. uint8_t operating_mode; /* F/W operating mode */
  2206. #define LOOP 0
  2207. #define P2P 1
  2208. #define LOOP_P2P 2
  2209. #define P2P_LOOP 3
  2210. uint8_t interrupts_on;
  2211. uint32_t isp_abort_cnt;
  2212. #define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
  2213. #define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
  2214. #define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
  2215. uint32_t device_type;
  2216. #define DT_ISP2100 BIT_0
  2217. #define DT_ISP2200 BIT_1
  2218. #define DT_ISP2300 BIT_2
  2219. #define DT_ISP2312 BIT_3
  2220. #define DT_ISP2322 BIT_4
  2221. #define DT_ISP6312 BIT_5
  2222. #define DT_ISP6322 BIT_6
  2223. #define DT_ISP2422 BIT_7
  2224. #define DT_ISP2432 BIT_8
  2225. #define DT_ISP5422 BIT_9
  2226. #define DT_ISP5432 BIT_10
  2227. #define DT_ISP2532 BIT_11
  2228. #define DT_ISP8432 BIT_12
  2229. #define DT_ISP8001 BIT_13
  2230. #define DT_ISP8021 BIT_14
  2231. #define DT_ISP_LAST (DT_ISP8021 << 1)
  2232. #define DT_IIDMA BIT_26
  2233. #define DT_FWI2 BIT_27
  2234. #define DT_ZIO_SUPPORTED BIT_28
  2235. #define DT_OEM_001 BIT_29
  2236. #define DT_ISP2200A BIT_30
  2237. #define DT_EXTENDED_IDS BIT_31
  2238. #define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
  2239. #define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
  2240. #define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
  2241. #define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
  2242. #define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
  2243. #define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
  2244. #define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
  2245. #define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
  2246. #define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
  2247. #define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
  2248. #define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
  2249. #define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
  2250. #define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
  2251. #define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
  2252. #define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
  2253. #define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
  2254. #define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
  2255. IS_QLA6312(ha) || IS_QLA6322(ha))
  2256. #define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
  2257. #define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
  2258. #define IS_QLA25XX(ha) (IS_QLA2532(ha))
  2259. #define IS_QLA84XX(ha) (IS_QLA8432(ha))
  2260. #define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
  2261. IS_QLA84XX(ha))
  2262. #define IS_QLA81XX(ha) (IS_QLA8001(ha))
  2263. #define IS_QLA8XXX_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha))
  2264. #define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
  2265. IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
  2266. IS_QLA82XX(ha))
  2267. #define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha))
  2268. #define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha)) && \
  2269. (ha)->flags.msix_enabled)
  2270. #define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha))
  2271. #define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha))
  2272. #define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
  2273. #define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
  2274. #define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
  2275. #define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
  2276. #define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
  2277. #define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
  2278. /* HBA serial number */
  2279. uint8_t serial0;
  2280. uint8_t serial1;
  2281. uint8_t serial2;
  2282. /* NVRAM configuration data */
  2283. #define MAX_NVRAM_SIZE 4096
  2284. #define VPD_OFFSET MAX_NVRAM_SIZE / 2
  2285. uint16_t nvram_size;
  2286. uint16_t nvram_base;
  2287. void *nvram;
  2288. uint16_t vpd_size;
  2289. uint16_t vpd_base;
  2290. void *vpd;
  2291. uint16_t loop_reset_delay;
  2292. uint8_t retry_count;
  2293. uint8_t login_timeout;
  2294. uint16_t r_a_tov;
  2295. int port_down_retry_count;
  2296. uint8_t mbx_count;
  2297. uint32_t login_retry_count;
  2298. /* SNS command interfaces. */
  2299. ms_iocb_entry_t *ms_iocb;
  2300. dma_addr_t ms_iocb_dma;
  2301. struct ct_sns_pkt *ct_sns;
  2302. dma_addr_t ct_sns_dma;
  2303. /* SNS command interfaces for 2200. */
  2304. struct sns_cmd_pkt *sns_cmd;
  2305. dma_addr_t sns_cmd_dma;
  2306. #define SFP_DEV_SIZE 256
  2307. #define SFP_BLOCK_SIZE 64
  2308. void *sfp_data;
  2309. dma_addr_t sfp_data_dma;
  2310. uint8_t *edc_data;
  2311. dma_addr_t edc_data_dma;
  2312. uint16_t edc_data_len;
  2313. #define XGMAC_DATA_SIZE 4096
  2314. void *xgmac_data;
  2315. dma_addr_t xgmac_data_dma;
  2316. #define DCBX_TLV_DATA_SIZE 4096
  2317. void *dcbx_tlv;
  2318. dma_addr_t dcbx_tlv_dma;
  2319. struct task_struct *dpc_thread;
  2320. uint8_t dpc_active; /* DPC routine is active */
  2321. dma_addr_t gid_list_dma;
  2322. struct gid_list_info *gid_list;
  2323. int gid_list_info_size;
  2324. /* Small DMA pool allocations -- maximum 256 bytes in length. */
  2325. #define DMA_POOL_SIZE 256
  2326. struct dma_pool *s_dma_pool;
  2327. dma_addr_t init_cb_dma;
  2328. init_cb_t *init_cb;
  2329. int init_cb_size;
  2330. dma_addr_t ex_init_cb_dma;
  2331. struct ex_init_cb_81xx *ex_init_cb;
  2332. void *async_pd;
  2333. dma_addr_t async_pd_dma;
  2334. /* These are used by mailbox operations. */
  2335. volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
  2336. mbx_cmd_t *mcp;
  2337. unsigned long mbx_cmd_flags;
  2338. #define MBX_INTERRUPT 1
  2339. #define MBX_INTR_WAIT 2
  2340. #define MBX_UPDATE_FLASH_ACTIVE 3
  2341. struct mutex vport_lock; /* Virtual port synchronization */
  2342. struct completion mbx_cmd_comp; /* Serialize mbx access */
  2343. struct completion mbx_intr_comp; /* Used for completion notification */
  2344. /* Basic firmware related information. */
  2345. uint16_t fw_major_version;
  2346. uint16_t fw_minor_version;
  2347. uint16_t fw_subminor_version;
  2348. uint16_t fw_attributes;
  2349. uint32_t fw_memory_size;
  2350. uint32_t fw_transfer_size;
  2351. uint32_t fw_srisc_address;
  2352. #define RISC_START_ADDRESS_2100 0x1000
  2353. #define RISC_START_ADDRESS_2300 0x800
  2354. #define RISC_START_ADDRESS_2400 0x100000
  2355. uint16_t fw_xcb_count;
  2356. uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
  2357. uint8_t fw_seriallink_options[4];
  2358. uint16_t fw_seriallink_options24[4];
  2359. uint8_t mpi_version[3];
  2360. uint32_t mpi_capabilities;
  2361. uint8_t phy_version[3];
  2362. /* Firmware dump information. */
  2363. struct qla2xxx_fw_dump *fw_dump;
  2364. uint32_t fw_dump_len;
  2365. int fw_dumped;
  2366. int fw_dump_reading;
  2367. dma_addr_t eft_dma;
  2368. void *eft;
  2369. uint32_t chain_offset;
  2370. struct dentry *dfs_dir;
  2371. struct dentry *dfs_fce;
  2372. dma_addr_t fce_dma;
  2373. void *fce;
  2374. uint32_t fce_bufs;
  2375. uint16_t fce_mb[8];
  2376. uint64_t fce_wr, fce_rd;
  2377. struct mutex fce_mutex;
  2378. uint32_t pci_attr;
  2379. uint16_t chip_revision;
  2380. uint16_t product_id[4];
  2381. uint8_t model_number[16+1];
  2382. #define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
  2383. char model_desc[80];
  2384. uint8_t adapter_id[16+1];
  2385. /* Option ROM information. */
  2386. char *optrom_buffer;
  2387. uint32_t optrom_size;
  2388. int optrom_state;
  2389. #define QLA_SWAITING 0
  2390. #define QLA_SREADING 1
  2391. #define QLA_SWRITING 2
  2392. uint32_t optrom_region_start;
  2393. uint32_t optrom_region_size;
  2394. /* PCI expansion ROM image information. */
  2395. #define ROM_CODE_TYPE_BIOS 0
  2396. #define ROM_CODE_TYPE_FCODE 1
  2397. #define ROM_CODE_TYPE_EFI 3
  2398. uint8_t bios_revision[2];
  2399. uint8_t efi_revision[2];
  2400. uint8_t fcode_revision[16];
  2401. uint32_t fw_revision[4];
  2402. /* Offsets for flash/nvram access (set to ~0 if not used). */
  2403. uint32_t flash_conf_off;
  2404. uint32_t flash_data_off;
  2405. uint32_t nvram_conf_off;
  2406. uint32_t nvram_data_off;
  2407. uint32_t fdt_wrt_disable;
  2408. uint32_t fdt_erase_cmd;
  2409. uint32_t fdt_block_size;
  2410. uint32_t fdt_unprotect_sec_cmd;
  2411. uint32_t fdt_protect_sec_cmd;
  2412. uint32_t flt_region_flt;
  2413. uint32_t flt_region_fdt;
  2414. uint32_t flt_region_boot;
  2415. uint32_t flt_region_fw;
  2416. uint32_t flt_region_vpd_nvram;
  2417. uint32_t flt_region_vpd;
  2418. uint32_t flt_region_nvram;
  2419. uint32_t flt_region_npiv_conf;
  2420. uint32_t flt_region_gold_fw;
  2421. uint32_t flt_region_fcp_prio;
  2422. uint32_t flt_region_bootload;
  2423. /* Needed for BEACON */
  2424. uint16_t beacon_blink_led;
  2425. uint8_t beacon_color_state;
  2426. #define QLA_LED_GRN_ON 0x01
  2427. #define QLA_LED_YLW_ON 0x02
  2428. #define QLA_LED_ABR_ON 0x04
  2429. #define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
  2430. /* ISP2322: red, green, amber. */
  2431. uint16_t zio_mode;
  2432. uint16_t zio_timer;
  2433. struct fc_host_statistics fc_host_stat;
  2434. struct qla_msix_entry *msix_entries;
  2435. struct list_head vp_list; /* list of VP */
  2436. unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
  2437. sizeof(unsigned long)];
  2438. uint16_t num_vhosts; /* number of vports created */
  2439. uint16_t num_vsans; /* number of vsan created */
  2440. uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
  2441. int cur_vport_count;
  2442. struct qla_chip_state_84xx *cs84xx;
  2443. struct qla_statistics qla_stats;
  2444. struct isp_operations *isp_ops;
  2445. struct workqueue_struct *wq;
  2446. struct qlfc_fw fw_buf;
  2447. /* FCP_CMND priority support */
  2448. struct qla_fcp_prio_cfg *fcp_prio_cfg;
  2449. struct dma_pool *dl_dma_pool;
  2450. #define DSD_LIST_DMA_POOL_SIZE 512
  2451. struct dma_pool *fcp_cmnd_dma_pool;
  2452. mempool_t *ctx_mempool;
  2453. #define FCP_CMND_DMA_POOL_SIZE 512
  2454. unsigned long nx_pcibase; /* Base I/O address */
  2455. uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
  2456. unsigned long nxdb_wr_ptr; /* Door bell write pointer */
  2457. uint32_t crb_win;
  2458. uint32_t curr_window;
  2459. uint32_t ddr_mn_window;
  2460. unsigned long mn_win_crb;
  2461. unsigned long ms_win_crb;
  2462. int qdr_sn_window;
  2463. uint32_t nx_dev_init_timeout;
  2464. uint32_t nx_reset_timeout;
  2465. rwlock_t hw_lock;
  2466. uint16_t portnum; /* port number */
  2467. int link_width;
  2468. struct fw_blob *hablob;
  2469. struct qla82xx_legacy_intr_set nx_legacy_intr;
  2470. uint16_t gbl_dsd_inuse;
  2471. uint16_t gbl_dsd_avail;
  2472. struct list_head gbl_dsd_list;
  2473. #define NUM_DSD_CHAIN 4096
  2474. };
  2475. /*
  2476. * Qlogic scsi host structure
  2477. */
  2478. typedef struct scsi_qla_host {
  2479. struct list_head list;
  2480. struct list_head vp_fcports; /* list of fcports */
  2481. struct list_head work_list;
  2482. spinlock_t work_lock;
  2483. /* Commonly used flags and state information. */
  2484. struct Scsi_Host *host;
  2485. unsigned long host_no;
  2486. uint8_t host_str[16];
  2487. volatile struct {
  2488. uint32_t init_done :1;
  2489. uint32_t online :1;
  2490. uint32_t rscn_queue_overflow :1;
  2491. uint32_t reset_active :1;
  2492. uint32_t management_server_logged_in :1;
  2493. uint32_t process_response_queue :1;
  2494. uint32_t difdix_supported:1;
  2495. } flags;
  2496. atomic_t loop_state;
  2497. #define LOOP_TIMEOUT 1
  2498. #define LOOP_DOWN 2
  2499. #define LOOP_UP 3
  2500. #define LOOP_UPDATE 4
  2501. #define LOOP_READY 5
  2502. #define LOOP_DEAD 6
  2503. unsigned long dpc_flags;
  2504. #define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
  2505. #define RESET_ACTIVE 1
  2506. #define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
  2507. #define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
  2508. #define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
  2509. #define LOOP_RESYNC_ACTIVE 5
  2510. #define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
  2511. #define RSCN_UPDATE 7 /* Perform an RSCN update. */
  2512. #define RELOGIN_NEEDED 8
  2513. #define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
  2514. #define ISP_ABORT_RETRY 10 /* ISP aborted. */
  2515. #define BEACON_BLINK_NEEDED 11
  2516. #define REGISTER_FDMI_NEEDED 12
  2517. #define FCPORT_UPDATE_NEEDED 13
  2518. #define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
  2519. #define UNLOADING 15
  2520. #define NPIV_CONFIG_NEEDED 16
  2521. #define ISP_UNRECOVERABLE 17
  2522. #define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
  2523. uint32_t device_flags;
  2524. #define SWITCH_FOUND BIT_0
  2525. #define DFLG_NO_CABLE BIT_1
  2526. #define DFLG_DEV_FAILED BIT_5
  2527. /* ISP configuration data. */
  2528. uint16_t loop_id; /* Host adapter loop id */
  2529. port_id_t d_id; /* Host adapter port id */
  2530. uint8_t marker_needed;
  2531. uint16_t mgmt_svr_loop_id;
  2532. /* RSCN queue. */
  2533. uint32_t rscn_queue[MAX_RSCN_COUNT];
  2534. uint8_t rscn_in_ptr;
  2535. uint8_t rscn_out_ptr;
  2536. /* Timeout timers. */
  2537. uint8_t loop_down_abort_time; /* port down timer */
  2538. atomic_t loop_down_timer; /* loop down timer */
  2539. uint8_t link_down_timeout; /* link down timeout */
  2540. uint32_t timer_active;
  2541. struct timer_list timer;
  2542. uint8_t node_name[WWN_SIZE];
  2543. uint8_t port_name[WWN_SIZE];
  2544. uint8_t fabric_node_name[WWN_SIZE];
  2545. uint16_t fcoe_vlan_id;
  2546. uint16_t fcoe_fcf_idx;
  2547. uint8_t fcoe_vn_port_mac[6];
  2548. uint32_t vp_abort_cnt;
  2549. struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
  2550. uint16_t vp_idx; /* vport ID */
  2551. unsigned long vp_flags;
  2552. #define VP_IDX_ACQUIRED 0 /* bit no 0 */
  2553. #define VP_CREATE_NEEDED 1
  2554. #define VP_BIND_NEEDED 2
  2555. #define VP_DELETE_NEEDED 3
  2556. #define VP_SCR_NEEDED 4 /* State Change Request registration */
  2557. atomic_t vp_state;
  2558. #define VP_OFFLINE 0
  2559. #define VP_ACTIVE 1
  2560. #define VP_FAILED 2
  2561. // #define VP_DISABLE 3
  2562. uint16_t vp_err_state;
  2563. uint16_t vp_prev_err_state;
  2564. #define VP_ERR_UNKWN 0
  2565. #define VP_ERR_PORTDWN 1
  2566. #define VP_ERR_FAB_UNSUPPORTED 2
  2567. #define VP_ERR_FAB_NORESOURCES 3
  2568. #define VP_ERR_FAB_LOGOUT 4
  2569. #define VP_ERR_ADAP_NORESOURCES 5
  2570. struct qla_hw_data *hw;
  2571. struct req_que *req;
  2572. int fw_heartbeat_counter;
  2573. int seconds_since_last_heartbeat;
  2574. } scsi_qla_host_t;
  2575. /*
  2576. * Macros to help code, maintain, etc.
  2577. */
  2578. #define LOOP_TRANSITION(ha) \
  2579. (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
  2580. test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
  2581. atomic_read(&ha->loop_state) == LOOP_DOWN)
  2582. #define qla_printk(level, ha, format, arg...) \
  2583. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  2584. /*
  2585. * qla2x00 local function return status codes
  2586. */
  2587. #define MBS_MASK 0x3fff
  2588. #define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
  2589. #define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
  2590. #define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
  2591. #define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
  2592. #define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
  2593. #define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
  2594. #define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
  2595. #define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
  2596. #define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
  2597. #define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
  2598. #define QLA_FUNCTION_TIMEOUT 0x100
  2599. #define QLA_FUNCTION_PARAMETER_ERROR 0x101
  2600. #define QLA_FUNCTION_FAILED 0x102
  2601. #define QLA_MEMORY_ALLOC_FAILED 0x103
  2602. #define QLA_LOCK_TIMEOUT 0x104
  2603. #define QLA_ABORTED 0x105
  2604. #define QLA_SUSPENDED 0x106
  2605. #define QLA_BUSY 0x107
  2606. #define QLA_RSCNS_HANDLED 0x108
  2607. #define QLA_ALREADY_REGISTERED 0x109
  2608. #define NVRAM_DELAY() udelay(10)
  2609. #define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
  2610. /*
  2611. * Flash support definitions
  2612. */
  2613. #define OPTROM_SIZE_2300 0x20000
  2614. #define OPTROM_SIZE_2322 0x100000
  2615. #define OPTROM_SIZE_24XX 0x100000
  2616. #define OPTROM_SIZE_25XX 0x200000
  2617. #define OPTROM_SIZE_81XX 0x400000
  2618. #define OPTROM_SIZE_82XX 0x800000
  2619. #define OPTROM_BURST_SIZE 0x1000
  2620. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  2621. #define QLA_DSDS_PER_IOCB 37
  2622. #include "qla_gbl.h"
  2623. #include "qla_dbg.h"
  2624. #include "qla_inline.h"
  2625. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  2626. #endif