setup.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/config.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/acpi.h>
  29. #include <linux/bootmem.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <linux/kernel.h>
  33. #include <linux/reboot.h>
  34. #include <linux/sched.h>
  35. #include <linux/seq_file.h>
  36. #include <linux/string.h>
  37. #include <linux/threads.h>
  38. #include <linux/tty.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <asm/ia32.h>
  44. #include <asm/machvec.h>
  45. #include <asm/mca.h>
  46. #include <asm/meminit.h>
  47. #include <asm/page.h>
  48. #include <asm/patch.h>
  49. #include <asm/pgtable.h>
  50. #include <asm/processor.h>
  51. #include <asm/sal.h>
  52. #include <asm/sections.h>
  53. #include <asm/serial.h>
  54. #include <asm/setup.h>
  55. #include <asm/smp.h>
  56. #include <asm/system.h>
  57. #include <asm/unistd.h>
  58. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  59. # error "struct cpuinfo_ia64 too big!"
  60. #endif
  61. #ifdef CONFIG_SMP
  62. unsigned long __per_cpu_offset[NR_CPUS];
  63. EXPORT_SYMBOL(__per_cpu_offset);
  64. #endif
  65. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  66. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  67. DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
  68. unsigned long ia64_cycles_per_usec;
  69. struct ia64_boot_param *ia64_boot_param;
  70. struct screen_info screen_info;
  71. unsigned long vga_console_iobase;
  72. unsigned long vga_console_membase;
  73. unsigned long ia64_max_cacheline_size;
  74. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  75. EXPORT_SYMBOL(ia64_iobase);
  76. struct io_space io_space[MAX_IO_SPACES];
  77. EXPORT_SYMBOL(io_space);
  78. unsigned int num_io_spaces;
  79. /*
  80. * "flush_icache_range()" needs to know what processor dependent stride size to use
  81. * when it makes i-cache(s) coherent with d-caches.
  82. */
  83. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  84. unsigned long ia64_i_cache_stride_shift = ~0;
  85. /*
  86. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  87. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  88. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  89. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  90. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  91. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  92. * page-size of 2^64.
  93. */
  94. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  95. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  96. /*
  97. * We use a special marker for the end of memory and it uses the extra (+1) slot
  98. */
  99. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1];
  100. int num_rsvd_regions;
  101. /*
  102. * Filter incoming memory segments based on the primitive map created from the boot
  103. * parameters. Segments contained in the map are removed from the memory ranges. A
  104. * caller-specified function is called with the memory ranges that remain after filtering.
  105. * This routine does not assume the incoming segments are sorted.
  106. */
  107. int
  108. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  109. {
  110. unsigned long range_start, range_end, prev_start;
  111. void (*func)(unsigned long, unsigned long, int);
  112. int i;
  113. #if IGNORE_PFN0
  114. if (start == PAGE_OFFSET) {
  115. printk(KERN_WARNING "warning: skipping physical page 0\n");
  116. start += PAGE_SIZE;
  117. if (start >= end) return 0;
  118. }
  119. #endif
  120. /*
  121. * lowest possible address(walker uses virtual)
  122. */
  123. prev_start = PAGE_OFFSET;
  124. func = arg;
  125. for (i = 0; i < num_rsvd_regions; ++i) {
  126. range_start = max(start, prev_start);
  127. range_end = min(end, rsvd_region[i].start);
  128. if (range_start < range_end)
  129. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  130. /* nothing more available in this segment */
  131. if (range_end == end) return 0;
  132. prev_start = rsvd_region[i].end;
  133. }
  134. /* end of memory marker allows full processing inside loop body */
  135. return 0;
  136. }
  137. static void
  138. sort_regions (struct rsvd_region *rsvd_region, int max)
  139. {
  140. int j;
  141. /* simple bubble sorting */
  142. while (max--) {
  143. for (j = 0; j < max; ++j) {
  144. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  145. struct rsvd_region tmp;
  146. tmp = rsvd_region[j];
  147. rsvd_region[j] = rsvd_region[j + 1];
  148. rsvd_region[j + 1] = tmp;
  149. }
  150. }
  151. }
  152. }
  153. /**
  154. * reserve_memory - setup reserved memory areas
  155. *
  156. * Setup the reserved memory areas set aside for the boot parameters,
  157. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  158. * see include/asm-ia64/meminit.h if you need to define more.
  159. */
  160. void
  161. reserve_memory (void)
  162. {
  163. int n = 0;
  164. /*
  165. * none of the entries in this table overlap
  166. */
  167. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  168. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  169. n++;
  170. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  171. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  172. n++;
  173. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  174. rsvd_region[n].end = (rsvd_region[n].start
  175. + strlen(__va(ia64_boot_param->command_line)) + 1);
  176. n++;
  177. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  178. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  179. n++;
  180. #ifdef CONFIG_BLK_DEV_INITRD
  181. if (ia64_boot_param->initrd_start) {
  182. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  183. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  184. n++;
  185. }
  186. #endif
  187. /* end of memory marker */
  188. rsvd_region[n].start = ~0UL;
  189. rsvd_region[n].end = ~0UL;
  190. n++;
  191. num_rsvd_regions = n;
  192. sort_regions(rsvd_region, num_rsvd_regions);
  193. }
  194. /**
  195. * find_initrd - get initrd parameters from the boot parameter structure
  196. *
  197. * Grab the initrd start and end from the boot parameter struct given us by
  198. * the boot loader.
  199. */
  200. void
  201. find_initrd (void)
  202. {
  203. #ifdef CONFIG_BLK_DEV_INITRD
  204. if (ia64_boot_param->initrd_start) {
  205. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  206. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  207. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  208. initrd_start, ia64_boot_param->initrd_size);
  209. }
  210. #endif
  211. }
  212. static void __init
  213. io_port_init (void)
  214. {
  215. extern unsigned long ia64_iobase;
  216. unsigned long phys_iobase;
  217. /*
  218. * Set `iobase' to the appropriate address in region 6 (uncached access range).
  219. *
  220. * The EFI memory map is the "preferred" location to get the I/O port space base,
  221. * rather the relying on AR.KR0. This should become more clear in future SAL
  222. * specs. We'll fall back to getting it out of AR.KR0 if no appropriate entry is
  223. * found in the memory map.
  224. */
  225. phys_iobase = efi_get_iobase();
  226. if (phys_iobase)
  227. /* set AR.KR0 since this is all we use it for anyway */
  228. ia64_set_kr(IA64_KR_IO_BASE, phys_iobase);
  229. else {
  230. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  231. printk(KERN_INFO "No I/O port range found in EFI memory map, falling back "
  232. "to AR.KR0\n");
  233. printk(KERN_INFO "I/O port base = 0x%lx\n", phys_iobase);
  234. }
  235. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  236. /* setup legacy IO port space */
  237. io_space[0].mmio_base = ia64_iobase;
  238. io_space[0].sparse = 1;
  239. num_io_spaces = 1;
  240. }
  241. /**
  242. * early_console_setup - setup debugging console
  243. *
  244. * Consoles started here require little enough setup that we can start using
  245. * them very early in the boot process, either right after the machine
  246. * vector initialization, or even before if the drivers can detect their hw.
  247. *
  248. * Returns non-zero if a console couldn't be setup.
  249. */
  250. static inline int __init
  251. early_console_setup (char *cmdline)
  252. {
  253. int earlycons = 0;
  254. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  255. {
  256. extern int sn_serial_console_early_setup(void);
  257. if (!sn_serial_console_early_setup())
  258. earlycons++;
  259. }
  260. #endif
  261. #ifdef CONFIG_EFI_PCDP
  262. if (!efi_setup_pcdp_console(cmdline))
  263. earlycons++;
  264. #endif
  265. #ifdef CONFIG_SERIAL_8250_CONSOLE
  266. if (!early_serial_console_init(cmdline))
  267. earlycons++;
  268. #endif
  269. return (earlycons) ? 0 : -1;
  270. }
  271. static inline void
  272. mark_bsp_online (void)
  273. {
  274. #ifdef CONFIG_SMP
  275. /* If we register an early console, allow CPU 0 to printk */
  276. cpu_set(smp_processor_id(), cpu_online_map);
  277. #endif
  278. }
  279. #ifdef CONFIG_SMP
  280. static void
  281. check_for_logical_procs (void)
  282. {
  283. pal_logical_to_physical_t info;
  284. s64 status;
  285. status = ia64_pal_logical_to_phys(0, &info);
  286. if (status == -1) {
  287. printk(KERN_INFO "No logical to physical processor mapping "
  288. "available\n");
  289. return;
  290. }
  291. if (status) {
  292. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  293. status);
  294. return;
  295. }
  296. /*
  297. * Total number of siblings that BSP has. Though not all of them
  298. * may have booted successfully. The correct number of siblings
  299. * booted is in info.overview_num_log.
  300. */
  301. smp_num_siblings = info.overview_tpc;
  302. smp_num_cpucores = info.overview_cpp;
  303. }
  304. #endif
  305. void __init
  306. setup_arch (char **cmdline_p)
  307. {
  308. unw_init();
  309. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  310. *cmdline_p = __va(ia64_boot_param->command_line);
  311. strlcpy(saved_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  312. efi_init();
  313. io_port_init();
  314. #ifdef CONFIG_IA64_GENERIC
  315. {
  316. const char *mvec_name = strstr (*cmdline_p, "machvec=");
  317. char str[64];
  318. if (mvec_name) {
  319. const char *end;
  320. size_t len;
  321. mvec_name += 8;
  322. end = strchr (mvec_name, ' ');
  323. if (end)
  324. len = end - mvec_name;
  325. else
  326. len = strlen (mvec_name);
  327. len = min(len, sizeof (str) - 1);
  328. strncpy (str, mvec_name, len);
  329. str[len] = '\0';
  330. mvec_name = str;
  331. } else
  332. mvec_name = acpi_get_sysname();
  333. machvec_init(mvec_name);
  334. }
  335. #endif
  336. if (early_console_setup(*cmdline_p) == 0)
  337. mark_bsp_online();
  338. #ifdef CONFIG_ACPI_BOOT
  339. /* Initialize the ACPI boot-time table parser */
  340. acpi_table_init();
  341. # ifdef CONFIG_ACPI_NUMA
  342. acpi_numa_init();
  343. # endif
  344. #else
  345. # ifdef CONFIG_SMP
  346. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  347. # endif
  348. #endif /* CONFIG_APCI_BOOT */
  349. find_memory();
  350. /* process SAL system table: */
  351. ia64_sal_init(efi.sal_systab);
  352. #ifdef CONFIG_SMP
  353. cpu_physical_id(0) = hard_smp_processor_id();
  354. cpu_set(0, cpu_sibling_map[0]);
  355. cpu_set(0, cpu_core_map[0]);
  356. check_for_logical_procs();
  357. if (smp_num_cpucores > 1)
  358. printk(KERN_INFO
  359. "cpu package is Multi-Core capable: number of cores=%d\n",
  360. smp_num_cpucores);
  361. if (smp_num_siblings > 1)
  362. printk(KERN_INFO
  363. "cpu package is Multi-Threading capable: number of siblings=%d\n",
  364. smp_num_siblings);
  365. #endif
  366. cpu_init(); /* initialize the bootstrap CPU */
  367. #ifdef CONFIG_ACPI_BOOT
  368. acpi_boot_init();
  369. #endif
  370. #ifdef CONFIG_VT
  371. if (!conswitchp) {
  372. # if defined(CONFIG_DUMMY_CONSOLE)
  373. conswitchp = &dummy_con;
  374. # endif
  375. # if defined(CONFIG_VGA_CONSOLE)
  376. /*
  377. * Non-legacy systems may route legacy VGA MMIO range to system
  378. * memory. vga_con probes the MMIO hole, so memory looks like
  379. * a VGA device to it. The EFI memory map can tell us if it's
  380. * memory so we can avoid this problem.
  381. */
  382. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  383. conswitchp = &vga_con;
  384. # endif
  385. }
  386. #endif
  387. /* enable IA-64 Machine Check Abort Handling unless disabled */
  388. if (!strstr(saved_command_line, "nomca"))
  389. ia64_mca_init();
  390. platform_setup(cmdline_p);
  391. paging_init();
  392. }
  393. /*
  394. * Display cpu info for all cpu's.
  395. */
  396. static int
  397. show_cpuinfo (struct seq_file *m, void *v)
  398. {
  399. #ifdef CONFIG_SMP
  400. # define lpj c->loops_per_jiffy
  401. # define cpunum c->cpu
  402. #else
  403. # define lpj loops_per_jiffy
  404. # define cpunum 0
  405. #endif
  406. static struct {
  407. unsigned long mask;
  408. const char *feature_name;
  409. } feature_bits[] = {
  410. { 1UL << 0, "branchlong" },
  411. { 1UL << 1, "spontaneous deferral"},
  412. { 1UL << 2, "16-byte atomic ops" }
  413. };
  414. char family[32], features[128], *cp, sep;
  415. struct cpuinfo_ia64 *c = v;
  416. unsigned long mask;
  417. int i;
  418. mask = c->features;
  419. switch (c->family) {
  420. case 0x07: memcpy(family, "Itanium", 8); break;
  421. case 0x1f: memcpy(family, "Itanium 2", 10); break;
  422. default: sprintf(family, "%u", c->family); break;
  423. }
  424. /* build the feature string: */
  425. memcpy(features, " standard", 10);
  426. cp = features;
  427. sep = 0;
  428. for (i = 0; i < (int) ARRAY_SIZE(feature_bits); ++i) {
  429. if (mask & feature_bits[i].mask) {
  430. if (sep)
  431. *cp++ = sep;
  432. sep = ',';
  433. *cp++ = ' ';
  434. strcpy(cp, feature_bits[i].feature_name);
  435. cp += strlen(feature_bits[i].feature_name);
  436. mask &= ~feature_bits[i].mask;
  437. }
  438. }
  439. if (mask) {
  440. /* print unknown features as a hex value: */
  441. if (sep)
  442. *cp++ = sep;
  443. sprintf(cp, " 0x%lx", mask);
  444. }
  445. seq_printf(m,
  446. "processor : %d\n"
  447. "vendor : %s\n"
  448. "arch : IA-64\n"
  449. "family : %s\n"
  450. "model : %u\n"
  451. "revision : %u\n"
  452. "archrev : %u\n"
  453. "features :%s\n" /* don't change this---it _is_ right! */
  454. "cpu number : %lu\n"
  455. "cpu regs : %u\n"
  456. "cpu MHz : %lu.%06lu\n"
  457. "itc MHz : %lu.%06lu\n"
  458. "BogoMIPS : %lu.%02lu\n",
  459. cpunum, c->vendor, family, c->model, c->revision, c->archrev,
  460. features, c->ppn, c->number,
  461. c->proc_freq / 1000000, c->proc_freq % 1000000,
  462. c->itc_freq / 1000000, c->itc_freq % 1000000,
  463. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  464. #ifdef CONFIG_SMP
  465. seq_printf(m, "siblings : %u\n", c->num_log);
  466. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  467. seq_printf(m,
  468. "physical id: %u\n"
  469. "core id : %u\n"
  470. "thread id : %u\n",
  471. c->socket_id, c->core_id, c->thread_id);
  472. #endif
  473. seq_printf(m,"\n");
  474. return 0;
  475. }
  476. static void *
  477. c_start (struct seq_file *m, loff_t *pos)
  478. {
  479. #ifdef CONFIG_SMP
  480. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  481. ++*pos;
  482. #endif
  483. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  484. }
  485. static void *
  486. c_next (struct seq_file *m, void *v, loff_t *pos)
  487. {
  488. ++*pos;
  489. return c_start(m, pos);
  490. }
  491. static void
  492. c_stop (struct seq_file *m, void *v)
  493. {
  494. }
  495. struct seq_operations cpuinfo_op = {
  496. .start = c_start,
  497. .next = c_next,
  498. .stop = c_stop,
  499. .show = show_cpuinfo
  500. };
  501. void
  502. identify_cpu (struct cpuinfo_ia64 *c)
  503. {
  504. union {
  505. unsigned long bits[5];
  506. struct {
  507. /* id 0 & 1: */
  508. char vendor[16];
  509. /* id 2 */
  510. u64 ppn; /* processor serial number */
  511. /* id 3: */
  512. unsigned number : 8;
  513. unsigned revision : 8;
  514. unsigned model : 8;
  515. unsigned family : 8;
  516. unsigned archrev : 8;
  517. unsigned reserved : 24;
  518. /* id 4: */
  519. u64 features;
  520. } field;
  521. } cpuid;
  522. pal_vm_info_1_u_t vm1;
  523. pal_vm_info_2_u_t vm2;
  524. pal_status_t status;
  525. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  526. int i;
  527. for (i = 0; i < 5; ++i)
  528. cpuid.bits[i] = ia64_get_cpuid(i);
  529. memcpy(c->vendor, cpuid.field.vendor, 16);
  530. #ifdef CONFIG_SMP
  531. c->cpu = smp_processor_id();
  532. /* below default values will be overwritten by identify_siblings()
  533. * for Multi-Threading/Multi-Core capable cpu's
  534. */
  535. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  536. c->socket_id = -1;
  537. identify_siblings(c);
  538. #endif
  539. c->ppn = cpuid.field.ppn;
  540. c->number = cpuid.field.number;
  541. c->revision = cpuid.field.revision;
  542. c->model = cpuid.field.model;
  543. c->family = cpuid.field.family;
  544. c->archrev = cpuid.field.archrev;
  545. c->features = cpuid.field.features;
  546. status = ia64_pal_vm_summary(&vm1, &vm2);
  547. if (status == PAL_STATUS_SUCCESS) {
  548. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  549. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  550. }
  551. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  552. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  553. }
  554. void
  555. setup_per_cpu_areas (void)
  556. {
  557. /* start_kernel() requires this... */
  558. }
  559. /*
  560. * Calculate the max. cache line size.
  561. *
  562. * In addition, the minimum of the i-cache stride sizes is calculated for
  563. * "flush_icache_range()".
  564. */
  565. static void
  566. get_max_cacheline_size (void)
  567. {
  568. unsigned long line_size, max = 1;
  569. u64 l, levels, unique_caches;
  570. pal_cache_config_info_t cci;
  571. s64 status;
  572. status = ia64_pal_cache_summary(&levels, &unique_caches);
  573. if (status != 0) {
  574. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  575. __FUNCTION__, status);
  576. max = SMP_CACHE_BYTES;
  577. /* Safest setup for "flush_icache_range()" */
  578. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  579. goto out;
  580. }
  581. for (l = 0; l < levels; ++l) {
  582. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  583. &cci);
  584. if (status != 0) {
  585. printk(KERN_ERR
  586. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  587. __FUNCTION__, l, status);
  588. max = SMP_CACHE_BYTES;
  589. /* The safest setup for "flush_icache_range()" */
  590. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  591. cci.pcci_unified = 1;
  592. }
  593. line_size = 1 << cci.pcci_line_size;
  594. if (line_size > max)
  595. max = line_size;
  596. if (!cci.pcci_unified) {
  597. status = ia64_pal_cache_config_info(l,
  598. /* cache_type (instruction)= */ 1,
  599. &cci);
  600. if (status != 0) {
  601. printk(KERN_ERR
  602. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  603. __FUNCTION__, l, status);
  604. /* The safest setup for "flush_icache_range()" */
  605. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  606. }
  607. }
  608. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  609. ia64_i_cache_stride_shift = cci.pcci_stride;
  610. }
  611. out:
  612. if (max > ia64_max_cacheline_size)
  613. ia64_max_cacheline_size = max;
  614. }
  615. /*
  616. * cpu_init() initializes state that is per-CPU. This function acts
  617. * as a 'CPU state barrier', nothing should get across.
  618. */
  619. void
  620. cpu_init (void)
  621. {
  622. extern void __devinit ia64_mmu_init (void *);
  623. unsigned long num_phys_stacked;
  624. pal_vm_info_2_u_t vmi;
  625. unsigned int max_ctx;
  626. struct cpuinfo_ia64 *cpu_info;
  627. void *cpu_data;
  628. cpu_data = per_cpu_init();
  629. /*
  630. * We set ar.k3 so that assembly code in MCA handler can compute
  631. * physical addresses of per cpu variables with a simple:
  632. * phys = ar.k3 + &per_cpu_var
  633. */
  634. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  635. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  636. get_max_cacheline_size();
  637. /*
  638. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  639. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  640. * depends on the data returned by identify_cpu(). We break the dependency by
  641. * accessing cpu_data() through the canonical per-CPU address.
  642. */
  643. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  644. identify_cpu(cpu_info);
  645. #ifdef CONFIG_MCKINLEY
  646. {
  647. # define FEATURE_SET 16
  648. struct ia64_pal_retval iprv;
  649. if (cpu_info->family == 0x1f) {
  650. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  651. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  652. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  653. (iprv.v1 | 0x80), FEATURE_SET, 0);
  654. }
  655. }
  656. #endif
  657. /* Clear the stack memory reserved for pt_regs: */
  658. memset(ia64_task_regs(current), 0, sizeof(struct pt_regs));
  659. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  660. /*
  661. * Initialize the page-table base register to a global
  662. * directory with all zeroes. This ensure that we can handle
  663. * TLB-misses to user address-space even before we created the
  664. * first user address-space. This may happen, e.g., due to
  665. * aggressive use of lfetch.fault.
  666. */
  667. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  668. /*
  669. * Initialize default control register to defer speculative faults except
  670. * for those arising from TLB misses, which are not deferred. The
  671. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  672. * the kernel must have recovery code for all speculative accesses). Turn on
  673. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  674. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  675. * be fine).
  676. */
  677. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  678. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  679. atomic_inc(&init_mm.mm_count);
  680. current->active_mm = &init_mm;
  681. if (current->mm)
  682. BUG();
  683. ia64_mmu_init(ia64_imva(cpu_data));
  684. ia64_mca_cpu_init(ia64_imva(cpu_data));
  685. #ifdef CONFIG_IA32_SUPPORT
  686. ia32_cpu_init();
  687. #endif
  688. /* Clear ITC to eliminiate sched_clock() overflows in human time. */
  689. ia64_set_itc(0);
  690. /* disable all local interrupt sources: */
  691. ia64_set_itv(1 << 16);
  692. ia64_set_lrr0(1 << 16);
  693. ia64_set_lrr1(1 << 16);
  694. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  695. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  696. /* clear TPR & XTP to enable all interrupt classes: */
  697. ia64_setreg(_IA64_REG_CR_TPR, 0);
  698. #ifdef CONFIG_SMP
  699. normal_xtp();
  700. #endif
  701. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  702. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  703. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  704. else {
  705. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  706. max_ctx = (1U << 15) - 1; /* use architected minimum */
  707. }
  708. while (max_ctx < ia64_ctx.max_ctx) {
  709. unsigned int old = ia64_ctx.max_ctx;
  710. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  711. break;
  712. }
  713. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  714. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  715. "stacked regs\n");
  716. num_phys_stacked = 96;
  717. }
  718. /* size of physical stacked register partition plus 8 bytes: */
  719. __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
  720. platform_cpu_init();
  721. }
  722. void
  723. check_bugs (void)
  724. {
  725. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  726. (unsigned long) __end___mckinley_e9_bundles);
  727. }