apic.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/kernel_stat.h>
  17. #include <linux/mc146818rtc.h>
  18. #include <linux/acpi_pmtmr.h>
  19. #include <linux/clockchips.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/bootmem.h>
  22. #include <linux/ftrace.h>
  23. #include <linux/ioport.h>
  24. #include <linux/module.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/delay.h>
  27. #include <linux/timex.h>
  28. #include <linux/dmar.h>
  29. #include <linux/init.h>
  30. #include <linux/cpu.h>
  31. #include <linux/dmi.h>
  32. #include <linux/nmi.h>
  33. #include <linux/smp.h>
  34. #include <linux/mm.h>
  35. #include <asm/pgalloc.h>
  36. #include <asm/atomic.h>
  37. #include <asm/mpspec.h>
  38. #include <asm/i8253.h>
  39. #include <asm/i8259.h>
  40. #include <asm/proto.h>
  41. #include <asm/apic.h>
  42. #include <asm/desc.h>
  43. #include <asm/hpet.h>
  44. #include <asm/idle.h>
  45. #include <asm/mtrr.h>
  46. #include <asm/smp.h>
  47. #include <asm/mce.h>
  48. unsigned int num_processors;
  49. unsigned disabled_cpus __cpuinitdata;
  50. /* Processor that is doing the boot up */
  51. unsigned int boot_cpu_physical_apicid = -1U;
  52. /*
  53. * The highest APIC ID seen during enumeration.
  54. *
  55. * This determines the messaging protocol we can use: if all APIC IDs
  56. * are in the 0 ... 7 range, then we can use logical addressing which
  57. * has some performance advantages (better broadcasting).
  58. *
  59. * If there's an APIC ID above 8, we use physical addressing.
  60. */
  61. unsigned int max_physical_apicid;
  62. /*
  63. * Bitmask of physically existing CPUs:
  64. */
  65. physid_mask_t phys_cpu_present_map;
  66. /*
  67. * Map cpu index to physical APIC ID
  68. */
  69. DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
  70. DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
  71. EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  72. EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  73. #ifdef CONFIG_X86_32
  74. /*
  75. * Knob to control our willingness to enable the local APIC.
  76. *
  77. * +1=force-enable
  78. */
  79. static int force_enable_local_apic;
  80. /*
  81. * APIC command line parameters
  82. */
  83. static int __init parse_lapic(char *arg)
  84. {
  85. force_enable_local_apic = 1;
  86. return 0;
  87. }
  88. early_param("lapic", parse_lapic);
  89. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  90. static int enabled_via_apicbase;
  91. /*
  92. * Handle interrupt mode configuration register (IMCR).
  93. * This register controls whether the interrupt signals
  94. * that reach the BSP come from the master PIC or from the
  95. * local APIC. Before entering Symmetric I/O Mode, either
  96. * the BIOS or the operating system must switch out of
  97. * PIC Mode by changing the IMCR.
  98. */
  99. static inline imcr_pic_to_apic(void)
  100. {
  101. /* select IMCR register */
  102. outb(0x70, 0x22);
  103. /* NMI and 8259 INTR go through APIC */
  104. outb(0x01, 0x23);
  105. }
  106. static inline imcr_apic_to_pic(void)
  107. {
  108. /* select IMCR register */
  109. outb(0x70, 0x22);
  110. /* NMI and 8259 INTR go directly to BSP */
  111. outb(0x00, 0x23);
  112. }
  113. #endif
  114. #ifdef CONFIG_X86_64
  115. static int apic_calibrate_pmtmr __initdata;
  116. static __init int setup_apicpmtimer(char *s)
  117. {
  118. apic_calibrate_pmtmr = 1;
  119. notsc_setup(NULL);
  120. return 0;
  121. }
  122. __setup("apicpmtimer", setup_apicpmtimer);
  123. #endif
  124. #ifdef CONFIG_X86_X2APIC
  125. int x2apic;
  126. /* x2apic enabled before OS handover */
  127. static int x2apic_preenabled;
  128. static int disable_x2apic;
  129. static __init int setup_nox2apic(char *str)
  130. {
  131. disable_x2apic = 1;
  132. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  133. return 0;
  134. }
  135. early_param("nox2apic", setup_nox2apic);
  136. #endif
  137. unsigned long mp_lapic_addr;
  138. int disable_apic;
  139. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  140. static int disable_apic_timer __cpuinitdata;
  141. /* Local APIC timer works in C2 */
  142. int local_apic_timer_c2_ok;
  143. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  144. int first_system_vector = 0xfe;
  145. /*
  146. * Debug level, exported for io_apic.c
  147. */
  148. unsigned int apic_verbosity;
  149. int pic_mode;
  150. /* Have we found an MP table */
  151. int smp_found_config;
  152. static struct resource lapic_resource = {
  153. .name = "Local APIC",
  154. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  155. };
  156. static unsigned int calibration_result;
  157. static int lapic_next_event(unsigned long delta,
  158. struct clock_event_device *evt);
  159. static void lapic_timer_setup(enum clock_event_mode mode,
  160. struct clock_event_device *evt);
  161. static void lapic_timer_broadcast(const struct cpumask *mask);
  162. static void apic_pm_activate(void);
  163. /*
  164. * The local apic timer can be used for any function which is CPU local.
  165. */
  166. static struct clock_event_device lapic_clockevent = {
  167. .name = "lapic",
  168. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  169. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  170. .shift = 32,
  171. .set_mode = lapic_timer_setup,
  172. .set_next_event = lapic_next_event,
  173. .broadcast = lapic_timer_broadcast,
  174. .rating = 100,
  175. .irq = -1,
  176. };
  177. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  178. static unsigned long apic_phys;
  179. /*
  180. * Get the LAPIC version
  181. */
  182. static inline int lapic_get_version(void)
  183. {
  184. return GET_APIC_VERSION(apic_read(APIC_LVR));
  185. }
  186. /*
  187. * Check, if the APIC is integrated or a separate chip
  188. */
  189. static inline int lapic_is_integrated(void)
  190. {
  191. #ifdef CONFIG_X86_64
  192. return 1;
  193. #else
  194. return APIC_INTEGRATED(lapic_get_version());
  195. #endif
  196. }
  197. /*
  198. * Check, whether this is a modern or a first generation APIC
  199. */
  200. static int modern_apic(void)
  201. {
  202. /* AMD systems use old APIC versions, so check the CPU */
  203. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  204. boot_cpu_data.x86 >= 0xf)
  205. return 1;
  206. return lapic_get_version() >= 0x14;
  207. }
  208. /*
  209. * bare function to substitute write operation
  210. * and it's _that_ fast :)
  211. */
  212. void native_apic_write_dummy(u32 reg, u32 v)
  213. {
  214. WARN_ON_ONCE((cpu_has_apic || !disable_apic));
  215. }
  216. /*
  217. * right after this call apic->write doesn't do anything
  218. * note that there is no restore operation it works one way
  219. */
  220. void apic_disable(void)
  221. {
  222. apic->write = native_apic_write_dummy;
  223. }
  224. void native_apic_wait_icr_idle(void)
  225. {
  226. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  227. cpu_relax();
  228. }
  229. u32 native_safe_apic_wait_icr_idle(void)
  230. {
  231. u32 send_status;
  232. int timeout;
  233. timeout = 0;
  234. do {
  235. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  236. if (!send_status)
  237. break;
  238. udelay(100);
  239. } while (timeout++ < 1000);
  240. return send_status;
  241. }
  242. void native_apic_icr_write(u32 low, u32 id)
  243. {
  244. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  245. apic_write(APIC_ICR, low);
  246. }
  247. u64 native_apic_icr_read(void)
  248. {
  249. u32 icr1, icr2;
  250. icr2 = apic_read(APIC_ICR2);
  251. icr1 = apic_read(APIC_ICR);
  252. return icr1 | ((u64)icr2 << 32);
  253. }
  254. /**
  255. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  256. */
  257. void __cpuinit enable_NMI_through_LVT0(void)
  258. {
  259. unsigned int v;
  260. /* unmask and set to NMI */
  261. v = APIC_DM_NMI;
  262. /* Level triggered for 82489DX (32bit mode) */
  263. if (!lapic_is_integrated())
  264. v |= APIC_LVT_LEVEL_TRIGGER;
  265. apic_write(APIC_LVT0, v);
  266. }
  267. #ifdef CONFIG_X86_32
  268. /**
  269. * get_physical_broadcast - Get number of physical broadcast IDs
  270. */
  271. int get_physical_broadcast(void)
  272. {
  273. return modern_apic() ? 0xff : 0xf;
  274. }
  275. #endif
  276. /**
  277. * lapic_get_maxlvt - get the maximum number of local vector table entries
  278. */
  279. int lapic_get_maxlvt(void)
  280. {
  281. unsigned int v;
  282. v = apic_read(APIC_LVR);
  283. /*
  284. * - we always have APIC integrated on 64bit mode
  285. * - 82489DXs do not report # of LVT entries
  286. */
  287. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  288. }
  289. /*
  290. * Local APIC timer
  291. */
  292. /* Clock divisor */
  293. #define APIC_DIVISOR 16
  294. /*
  295. * This function sets up the local APIC timer, with a timeout of
  296. * 'clocks' APIC bus clock. During calibration we actually call
  297. * this function twice on the boot CPU, once with a bogus timeout
  298. * value, second time for real. The other (noncalibrating) CPUs
  299. * call this function only once, with the real, calibrated value.
  300. *
  301. * We do reads before writes even if unnecessary, to get around the
  302. * P5 APIC double write bug.
  303. */
  304. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  305. {
  306. unsigned int lvtt_value, tmp_value;
  307. lvtt_value = LOCAL_TIMER_VECTOR;
  308. if (!oneshot)
  309. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  310. if (!lapic_is_integrated())
  311. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  312. if (!irqen)
  313. lvtt_value |= APIC_LVT_MASKED;
  314. apic_write(APIC_LVTT, lvtt_value);
  315. /*
  316. * Divide PICLK by 16
  317. */
  318. tmp_value = apic_read(APIC_TDCR);
  319. apic_write(APIC_TDCR,
  320. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  321. APIC_TDR_DIV_16);
  322. if (!oneshot)
  323. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  324. }
  325. /*
  326. * Setup extended LVT, AMD specific (K8, family 10h)
  327. *
  328. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  329. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  330. *
  331. * If mask=1, the LVT entry does not generate interrupts while mask=0
  332. * enables the vector. See also the BKDGs.
  333. */
  334. #define APIC_EILVT_LVTOFF_MCE 0
  335. #define APIC_EILVT_LVTOFF_IBS 1
  336. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  337. {
  338. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  339. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  340. apic_write(reg, v);
  341. }
  342. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  343. {
  344. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  345. return APIC_EILVT_LVTOFF_MCE;
  346. }
  347. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  348. {
  349. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  350. return APIC_EILVT_LVTOFF_IBS;
  351. }
  352. EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
  353. /*
  354. * Program the next event, relative to now
  355. */
  356. static int lapic_next_event(unsigned long delta,
  357. struct clock_event_device *evt)
  358. {
  359. apic_write(APIC_TMICT, delta);
  360. return 0;
  361. }
  362. /*
  363. * Setup the lapic timer in periodic or oneshot mode
  364. */
  365. static void lapic_timer_setup(enum clock_event_mode mode,
  366. struct clock_event_device *evt)
  367. {
  368. unsigned long flags;
  369. unsigned int v;
  370. /* Lapic used as dummy for broadcast ? */
  371. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  372. return;
  373. local_irq_save(flags);
  374. switch (mode) {
  375. case CLOCK_EVT_MODE_PERIODIC:
  376. case CLOCK_EVT_MODE_ONESHOT:
  377. __setup_APIC_LVTT(calibration_result,
  378. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  379. break;
  380. case CLOCK_EVT_MODE_UNUSED:
  381. case CLOCK_EVT_MODE_SHUTDOWN:
  382. v = apic_read(APIC_LVTT);
  383. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  384. apic_write(APIC_LVTT, v);
  385. apic_write(APIC_TMICT, 0xffffffff);
  386. break;
  387. case CLOCK_EVT_MODE_RESUME:
  388. /* Nothing to do here */
  389. break;
  390. }
  391. local_irq_restore(flags);
  392. }
  393. /*
  394. * Local APIC timer broadcast function
  395. */
  396. static void lapic_timer_broadcast(const struct cpumask *mask)
  397. {
  398. #ifdef CONFIG_SMP
  399. apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  400. #endif
  401. }
  402. /*
  403. * Setup the local APIC timer for this CPU. Copy the initilized values
  404. * of the boot CPU and register the clock event in the framework.
  405. */
  406. static void __cpuinit setup_APIC_timer(void)
  407. {
  408. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  409. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  410. levt->cpumask = cpumask_of(smp_processor_id());
  411. clockevents_register_device(levt);
  412. }
  413. /*
  414. * In this functions we calibrate APIC bus clocks to the external timer.
  415. *
  416. * We want to do the calibration only once since we want to have local timer
  417. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  418. * frequency.
  419. *
  420. * This was previously done by reading the PIT/HPET and waiting for a wrap
  421. * around to find out, that a tick has elapsed. I have a box, where the PIT
  422. * readout is broken, so it never gets out of the wait loop again. This was
  423. * also reported by others.
  424. *
  425. * Monitoring the jiffies value is inaccurate and the clockevents
  426. * infrastructure allows us to do a simple substitution of the interrupt
  427. * handler.
  428. *
  429. * The calibration routine also uses the pm_timer when possible, as the PIT
  430. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  431. * back to normal later in the boot process).
  432. */
  433. #define LAPIC_CAL_LOOPS (HZ/10)
  434. static __initdata int lapic_cal_loops = -1;
  435. static __initdata long lapic_cal_t1, lapic_cal_t2;
  436. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  437. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  438. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  439. /*
  440. * Temporary interrupt handler.
  441. */
  442. static void __init lapic_cal_handler(struct clock_event_device *dev)
  443. {
  444. unsigned long long tsc = 0;
  445. long tapic = apic_read(APIC_TMCCT);
  446. unsigned long pm = acpi_pm_read_early();
  447. if (cpu_has_tsc)
  448. rdtscll(tsc);
  449. switch (lapic_cal_loops++) {
  450. case 0:
  451. lapic_cal_t1 = tapic;
  452. lapic_cal_tsc1 = tsc;
  453. lapic_cal_pm1 = pm;
  454. lapic_cal_j1 = jiffies;
  455. break;
  456. case LAPIC_CAL_LOOPS:
  457. lapic_cal_t2 = tapic;
  458. lapic_cal_tsc2 = tsc;
  459. if (pm < lapic_cal_pm1)
  460. pm += ACPI_PM_OVRRUN;
  461. lapic_cal_pm2 = pm;
  462. lapic_cal_j2 = jiffies;
  463. break;
  464. }
  465. }
  466. static int __init
  467. calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
  468. {
  469. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  470. const long pm_thresh = pm_100ms / 100;
  471. unsigned long mult;
  472. u64 res;
  473. #ifndef CONFIG_X86_PM_TIMER
  474. return -1;
  475. #endif
  476. apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
  477. /* Check, if the PM timer is available */
  478. if (!deltapm)
  479. return -1;
  480. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  481. if (deltapm > (pm_100ms - pm_thresh) &&
  482. deltapm < (pm_100ms + pm_thresh)) {
  483. apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
  484. return 0;
  485. }
  486. res = (((u64)deltapm) * mult) >> 22;
  487. do_div(res, 1000000);
  488. pr_warning("APIC calibration not consistent "
  489. "with PM-Timer: %ldms instead of 100ms\n",(long)res);
  490. /* Correct the lapic counter value */
  491. res = (((u64)(*delta)) * pm_100ms);
  492. do_div(res, deltapm);
  493. pr_info("APIC delta adjusted to PM-Timer: "
  494. "%lu (%ld)\n", (unsigned long)res, *delta);
  495. *delta = (long)res;
  496. /* Correct the tsc counter value */
  497. if (cpu_has_tsc) {
  498. res = (((u64)(*deltatsc)) * pm_100ms);
  499. do_div(res, deltapm);
  500. apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
  501. "PM-Timer: %lu (%ld) \n",
  502. (unsigned long)res, *deltatsc);
  503. *deltatsc = (long)res;
  504. }
  505. return 0;
  506. }
  507. static int __init calibrate_APIC_clock(void)
  508. {
  509. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  510. void (*real_handler)(struct clock_event_device *dev);
  511. unsigned long deltaj;
  512. long delta, deltatsc;
  513. int pm_referenced = 0;
  514. local_irq_disable();
  515. /* Replace the global interrupt handler */
  516. real_handler = global_clock_event->event_handler;
  517. global_clock_event->event_handler = lapic_cal_handler;
  518. /*
  519. * Setup the APIC counter to maximum. There is no way the lapic
  520. * can underflow in the 100ms detection time frame
  521. */
  522. __setup_APIC_LVTT(0xffffffff, 0, 0);
  523. /* Let the interrupts run */
  524. local_irq_enable();
  525. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  526. cpu_relax();
  527. local_irq_disable();
  528. /* Restore the real event handler */
  529. global_clock_event->event_handler = real_handler;
  530. /* Build delta t1-t2 as apic timer counts down */
  531. delta = lapic_cal_t1 - lapic_cal_t2;
  532. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  533. deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  534. /* we trust the PM based calibration if possible */
  535. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  536. &delta, &deltatsc);
  537. /* Calculate the scaled math multiplication factor */
  538. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  539. lapic_clockevent.shift);
  540. lapic_clockevent.max_delta_ns =
  541. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  542. lapic_clockevent.min_delta_ns =
  543. clockevent_delta2ns(0xF, &lapic_clockevent);
  544. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  545. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  546. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  547. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  548. calibration_result);
  549. if (cpu_has_tsc) {
  550. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  551. "%ld.%04ld MHz.\n",
  552. (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  553. (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  554. }
  555. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  556. "%u.%04u MHz.\n",
  557. calibration_result / (1000000 / HZ),
  558. calibration_result % (1000000 / HZ));
  559. /*
  560. * Do a sanity check on the APIC calibration result
  561. */
  562. if (calibration_result < (1000000 / HZ)) {
  563. local_irq_enable();
  564. pr_warning("APIC frequency too slow, disabling apic timer\n");
  565. return -1;
  566. }
  567. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  568. /*
  569. * PM timer calibration failed or not turned on
  570. * so lets try APIC timer based calibration
  571. */
  572. if (!pm_referenced) {
  573. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  574. /*
  575. * Setup the apic timer manually
  576. */
  577. levt->event_handler = lapic_cal_handler;
  578. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  579. lapic_cal_loops = -1;
  580. /* Let the interrupts run */
  581. local_irq_enable();
  582. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  583. cpu_relax();
  584. /* Stop the lapic timer */
  585. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  586. /* Jiffies delta */
  587. deltaj = lapic_cal_j2 - lapic_cal_j1;
  588. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  589. /* Check, if the jiffies result is consistent */
  590. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  591. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  592. else
  593. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  594. } else
  595. local_irq_enable();
  596. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  597. pr_warning("APIC timer disabled due to verification failure\n");
  598. return -1;
  599. }
  600. return 0;
  601. }
  602. /*
  603. * Setup the boot APIC
  604. *
  605. * Calibrate and verify the result.
  606. */
  607. void __init setup_boot_APIC_clock(void)
  608. {
  609. /*
  610. * The local apic timer can be disabled via the kernel
  611. * commandline or from the CPU detection code. Register the lapic
  612. * timer as a dummy clock event source on SMP systems, so the
  613. * broadcast mechanism is used. On UP systems simply ignore it.
  614. */
  615. if (disable_apic_timer) {
  616. pr_info("Disabling APIC timer\n");
  617. /* No broadcast on UP ! */
  618. if (num_possible_cpus() > 1) {
  619. lapic_clockevent.mult = 1;
  620. setup_APIC_timer();
  621. }
  622. return;
  623. }
  624. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  625. "calibrating APIC timer ...\n");
  626. if (calibrate_APIC_clock()) {
  627. /* No broadcast on UP ! */
  628. if (num_possible_cpus() > 1)
  629. setup_APIC_timer();
  630. return;
  631. }
  632. /*
  633. * If nmi_watchdog is set to IO_APIC, we need the
  634. * PIT/HPET going. Otherwise register lapic as a dummy
  635. * device.
  636. */
  637. if (nmi_watchdog != NMI_IO_APIC)
  638. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  639. else
  640. pr_warning("APIC timer registered as dummy,"
  641. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  642. /* Setup the lapic or request the broadcast */
  643. setup_APIC_timer();
  644. }
  645. void __cpuinit setup_secondary_APIC_clock(void)
  646. {
  647. setup_APIC_timer();
  648. }
  649. /*
  650. * The guts of the apic timer interrupt
  651. */
  652. static void local_apic_timer_interrupt(void)
  653. {
  654. int cpu = smp_processor_id();
  655. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  656. /*
  657. * Normally we should not be here till LAPIC has been initialized but
  658. * in some cases like kdump, its possible that there is a pending LAPIC
  659. * timer interrupt from previous kernel's context and is delivered in
  660. * new kernel the moment interrupts are enabled.
  661. *
  662. * Interrupts are enabled early and LAPIC is setup much later, hence
  663. * its possible that when we get here evt->event_handler is NULL.
  664. * Check for event_handler being NULL and discard the interrupt as
  665. * spurious.
  666. */
  667. if (!evt->event_handler) {
  668. pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  669. /* Switch it off */
  670. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  671. return;
  672. }
  673. /*
  674. * the NMI deadlock-detector uses this.
  675. */
  676. inc_irq_stat(apic_timer_irqs);
  677. evt->event_handler(evt);
  678. }
  679. /*
  680. * Local APIC timer interrupt. This is the most natural way for doing
  681. * local interrupts, but local timer interrupts can be emulated by
  682. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  683. *
  684. * [ if a single-CPU system runs an SMP kernel then we call the local
  685. * interrupt as well. Thus we cannot inline the local irq ... ]
  686. */
  687. void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  688. {
  689. struct pt_regs *old_regs = set_irq_regs(regs);
  690. /*
  691. * NOTE! We'd better ACK the irq immediately,
  692. * because timer handling can be slow.
  693. */
  694. ack_APIC_irq();
  695. /*
  696. * update_process_times() expects us to have done irq_enter().
  697. * Besides, if we don't timer interrupts ignore the global
  698. * interrupt lock, which is the WrongThing (tm) to do.
  699. */
  700. exit_idle();
  701. irq_enter();
  702. local_apic_timer_interrupt();
  703. irq_exit();
  704. set_irq_regs(old_regs);
  705. }
  706. int setup_profiling_timer(unsigned int multiplier)
  707. {
  708. return -EINVAL;
  709. }
  710. /*
  711. * Local APIC start and shutdown
  712. */
  713. /**
  714. * clear_local_APIC - shutdown the local APIC
  715. *
  716. * This is called, when a CPU is disabled and before rebooting, so the state of
  717. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  718. * leftovers during boot.
  719. */
  720. void clear_local_APIC(void)
  721. {
  722. int maxlvt;
  723. u32 v;
  724. /* APIC hasn't been mapped yet */
  725. if (!x2apic && !apic_phys)
  726. return;
  727. maxlvt = lapic_get_maxlvt();
  728. /*
  729. * Masking an LVT entry can trigger a local APIC error
  730. * if the vector is zero. Mask LVTERR first to prevent this.
  731. */
  732. if (maxlvt >= 3) {
  733. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  734. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  735. }
  736. /*
  737. * Careful: we have to set masks only first to deassert
  738. * any level-triggered sources.
  739. */
  740. v = apic_read(APIC_LVTT);
  741. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  742. v = apic_read(APIC_LVT0);
  743. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  744. v = apic_read(APIC_LVT1);
  745. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  746. if (maxlvt >= 4) {
  747. v = apic_read(APIC_LVTPC);
  748. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  749. }
  750. /* lets not touch this if we didn't frob it */
  751. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  752. if (maxlvt >= 5) {
  753. v = apic_read(APIC_LVTTHMR);
  754. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  755. }
  756. #endif
  757. #ifdef CONFIG_X86_MCE_INTEL
  758. if (maxlvt >= 6) {
  759. v = apic_read(APIC_LVTCMCI);
  760. if (!(v & APIC_LVT_MASKED))
  761. apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
  762. }
  763. #endif
  764. /*
  765. * Clean APIC state for other OSs:
  766. */
  767. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  768. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  769. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  770. if (maxlvt >= 3)
  771. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  772. if (maxlvt >= 4)
  773. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  774. /* Integrated APIC (!82489DX) ? */
  775. if (lapic_is_integrated()) {
  776. if (maxlvt > 3)
  777. /* Clear ESR due to Pentium errata 3AP and 11AP */
  778. apic_write(APIC_ESR, 0);
  779. apic_read(APIC_ESR);
  780. }
  781. }
  782. /**
  783. * disable_local_APIC - clear and disable the local APIC
  784. */
  785. void disable_local_APIC(void)
  786. {
  787. unsigned int value;
  788. /* APIC hasn't been mapped yet */
  789. if (!apic_phys)
  790. return;
  791. clear_local_APIC();
  792. /*
  793. * Disable APIC (implies clearing of registers
  794. * for 82489DX!).
  795. */
  796. value = apic_read(APIC_SPIV);
  797. value &= ~APIC_SPIV_APIC_ENABLED;
  798. apic_write(APIC_SPIV, value);
  799. #ifdef CONFIG_X86_32
  800. /*
  801. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  802. * restore the disabled state.
  803. */
  804. if (enabled_via_apicbase) {
  805. unsigned int l, h;
  806. rdmsr(MSR_IA32_APICBASE, l, h);
  807. l &= ~MSR_IA32_APICBASE_ENABLE;
  808. wrmsr(MSR_IA32_APICBASE, l, h);
  809. }
  810. #endif
  811. }
  812. /*
  813. * If Linux enabled the LAPIC against the BIOS default disable it down before
  814. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  815. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  816. * for the case where Linux didn't enable the LAPIC.
  817. */
  818. void lapic_shutdown(void)
  819. {
  820. unsigned long flags;
  821. if (!cpu_has_apic)
  822. return;
  823. local_irq_save(flags);
  824. #ifdef CONFIG_X86_32
  825. if (!enabled_via_apicbase)
  826. clear_local_APIC();
  827. else
  828. #endif
  829. disable_local_APIC();
  830. local_irq_restore(flags);
  831. }
  832. /*
  833. * This is to verify that we're looking at a real local APIC.
  834. * Check these against your board if the CPUs aren't getting
  835. * started for no apparent reason.
  836. */
  837. int __init verify_local_APIC(void)
  838. {
  839. unsigned int reg0, reg1;
  840. /*
  841. * The version register is read-only in a real APIC.
  842. */
  843. reg0 = apic_read(APIC_LVR);
  844. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  845. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  846. reg1 = apic_read(APIC_LVR);
  847. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  848. /*
  849. * The two version reads above should print the same
  850. * numbers. If the second one is different, then we
  851. * poke at a non-APIC.
  852. */
  853. if (reg1 != reg0)
  854. return 0;
  855. /*
  856. * Check if the version looks reasonably.
  857. */
  858. reg1 = GET_APIC_VERSION(reg0);
  859. if (reg1 == 0x00 || reg1 == 0xff)
  860. return 0;
  861. reg1 = lapic_get_maxlvt();
  862. if (reg1 < 0x02 || reg1 == 0xff)
  863. return 0;
  864. /*
  865. * The ID register is read/write in a real APIC.
  866. */
  867. reg0 = apic_read(APIC_ID);
  868. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  869. apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
  870. reg1 = apic_read(APIC_ID);
  871. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  872. apic_write(APIC_ID, reg0);
  873. if (reg1 != (reg0 ^ apic->apic_id_mask))
  874. return 0;
  875. /*
  876. * The next two are just to see if we have sane values.
  877. * They're only really relevant if we're in Virtual Wire
  878. * compatibility mode, but most boxes are anymore.
  879. */
  880. reg0 = apic_read(APIC_LVT0);
  881. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  882. reg1 = apic_read(APIC_LVT1);
  883. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  884. return 1;
  885. }
  886. /**
  887. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  888. */
  889. void __init sync_Arb_IDs(void)
  890. {
  891. /*
  892. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  893. * needed on AMD.
  894. */
  895. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  896. return;
  897. /*
  898. * Wait for idle.
  899. */
  900. apic_wait_icr_idle();
  901. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  902. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  903. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  904. }
  905. /*
  906. * An initial setup of the virtual wire mode.
  907. */
  908. void __init init_bsp_APIC(void)
  909. {
  910. unsigned int value;
  911. /*
  912. * Don't do the setup now if we have a SMP BIOS as the
  913. * through-I/O-APIC virtual wire mode might be active.
  914. */
  915. if (smp_found_config || !cpu_has_apic)
  916. return;
  917. /*
  918. * Do not trust the local APIC being empty at bootup.
  919. */
  920. clear_local_APIC();
  921. /*
  922. * Enable APIC.
  923. */
  924. value = apic_read(APIC_SPIV);
  925. value &= ~APIC_VECTOR_MASK;
  926. value |= APIC_SPIV_APIC_ENABLED;
  927. #ifdef CONFIG_X86_32
  928. /* This bit is reserved on P4/Xeon and should be cleared */
  929. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  930. (boot_cpu_data.x86 == 15))
  931. value &= ~APIC_SPIV_FOCUS_DISABLED;
  932. else
  933. #endif
  934. value |= APIC_SPIV_FOCUS_DISABLED;
  935. value |= SPURIOUS_APIC_VECTOR;
  936. apic_write(APIC_SPIV, value);
  937. /*
  938. * Set up the virtual wire mode.
  939. */
  940. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  941. value = APIC_DM_NMI;
  942. if (!lapic_is_integrated()) /* 82489DX */
  943. value |= APIC_LVT_LEVEL_TRIGGER;
  944. apic_write(APIC_LVT1, value);
  945. }
  946. static void __cpuinit lapic_setup_esr(void)
  947. {
  948. unsigned int oldvalue, value, maxlvt;
  949. if (!lapic_is_integrated()) {
  950. pr_info("No ESR for 82489DX.\n");
  951. return;
  952. }
  953. if (apic->disable_esr) {
  954. /*
  955. * Something untraceable is creating bad interrupts on
  956. * secondary quads ... for the moment, just leave the
  957. * ESR disabled - we can't do anything useful with the
  958. * errors anyway - mbligh
  959. */
  960. pr_info("Leaving ESR disabled.\n");
  961. return;
  962. }
  963. maxlvt = lapic_get_maxlvt();
  964. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  965. apic_write(APIC_ESR, 0);
  966. oldvalue = apic_read(APIC_ESR);
  967. /* enables sending errors */
  968. value = ERROR_APIC_VECTOR;
  969. apic_write(APIC_LVTERR, value);
  970. /*
  971. * spec says clear errors after enabling vector.
  972. */
  973. if (maxlvt > 3)
  974. apic_write(APIC_ESR, 0);
  975. value = apic_read(APIC_ESR);
  976. if (value != oldvalue)
  977. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  978. "vector: 0x%08x after: 0x%08x\n",
  979. oldvalue, value);
  980. }
  981. /**
  982. * setup_local_APIC - setup the local APIC
  983. */
  984. void __cpuinit setup_local_APIC(void)
  985. {
  986. unsigned int value;
  987. int i, j;
  988. if (disable_apic) {
  989. arch_disable_smp_support();
  990. return;
  991. }
  992. #ifdef CONFIG_X86_32
  993. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  994. if (lapic_is_integrated() && apic->disable_esr) {
  995. apic_write(APIC_ESR, 0);
  996. apic_write(APIC_ESR, 0);
  997. apic_write(APIC_ESR, 0);
  998. apic_write(APIC_ESR, 0);
  999. }
  1000. #endif
  1001. preempt_disable();
  1002. /*
  1003. * Double-check whether this APIC is really registered.
  1004. * This is meaningless in clustered apic mode, so we skip it.
  1005. */
  1006. if (!apic->apic_id_registered())
  1007. BUG();
  1008. /*
  1009. * Intel recommends to set DFR, LDR and TPR before enabling
  1010. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  1011. * document number 292116). So here it goes...
  1012. */
  1013. apic->init_apic_ldr();
  1014. /*
  1015. * Set Task Priority to 'accept all'. We never change this
  1016. * later on.
  1017. */
  1018. value = apic_read(APIC_TASKPRI);
  1019. value &= ~APIC_TPRI_MASK;
  1020. apic_write(APIC_TASKPRI, value);
  1021. /*
  1022. * After a crash, we no longer service the interrupts and a pending
  1023. * interrupt from previous kernel might still have ISR bit set.
  1024. *
  1025. * Most probably by now CPU has serviced that pending interrupt and
  1026. * it might not have done the ack_APIC_irq() because it thought,
  1027. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1028. * does not clear the ISR bit and cpu thinks it has already serivced
  1029. * the interrupt. Hence a vector might get locked. It was noticed
  1030. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1031. */
  1032. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1033. value = apic_read(APIC_ISR + i*0x10);
  1034. for (j = 31; j >= 0; j--) {
  1035. if (value & (1<<j))
  1036. ack_APIC_irq();
  1037. }
  1038. }
  1039. /*
  1040. * Now that we are all set up, enable the APIC
  1041. */
  1042. value = apic_read(APIC_SPIV);
  1043. value &= ~APIC_VECTOR_MASK;
  1044. /*
  1045. * Enable APIC
  1046. */
  1047. value |= APIC_SPIV_APIC_ENABLED;
  1048. #ifdef CONFIG_X86_32
  1049. /*
  1050. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1051. * certain networking cards. If high frequency interrupts are
  1052. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1053. * entry is masked/unmasked at a high rate as well then sooner or
  1054. * later IOAPIC line gets 'stuck', no more interrupts are received
  1055. * from the device. If focus CPU is disabled then the hang goes
  1056. * away, oh well :-(
  1057. *
  1058. * [ This bug can be reproduced easily with a level-triggered
  1059. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1060. * BX chipset. ]
  1061. */
  1062. /*
  1063. * Actually disabling the focus CPU check just makes the hang less
  1064. * frequent as it makes the interrupt distributon model be more
  1065. * like LRU than MRU (the short-term load is more even across CPUs).
  1066. * See also the comment in end_level_ioapic_irq(). --macro
  1067. */
  1068. /*
  1069. * - enable focus processor (bit==0)
  1070. * - 64bit mode always use processor focus
  1071. * so no need to set it
  1072. */
  1073. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1074. #endif
  1075. /*
  1076. * Set spurious IRQ vector
  1077. */
  1078. value |= SPURIOUS_APIC_VECTOR;
  1079. apic_write(APIC_SPIV, value);
  1080. /*
  1081. * Set up LVT0, LVT1:
  1082. *
  1083. * set up through-local-APIC on the BP's LINT0. This is not
  1084. * strictly necessary in pure symmetric-IO mode, but sometimes
  1085. * we delegate interrupts to the 8259A.
  1086. */
  1087. /*
  1088. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1089. */
  1090. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1091. if (!smp_processor_id() && (pic_mode || !value)) {
  1092. value = APIC_DM_EXTINT;
  1093. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  1094. smp_processor_id());
  1095. } else {
  1096. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1097. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  1098. smp_processor_id());
  1099. }
  1100. apic_write(APIC_LVT0, value);
  1101. /*
  1102. * only the BP should see the LINT1 NMI signal, obviously.
  1103. */
  1104. if (!smp_processor_id())
  1105. value = APIC_DM_NMI;
  1106. else
  1107. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1108. if (!lapic_is_integrated()) /* 82489DX */
  1109. value |= APIC_LVT_LEVEL_TRIGGER;
  1110. apic_write(APIC_LVT1, value);
  1111. preempt_enable();
  1112. #ifdef CONFIG_X86_MCE_INTEL
  1113. /* Recheck CMCI information after local APIC is up on CPU #0 */
  1114. if (smp_processor_id() == 0)
  1115. cmci_recheck();
  1116. #endif
  1117. }
  1118. void __cpuinit end_local_APIC_setup(void)
  1119. {
  1120. lapic_setup_esr();
  1121. #ifdef CONFIG_X86_32
  1122. {
  1123. unsigned int value;
  1124. /* Disable the local apic timer */
  1125. value = apic_read(APIC_LVTT);
  1126. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1127. apic_write(APIC_LVTT, value);
  1128. }
  1129. #endif
  1130. setup_apic_nmi_watchdog(NULL);
  1131. apic_pm_activate();
  1132. }
  1133. #ifdef CONFIG_X86_X2APIC
  1134. void check_x2apic(void)
  1135. {
  1136. if (x2apic_enabled()) {
  1137. pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
  1138. x2apic_preenabled = x2apic = 1;
  1139. }
  1140. }
  1141. void enable_x2apic(void)
  1142. {
  1143. int msr, msr2;
  1144. if (!x2apic)
  1145. return;
  1146. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  1147. if (!(msr & X2APIC_ENABLE)) {
  1148. pr_info("Enabling x2apic\n");
  1149. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  1150. }
  1151. }
  1152. void __init enable_IR_x2apic(void)
  1153. {
  1154. #ifdef CONFIG_INTR_REMAP
  1155. int ret;
  1156. unsigned long flags;
  1157. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1158. if (!cpu_has_x2apic)
  1159. return;
  1160. if (!x2apic_preenabled && disable_x2apic) {
  1161. pr_info("Skipped enabling x2apic and Interrupt-remapping "
  1162. "because of nox2apic\n");
  1163. return;
  1164. }
  1165. if (x2apic_preenabled && disable_x2apic)
  1166. panic("Bios already enabled x2apic, can't enforce nox2apic");
  1167. if (!x2apic_preenabled && skip_ioapic_setup) {
  1168. pr_info("Skipped enabling x2apic and Interrupt-remapping "
  1169. "because of skipping io-apic setup\n");
  1170. return;
  1171. }
  1172. ret = dmar_table_init();
  1173. if (ret) {
  1174. pr_info("dmar_table_init() failed with %d:\n", ret);
  1175. if (x2apic_preenabled)
  1176. panic("x2apic enabled by bios. But IR enabling failed");
  1177. else
  1178. pr_info("Not enabling x2apic,Intr-remapping\n");
  1179. return;
  1180. }
  1181. ioapic_entries = alloc_ioapic_entries();
  1182. if (!ioapic_entries) {
  1183. pr_info("Allocate ioapic_entries failed: %d\n", ret);
  1184. goto end;
  1185. }
  1186. ret = save_IO_APIC_setup(ioapic_entries);
  1187. if (ret) {
  1188. pr_info("Saving IO-APIC state failed: %d\n", ret);
  1189. goto end;
  1190. }
  1191. local_irq_save(flags);
  1192. mask_IO_APIC_setup(ioapic_entries);
  1193. mask_8259A();
  1194. ret = enable_intr_remapping(EIM_32BIT_APIC_ID);
  1195. if (ret && x2apic_preenabled) {
  1196. local_irq_restore(flags);
  1197. panic("x2apic enabled by bios. But IR enabling failed");
  1198. }
  1199. if (ret)
  1200. goto end_restore;
  1201. if (!x2apic) {
  1202. x2apic = 1;
  1203. enable_x2apic();
  1204. }
  1205. end_restore:
  1206. if (ret)
  1207. /*
  1208. * IR enabling failed
  1209. */
  1210. restore_IO_APIC_setup(ioapic_entries);
  1211. else
  1212. reinit_intr_remapped_IO_APIC(x2apic_preenabled, ioapic_entries);
  1213. unmask_8259A();
  1214. local_irq_restore(flags);
  1215. end:
  1216. if (!ret) {
  1217. if (!x2apic_preenabled)
  1218. pr_info("Enabled x2apic and interrupt-remapping\n");
  1219. else
  1220. pr_info("Enabled Interrupt-remapping\n");
  1221. } else
  1222. pr_err("Failed to enable Interrupt-remapping and x2apic\n");
  1223. if (ioapic_entries)
  1224. free_ioapic_entries(ioapic_entries);
  1225. #else
  1226. if (!cpu_has_x2apic)
  1227. return;
  1228. if (x2apic_preenabled)
  1229. panic("x2apic enabled prior OS handover,"
  1230. " enable CONFIG_INTR_REMAP");
  1231. pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
  1232. " and x2apic\n");
  1233. #endif
  1234. return;
  1235. }
  1236. #endif /* CONFIG_X86_X2APIC */
  1237. #ifdef CONFIG_X86_64
  1238. /*
  1239. * Detect and enable local APICs on non-SMP boards.
  1240. * Original code written by Keir Fraser.
  1241. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1242. * not correctly set up (usually the APIC timer won't work etc.)
  1243. */
  1244. static int __init detect_init_APIC(void)
  1245. {
  1246. if (!cpu_has_apic) {
  1247. pr_info("No local APIC present\n");
  1248. return -1;
  1249. }
  1250. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1251. boot_cpu_physical_apicid = 0;
  1252. return 0;
  1253. }
  1254. #else
  1255. /*
  1256. * Detect and initialize APIC
  1257. */
  1258. static int __init detect_init_APIC(void)
  1259. {
  1260. u32 h, l, features;
  1261. /* Disabled by kernel option? */
  1262. if (disable_apic)
  1263. return -1;
  1264. switch (boot_cpu_data.x86_vendor) {
  1265. case X86_VENDOR_AMD:
  1266. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1267. (boot_cpu_data.x86 >= 15))
  1268. break;
  1269. goto no_apic;
  1270. case X86_VENDOR_INTEL:
  1271. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1272. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1273. break;
  1274. goto no_apic;
  1275. default:
  1276. goto no_apic;
  1277. }
  1278. if (!cpu_has_apic) {
  1279. /*
  1280. * Over-ride BIOS and try to enable the local APIC only if
  1281. * "lapic" specified.
  1282. */
  1283. if (!force_enable_local_apic) {
  1284. pr_info("Local APIC disabled by BIOS -- "
  1285. "you can enable it with \"lapic\"\n");
  1286. return -1;
  1287. }
  1288. /*
  1289. * Some BIOSes disable the local APIC in the APIC_BASE
  1290. * MSR. This can only be done in software for Intel P6 or later
  1291. * and AMD K7 (Model > 1) or later.
  1292. */
  1293. rdmsr(MSR_IA32_APICBASE, l, h);
  1294. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1295. pr_info("Local APIC disabled by BIOS -- reenabling.\n");
  1296. l &= ~MSR_IA32_APICBASE_BASE;
  1297. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1298. wrmsr(MSR_IA32_APICBASE, l, h);
  1299. enabled_via_apicbase = 1;
  1300. }
  1301. }
  1302. /*
  1303. * The APIC feature bit should now be enabled
  1304. * in `cpuid'
  1305. */
  1306. features = cpuid_edx(1);
  1307. if (!(features & (1 << X86_FEATURE_APIC))) {
  1308. pr_warning("Could not enable APIC!\n");
  1309. return -1;
  1310. }
  1311. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1312. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1313. /* The BIOS may have set up the APIC at some other address */
  1314. rdmsr(MSR_IA32_APICBASE, l, h);
  1315. if (l & MSR_IA32_APICBASE_ENABLE)
  1316. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1317. pr_info("Found and enabled local APIC!\n");
  1318. apic_pm_activate();
  1319. return 0;
  1320. no_apic:
  1321. pr_info("No local APIC present or hardware disabled\n");
  1322. return -1;
  1323. }
  1324. #endif
  1325. #ifdef CONFIG_X86_64
  1326. void __init early_init_lapic_mapping(void)
  1327. {
  1328. unsigned long phys_addr;
  1329. /*
  1330. * If no local APIC can be found then go out
  1331. * : it means there is no mpatable and MADT
  1332. */
  1333. if (!smp_found_config)
  1334. return;
  1335. phys_addr = mp_lapic_addr;
  1336. set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
  1337. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1338. APIC_BASE, phys_addr);
  1339. /*
  1340. * Fetch the APIC ID of the BSP in case we have a
  1341. * default configuration (or the MP table is broken).
  1342. */
  1343. boot_cpu_physical_apicid = read_apic_id();
  1344. }
  1345. #endif
  1346. /**
  1347. * init_apic_mappings - initialize APIC mappings
  1348. */
  1349. void __init init_apic_mappings(void)
  1350. {
  1351. if (x2apic) {
  1352. boot_cpu_physical_apicid = read_apic_id();
  1353. return;
  1354. }
  1355. /*
  1356. * If no local APIC can be found then set up a fake all
  1357. * zeroes page to simulate the local APIC and another
  1358. * one for the IO-APIC.
  1359. */
  1360. if (!smp_found_config && detect_init_APIC()) {
  1361. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1362. apic_phys = __pa(apic_phys);
  1363. } else
  1364. apic_phys = mp_lapic_addr;
  1365. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1366. apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
  1367. APIC_BASE, apic_phys);
  1368. /*
  1369. * Fetch the APIC ID of the BSP in case we have a
  1370. * default configuration (or the MP table is broken).
  1371. */
  1372. if (boot_cpu_physical_apicid == -1U)
  1373. boot_cpu_physical_apicid = read_apic_id();
  1374. /* lets check if we may to NOP'ify apic operations */
  1375. if (!cpu_has_apic) {
  1376. pr_info("APIC: disable apic facility\n");
  1377. apic_disable();
  1378. }
  1379. }
  1380. /*
  1381. * This initializes the IO-APIC and APIC hardware if this is
  1382. * a UP kernel.
  1383. */
  1384. int apic_version[MAX_APICS];
  1385. int __init APIC_init_uniprocessor(void)
  1386. {
  1387. if (disable_apic) {
  1388. pr_info("Apic disabled\n");
  1389. return -1;
  1390. }
  1391. #ifdef CONFIG_X86_64
  1392. if (!cpu_has_apic) {
  1393. disable_apic = 1;
  1394. pr_info("Apic disabled by BIOS\n");
  1395. return -1;
  1396. }
  1397. #else
  1398. if (!smp_found_config && !cpu_has_apic)
  1399. return -1;
  1400. /*
  1401. * Complain if the BIOS pretends there is one.
  1402. */
  1403. if (!cpu_has_apic &&
  1404. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1405. pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
  1406. boot_cpu_physical_apicid);
  1407. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1408. return -1;
  1409. }
  1410. #endif
  1411. enable_IR_x2apic();
  1412. #ifdef CONFIG_X86_64
  1413. default_setup_apic_routing();
  1414. #endif
  1415. verify_local_APIC();
  1416. connect_bsp_APIC();
  1417. #ifdef CONFIG_X86_64
  1418. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1419. #else
  1420. /*
  1421. * Hack: In case of kdump, after a crash, kernel might be booting
  1422. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1423. * might be zero if read from MP tables. Get it from LAPIC.
  1424. */
  1425. # ifdef CONFIG_CRASH_DUMP
  1426. boot_cpu_physical_apicid = read_apic_id();
  1427. # endif
  1428. #endif
  1429. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1430. setup_local_APIC();
  1431. #ifdef CONFIG_X86_IO_APIC
  1432. /*
  1433. * Now enable IO-APICs, actually call clear_IO_APIC
  1434. * We need clear_IO_APIC before enabling error vector
  1435. */
  1436. if (!skip_ioapic_setup && nr_ioapics)
  1437. enable_IO_APIC();
  1438. #endif
  1439. end_local_APIC_setup();
  1440. #ifdef CONFIG_X86_IO_APIC
  1441. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1442. setup_IO_APIC();
  1443. else {
  1444. nr_ioapics = 0;
  1445. localise_nmi_watchdog();
  1446. }
  1447. #else
  1448. localise_nmi_watchdog();
  1449. #endif
  1450. setup_boot_clock();
  1451. #ifdef CONFIG_X86_64
  1452. check_nmi_watchdog();
  1453. #endif
  1454. return 0;
  1455. }
  1456. /*
  1457. * Local APIC interrupts
  1458. */
  1459. /*
  1460. * This interrupt should _never_ happen with our APIC/SMP architecture
  1461. */
  1462. void smp_spurious_interrupt(struct pt_regs *regs)
  1463. {
  1464. u32 v;
  1465. exit_idle();
  1466. irq_enter();
  1467. /*
  1468. * Check if this really is a spurious interrupt and ACK it
  1469. * if it is a vectored one. Just in case...
  1470. * Spurious interrupts should not be ACKed.
  1471. */
  1472. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1473. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1474. ack_APIC_irq();
  1475. inc_irq_stat(irq_spurious_count);
  1476. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1477. pr_info("spurious APIC interrupt on CPU#%d, "
  1478. "should never happen.\n", smp_processor_id());
  1479. irq_exit();
  1480. }
  1481. /*
  1482. * This interrupt should never happen with our APIC/SMP architecture
  1483. */
  1484. void smp_error_interrupt(struct pt_regs *regs)
  1485. {
  1486. u32 v, v1;
  1487. exit_idle();
  1488. irq_enter();
  1489. /* First tickle the hardware, only then report what went on. -- REW */
  1490. v = apic_read(APIC_ESR);
  1491. apic_write(APIC_ESR, 0);
  1492. v1 = apic_read(APIC_ESR);
  1493. ack_APIC_irq();
  1494. atomic_inc(&irq_err_count);
  1495. /*
  1496. * Here is what the APIC error bits mean:
  1497. * 0: Send CS error
  1498. * 1: Receive CS error
  1499. * 2: Send accept error
  1500. * 3: Receive accept error
  1501. * 4: Reserved
  1502. * 5: Send illegal vector
  1503. * 6: Received illegal vector
  1504. * 7: Illegal register address
  1505. */
  1506. pr_debug("APIC error on CPU%d: %02x(%02x)\n",
  1507. smp_processor_id(), v , v1);
  1508. irq_exit();
  1509. }
  1510. /**
  1511. * connect_bsp_APIC - attach the APIC to the interrupt system
  1512. */
  1513. void __init connect_bsp_APIC(void)
  1514. {
  1515. #ifdef CONFIG_X86_32
  1516. if (pic_mode) {
  1517. /*
  1518. * Do not trust the local APIC being empty at bootup.
  1519. */
  1520. clear_local_APIC();
  1521. /*
  1522. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1523. * local APIC to INT and NMI lines.
  1524. */
  1525. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1526. "enabling APIC mode.\n");
  1527. imcr_pic_to_apic();
  1528. }
  1529. #endif
  1530. if (apic->enable_apic_mode)
  1531. apic->enable_apic_mode();
  1532. }
  1533. /**
  1534. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1535. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1536. *
  1537. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1538. * APIC is disabled.
  1539. */
  1540. void disconnect_bsp_APIC(int virt_wire_setup)
  1541. {
  1542. unsigned int value;
  1543. #ifdef CONFIG_X86_32
  1544. if (pic_mode) {
  1545. /*
  1546. * Put the board back into PIC mode (has an effect only on
  1547. * certain older boards). Note that APIC interrupts, including
  1548. * IPIs, won't work beyond this point! The only exception are
  1549. * INIT IPIs.
  1550. */
  1551. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1552. "entering PIC mode.\n");
  1553. imcr_apic_to_pic();
  1554. return;
  1555. }
  1556. #endif
  1557. /* Go back to Virtual Wire compatibility mode */
  1558. /* For the spurious interrupt use vector F, and enable it */
  1559. value = apic_read(APIC_SPIV);
  1560. value &= ~APIC_VECTOR_MASK;
  1561. value |= APIC_SPIV_APIC_ENABLED;
  1562. value |= 0xf;
  1563. apic_write(APIC_SPIV, value);
  1564. if (!virt_wire_setup) {
  1565. /*
  1566. * For LVT0 make it edge triggered, active high,
  1567. * external and enabled
  1568. */
  1569. value = apic_read(APIC_LVT0);
  1570. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1571. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1572. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1573. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1574. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1575. apic_write(APIC_LVT0, value);
  1576. } else {
  1577. /* Disable LVT0 */
  1578. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1579. }
  1580. /*
  1581. * For LVT1 make it edge triggered, active high,
  1582. * nmi and enabled
  1583. */
  1584. value = apic_read(APIC_LVT1);
  1585. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1586. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1587. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1588. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1589. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1590. apic_write(APIC_LVT1, value);
  1591. }
  1592. void __cpuinit generic_processor_info(int apicid, int version)
  1593. {
  1594. int cpu;
  1595. /*
  1596. * Validate version
  1597. */
  1598. if (version == 0x0) {
  1599. pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
  1600. "fixing up to 0x10. (tell your hw vendor)\n",
  1601. version);
  1602. version = 0x10;
  1603. }
  1604. apic_version[apicid] = version;
  1605. if (num_processors >= nr_cpu_ids) {
  1606. int max = nr_cpu_ids;
  1607. int thiscpu = max + disabled_cpus;
  1608. pr_warning(
  1609. "ACPI: NR_CPUS/possible_cpus limit of %i reached."
  1610. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1611. disabled_cpus++;
  1612. return;
  1613. }
  1614. num_processors++;
  1615. cpu = cpumask_next_zero(-1, cpu_present_mask);
  1616. if (version != apic_version[boot_cpu_physical_apicid])
  1617. WARN_ONCE(1,
  1618. "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
  1619. apic_version[boot_cpu_physical_apicid], cpu, version);
  1620. physid_set(apicid, phys_cpu_present_map);
  1621. if (apicid == boot_cpu_physical_apicid) {
  1622. /*
  1623. * x86_bios_cpu_apicid is required to have processors listed
  1624. * in same order as logical cpu numbers. Hence the first
  1625. * entry is BSP, and so on.
  1626. */
  1627. cpu = 0;
  1628. }
  1629. if (apicid > max_physical_apicid)
  1630. max_physical_apicid = apicid;
  1631. #ifdef CONFIG_X86_32
  1632. /*
  1633. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1634. * but we need to work other dependencies like SMP_SUSPEND etc
  1635. * before this can be done without some confusion.
  1636. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1637. * - Ashok Raj <ashok.raj@intel.com>
  1638. */
  1639. if (max_physical_apicid >= 8) {
  1640. switch (boot_cpu_data.x86_vendor) {
  1641. case X86_VENDOR_INTEL:
  1642. if (!APIC_XAPIC(version)) {
  1643. def_to_bigsmp = 0;
  1644. break;
  1645. }
  1646. /* If P4 and above fall through */
  1647. case X86_VENDOR_AMD:
  1648. def_to_bigsmp = 1;
  1649. }
  1650. }
  1651. #endif
  1652. #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
  1653. early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1654. early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1655. #endif
  1656. set_cpu_possible(cpu, true);
  1657. set_cpu_present(cpu, true);
  1658. }
  1659. int hard_smp_processor_id(void)
  1660. {
  1661. return read_apic_id();
  1662. }
  1663. void default_init_apic_ldr(void)
  1664. {
  1665. unsigned long val;
  1666. apic_write(APIC_DFR, APIC_DFR_VALUE);
  1667. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  1668. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  1669. apic_write(APIC_LDR, val);
  1670. }
  1671. #ifdef CONFIG_X86_32
  1672. int default_apicid_to_node(int logical_apicid)
  1673. {
  1674. #ifdef CONFIG_SMP
  1675. return apicid_2_node[hard_smp_processor_id()];
  1676. #else
  1677. return 0;
  1678. #endif
  1679. }
  1680. #endif
  1681. /*
  1682. * Power management
  1683. */
  1684. #ifdef CONFIG_PM
  1685. static struct {
  1686. /*
  1687. * 'active' is true if the local APIC was enabled by us and
  1688. * not the BIOS; this signifies that we are also responsible
  1689. * for disabling it before entering apm/acpi suspend
  1690. */
  1691. int active;
  1692. /* r/w apic fields */
  1693. unsigned int apic_id;
  1694. unsigned int apic_taskpri;
  1695. unsigned int apic_ldr;
  1696. unsigned int apic_dfr;
  1697. unsigned int apic_spiv;
  1698. unsigned int apic_lvtt;
  1699. unsigned int apic_lvtpc;
  1700. unsigned int apic_lvt0;
  1701. unsigned int apic_lvt1;
  1702. unsigned int apic_lvterr;
  1703. unsigned int apic_tmict;
  1704. unsigned int apic_tdcr;
  1705. unsigned int apic_thmr;
  1706. } apic_pm_state;
  1707. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1708. {
  1709. unsigned long flags;
  1710. int maxlvt;
  1711. if (!apic_pm_state.active)
  1712. return 0;
  1713. maxlvt = lapic_get_maxlvt();
  1714. apic_pm_state.apic_id = apic_read(APIC_ID);
  1715. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1716. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1717. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1718. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1719. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1720. if (maxlvt >= 4)
  1721. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1722. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1723. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1724. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1725. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1726. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1727. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1728. if (maxlvt >= 5)
  1729. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1730. #endif
  1731. local_irq_save(flags);
  1732. disable_local_APIC();
  1733. #ifdef CONFIG_INTR_REMAP
  1734. if (intr_remapping_enabled)
  1735. disable_intr_remapping();
  1736. #endif
  1737. local_irq_restore(flags);
  1738. return 0;
  1739. }
  1740. static int lapic_resume(struct sys_device *dev)
  1741. {
  1742. unsigned int l, h;
  1743. unsigned long flags;
  1744. int maxlvt;
  1745. #ifdef CONFIG_INTR_REMAP
  1746. int ret;
  1747. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1748. if (!apic_pm_state.active)
  1749. return 0;
  1750. local_irq_save(flags);
  1751. if (x2apic) {
  1752. ioapic_entries = alloc_ioapic_entries();
  1753. if (!ioapic_entries) {
  1754. WARN(1, "Alloc ioapic_entries in lapic resume failed.");
  1755. return -ENOMEM;
  1756. }
  1757. ret = save_IO_APIC_setup(ioapic_entries);
  1758. if (ret) {
  1759. WARN(1, "Saving IO-APIC state failed: %d\n", ret);
  1760. free_ioapic_entries(ioapic_entries);
  1761. return ret;
  1762. }
  1763. mask_IO_APIC_setup(ioapic_entries);
  1764. mask_8259A();
  1765. enable_x2apic();
  1766. }
  1767. #else
  1768. if (!apic_pm_state.active)
  1769. return 0;
  1770. local_irq_save(flags);
  1771. if (x2apic)
  1772. enable_x2apic();
  1773. #endif
  1774. else {
  1775. /*
  1776. * Make sure the APICBASE points to the right address
  1777. *
  1778. * FIXME! This will be wrong if we ever support suspend on
  1779. * SMP! We'll need to do this as part of the CPU restore!
  1780. */
  1781. rdmsr(MSR_IA32_APICBASE, l, h);
  1782. l &= ~MSR_IA32_APICBASE_BASE;
  1783. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1784. wrmsr(MSR_IA32_APICBASE, l, h);
  1785. }
  1786. maxlvt = lapic_get_maxlvt();
  1787. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1788. apic_write(APIC_ID, apic_pm_state.apic_id);
  1789. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1790. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1791. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1792. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1793. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1794. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1795. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1796. if (maxlvt >= 5)
  1797. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1798. #endif
  1799. if (maxlvt >= 4)
  1800. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1801. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1802. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1803. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1804. apic_write(APIC_ESR, 0);
  1805. apic_read(APIC_ESR);
  1806. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1807. apic_write(APIC_ESR, 0);
  1808. apic_read(APIC_ESR);
  1809. #ifdef CONFIG_INTR_REMAP
  1810. if (intr_remapping_enabled)
  1811. reenable_intr_remapping(EIM_32BIT_APIC_ID);
  1812. if (x2apic) {
  1813. unmask_8259A();
  1814. restore_IO_APIC_setup(ioapic_entries);
  1815. free_ioapic_entries(ioapic_entries);
  1816. }
  1817. #endif
  1818. local_irq_restore(flags);
  1819. return 0;
  1820. }
  1821. /*
  1822. * This device has no shutdown method - fully functioning local APICs
  1823. * are needed on every CPU up until machine_halt/restart/poweroff.
  1824. */
  1825. static struct sysdev_class lapic_sysclass = {
  1826. .name = "lapic",
  1827. .resume = lapic_resume,
  1828. .suspend = lapic_suspend,
  1829. };
  1830. static struct sys_device device_lapic = {
  1831. .id = 0,
  1832. .cls = &lapic_sysclass,
  1833. };
  1834. static void __cpuinit apic_pm_activate(void)
  1835. {
  1836. apic_pm_state.active = 1;
  1837. }
  1838. static int __init init_lapic_sysfs(void)
  1839. {
  1840. int error;
  1841. if (!cpu_has_apic)
  1842. return 0;
  1843. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1844. error = sysdev_class_register(&lapic_sysclass);
  1845. if (!error)
  1846. error = sysdev_register(&device_lapic);
  1847. return error;
  1848. }
  1849. /* local apic needs to resume before other devices access its registers. */
  1850. core_initcall(init_lapic_sysfs);
  1851. #else /* CONFIG_PM */
  1852. static void apic_pm_activate(void) { }
  1853. #endif /* CONFIG_PM */
  1854. #ifdef CONFIG_X86_64
  1855. /*
  1856. * apic_is_clustered_box() -- Check if we can expect good TSC
  1857. *
  1858. * Thus far, the major user of this is IBM's Summit2 series:
  1859. *
  1860. * Clustered boxes may have unsynced TSC problems if they are
  1861. * multi-chassis. Use available data to take a good guess.
  1862. * If in doubt, go HPET.
  1863. */
  1864. __cpuinit int apic_is_clustered_box(void)
  1865. {
  1866. int i, clusters, zeros;
  1867. unsigned id;
  1868. u16 *bios_cpu_apicid;
  1869. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1870. /*
  1871. * there is not this kind of box with AMD CPU yet.
  1872. * Some AMD box with quadcore cpu and 8 sockets apicid
  1873. * will be [4, 0x23] or [8, 0x27] could be thought to
  1874. * vsmp box still need checking...
  1875. */
  1876. if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
  1877. return 0;
  1878. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1879. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1880. for (i = 0; i < nr_cpu_ids; i++) {
  1881. /* are we being called early in kernel startup? */
  1882. if (bios_cpu_apicid) {
  1883. id = bios_cpu_apicid[i];
  1884. } else if (i < nr_cpu_ids) {
  1885. if (cpu_present(i))
  1886. id = per_cpu(x86_bios_cpu_apicid, i);
  1887. else
  1888. continue;
  1889. } else
  1890. break;
  1891. if (id != BAD_APICID)
  1892. __set_bit(APIC_CLUSTERID(id), clustermap);
  1893. }
  1894. /* Problem: Partially populated chassis may not have CPUs in some of
  1895. * the APIC clusters they have been allocated. Only present CPUs have
  1896. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1897. * Since clusters are allocated sequentially, count zeros only if
  1898. * they are bounded by ones.
  1899. */
  1900. clusters = 0;
  1901. zeros = 0;
  1902. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1903. if (test_bit(i, clustermap)) {
  1904. clusters += 1 + zeros;
  1905. zeros = 0;
  1906. } else
  1907. ++zeros;
  1908. }
  1909. /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1910. * not guaranteed to be synced between boards
  1911. */
  1912. if (is_vsmp_box() && clusters > 1)
  1913. return 1;
  1914. /*
  1915. * If clusters > 2, then should be multi-chassis.
  1916. * May have to revisit this when multi-core + hyperthreaded CPUs come
  1917. * out, but AFAIK this will work even for them.
  1918. */
  1919. return (clusters > 2);
  1920. }
  1921. #endif
  1922. /*
  1923. * APIC command line parameters
  1924. */
  1925. static int __init setup_disableapic(char *arg)
  1926. {
  1927. disable_apic = 1;
  1928. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1929. return 0;
  1930. }
  1931. early_param("disableapic", setup_disableapic);
  1932. /* same as disableapic, for compatibility */
  1933. static int __init setup_nolapic(char *arg)
  1934. {
  1935. return setup_disableapic(arg);
  1936. }
  1937. early_param("nolapic", setup_nolapic);
  1938. static int __init parse_lapic_timer_c2_ok(char *arg)
  1939. {
  1940. local_apic_timer_c2_ok = 1;
  1941. return 0;
  1942. }
  1943. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1944. static int __init parse_disable_apic_timer(char *arg)
  1945. {
  1946. disable_apic_timer = 1;
  1947. return 0;
  1948. }
  1949. early_param("noapictimer", parse_disable_apic_timer);
  1950. static int __init parse_nolapic_timer(char *arg)
  1951. {
  1952. disable_apic_timer = 1;
  1953. return 0;
  1954. }
  1955. early_param("nolapic_timer", parse_nolapic_timer);
  1956. static int __init apic_set_verbosity(char *arg)
  1957. {
  1958. if (!arg) {
  1959. #ifdef CONFIG_X86_64
  1960. skip_ioapic_setup = 0;
  1961. return 0;
  1962. #endif
  1963. return -EINVAL;
  1964. }
  1965. if (strcmp("debug", arg) == 0)
  1966. apic_verbosity = APIC_DEBUG;
  1967. else if (strcmp("verbose", arg) == 0)
  1968. apic_verbosity = APIC_VERBOSE;
  1969. else {
  1970. pr_warning("APIC Verbosity level %s not recognised"
  1971. " use apic=verbose or apic=debug\n", arg);
  1972. return -EINVAL;
  1973. }
  1974. return 0;
  1975. }
  1976. early_param("apic", apic_set_verbosity);
  1977. static int __init lapic_insert_resource(void)
  1978. {
  1979. if (!apic_phys)
  1980. return -1;
  1981. /* Put local APIC into the resource map. */
  1982. lapic_resource.start = apic_phys;
  1983. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1984. insert_resource(&iomem_resource, &lapic_resource);
  1985. return 0;
  1986. }
  1987. /*
  1988. * need call insert after e820_reserve_resources()
  1989. * that is using request_resource
  1990. */
  1991. late_initcall(lapic_insert_resource);