apic.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/cpumask.h>
  4. #include <linux/delay.h>
  5. #include <linux/pm.h>
  6. #include <asm/alternative.h>
  7. #include <asm/cpufeature.h>
  8. #include <asm/processor.h>
  9. #include <asm/apicdef.h>
  10. #include <asm/atomic.h>
  11. #include <asm/fixmap.h>
  12. #include <asm/mpspec.h>
  13. #include <asm/system.h>
  14. #include <asm/msr.h>
  15. #define ARCH_APICTIMER_STOPS_ON_C3 1
  16. /*
  17. * Debugging macros
  18. */
  19. #define APIC_QUIET 0
  20. #define APIC_VERBOSE 1
  21. #define APIC_DEBUG 2
  22. /*
  23. * Define the default level of output to be very little
  24. * This can be turned up by using apic=verbose for more
  25. * information and apic=debug for _lots_ of information.
  26. * apic_verbosity is defined in apic.c
  27. */
  28. #define apic_printk(v, s, a...) do { \
  29. if ((v) <= apic_verbosity) \
  30. printk(s, ##a); \
  31. } while (0)
  32. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
  33. extern void generic_apic_probe(void);
  34. #else
  35. static inline void generic_apic_probe(void)
  36. {
  37. }
  38. #endif
  39. #ifdef CONFIG_X86_LOCAL_APIC
  40. extern unsigned int apic_verbosity;
  41. extern int local_apic_timer_c2_ok;
  42. extern int disable_apic;
  43. #ifdef CONFIG_SMP
  44. extern void __inquire_remote_apic(int apicid);
  45. #else /* CONFIG_SMP */
  46. static inline void __inquire_remote_apic(int apicid)
  47. {
  48. }
  49. #endif /* CONFIG_SMP */
  50. static inline void default_inquire_remote_apic(int apicid)
  51. {
  52. if (apic_verbosity >= APIC_DEBUG)
  53. __inquire_remote_apic(apicid);
  54. }
  55. /*
  56. * Basic functions accessing APICs.
  57. */
  58. #ifdef CONFIG_PARAVIRT
  59. #include <asm/paravirt.h>
  60. #else
  61. #define setup_boot_clock setup_boot_APIC_clock
  62. #define setup_secondary_clock setup_secondary_APIC_clock
  63. #endif
  64. #ifdef CONFIG_X86_64
  65. extern int is_vsmp_box(void);
  66. #else
  67. static inline int is_vsmp_box(void)
  68. {
  69. return 0;
  70. }
  71. #endif
  72. extern void xapic_wait_icr_idle(void);
  73. extern u32 safe_xapic_wait_icr_idle(void);
  74. extern void xapic_icr_write(u32, u32);
  75. extern int setup_profiling_timer(unsigned int);
  76. static inline void native_apic_mem_write(u32 reg, u32 v)
  77. {
  78. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  79. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  80. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  81. ASM_OUTPUT2("0" (v), "m" (*addr)));
  82. }
  83. static inline u32 native_apic_mem_read(u32 reg)
  84. {
  85. return *((volatile u32 *)(APIC_BASE + reg));
  86. }
  87. extern void native_apic_wait_icr_idle(void);
  88. extern u32 native_safe_apic_wait_icr_idle(void);
  89. extern void native_apic_icr_write(u32 low, u32 id);
  90. extern u64 native_apic_icr_read(void);
  91. #define EIM_8BIT_APIC_ID 0
  92. #define EIM_32BIT_APIC_ID 1
  93. #ifdef CONFIG_X86_X2APIC
  94. /*
  95. * Make previous memory operations globally visible before
  96. * sending the IPI through x2apic wrmsr. We need a serializing instruction or
  97. * mfence for this.
  98. */
  99. static inline void x2apic_wrmsr_fence(void)
  100. {
  101. asm volatile("mfence" : : : "memory");
  102. }
  103. static inline void native_apic_msr_write(u32 reg, u32 v)
  104. {
  105. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  106. reg == APIC_LVR)
  107. return;
  108. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  109. }
  110. static inline u32 native_apic_msr_read(u32 reg)
  111. {
  112. u32 low, high;
  113. if (reg == APIC_DFR)
  114. return -1;
  115. rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
  116. return low;
  117. }
  118. static inline void native_x2apic_wait_icr_idle(void)
  119. {
  120. /* no need to wait for icr idle in x2apic */
  121. return;
  122. }
  123. static inline u32 native_safe_x2apic_wait_icr_idle(void)
  124. {
  125. /* no need to wait for icr idle in x2apic */
  126. return 0;
  127. }
  128. static inline void native_x2apic_icr_write(u32 low, u32 id)
  129. {
  130. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  131. }
  132. static inline u64 native_x2apic_icr_read(void)
  133. {
  134. unsigned long val;
  135. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  136. return val;
  137. }
  138. extern int x2apic, x2apic_phys;
  139. extern void check_x2apic(void);
  140. extern void enable_x2apic(void);
  141. extern void enable_IR_x2apic(void);
  142. extern void x2apic_icr_write(u32 low, u32 id);
  143. static inline int x2apic_enabled(void)
  144. {
  145. int msr, msr2;
  146. if (!cpu_has_x2apic)
  147. return 0;
  148. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  149. if (msr & X2APIC_ENABLE)
  150. return 1;
  151. return 0;
  152. }
  153. #else
  154. static inline void check_x2apic(void)
  155. {
  156. }
  157. static inline void enable_x2apic(void)
  158. {
  159. }
  160. static inline void enable_IR_x2apic(void)
  161. {
  162. }
  163. static inline int x2apic_enabled(void)
  164. {
  165. return 0;
  166. }
  167. #define x2apic 0
  168. #endif
  169. extern int get_physical_broadcast(void);
  170. #ifdef CONFIG_X86_X2APIC
  171. static inline void ack_x2APIC_irq(void)
  172. {
  173. /* Docs say use 0 for future compatibility */
  174. native_apic_msr_write(APIC_EOI, 0);
  175. }
  176. #endif
  177. extern void apic_disable(void);
  178. extern int lapic_get_maxlvt(void);
  179. extern void clear_local_APIC(void);
  180. extern void connect_bsp_APIC(void);
  181. extern void disconnect_bsp_APIC(int virt_wire_setup);
  182. extern void disable_local_APIC(void);
  183. extern void lapic_shutdown(void);
  184. extern int verify_local_APIC(void);
  185. extern void cache_APIC_registers(void);
  186. extern void sync_Arb_IDs(void);
  187. extern void init_bsp_APIC(void);
  188. extern void setup_local_APIC(void);
  189. extern void end_local_APIC_setup(void);
  190. extern void init_apic_mappings(void);
  191. extern void setup_boot_APIC_clock(void);
  192. extern void setup_secondary_APIC_clock(void);
  193. extern int APIC_init_uniprocessor(void);
  194. extern void enable_NMI_through_LVT0(void);
  195. /*
  196. * On 32bit this is mach-xxx local
  197. */
  198. #ifdef CONFIG_X86_64
  199. extern void early_init_lapic_mapping(void);
  200. extern int apic_is_clustered_box(void);
  201. #else
  202. static inline int apic_is_clustered_box(void)
  203. {
  204. return 0;
  205. }
  206. #endif
  207. extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
  208. extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
  209. #else /* !CONFIG_X86_LOCAL_APIC */
  210. static inline void lapic_shutdown(void) { }
  211. #define local_apic_timer_c2_ok 1
  212. static inline void init_apic_mappings(void) { }
  213. static inline void disable_local_APIC(void) { }
  214. static inline void apic_disable(void) { }
  215. #endif /* !CONFIG_X86_LOCAL_APIC */
  216. #ifdef CONFIG_X86_64
  217. #define SET_APIC_ID(x) (apic->set_apic_id(x))
  218. #else
  219. #endif
  220. /*
  221. * Copyright 2004 James Cleverdon, IBM.
  222. * Subject to the GNU Public License, v.2
  223. *
  224. * Generic APIC sub-arch data struct.
  225. *
  226. * Hacked for x86-64 by James Cleverdon from i386 architecture code by
  227. * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
  228. * James Cleverdon.
  229. */
  230. struct apic {
  231. char *name;
  232. int (*probe)(void);
  233. int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
  234. int (*apic_id_registered)(void);
  235. u32 irq_delivery_mode;
  236. u32 irq_dest_mode;
  237. const struct cpumask *(*target_cpus)(void);
  238. int disable_esr;
  239. int dest_logical;
  240. unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
  241. unsigned long (*check_apicid_present)(int apicid);
  242. void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
  243. void (*init_apic_ldr)(void);
  244. physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
  245. void (*setup_apic_routing)(void);
  246. int (*multi_timer_check)(int apic, int irq);
  247. int (*apicid_to_node)(int logical_apicid);
  248. int (*cpu_to_logical_apicid)(int cpu);
  249. int (*cpu_present_to_apicid)(int mps_cpu);
  250. physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
  251. void (*setup_portio_remap)(void);
  252. int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
  253. void (*enable_apic_mode)(void);
  254. int (*phys_pkg_id)(int cpuid_apic, int index_msb);
  255. /*
  256. * When one of the next two hooks returns 1 the apic
  257. * is switched to this. Essentially they are additional
  258. * probe functions:
  259. */
  260. int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
  261. unsigned int (*get_apic_id)(unsigned long x);
  262. unsigned long (*set_apic_id)(unsigned int id);
  263. unsigned long apic_id_mask;
  264. unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
  265. unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
  266. const struct cpumask *andmask);
  267. /* ipi */
  268. void (*send_IPI_mask)(const struct cpumask *mask, int vector);
  269. void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
  270. int vector);
  271. void (*send_IPI_allbutself)(int vector);
  272. void (*send_IPI_all)(int vector);
  273. void (*send_IPI_self)(int vector);
  274. /* wakeup_secondary_cpu */
  275. int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
  276. int trampoline_phys_low;
  277. int trampoline_phys_high;
  278. void (*wait_for_init_deassert)(atomic_t *deassert);
  279. void (*smp_callin_clear_local_apic)(void);
  280. void (*inquire_remote_apic)(int apicid);
  281. /* apic ops */
  282. u32 (*read)(u32 reg);
  283. void (*write)(u32 reg, u32 v);
  284. u64 (*icr_read)(void);
  285. void (*icr_write)(u32 low, u32 high);
  286. void (*wait_icr_idle)(void);
  287. u32 (*safe_wait_icr_idle)(void);
  288. };
  289. /*
  290. * Pointer to the local APIC driver in use on this system (there's
  291. * always just one such driver in use - the kernel decides via an
  292. * early probing process which one it picks - and then sticks to it):
  293. */
  294. extern struct apic *apic;
  295. /*
  296. * APIC functionality to boot other CPUs - only used on SMP:
  297. */
  298. #ifdef CONFIG_SMP
  299. extern atomic_t init_deasserted;
  300. extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
  301. #endif
  302. static inline u32 apic_read(u32 reg)
  303. {
  304. return apic->read(reg);
  305. }
  306. static inline void apic_write(u32 reg, u32 val)
  307. {
  308. apic->write(reg, val);
  309. }
  310. static inline u64 apic_icr_read(void)
  311. {
  312. return apic->icr_read();
  313. }
  314. static inline void apic_icr_write(u32 low, u32 high)
  315. {
  316. apic->icr_write(low, high);
  317. }
  318. static inline void apic_wait_icr_idle(void)
  319. {
  320. apic->wait_icr_idle();
  321. }
  322. static inline u32 safe_apic_wait_icr_idle(void)
  323. {
  324. return apic->safe_wait_icr_idle();
  325. }
  326. static inline void ack_APIC_irq(void)
  327. {
  328. #ifdef CONFIG_X86_LOCAL_APIC
  329. /*
  330. * ack_APIC_irq() actually gets compiled as a single instruction
  331. * ... yummie.
  332. */
  333. /* Docs say use 0 for future compatibility */
  334. apic_write(APIC_EOI, 0);
  335. #endif
  336. }
  337. static inline unsigned default_get_apic_id(unsigned long x)
  338. {
  339. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  340. if (APIC_XAPIC(ver))
  341. return (x >> 24) & 0xFF;
  342. else
  343. return (x >> 24) & 0x0F;
  344. }
  345. /*
  346. * Warm reset vector default position:
  347. */
  348. #define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
  349. #define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
  350. #ifdef CONFIG_X86_64
  351. extern struct apic apic_flat;
  352. extern struct apic apic_physflat;
  353. extern struct apic apic_x2apic_cluster;
  354. extern struct apic apic_x2apic_phys;
  355. extern int default_acpi_madt_oem_check(char *, char *);
  356. extern void apic_send_IPI_self(int vector);
  357. extern struct apic apic_x2apic_uv_x;
  358. DECLARE_PER_CPU(int, x2apic_extra_bits);
  359. extern int default_cpu_present_to_apicid(int mps_cpu);
  360. extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
  361. #endif
  362. static inline void default_wait_for_init_deassert(atomic_t *deassert)
  363. {
  364. while (!atomic_read(deassert))
  365. cpu_relax();
  366. return;
  367. }
  368. extern void generic_bigsmp_probe(void);
  369. #ifdef CONFIG_X86_LOCAL_APIC
  370. #include <asm/smp.h>
  371. #define APIC_DFR_VALUE (APIC_DFR_FLAT)
  372. static inline const struct cpumask *default_target_cpus(void)
  373. {
  374. #ifdef CONFIG_SMP
  375. return cpu_online_mask;
  376. #else
  377. return cpumask_of(0);
  378. #endif
  379. }
  380. DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
  381. static inline unsigned int read_apic_id(void)
  382. {
  383. unsigned int reg;
  384. reg = apic_read(APIC_ID);
  385. return apic->get_apic_id(reg);
  386. }
  387. extern void default_setup_apic_routing(void);
  388. #ifdef CONFIG_X86_32
  389. /*
  390. * Set up the logical destination ID.
  391. *
  392. * Intel recommends to set DFR, LDR and TPR before enabling
  393. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  394. * document number 292116). So here it goes...
  395. */
  396. extern void default_init_apic_ldr(void);
  397. static inline int default_apic_id_registered(void)
  398. {
  399. return physid_isset(read_apic_id(), phys_cpu_present_map);
  400. }
  401. static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
  402. {
  403. return cpuid_apic >> index_msb;
  404. }
  405. extern int default_apicid_to_node(int logical_apicid);
  406. #endif
  407. static inline unsigned int
  408. default_cpu_mask_to_apicid(const struct cpumask *cpumask)
  409. {
  410. return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
  411. }
  412. static inline unsigned int
  413. default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  414. const struct cpumask *andmask)
  415. {
  416. unsigned long mask1 = cpumask_bits(cpumask)[0];
  417. unsigned long mask2 = cpumask_bits(andmask)[0];
  418. unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
  419. return (unsigned int)(mask1 & mask2 & mask3);
  420. }
  421. static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
  422. {
  423. return physid_isset(apicid, bitmap);
  424. }
  425. static inline unsigned long default_check_apicid_present(int bit)
  426. {
  427. return physid_isset(bit, phys_cpu_present_map);
  428. }
  429. static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
  430. {
  431. return phys_map;
  432. }
  433. /* Mapping from cpu number to logical apicid */
  434. static inline int default_cpu_to_logical_apicid(int cpu)
  435. {
  436. return 1 << cpu;
  437. }
  438. static inline int __default_cpu_present_to_apicid(int mps_cpu)
  439. {
  440. if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
  441. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  442. else
  443. return BAD_APICID;
  444. }
  445. static inline int
  446. __default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  447. {
  448. return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
  449. }
  450. #ifdef CONFIG_X86_32
  451. static inline int default_cpu_present_to_apicid(int mps_cpu)
  452. {
  453. return __default_cpu_present_to_apicid(mps_cpu);
  454. }
  455. static inline int
  456. default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  457. {
  458. return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
  459. }
  460. #else
  461. extern int default_cpu_present_to_apicid(int mps_cpu);
  462. extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
  463. #endif
  464. static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
  465. {
  466. return physid_mask_of_physid(phys_apicid);
  467. }
  468. #endif /* CONFIG_X86_LOCAL_APIC */
  469. #ifdef CONFIG_X86_32
  470. extern u8 cpu_2_logical_apicid[NR_CPUS];
  471. #endif
  472. #endif /* _ASM_X86_APIC_H */