pinmux-sh7786.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /*
  2. * SH7786 Pinmux
  3. *
  4. * Copyright (C) 2008, 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on SH7785 pinmux
  8. *
  9. * Copyright (C) 2008 Magnus Damm
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/kernel.h>
  17. #include <linux/gpio.h>
  18. #include <cpu/sh7786.h>
  19. enum {
  20. PINMUX_RESERVED = 0,
  21. PINMUX_DATA_BEGIN,
  22. PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
  23. PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
  24. PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
  25. PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA,
  26. PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
  27. PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
  28. PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
  29. PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA,
  30. PE7_DATA, PE6_DATA,
  31. PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
  32. PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA,
  33. PG7_DATA, PG6_DATA, PG5_DATA,
  34. PH7_DATA, PH6_DATA, PH5_DATA, PH4_DATA,
  35. PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA,
  36. PJ7_DATA, PJ6_DATA, PJ5_DATA, PJ4_DATA,
  37. PJ3_DATA, PJ2_DATA, PJ1_DATA,
  38. PINMUX_DATA_END,
  39. PINMUX_INPUT_BEGIN,
  40. PA7_IN, PA6_IN, PA5_IN, PA4_IN,
  41. PA3_IN, PA2_IN, PA1_IN, PA0_IN,
  42. PB7_IN, PB6_IN, PB5_IN, PB4_IN,
  43. PB3_IN, PB2_IN, PB1_IN, PB0_IN,
  44. PC7_IN, PC6_IN, PC5_IN, PC4_IN,
  45. PC3_IN, PC2_IN, PC1_IN, PC0_IN,
  46. PD7_IN, PD6_IN, PD5_IN, PD4_IN,
  47. PD3_IN, PD2_IN, PD1_IN, PD0_IN,
  48. PE7_IN, PE6_IN,
  49. PF7_IN, PF6_IN, PF5_IN, PF4_IN,
  50. PF3_IN, PF2_IN, PF1_IN, PF0_IN,
  51. PG7_IN, PG6_IN, PG5_IN,
  52. PH7_IN, PH6_IN, PH5_IN, PH4_IN,
  53. PH3_IN, PH2_IN, PH1_IN, PH0_IN,
  54. PJ7_IN, PJ6_IN, PJ5_IN, PJ4_IN,
  55. PJ3_IN, PJ2_IN, PJ1_IN,
  56. PINMUX_INPUT_END,
  57. PINMUX_INPUT_PULLUP_BEGIN,
  58. PA7_IN_PU, PA6_IN_PU, PA5_IN_PU, PA4_IN_PU,
  59. PA3_IN_PU, PA2_IN_PU, PA1_IN_PU, PA0_IN_PU,
  60. PB7_IN_PU, PB6_IN_PU, PB5_IN_PU, PB4_IN_PU,
  61. PB3_IN_PU, PB2_IN_PU, PB1_IN_PU, PB0_IN_PU,
  62. PC7_IN_PU, PC6_IN_PU, PC5_IN_PU, PC4_IN_PU,
  63. PC3_IN_PU, PC2_IN_PU, PC1_IN_PU, PC0_IN_PU,
  64. PD7_IN_PU, PD6_IN_PU, PD5_IN_PU, PD4_IN_PU,
  65. PD3_IN_PU, PD2_IN_PU, PD1_IN_PU, PD0_IN_PU,
  66. PE7_IN_PU, PE6_IN_PU,
  67. PF7_IN_PU, PF6_IN_PU, PF5_IN_PU, PF4_IN_PU,
  68. PF3_IN_PU, PF2_IN_PU, PF1_IN_PU, PF0_IN_PU,
  69. PG7_IN_PU, PG6_IN_PU, PG5_IN_PU,
  70. PH7_IN_PU, PH6_IN_PU, PH5_IN_PU, PH4_IN_PU,
  71. PH3_IN_PU, PH2_IN_PU, PH1_IN_PU, PH0_IN_PU,
  72. PJ7_IN_PU, PJ6_IN_PU, PJ5_IN_PU, PJ4_IN_PU,
  73. PJ3_IN_PU, PJ2_IN_PU, PJ1_IN_PU,
  74. PINMUX_INPUT_PULLUP_END,
  75. PINMUX_OUTPUT_BEGIN,
  76. PA7_OUT, PA6_OUT, PA5_OUT, PA4_OUT,
  77. PA3_OUT, PA2_OUT, PA1_OUT, PA0_OUT,
  78. PB7_OUT, PB6_OUT, PB5_OUT, PB4_OUT,
  79. PB3_OUT, PB2_OUT, PB1_OUT, PB0_OUT,
  80. PC7_OUT, PC6_OUT, PC5_OUT, PC4_OUT,
  81. PC3_OUT, PC2_OUT, PC1_OUT, PC0_OUT,
  82. PD7_OUT, PD6_OUT, PD5_OUT, PD4_OUT,
  83. PD3_OUT, PD2_OUT, PD1_OUT, PD0_OUT,
  84. PE7_OUT, PE6_OUT,
  85. PF7_OUT, PF6_OUT, PF5_OUT, PF4_OUT,
  86. PF3_OUT, PF2_OUT, PF1_OUT, PF0_OUT,
  87. PG7_OUT, PG6_OUT, PG5_OUT,
  88. PH7_OUT, PH6_OUT, PH5_OUT, PH4_OUT,
  89. PH3_OUT, PH2_OUT, PH1_OUT, PH0_OUT,
  90. PJ7_OUT, PJ6_OUT, PJ5_OUT, PJ4_OUT,
  91. PJ3_OUT, PJ2_OUT, PJ1_OUT,
  92. PINMUX_OUTPUT_END,
  93. PINMUX_FUNCTION_BEGIN,
  94. PA7_FN, PA6_FN, PA5_FN, PA4_FN,
  95. PA3_FN, PA2_FN, PA1_FN, PA0_FN,
  96. PB7_FN, PB6_FN, PB5_FN, PB4_FN,
  97. PB3_FN, PB2_FN, PB1_FN, PB0_FN,
  98. PC7_FN, PC6_FN, PC5_FN, PC4_FN,
  99. PC3_FN, PC2_FN, PC1_FN, PC0_FN,
  100. PD7_FN, PD6_FN, PD5_FN, PD4_FN,
  101. PD3_FN, PD2_FN, PD1_FN, PD0_FN,
  102. PE7_FN, PE6_FN,
  103. PF7_FN, PF6_FN, PF5_FN, PF4_FN,
  104. PF3_FN, PF2_FN, PF1_FN, PF0_FN,
  105. PG7_FN, PG6_FN, PG5_FN,
  106. PH7_FN, PH6_FN, PH5_FN, PH4_FN,
  107. PH3_FN, PH2_FN, PH1_FN, PH0_FN,
  108. PJ7_FN, PJ6_FN, PJ5_FN, PJ4_FN,
  109. PJ3_FN, PJ2_FN, PJ1_FN,
  110. P1MSEL14_0, P1MSEL14_1,
  111. P1MSEL13_0, P1MSEL13_1,
  112. P1MSEL12_0, P1MSEL12_1,
  113. P1MSEL11_0, P1MSEL11_1,
  114. P1MSEL10_0, P1MSEL10_1,
  115. P1MSEL9_0, P1MSEL9_1,
  116. P1MSEL8_0, P1MSEL8_1,
  117. P1MSEL7_0, P1MSEL7_1,
  118. P1MSEL6_0, P1MSEL6_1,
  119. P1MSEL5_0, P1MSEL5_1,
  120. P1MSEL4_0, P1MSEL4_1,
  121. P1MSEL3_0, P1MSEL3_1,
  122. P1MSEL2_0, P1MSEL2_1,
  123. P1MSEL1_0, P1MSEL1_1,
  124. P1MSEL0_0, P1MSEL0_1,
  125. P2MSEL15_0, P2MSEL15_1,
  126. P2MSEL14_0, P2MSEL14_1,
  127. P2MSEL13_0, P2MSEL13_1,
  128. P2MSEL12_0, P2MSEL12_1,
  129. P2MSEL11_0, P2MSEL11_1,
  130. P2MSEL10_0, P2MSEL10_1,
  131. P2MSEL9_0, P2MSEL9_1,
  132. P2MSEL8_0, P2MSEL8_1,
  133. P2MSEL7_0, P2MSEL7_1,
  134. P2MSEL6_0, P2MSEL6_1,
  135. P2MSEL5_0, P2MSEL5_1,
  136. P2MSEL4_0, P2MSEL4_1,
  137. P2MSEL3_0, P2MSEL3_1,
  138. P2MSEL2_0, P2MSEL2_1,
  139. P2MSEL1_0, P2MSEL1_1,
  140. P2MSEL0_0, P2MSEL0_1,
  141. PINMUX_FUNCTION_END,
  142. PINMUX_MARK_BEGIN,
  143. CDE_MARK,
  144. ETH_MAGIC_MARK,
  145. DISP_MARK,
  146. ETH_LINK_MARK,
  147. DR5_MARK,
  148. ETH_TX_ER_MARK,
  149. DR4_MARK,
  150. ETH_TX_EN_MARK,
  151. DR3_MARK,
  152. ETH_TXD3_MARK,
  153. DR2_MARK,
  154. ETH_TXD2_MARK,
  155. DR1_MARK,
  156. ETH_TXD1_MARK,
  157. DR0_MARK,
  158. ETH_TXD0_MARK,
  159. VSYNC_MARK,
  160. HSPI_CLK_MARK,
  161. ODDF_MARK,
  162. HSPI_CS_MARK,
  163. DG5_MARK,
  164. ETH_MDIO_MARK,
  165. DG4_MARK,
  166. ETH_RX_CLK_MARK,
  167. DG3_MARK,
  168. ETH_MDC_MARK,
  169. DG2_MARK,
  170. ETH_COL_MARK,
  171. DG1_MARK,
  172. ETH_TX_CLK_MARK,
  173. DG0_MARK,
  174. ETH_CRS_MARK,
  175. DCLKIN_MARK,
  176. HSPI_RX_MARK,
  177. HSYNC_MARK,
  178. HSPI_TX_MARK,
  179. DB5_MARK,
  180. ETH_RXD3_MARK,
  181. DB4_MARK,
  182. ETH_RXD2_MARK,
  183. DB3_MARK,
  184. ETH_RXD1_MARK,
  185. DB2_MARK,
  186. ETH_RXD0_MARK,
  187. DB1_MARK,
  188. ETH_RX_DV_MARK,
  189. DB0_MARK,
  190. ETH_RX_ER_MARK,
  191. DCLKOUT_MARK,
  192. SCIF1_SLK_MARK,
  193. SCIF1_RXD_MARK,
  194. SCIF1_TXD_MARK,
  195. DACK1_MARK,
  196. BACK_MARK,
  197. FALE_MARK,
  198. DACK0_MARK,
  199. FCLE_MARK,
  200. DREQ1_MARK,
  201. BREQ_MARK,
  202. USB_OVC1_MARK,
  203. DREQ0_MARK,
  204. USB_OVC0_MARK,
  205. USB_PENC1_MARK,
  206. USB_PENC0_MARK,
  207. HAC1_SDOUT_MARK,
  208. SSI1_SDATA_MARK,
  209. SDIF1CMD_MARK,
  210. HAC1_SDIN_MARK,
  211. SSI1_SCK_MARK,
  212. SDIF1CD_MARK,
  213. HAC1_SYNC_MARK,
  214. SSI1_WS_MARK,
  215. SDIF1WP_MARK,
  216. HAC1_BITCLK_MARK,
  217. SSI1_CLK_MARK,
  218. SDIF1CLK_MARK,
  219. HAC0_SDOUT_MARK,
  220. SSI0_SDATA_MARK,
  221. SDIF1D3_MARK,
  222. HAC0_SDIN_MARK,
  223. SSI0_SCK_MARK,
  224. SDIF1D2_MARK,
  225. HAC0_SYNC_MARK,
  226. SSI0_WS_MARK,
  227. SDIF1D1_MARK,
  228. HAC0_BITCLK_MARK,
  229. SSI0_CLK_MARK,
  230. SDIF1D0_MARK,
  231. SCIF3_SCK_MARK,
  232. SSI2_SDATA_MARK,
  233. SCIF3_RXD_MARK,
  234. TCLK_MARK,
  235. SSI2_SCK_MARK,
  236. SCIF3_TXD_MARK,
  237. HAC_RES_MARK,
  238. SSI2_WS_MARK,
  239. DACK3_MARK,
  240. SDIF0CMD_MARK,
  241. DACK2_MARK,
  242. SDIF0CD_MARK,
  243. DREQ3_MARK,
  244. SDIF0WP_MARK,
  245. SCIF0_CTS_MARK,
  246. DREQ2_MARK,
  247. SDIF0CLK_MARK,
  248. SCIF0_RTS_MARK,
  249. IRL7_MARK,
  250. SDIF0D3_MARK,
  251. SCIF0_SCK_MARK,
  252. IRL6_MARK,
  253. SDIF0D2_MARK,
  254. SCIF0_RXD_MARK,
  255. IRL5_MARK,
  256. SDIF0D1_MARK,
  257. SCIF0_TXD_MARK,
  258. IRL4_MARK,
  259. SDIF0D0_MARK,
  260. SCIF5_SCK_MARK,
  261. FRB_MARK,
  262. SCIF5_RXD_MARK,
  263. IOIS16_MARK,
  264. SCIF5_TXD_MARK,
  265. CE2B_MARK,
  266. DRAK3_MARK,
  267. CE2A_MARK,
  268. SCIF4_SCK_MARK,
  269. DRAK2_MARK,
  270. SSI3_WS_MARK,
  271. SCIF4_RXD_MARK,
  272. DRAK1_MARK,
  273. SSI3_SDATA_MARK,
  274. FSTATUS_MARK,
  275. SCIF4_TXD_MARK,
  276. DRAK0_MARK,
  277. SSI3_SCK_MARK,
  278. FSE_MARK,
  279. PINMUX_MARK_END,
  280. };
  281. static pinmux_enum_t pinmux_data[] = {
  282. /* PA GPIO */
  283. PINMUX_DATA(PA7_DATA, PA7_IN, PA7_OUT, PA7_IN_PU),
  284. PINMUX_DATA(PA6_DATA, PA6_IN, PA6_OUT, PA6_IN_PU),
  285. PINMUX_DATA(PA5_DATA, PA5_IN, PA5_OUT, PA5_IN_PU),
  286. PINMUX_DATA(PA4_DATA, PA4_IN, PA4_OUT, PA4_IN_PU),
  287. PINMUX_DATA(PA3_DATA, PA3_IN, PA3_OUT, PA3_IN_PU),
  288. PINMUX_DATA(PA2_DATA, PA2_IN, PA2_OUT, PA2_IN_PU),
  289. PINMUX_DATA(PA1_DATA, PA1_IN, PA1_OUT, PA1_IN_PU),
  290. PINMUX_DATA(PA0_DATA, PA0_IN, PA0_OUT, PA0_IN_PU),
  291. /* PB GPIO */
  292. PINMUX_DATA(PB7_DATA, PB7_IN, PB7_OUT, PB7_IN_PU),
  293. PINMUX_DATA(PB6_DATA, PB6_IN, PB6_OUT, PB6_IN_PU),
  294. PINMUX_DATA(PB5_DATA, PB5_IN, PB5_OUT, PB5_IN_PU),
  295. PINMUX_DATA(PB4_DATA, PB4_IN, PB4_OUT, PB4_IN_PU),
  296. PINMUX_DATA(PB3_DATA, PB3_IN, PB3_OUT, PB3_IN_PU),
  297. PINMUX_DATA(PB2_DATA, PB2_IN, PB2_OUT, PB2_IN_PU),
  298. PINMUX_DATA(PB1_DATA, PB1_IN, PB1_OUT, PB1_IN_PU),
  299. PINMUX_DATA(PB0_DATA, PB0_IN, PB0_OUT, PB0_IN_PU),
  300. /* PC GPIO */
  301. PINMUX_DATA(PC7_DATA, PC7_IN, PC7_OUT, PC7_IN_PU),
  302. PINMUX_DATA(PC6_DATA, PC6_IN, PC6_OUT, PC6_IN_PU),
  303. PINMUX_DATA(PC5_DATA, PC5_IN, PC5_OUT, PC5_IN_PU),
  304. PINMUX_DATA(PC4_DATA, PC4_IN, PC4_OUT, PC4_IN_PU),
  305. PINMUX_DATA(PC3_DATA, PC3_IN, PC3_OUT, PC3_IN_PU),
  306. PINMUX_DATA(PC2_DATA, PC2_IN, PC2_OUT, PC2_IN_PU),
  307. PINMUX_DATA(PC1_DATA, PC1_IN, PC1_OUT, PC1_IN_PU),
  308. PINMUX_DATA(PC0_DATA, PC0_IN, PC0_OUT, PC0_IN_PU),
  309. /* PD GPIO */
  310. PINMUX_DATA(PD7_DATA, PD7_IN, PD7_OUT, PD7_IN_PU),
  311. PINMUX_DATA(PD6_DATA, PD6_IN, PD6_OUT, PD6_IN_PU),
  312. PINMUX_DATA(PD5_DATA, PD5_IN, PD5_OUT, PD5_IN_PU),
  313. PINMUX_DATA(PD4_DATA, PD4_IN, PD4_OUT, PD4_IN_PU),
  314. PINMUX_DATA(PD3_DATA, PD3_IN, PD3_OUT, PD3_IN_PU),
  315. PINMUX_DATA(PD2_DATA, PD2_IN, PD2_OUT, PD2_IN_PU),
  316. PINMUX_DATA(PD1_DATA, PD1_IN, PD1_OUT, PD1_IN_PU),
  317. PINMUX_DATA(PD0_DATA, PD0_IN, PD0_OUT, PD0_IN_PU),
  318. /* PE GPIO */
  319. PINMUX_DATA(PE7_DATA, PE7_IN, PE7_OUT, PE7_IN_PU),
  320. PINMUX_DATA(PE6_DATA, PE6_IN, PE6_OUT, PE6_IN_PU),
  321. /* PF GPIO */
  322. PINMUX_DATA(PF7_DATA, PF7_IN, PF7_OUT, PF7_IN_PU),
  323. PINMUX_DATA(PF6_DATA, PF6_IN, PF6_OUT, PF6_IN_PU),
  324. PINMUX_DATA(PF5_DATA, PF5_IN, PF5_OUT, PF5_IN_PU),
  325. PINMUX_DATA(PF4_DATA, PF4_IN, PF4_OUT, PF4_IN_PU),
  326. PINMUX_DATA(PF3_DATA, PF3_IN, PF3_OUT, PF3_IN_PU),
  327. PINMUX_DATA(PF2_DATA, PF2_IN, PF2_OUT, PF2_IN_PU),
  328. PINMUX_DATA(PF1_DATA, PF1_IN, PF1_OUT, PF1_IN_PU),
  329. PINMUX_DATA(PF0_DATA, PF0_IN, PF0_OUT, PF0_IN_PU),
  330. /* PG GPIO */
  331. PINMUX_DATA(PG7_DATA, PG7_IN, PG7_OUT, PG7_IN_PU),
  332. PINMUX_DATA(PG6_DATA, PG6_IN, PG6_OUT, PG6_IN_PU),
  333. PINMUX_DATA(PG5_DATA, PG5_IN, PG5_OUT, PG5_IN_PU),
  334. /* PH GPIO */
  335. PINMUX_DATA(PH7_DATA, PH7_IN, PH7_OUT, PH7_IN_PU),
  336. PINMUX_DATA(PH6_DATA, PH6_IN, PH6_OUT, PH6_IN_PU),
  337. PINMUX_DATA(PH5_DATA, PH5_IN, PH5_OUT, PH5_IN_PU),
  338. PINMUX_DATA(PH4_DATA, PH4_IN, PH4_OUT, PH4_IN_PU),
  339. PINMUX_DATA(PH3_DATA, PH3_IN, PH3_OUT, PH3_IN_PU),
  340. PINMUX_DATA(PH2_DATA, PH2_IN, PH2_OUT, PH2_IN_PU),
  341. PINMUX_DATA(PH1_DATA, PH1_IN, PH1_OUT, PH1_IN_PU),
  342. PINMUX_DATA(PH0_DATA, PH0_IN, PH0_OUT, PH0_IN_PU),
  343. /* PJ GPIO */
  344. PINMUX_DATA(PJ7_DATA, PJ7_IN, PJ7_OUT, PJ7_IN_PU),
  345. PINMUX_DATA(PJ6_DATA, PJ6_IN, PJ6_OUT, PJ6_IN_PU),
  346. PINMUX_DATA(PJ5_DATA, PJ5_IN, PJ5_OUT, PJ5_IN_PU),
  347. PINMUX_DATA(PJ4_DATA, PJ4_IN, PJ4_OUT, PJ4_IN_PU),
  348. PINMUX_DATA(PJ3_DATA, PJ3_IN, PJ3_OUT, PJ3_IN_PU),
  349. PINMUX_DATA(PJ2_DATA, PJ2_IN, PJ2_OUT, PJ2_IN_PU),
  350. PINMUX_DATA(PJ1_DATA, PJ1_IN, PJ1_OUT, PJ1_IN_PU),
  351. /* PA FN */
  352. PINMUX_DATA(CDE_MARK, P1MSEL2_0, PA7_FN),
  353. PINMUX_DATA(DISP_MARK, P1MSEL2_0, PA6_FN),
  354. PINMUX_DATA(DR5_MARK, P1MSEL2_0, PA5_FN),
  355. PINMUX_DATA(DR4_MARK, P1MSEL2_0, PA4_FN),
  356. PINMUX_DATA(DR3_MARK, P1MSEL2_0, PA3_FN),
  357. PINMUX_DATA(DR2_MARK, P1MSEL2_0, PA2_FN),
  358. PINMUX_DATA(DR1_MARK, P1MSEL2_0, PA1_FN),
  359. PINMUX_DATA(DR0_MARK, P1MSEL2_0, PA0_FN),
  360. PINMUX_DATA(ETH_MAGIC_MARK, P1MSEL2_1, PA7_FN),
  361. PINMUX_DATA(ETH_LINK_MARK, P1MSEL2_1, PA6_FN),
  362. PINMUX_DATA(ETH_TX_ER_MARK, P1MSEL2_1, PA5_FN),
  363. PINMUX_DATA(ETH_TX_EN_MARK, P1MSEL2_1, PA4_FN),
  364. PINMUX_DATA(ETH_TXD3_MARK, P1MSEL2_1, PA3_FN),
  365. PINMUX_DATA(ETH_TXD2_MARK, P1MSEL2_1, PA2_FN),
  366. PINMUX_DATA(ETH_TXD1_MARK, P1MSEL2_1, PA1_FN),
  367. PINMUX_DATA(ETH_TXD0_MARK, P1MSEL2_1, PA0_FN),
  368. /* PB FN */
  369. PINMUX_DATA(VSYNC_MARK, P1MSEL3_0, PB7_FN),
  370. PINMUX_DATA(ODDF_MARK, P1MSEL3_0, PB6_FN),
  371. PINMUX_DATA(DG5_MARK, P1MSEL2_0, PB5_FN),
  372. PINMUX_DATA(DG4_MARK, P1MSEL2_0, PB4_FN),
  373. PINMUX_DATA(DG3_MARK, P1MSEL2_0, PB3_FN),
  374. PINMUX_DATA(DG2_MARK, P1MSEL2_0, PB2_FN),
  375. PINMUX_DATA(DG1_MARK, P1MSEL2_0, PB1_FN),
  376. PINMUX_DATA(DG0_MARK, P1MSEL2_0, PB0_FN),
  377. PINMUX_DATA(HSPI_CLK_MARK, P1MSEL3_1, PB7_FN),
  378. PINMUX_DATA(HSPI_CS_MARK, P1MSEL3_1, PB6_FN),
  379. PINMUX_DATA(ETH_MDIO_MARK, P1MSEL2_1, PB5_FN),
  380. PINMUX_DATA(ETH_RX_CLK_MARK, P1MSEL2_1, PB4_FN),
  381. PINMUX_DATA(ETH_MDC_MARK, P1MSEL2_1, PB3_FN),
  382. PINMUX_DATA(ETH_COL_MARK, P1MSEL2_1, PB2_FN),
  383. PINMUX_DATA(ETH_TX_CLK_MARK, P1MSEL2_1, PB1_FN),
  384. PINMUX_DATA(ETH_CRS_MARK, P1MSEL2_1, PB0_FN),
  385. /* PC FN */
  386. PINMUX_DATA(DCLKIN_MARK, P1MSEL3_0, PC7_FN),
  387. PINMUX_DATA(HSYNC_MARK, P1MSEL3_0, PC6_FN),
  388. PINMUX_DATA(DB5_MARK, P1MSEL2_0, PC5_FN),
  389. PINMUX_DATA(DB4_MARK, P1MSEL2_0, PC4_FN),
  390. PINMUX_DATA(DB3_MARK, P1MSEL2_0, PC3_FN),
  391. PINMUX_DATA(DB2_MARK, P1MSEL2_0, PC2_FN),
  392. PINMUX_DATA(DB1_MARK, P1MSEL2_0, PC1_FN),
  393. PINMUX_DATA(DB0_MARK, P1MSEL2_0, PC0_FN),
  394. PINMUX_DATA(HSPI_RX_MARK, P1MSEL3_1, PC7_FN),
  395. PINMUX_DATA(HSPI_TX_MARK, P1MSEL3_1, PC6_FN),
  396. PINMUX_DATA(ETH_RXD3_MARK, P1MSEL2_1, PC5_FN),
  397. PINMUX_DATA(ETH_RXD2_MARK, P1MSEL2_1, PC4_FN),
  398. PINMUX_DATA(ETH_RXD1_MARK, P1MSEL2_1, PC3_FN),
  399. PINMUX_DATA(ETH_RXD0_MARK, P1MSEL2_1, PC2_FN),
  400. PINMUX_DATA(ETH_RX_DV_MARK, P1MSEL2_1, PC1_FN),
  401. PINMUX_DATA(ETH_RX_ER_MARK, P1MSEL2_1, PC0_FN),
  402. /* PD FN */
  403. PINMUX_DATA(DCLKOUT_MARK, PD7_FN),
  404. PINMUX_DATA(SCIF1_SLK_MARK, PD6_FN),
  405. PINMUX_DATA(SCIF1_RXD_MARK, PD5_FN),
  406. PINMUX_DATA(SCIF1_TXD_MARK, PD4_FN),
  407. PINMUX_DATA(DACK1_MARK, P1MSEL13_1, P1MSEL12_0, PD3_FN),
  408. PINMUX_DATA(BACK_MARK, P1MSEL13_0, P1MSEL12_1, PD3_FN),
  409. PINMUX_DATA(FALE_MARK, P1MSEL13_0, P1MSEL12_0, PD3_FN),
  410. PINMUX_DATA(DACK0_MARK, P1MSEL14_1, PD2_FN),
  411. PINMUX_DATA(FCLE_MARK, P1MSEL14_0, PD2_FN),
  412. PINMUX_DATA(DREQ1_MARK, P1MSEL10_0, P1MSEL9_1, PD1_FN),
  413. PINMUX_DATA(BREQ_MARK, P1MSEL10_1, P1MSEL9_0, PD1_FN),
  414. PINMUX_DATA(USB_OVC1_MARK, P1MSEL10_0, P1MSEL9_0, PD1_FN),
  415. PINMUX_DATA(DREQ0_MARK, P1MSEL11_1, PD0_FN),
  416. PINMUX_DATA(USB_OVC0_MARK, P1MSEL11_0, PD0_FN),
  417. /* PE FN */
  418. PINMUX_DATA(USB_PENC1_MARK, PE7_FN),
  419. PINMUX_DATA(USB_PENC0_MARK, PE6_FN),
  420. /* PF FN */
  421. PINMUX_DATA(HAC1_SDOUT_MARK, P2MSEL15_0, P2MSEL14_0, PF7_FN),
  422. PINMUX_DATA(HAC1_SDIN_MARK, P2MSEL15_0, P2MSEL14_0, PF6_FN),
  423. PINMUX_DATA(HAC1_SYNC_MARK, P2MSEL15_0, P2MSEL14_0, PF5_FN),
  424. PINMUX_DATA(HAC1_BITCLK_MARK, P2MSEL15_0, P2MSEL14_0, PF4_FN),
  425. PINMUX_DATA(HAC0_SDOUT_MARK, P2MSEL13_0, P2MSEL12_0, PF3_FN),
  426. PINMUX_DATA(HAC0_SDIN_MARK, P2MSEL13_0, P2MSEL12_0, PF2_FN),
  427. PINMUX_DATA(HAC0_SYNC_MARK, P2MSEL13_0, P2MSEL12_0, PF1_FN),
  428. PINMUX_DATA(HAC0_BITCLK_MARK, P2MSEL13_0, P2MSEL12_0, PF0_FN),
  429. PINMUX_DATA(SSI1_SDATA_MARK, P2MSEL15_0, P2MSEL14_1, PF7_FN),
  430. PINMUX_DATA(SSI1_SCK_MARK, P2MSEL15_0, P2MSEL14_1, PF6_FN),
  431. PINMUX_DATA(SSI1_WS_MARK, P2MSEL15_0, P2MSEL14_1, PF5_FN),
  432. PINMUX_DATA(SSI1_CLK_MARK, P2MSEL15_0, P2MSEL14_1, PF4_FN),
  433. PINMUX_DATA(SSI0_SDATA_MARK, P2MSEL13_0, P2MSEL12_1, PF3_FN),
  434. PINMUX_DATA(SSI0_SCK_MARK, P2MSEL13_0, P2MSEL12_1, PF2_FN),
  435. PINMUX_DATA(SSI0_WS_MARK, P2MSEL13_0, P2MSEL12_1, PF1_FN),
  436. PINMUX_DATA(SSI0_CLK_MARK, P2MSEL13_0, P2MSEL12_1, PF0_FN),
  437. PINMUX_DATA(SDIF1CMD_MARK, P2MSEL15_1, P2MSEL14_0, PF7_FN),
  438. PINMUX_DATA(SDIF1CD_MARK, P2MSEL15_1, P2MSEL14_0, PF6_FN),
  439. PINMUX_DATA(SDIF1WP_MARK, P2MSEL15_1, P2MSEL14_0, PF5_FN),
  440. PINMUX_DATA(SDIF1CLK_MARK, P2MSEL15_1, P2MSEL14_0, PF4_FN),
  441. PINMUX_DATA(SDIF1D3_MARK, P2MSEL13_1, P2MSEL12_0, PF3_FN),
  442. PINMUX_DATA(SDIF1D2_MARK, P2MSEL13_1, P2MSEL12_0, PF2_FN),
  443. PINMUX_DATA(SDIF1D1_MARK, P2MSEL13_1, P2MSEL12_0, PF1_FN),
  444. PINMUX_DATA(SDIF1D0_MARK, P2MSEL13_1, P2MSEL12_0, PF0_FN),
  445. /* PG FN */
  446. PINMUX_DATA(SCIF3_SCK_MARK, P1MSEL8_0, PG7_FN),
  447. PINMUX_DATA(SSI2_SDATA_MARK, P1MSEL8_1, PG7_FN),
  448. PINMUX_DATA(SCIF3_RXD_MARK, P1MSEL7_0, P1MSEL6_0, PG6_FN),
  449. PINMUX_DATA(SSI2_SCK_MARK, P1MSEL7_1, P1MSEL6_0, PG6_FN),
  450. PINMUX_DATA(TCLK_MARK, P1MSEL7_0, P1MSEL6_1, PG6_FN),
  451. PINMUX_DATA(SCIF3_TXD_MARK, P1MSEL5_0, P1MSEL4_0, PG5_FN),
  452. PINMUX_DATA(SSI2_WS_MARK, P1MSEL5_1, P1MSEL4_0, PG5_FN),
  453. PINMUX_DATA(HAC_RES_MARK, P1MSEL5_0, P1MSEL4_1, PG5_FN),
  454. /* PH FN */
  455. PINMUX_DATA(DACK3_MARK, P2MSEL4_0, PH7_FN),
  456. PINMUX_DATA(SDIF0CMD_MARK, P2MSEL4_1, PH7_FN),
  457. PINMUX_DATA(DACK2_MARK, P2MSEL4_0, PH6_FN),
  458. PINMUX_DATA(SDIF0CD_MARK, P2MSEL4_1, PH6_FN),
  459. PINMUX_DATA(DREQ3_MARK, P2MSEL4_0, PH5_FN),
  460. PINMUX_DATA(SDIF0WP_MARK, P2MSEL4_1, PH5_FN),
  461. PINMUX_DATA(DREQ2_MARK, P2MSEL3_0, P2MSEL2_1, PH4_FN),
  462. PINMUX_DATA(SDIF0CLK_MARK, P2MSEL3_1, P2MSEL2_0, PH4_FN),
  463. PINMUX_DATA(SCIF0_CTS_MARK, P2MSEL3_0, P2MSEL2_0, PH4_FN),
  464. PINMUX_DATA(SDIF0D3_MARK, P2MSEL1_1, P2MSEL0_0, PH3_FN),
  465. PINMUX_DATA(SCIF0_RTS_MARK, P2MSEL1_0, P2MSEL0_0, PH3_FN),
  466. PINMUX_DATA(IRL7_MARK, P2MSEL1_0, P2MSEL0_1, PH3_FN),
  467. PINMUX_DATA(SDIF0D2_MARK, P2MSEL1_1, P2MSEL0_0, PH2_FN),
  468. PINMUX_DATA(SCIF0_SCK_MARK, P2MSEL1_0, P2MSEL0_0, PH2_FN),
  469. PINMUX_DATA(IRL6_MARK, P2MSEL1_0, P2MSEL0_1, PH2_FN),
  470. PINMUX_DATA(SDIF0D1_MARK, P2MSEL1_1, P2MSEL0_0, PH1_FN),
  471. PINMUX_DATA(SCIF0_RXD_MARK, P2MSEL1_0, P2MSEL0_0, PH1_FN),
  472. PINMUX_DATA(IRL5_MARK, P2MSEL1_0, P2MSEL0_1, PH1_FN),
  473. PINMUX_DATA(SDIF0D0_MARK, P2MSEL1_1, P2MSEL0_0, PH0_FN),
  474. PINMUX_DATA(SCIF0_TXD_MARK, P2MSEL1_0, P2MSEL0_0, PH0_FN),
  475. PINMUX_DATA(IRL4_MARK, P2MSEL1_0, P2MSEL0_1, PH0_FN),
  476. /* PJ FN */
  477. PINMUX_DATA(SCIF5_SCK_MARK, P2MSEL11_1, PJ7_FN),
  478. PINMUX_DATA(FRB_MARK, P2MSEL11_0, PJ7_FN),
  479. PINMUX_DATA(SCIF5_RXD_MARK, P2MSEL10_0, PJ6_FN),
  480. PINMUX_DATA(IOIS16_MARK, P2MSEL10_1, PJ6_FN),
  481. PINMUX_DATA(SCIF5_TXD_MARK, P2MSEL10_0, PJ5_FN),
  482. PINMUX_DATA(CE2B_MARK, P2MSEL10_1, PJ5_FN),
  483. PINMUX_DATA(DRAK3_MARK, P2MSEL7_0, PJ4_FN),
  484. PINMUX_DATA(CE2A_MARK, P2MSEL7_1, PJ4_FN),
  485. PINMUX_DATA(SCIF4_SCK_MARK, P2MSEL9_0, P2MSEL8_0, PJ3_FN),
  486. PINMUX_DATA(DRAK2_MARK, P2MSEL9_0, P2MSEL8_1, PJ3_FN),
  487. PINMUX_DATA(SSI3_WS_MARK, P2MSEL9_1, P2MSEL8_0, PJ3_FN),
  488. PINMUX_DATA(SCIF4_RXD_MARK, P2MSEL6_1, P2MSEL5_0, PJ2_FN),
  489. PINMUX_DATA(DRAK1_MARK, P2MSEL6_0, P2MSEL5_1, PJ2_FN),
  490. PINMUX_DATA(FSTATUS_MARK, P2MSEL6_0, P2MSEL5_0, PJ2_FN),
  491. PINMUX_DATA(SSI3_SDATA_MARK, P2MSEL6_1, P2MSEL5_1, PJ2_FN),
  492. PINMUX_DATA(SCIF4_TXD_MARK, P2MSEL6_1, P2MSEL5_0, PJ1_FN),
  493. PINMUX_DATA(DRAK0_MARK, P2MSEL6_0, P2MSEL5_1, PJ1_FN),
  494. PINMUX_DATA(FSE_MARK, P2MSEL6_0, P2MSEL5_0, PJ1_FN),
  495. PINMUX_DATA(SSI3_SCK_MARK, P2MSEL6_1, P2MSEL5_1, PJ1_FN),
  496. };
  497. static struct pinmux_gpio pinmux_gpios[] = {
  498. /* PA */
  499. PINMUX_GPIO(GPIO_PA7, PA7_DATA),
  500. PINMUX_GPIO(GPIO_PA6, PA6_DATA),
  501. PINMUX_GPIO(GPIO_PA5, PA5_DATA),
  502. PINMUX_GPIO(GPIO_PA4, PA4_DATA),
  503. PINMUX_GPIO(GPIO_PA3, PA3_DATA),
  504. PINMUX_GPIO(GPIO_PA2, PA2_DATA),
  505. PINMUX_GPIO(GPIO_PA1, PA1_DATA),
  506. PINMUX_GPIO(GPIO_PA0, PA0_DATA),
  507. /* PB */
  508. PINMUX_GPIO(GPIO_PB7, PB7_DATA),
  509. PINMUX_GPIO(GPIO_PB6, PB6_DATA),
  510. PINMUX_GPIO(GPIO_PB5, PB5_DATA),
  511. PINMUX_GPIO(GPIO_PB4, PB4_DATA),
  512. PINMUX_GPIO(GPIO_PB3, PB3_DATA),
  513. PINMUX_GPIO(GPIO_PB2, PB2_DATA),
  514. PINMUX_GPIO(GPIO_PB1, PB1_DATA),
  515. PINMUX_GPIO(GPIO_PB0, PB0_DATA),
  516. /* PC */
  517. PINMUX_GPIO(GPIO_PC7, PC7_DATA),
  518. PINMUX_GPIO(GPIO_PC6, PC6_DATA),
  519. PINMUX_GPIO(GPIO_PC5, PC5_DATA),
  520. PINMUX_GPIO(GPIO_PC4, PC4_DATA),
  521. PINMUX_GPIO(GPIO_PC3, PC3_DATA),
  522. PINMUX_GPIO(GPIO_PC2, PC2_DATA),
  523. PINMUX_GPIO(GPIO_PC1, PC1_DATA),
  524. PINMUX_GPIO(GPIO_PC0, PC0_DATA),
  525. /* PD */
  526. PINMUX_GPIO(GPIO_PD7, PD7_DATA),
  527. PINMUX_GPIO(GPIO_PD6, PD6_DATA),
  528. PINMUX_GPIO(GPIO_PD5, PD5_DATA),
  529. PINMUX_GPIO(GPIO_PD4, PD4_DATA),
  530. PINMUX_GPIO(GPIO_PD3, PD3_DATA),
  531. PINMUX_GPIO(GPIO_PD2, PD2_DATA),
  532. PINMUX_GPIO(GPIO_PD1, PD1_DATA),
  533. PINMUX_GPIO(GPIO_PD0, PD0_DATA),
  534. /* PE */
  535. PINMUX_GPIO(GPIO_PE5, PE7_DATA),
  536. PINMUX_GPIO(GPIO_PE4, PE6_DATA),
  537. /* PF */
  538. PINMUX_GPIO(GPIO_PF7, PF7_DATA),
  539. PINMUX_GPIO(GPIO_PF6, PF6_DATA),
  540. PINMUX_GPIO(GPIO_PF5, PF5_DATA),
  541. PINMUX_GPIO(GPIO_PF4, PF4_DATA),
  542. PINMUX_GPIO(GPIO_PF3, PF3_DATA),
  543. PINMUX_GPIO(GPIO_PF2, PF2_DATA),
  544. PINMUX_GPIO(GPIO_PF1, PF1_DATA),
  545. PINMUX_GPIO(GPIO_PF0, PF0_DATA),
  546. /* PG */
  547. PINMUX_GPIO(GPIO_PG7, PG7_DATA),
  548. PINMUX_GPIO(GPIO_PG6, PG6_DATA),
  549. PINMUX_GPIO(GPIO_PG5, PG5_DATA),
  550. /* PH */
  551. PINMUX_GPIO(GPIO_PH7, PH7_DATA),
  552. PINMUX_GPIO(GPIO_PH6, PH6_DATA),
  553. PINMUX_GPIO(GPIO_PH5, PH5_DATA),
  554. PINMUX_GPIO(GPIO_PH4, PH4_DATA),
  555. PINMUX_GPIO(GPIO_PH3, PH3_DATA),
  556. PINMUX_GPIO(GPIO_PH2, PH2_DATA),
  557. PINMUX_GPIO(GPIO_PH1, PH1_DATA),
  558. PINMUX_GPIO(GPIO_PH0, PH0_DATA),
  559. /* PJ */
  560. PINMUX_GPIO(GPIO_PJ7, PJ7_DATA),
  561. PINMUX_GPIO(GPIO_PJ6, PJ6_DATA),
  562. PINMUX_GPIO(GPIO_PJ5, PJ5_DATA),
  563. PINMUX_GPIO(GPIO_PJ4, PJ4_DATA),
  564. PINMUX_GPIO(GPIO_PJ3, PJ3_DATA),
  565. PINMUX_GPIO(GPIO_PJ2, PJ2_DATA),
  566. PINMUX_GPIO(GPIO_PJ1, PJ1_DATA),
  567. /* FN */
  568. PINMUX_GPIO(GPIO_FN_CDE, CDE_MARK),
  569. PINMUX_GPIO(GPIO_FN_ETH_MAGIC, ETH_MAGIC_MARK),
  570. PINMUX_GPIO(GPIO_FN_DISP, DISP_MARK),
  571. PINMUX_GPIO(GPIO_FN_ETH_LINK, ETH_LINK_MARK),
  572. PINMUX_GPIO(GPIO_FN_DR5, DR5_MARK),
  573. PINMUX_GPIO(GPIO_FN_ETH_TX_ER, ETH_TX_ER_MARK),
  574. PINMUX_GPIO(GPIO_FN_DR4, DR4_MARK),
  575. PINMUX_GPIO(GPIO_FN_ETH_TX_EN, ETH_TX_EN_MARK),
  576. PINMUX_GPIO(GPIO_FN_DR3, DR3_MARK),
  577. PINMUX_GPIO(GPIO_FN_ETH_TXD3, ETH_TXD3_MARK),
  578. PINMUX_GPIO(GPIO_FN_DR2, DR2_MARK),
  579. PINMUX_GPIO(GPIO_FN_ETH_TXD2, ETH_TXD2_MARK),
  580. PINMUX_GPIO(GPIO_FN_DR1, DR1_MARK),
  581. PINMUX_GPIO(GPIO_FN_ETH_TXD1, ETH_TXD1_MARK),
  582. PINMUX_GPIO(GPIO_FN_DR0, DR0_MARK),
  583. PINMUX_GPIO(GPIO_FN_ETH_TXD0, ETH_TXD0_MARK),
  584. PINMUX_GPIO(GPIO_FN_VSYNC, VSYNC_MARK),
  585. PINMUX_GPIO(GPIO_FN_HSPI_CLK, HSPI_CLK_MARK),
  586. PINMUX_GPIO(GPIO_FN_ODDF, ODDF_MARK),
  587. PINMUX_GPIO(GPIO_FN_HSPI_CS, HSPI_CS_MARK),
  588. PINMUX_GPIO(GPIO_FN_DG5, DG5_MARK),
  589. PINMUX_GPIO(GPIO_FN_ETH_MDIO, ETH_MDIO_MARK),
  590. PINMUX_GPIO(GPIO_FN_DG4, DG4_MARK),
  591. PINMUX_GPIO(GPIO_FN_ETH_RX_CLK, ETH_RX_CLK_MARK),
  592. PINMUX_GPIO(GPIO_FN_DG3, DG3_MARK),
  593. PINMUX_GPIO(GPIO_FN_ETH_MDC, ETH_MDC_MARK),
  594. PINMUX_GPIO(GPIO_FN_DG2, DG2_MARK),
  595. PINMUX_GPIO(GPIO_FN_ETH_COL, ETH_COL_MARK),
  596. PINMUX_GPIO(GPIO_FN_DG1, DG1_MARK),
  597. PINMUX_GPIO(GPIO_FN_ETH_TX_CLK, ETH_TX_CLK_MARK),
  598. PINMUX_GPIO(GPIO_FN_DG0, DG0_MARK),
  599. PINMUX_GPIO(GPIO_FN_ETH_CRS, ETH_CRS_MARK),
  600. PINMUX_GPIO(GPIO_FN_DCLKIN, DCLKIN_MARK),
  601. PINMUX_GPIO(GPIO_FN_HSPI_RX, HSPI_RX_MARK),
  602. PINMUX_GPIO(GPIO_FN_HSYNC, HSYNC_MARK),
  603. PINMUX_GPIO(GPIO_FN_HSPI_TX, HSPI_TX_MARK),
  604. PINMUX_GPIO(GPIO_FN_DB5, DB5_MARK),
  605. PINMUX_GPIO(GPIO_FN_ETH_RXD3, ETH_RXD3_MARK),
  606. PINMUX_GPIO(GPIO_FN_DB4, DB4_MARK),
  607. PINMUX_GPIO(GPIO_FN_ETH_RXD2, ETH_RXD2_MARK),
  608. PINMUX_GPIO(GPIO_FN_DB3, DB3_MARK),
  609. PINMUX_GPIO(GPIO_FN_ETH_RXD1, ETH_RXD1_MARK),
  610. PINMUX_GPIO(GPIO_FN_DB2, DB2_MARK),
  611. PINMUX_GPIO(GPIO_FN_ETH_RXD0, ETH_RXD0_MARK),
  612. PINMUX_GPIO(GPIO_FN_DB1, DB1_MARK),
  613. PINMUX_GPIO(GPIO_FN_ETH_RX_DV, ETH_RX_DV_MARK),
  614. PINMUX_GPIO(GPIO_FN_DB0, DB0_MARK),
  615. PINMUX_GPIO(GPIO_FN_ETH_RX_ER, ETH_RX_ER_MARK),
  616. PINMUX_GPIO(GPIO_FN_DCLKOUT, DCLKOUT_MARK),
  617. PINMUX_GPIO(GPIO_FN_SCIF1_SLK, SCIF1_SLK_MARK),
  618. PINMUX_GPIO(GPIO_FN_SCIF1_RXD, SCIF1_RXD_MARK),
  619. PINMUX_GPIO(GPIO_FN_SCIF1_TXD, SCIF1_TXD_MARK),
  620. PINMUX_GPIO(GPIO_FN_DACK1, DACK1_MARK),
  621. PINMUX_GPIO(GPIO_FN_BACK, BACK_MARK),
  622. PINMUX_GPIO(GPIO_FN_FALE, FALE_MARK),
  623. PINMUX_GPIO(GPIO_FN_DACK0, DACK0_MARK),
  624. PINMUX_GPIO(GPIO_FN_FCLE, FCLE_MARK),
  625. PINMUX_GPIO(GPIO_FN_DREQ1, DREQ1_MARK),
  626. PINMUX_GPIO(GPIO_FN_BREQ, BREQ_MARK),
  627. PINMUX_GPIO(GPIO_FN_USB_OVC1, USB_OVC1_MARK),
  628. PINMUX_GPIO(GPIO_FN_DREQ0, DREQ0_MARK),
  629. PINMUX_GPIO(GPIO_FN_USB_OVC0, USB_OVC0_MARK),
  630. PINMUX_GPIO(GPIO_FN_USB_PENC1, USB_PENC1_MARK),
  631. PINMUX_GPIO(GPIO_FN_USB_PENC0, USB_PENC0_MARK),
  632. PINMUX_GPIO(GPIO_FN_HAC1_SDOUT, HAC1_SDOUT_MARK),
  633. PINMUX_GPIO(GPIO_FN_SSI1_SDATA, SSI1_SDATA_MARK),
  634. PINMUX_GPIO(GPIO_FN_SDIF1CMD, SDIF1CMD_MARK),
  635. PINMUX_GPIO(GPIO_FN_HAC1_SDIN, HAC1_SDIN_MARK),
  636. PINMUX_GPIO(GPIO_FN_SSI1_SCK, SSI1_SCK_MARK),
  637. PINMUX_GPIO(GPIO_FN_SDIF1CD, SDIF1CD_MARK),
  638. PINMUX_GPIO(GPIO_FN_HAC1_SYNC, HAC1_SYNC_MARK),
  639. PINMUX_GPIO(GPIO_FN_SSI1_WS, SSI1_WS_MARK),
  640. PINMUX_GPIO(GPIO_FN_SDIF1WP, SDIF1WP_MARK),
  641. PINMUX_GPIO(GPIO_FN_HAC1_BITCLK, HAC1_BITCLK_MARK),
  642. PINMUX_GPIO(GPIO_FN_SSI1_CLK, SSI1_CLK_MARK),
  643. PINMUX_GPIO(GPIO_FN_SDIF1CLK, SDIF1CLK_MARK),
  644. PINMUX_GPIO(GPIO_FN_HAC0_SDOUT, HAC0_SDOUT_MARK),
  645. PINMUX_GPIO(GPIO_FN_SSI0_SDATA, SSI0_SDATA_MARK),
  646. PINMUX_GPIO(GPIO_FN_SDIF1D3, SDIF1D3_MARK),
  647. PINMUX_GPIO(GPIO_FN_HAC0_SDIN, HAC0_SDIN_MARK),
  648. PINMUX_GPIO(GPIO_FN_SSI0_SCK, SSI0_SCK_MARK),
  649. PINMUX_GPIO(GPIO_FN_SDIF1D2, SDIF1D2_MARK),
  650. PINMUX_GPIO(GPIO_FN_HAC0_SYNC, HAC0_SYNC_MARK),
  651. PINMUX_GPIO(GPIO_FN_SSI0_WS, SSI0_WS_MARK),
  652. PINMUX_GPIO(GPIO_FN_SDIF1D1, SDIF1D1_MARK),
  653. PINMUX_GPIO(GPIO_FN_HAC0_BITCLK, HAC0_BITCLK_MARK),
  654. PINMUX_GPIO(GPIO_FN_SSI0_CLK, SSI0_CLK_MARK),
  655. PINMUX_GPIO(GPIO_FN_SDIF1D0, SDIF1D0_MARK),
  656. PINMUX_GPIO(GPIO_FN_SCIF3_SCK, SCIF3_SCK_MARK),
  657. PINMUX_GPIO(GPIO_FN_SSI2_SDATA, SSI2_SDATA_MARK),
  658. PINMUX_GPIO(GPIO_FN_SCIF3_RXD, SCIF3_RXD_MARK),
  659. PINMUX_GPIO(GPIO_FN_TCLK, TCLK_MARK),
  660. PINMUX_GPIO(GPIO_FN_SSI2_SCK, SSI2_SCK_MARK),
  661. PINMUX_GPIO(GPIO_FN_SCIF3_TXD, SCIF3_TXD_MARK),
  662. PINMUX_GPIO(GPIO_FN_HAC_RES, HAC_RES_MARK),
  663. PINMUX_GPIO(GPIO_FN_SSI2_WS, SSI2_WS_MARK),
  664. PINMUX_GPIO(GPIO_FN_DACK3, DACK3_MARK),
  665. PINMUX_GPIO(GPIO_FN_SDIF0CMD, SDIF0CMD_MARK),
  666. PINMUX_GPIO(GPIO_FN_DACK2, DACK2_MARK),
  667. PINMUX_GPIO(GPIO_FN_SDIF0CD, SDIF0CD_MARK),
  668. PINMUX_GPIO(GPIO_FN_DREQ3, DREQ3_MARK),
  669. PINMUX_GPIO(GPIO_FN_SDIF0WP, SDIF0WP_MARK),
  670. PINMUX_GPIO(GPIO_FN_SCIF0_CTS, SCIF0_CTS_MARK),
  671. PINMUX_GPIO(GPIO_FN_DREQ2, DREQ2_MARK),
  672. PINMUX_GPIO(GPIO_FN_SDIF0CLK, SDIF0CLK_MARK),
  673. PINMUX_GPIO(GPIO_FN_SCIF0_RTS, SCIF0_RTS_MARK),
  674. PINMUX_GPIO(GPIO_FN_IRL7, IRL7_MARK),
  675. PINMUX_GPIO(GPIO_FN_SDIF0D3, SDIF0D3_MARK),
  676. PINMUX_GPIO(GPIO_FN_SCIF0_SCK, SCIF0_SCK_MARK),
  677. PINMUX_GPIO(GPIO_FN_IRL6, IRL6_MARK),
  678. PINMUX_GPIO(GPIO_FN_SDIF0D2, SDIF0D2_MARK),
  679. PINMUX_GPIO(GPIO_FN_SCIF0_RXD, SCIF0_RXD_MARK),
  680. PINMUX_GPIO(GPIO_FN_IRL5, IRL5_MARK),
  681. PINMUX_GPIO(GPIO_FN_SDIF0D1, SDIF0D1_MARK),
  682. PINMUX_GPIO(GPIO_FN_SCIF0_TXD, SCIF0_TXD_MARK),
  683. PINMUX_GPIO(GPIO_FN_IRL4, IRL4_MARK),
  684. PINMUX_GPIO(GPIO_FN_SDIF0D0, SDIF0D0_MARK),
  685. PINMUX_GPIO(GPIO_FN_SCIF5_SCK, SCIF5_SCK_MARK),
  686. PINMUX_GPIO(GPIO_FN_FRB, FRB_MARK),
  687. PINMUX_GPIO(GPIO_FN_SCIF5_RXD, SCIF5_RXD_MARK),
  688. PINMUX_GPIO(GPIO_FN_IOIS16, IOIS16_MARK),
  689. PINMUX_GPIO(GPIO_FN_SCIF5_TXD, SCIF5_TXD_MARK),
  690. PINMUX_GPIO(GPIO_FN_CE2B, CE2B_MARK),
  691. PINMUX_GPIO(GPIO_FN_DRAK3, DRAK3_MARK),
  692. PINMUX_GPIO(GPIO_FN_CE2A, CE2A_MARK),
  693. PINMUX_GPIO(GPIO_FN_SCIF4_SCK, SCIF4_SCK_MARK),
  694. PINMUX_GPIO(GPIO_FN_DRAK2, DRAK2_MARK),
  695. PINMUX_GPIO(GPIO_FN_SSI3_WS, SSI3_WS_MARK),
  696. PINMUX_GPIO(GPIO_FN_SCIF4_RXD, SCIF4_RXD_MARK),
  697. PINMUX_GPIO(GPIO_FN_DRAK1, DRAK1_MARK),
  698. PINMUX_GPIO(GPIO_FN_SSI3_SDATA, SSI3_SDATA_MARK),
  699. PINMUX_GPIO(GPIO_FN_FSTATUS, FSTATUS_MARK),
  700. PINMUX_GPIO(GPIO_FN_SCIF4_TXD, SCIF4_TXD_MARK),
  701. PINMUX_GPIO(GPIO_FN_DRAK0, DRAK0_MARK),
  702. PINMUX_GPIO(GPIO_FN_SSI3_SCK, SSI3_SCK_MARK),
  703. PINMUX_GPIO(GPIO_FN_FSE, FSE_MARK),
  704. };
  705. static struct pinmux_cfg_reg pinmux_config_regs[] = {
  706. { PINMUX_CFG_REG("PACR", 0xffcc0000, 16, 2) {
  707. PA7_FN, PA7_OUT, PA7_IN, PA7_IN_PU,
  708. PA6_FN, PA6_OUT, PA6_IN, PA6_IN_PU,
  709. PA5_FN, PA5_OUT, PA5_IN, PA5_IN_PU,
  710. PA4_FN, PA4_OUT, PA4_IN, PA4_IN_PU,
  711. PA3_FN, PA3_OUT, PA3_IN, PA3_IN_PU,
  712. PA2_FN, PA2_OUT, PA2_IN, PA2_IN_PU,
  713. PA1_FN, PA1_OUT, PA1_IN, PA1_IN_PU,
  714. PA0_FN, PA0_OUT, PA0_IN, PA0_IN_PU }
  715. },
  716. { PINMUX_CFG_REG("PBCR", 0xffcc0002, 16, 2) {
  717. PB7_FN, PB7_OUT, PB7_IN, PB7_IN_PU,
  718. PB6_FN, PB6_OUT, PB6_IN, PB6_IN_PU,
  719. PB5_FN, PB5_OUT, PB5_IN, PB5_IN_PU,
  720. PB4_FN, PB4_OUT, PB4_IN, PB4_IN_PU,
  721. PB3_FN, PB3_OUT, PB3_IN, PB3_IN_PU,
  722. PB2_FN, PB2_OUT, PB2_IN, PB2_IN_PU,
  723. PB1_FN, PB1_OUT, PB1_IN, PB1_IN_PU,
  724. PB0_FN, PB0_OUT, PB0_IN, PB0_IN_PU }
  725. },
  726. { PINMUX_CFG_REG("PCCR", 0xffcc0004, 16, 2) {
  727. PC7_FN, PC7_OUT, PC7_IN, PC7_IN_PU,
  728. PC6_FN, PC6_OUT, PC6_IN, PC6_IN_PU,
  729. PC5_FN, PC5_OUT, PC5_IN, PC5_IN_PU,
  730. PC4_FN, PC4_OUT, PC4_IN, PC4_IN_PU,
  731. PC3_FN, PC3_OUT, PC3_IN, PC3_IN_PU,
  732. PC2_FN, PC2_OUT, PC2_IN, PC2_IN_PU,
  733. PC1_FN, PC1_OUT, PC1_IN, PC1_IN_PU,
  734. PC0_FN, PC0_OUT, PC0_IN, PC0_IN_PU }
  735. },
  736. { PINMUX_CFG_REG("PDCR", 0xffcc0006, 16, 2) {
  737. PD7_FN, PD7_OUT, PD7_IN, PD7_IN_PU,
  738. PD6_FN, PD6_OUT, PD6_IN, PD6_IN_PU,
  739. PD5_FN, PD5_OUT, PD5_IN, PD5_IN_PU,
  740. PD4_FN, PD4_OUT, PD4_IN, PD4_IN_PU,
  741. PD3_FN, PD3_OUT, PD3_IN, PD3_IN_PU,
  742. PD2_FN, PD2_OUT, PD2_IN, PD2_IN_PU,
  743. PD1_FN, PD1_OUT, PD1_IN, PD1_IN_PU,
  744. PD0_FN, PD0_OUT, PD0_IN, PD0_IN_PU }
  745. },
  746. { PINMUX_CFG_REG("PECR", 0xffcc0008, 16, 2) {
  747. PE7_FN, PE7_OUT, PE7_IN, PE7_IN_PU,
  748. PE6_FN, PE6_OUT, PE6_IN, PE6_IN_PU,
  749. 0, 0, 0, 0,
  750. 0, 0, 0, 0,
  751. 0, 0, 0, 0,
  752. 0, 0, 0, 0,
  753. 0, 0, 0, 0,
  754. 0, 0, 0, 0, }
  755. },
  756. { PINMUX_CFG_REG("PFCR", 0xffcc000a, 16, 2) {
  757. PF7_FN, PF7_OUT, PF7_IN, PF7_IN_PU,
  758. PF6_FN, PF6_OUT, PF6_IN, PF6_IN_PU,
  759. PF5_FN, PF5_OUT, PF5_IN, PF5_IN_PU,
  760. PF4_FN, PF4_OUT, PF4_IN, PF4_IN_PU,
  761. PF3_FN, PF3_OUT, PF3_IN, PF3_IN_PU,
  762. PF2_FN, PF2_OUT, PF2_IN, PF2_IN_PU,
  763. PF1_FN, PF1_OUT, PF1_IN, PF1_IN_PU,
  764. PF0_FN, PF0_OUT, PF0_IN, PF0_IN_PU }
  765. },
  766. { PINMUX_CFG_REG("PGCR", 0xffcc000c, 16, 2) {
  767. PG7_FN, PG7_OUT, PG7_IN, PG7_IN_PU,
  768. PG6_FN, PG6_OUT, PG6_IN, PG6_IN_PU,
  769. PG5_FN, PG5_OUT, PG5_IN, PG5_IN_PU,
  770. 0, 0, 0, 0,
  771. 0, 0, 0, 0,
  772. 0, 0, 0, 0,
  773. 0, 0, 0, 0,
  774. 0, 0, 0, 0, }
  775. },
  776. { PINMUX_CFG_REG("PHCR", 0xffcc000e, 16, 2) {
  777. PH7_FN, PH7_OUT, PH7_IN, PH7_IN_PU,
  778. PH6_FN, PH6_OUT, PH6_IN, PH6_IN_PU,
  779. PH5_FN, PH5_OUT, PH5_IN, PH5_IN_PU,
  780. PH4_FN, PH4_OUT, PH4_IN, PH4_IN_PU,
  781. PH3_FN, PH3_OUT, PH3_IN, PH3_IN_PU,
  782. PH2_FN, PH2_OUT, PH2_IN, PH2_IN_PU,
  783. PH1_FN, PH1_OUT, PH1_IN, PH1_IN_PU,
  784. PH0_FN, PH0_OUT, PH0_IN, PH0_IN_PU }
  785. },
  786. { PINMUX_CFG_REG("PJCR", 0xffcc0010, 16, 2) {
  787. PJ7_FN, PJ7_OUT, PJ7_IN, PJ7_IN_PU,
  788. PJ6_FN, PJ6_OUT, PJ6_IN, PJ6_IN_PU,
  789. PJ5_FN, PJ5_OUT, PJ5_IN, PJ5_IN_PU,
  790. PJ4_FN, PJ4_OUT, PJ4_IN, PJ4_IN_PU,
  791. PJ3_FN, PJ3_OUT, PJ3_IN, PJ3_IN_PU,
  792. PJ2_FN, PJ2_OUT, PJ2_IN, PJ2_IN_PU,
  793. PJ1_FN, PJ1_OUT, PJ1_IN, PJ1_IN_PU,
  794. 0, 0, 0, 0, }
  795. },
  796. { PINMUX_CFG_REG("P1MSELR", 0xffcc0080, 16, 1) {
  797. 0, 0,
  798. P1MSEL14_0, P1MSEL14_1,
  799. P1MSEL13_0, P1MSEL13_1,
  800. P1MSEL12_0, P1MSEL12_1,
  801. P1MSEL11_0, P1MSEL11_1,
  802. P1MSEL10_0, P1MSEL10_1,
  803. P1MSEL9_0, P1MSEL9_1,
  804. P1MSEL8_0, P1MSEL8_1,
  805. P1MSEL7_0, P1MSEL7_1,
  806. P1MSEL6_0, P1MSEL6_1,
  807. P1MSEL5_0, P1MSEL5_1,
  808. P1MSEL4_0, P1MSEL4_1,
  809. P1MSEL3_0, P1MSEL3_1,
  810. P1MSEL2_0, P1MSEL2_1,
  811. P1MSEL1_0, P1MSEL1_1,
  812. P1MSEL0_0, P1MSEL0_1 }
  813. },
  814. { PINMUX_CFG_REG("P2MSELR", 0xffcc0082, 16, 1) {
  815. P2MSEL15_0, P2MSEL15_1,
  816. P2MSEL14_0, P2MSEL14_1,
  817. P2MSEL13_0, P2MSEL13_1,
  818. P2MSEL12_0, P2MSEL12_1,
  819. P2MSEL11_0, P2MSEL11_1,
  820. P2MSEL10_0, P2MSEL10_1,
  821. P2MSEL9_0, P2MSEL9_1,
  822. P2MSEL8_0, P2MSEL8_1,
  823. P2MSEL7_0, P2MSEL7_1,
  824. P2MSEL6_0, P2MSEL6_1,
  825. P2MSEL5_0, P2MSEL5_1,
  826. P2MSEL4_0, P2MSEL4_1,
  827. P2MSEL3_0, P2MSEL3_1,
  828. P2MSEL2_0, P2MSEL2_1,
  829. P2MSEL1_0, P2MSEL1_1,
  830. P2MSEL0_0, P2MSEL0_1 }
  831. },
  832. {}
  833. };
  834. static struct pinmux_data_reg pinmux_data_regs[] = {
  835. { PINMUX_DATA_REG("PADR", 0xffcc0020, 8) {
  836. PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
  837. PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA }
  838. },
  839. { PINMUX_DATA_REG("PBDR", 0xffcc0022, 8) {
  840. PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
  841. PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA }
  842. },
  843. { PINMUX_DATA_REG("PCDR", 0xffcc0024, 8) {
  844. PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
  845. PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA }
  846. },
  847. { PINMUX_DATA_REG("PDDR", 0xffcc0026, 8) {
  848. PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
  849. PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA }
  850. },
  851. { PINMUX_DATA_REG("PEDR", 0xffcc0028, 8) {
  852. PE7_DATA, PE6_DATA,
  853. 0, 0, 0, 0, 0, 0 }
  854. },
  855. { PINMUX_DATA_REG("PFDR", 0xffcc002a, 8) {
  856. PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
  857. PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA }
  858. },
  859. { PINMUX_DATA_REG("PGDR", 0xffcc002c, 8) {
  860. PG7_DATA, PG6_DATA, PG5_DATA, 0,
  861. 0, 0, 0, 0 }
  862. },
  863. { PINMUX_DATA_REG("PHDR", 0xffcc002e, 8) {
  864. PH7_DATA, PH6_DATA, PH5_DATA, PH4_DATA,
  865. PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA }
  866. },
  867. { PINMUX_DATA_REG("PJDR", 0xffcc0030, 8) {
  868. PJ7_DATA, PJ6_DATA, PJ5_DATA, PJ4_DATA,
  869. PJ3_DATA, PJ2_DATA, PJ1_DATA, 0 }
  870. },
  871. { },
  872. };
  873. static struct pinmux_info sh7786_pinmux_info = {
  874. .name = "sh7786_pfc",
  875. .reserved_id = PINMUX_RESERVED,
  876. .data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END },
  877. .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
  878. .input_pu = { PINMUX_INPUT_PULLUP_BEGIN, PINMUX_INPUT_PULLUP_END },
  879. .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
  880. .mark = { PINMUX_MARK_BEGIN, PINMUX_MARK_END },
  881. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  882. .first_gpio = GPIO_PA7,
  883. .last_gpio = GPIO_FN_FSE,
  884. .gpios = pinmux_gpios,
  885. .cfg_regs = pinmux_config_regs,
  886. .data_regs = pinmux_data_regs,
  887. .gpio_data = pinmux_data,
  888. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  889. };
  890. static int __init plat_pinmux_setup(void)
  891. {
  892. return register_pinmux(&sh7786_pinmux_info);
  893. }
  894. arch_initcall(plat_pinmux_setup);