dma.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480
  1. /*
  2. * linux/arch/arm/plat-omap/dma.c
  3. *
  4. * Copyright (C) 2003 - 2008 Nokia Corporation
  5. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  6. * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
  7. * Graphics DMA and LCD DMA graphics tranformations
  8. * by Imre Deak <imre.deak@nokia.com>
  9. * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
  10. * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
  11. * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
  12. *
  13. * Support functions for the OMAP internal DMA channels.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. *
  19. */
  20. #include <linux/module.h>
  21. #include <linux/init.h>
  22. #include <linux/sched.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/errno.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/irq.h>
  27. #include <linux/io.h>
  28. #include <asm/system.h>
  29. #include <mach/hardware.h>
  30. #include <mach/dma.h>
  31. #include <mach/tc.h>
  32. #undef DEBUG
  33. #ifndef CONFIG_ARCH_OMAP1
  34. enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
  35. DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
  36. };
  37. enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
  38. #endif
  39. #define OMAP_DMA_ACTIVE 0x01
  40. #define OMAP_DMA_CCR_EN (1 << 7)
  41. #define OMAP2_DMA_CSR_CLEAR_MASK 0xffe
  42. #define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
  43. static int enable_1510_mode;
  44. struct omap_dma_lch {
  45. int next_lch;
  46. int dev_id;
  47. u16 saved_csr;
  48. u16 enabled_irqs;
  49. const char *dev_name;
  50. void (*callback)(int lch, u16 ch_status, void *data);
  51. void *data;
  52. #ifndef CONFIG_ARCH_OMAP1
  53. /* required for Dynamic chaining */
  54. int prev_linked_ch;
  55. int next_linked_ch;
  56. int state;
  57. int chain_id;
  58. int status;
  59. #endif
  60. long flags;
  61. };
  62. struct dma_link_info {
  63. int *linked_dmach_q;
  64. int no_of_lchs_linked;
  65. int q_count;
  66. int q_tail;
  67. int q_head;
  68. int chain_state;
  69. int chain_mode;
  70. };
  71. static struct dma_link_info *dma_linked_lch;
  72. #ifndef CONFIG_ARCH_OMAP1
  73. /* Chain handling macros */
  74. #define OMAP_DMA_CHAIN_QINIT(chain_id) \
  75. do { \
  76. dma_linked_lch[chain_id].q_head = \
  77. dma_linked_lch[chain_id].q_tail = \
  78. dma_linked_lch[chain_id].q_count = 0; \
  79. } while (0)
  80. #define OMAP_DMA_CHAIN_QFULL(chain_id) \
  81. (dma_linked_lch[chain_id].no_of_lchs_linked == \
  82. dma_linked_lch[chain_id].q_count)
  83. #define OMAP_DMA_CHAIN_QLAST(chain_id) \
  84. do { \
  85. ((dma_linked_lch[chain_id].no_of_lchs_linked-1) == \
  86. dma_linked_lch[chain_id].q_count) \
  87. } while (0)
  88. #define OMAP_DMA_CHAIN_QEMPTY(chain_id) \
  89. (0 == dma_linked_lch[chain_id].q_count)
  90. #define __OMAP_DMA_CHAIN_INCQ(end) \
  91. ((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
  92. #define OMAP_DMA_CHAIN_INCQHEAD(chain_id) \
  93. do { \
  94. __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head); \
  95. dma_linked_lch[chain_id].q_count--; \
  96. } while (0)
  97. #define OMAP_DMA_CHAIN_INCQTAIL(chain_id) \
  98. do { \
  99. __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail); \
  100. dma_linked_lch[chain_id].q_count++; \
  101. } while (0)
  102. #endif
  103. static int dma_lch_count;
  104. static int dma_chan_count;
  105. static int omap_dma_reserve_channels;
  106. static spinlock_t dma_chan_lock;
  107. static struct omap_dma_lch *dma_chan;
  108. static void __iomem *omap_dma_base;
  109. static const u8 omap1_dma_irq[OMAP1_LOGICAL_DMA_CH_COUNT] = {
  110. INT_DMA_CH0_6, INT_DMA_CH1_7, INT_DMA_CH2_8, INT_DMA_CH3,
  111. INT_DMA_CH4, INT_DMA_CH5, INT_1610_DMA_CH6, INT_1610_DMA_CH7,
  112. INT_1610_DMA_CH8, INT_1610_DMA_CH9, INT_1610_DMA_CH10,
  113. INT_1610_DMA_CH11, INT_1610_DMA_CH12, INT_1610_DMA_CH13,
  114. INT_1610_DMA_CH14, INT_1610_DMA_CH15, INT_DMA_LCD
  115. };
  116. static inline void disable_lnk(int lch);
  117. static void omap_disable_channel_irq(int lch);
  118. static inline void omap_enable_channel_irq(int lch);
  119. #define REVISIT_24XX() printk(KERN_ERR "FIXME: no %s on 24xx\n", \
  120. __func__);
  121. #define dma_read(reg) \
  122. ({ \
  123. u32 __val; \
  124. if (cpu_class_is_omap1()) \
  125. __val = __raw_readw(omap_dma_base + OMAP1_DMA_##reg); \
  126. else \
  127. __val = __raw_readl(omap_dma_base + OMAP_DMA4_##reg); \
  128. __val; \
  129. })
  130. #define dma_write(val, reg) \
  131. ({ \
  132. if (cpu_class_is_omap1()) \
  133. __raw_writew((u16)(val), omap_dma_base + OMAP1_DMA_##reg); \
  134. else \
  135. __raw_writel((val), omap_dma_base + OMAP_DMA4_##reg); \
  136. })
  137. #ifdef CONFIG_ARCH_OMAP15XX
  138. /* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
  139. int omap_dma_in_1510_mode(void)
  140. {
  141. return enable_1510_mode;
  142. }
  143. #else
  144. #define omap_dma_in_1510_mode() 0
  145. #endif
  146. #ifdef CONFIG_ARCH_OMAP1
  147. static inline int get_gdma_dev(int req)
  148. {
  149. u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
  150. int shift = ((req - 1) % 5) * 6;
  151. return ((omap_readl(reg) >> shift) & 0x3f) + 1;
  152. }
  153. static inline void set_gdma_dev(int req, int dev)
  154. {
  155. u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
  156. int shift = ((req - 1) % 5) * 6;
  157. u32 l;
  158. l = omap_readl(reg);
  159. l &= ~(0x3f << shift);
  160. l |= (dev - 1) << shift;
  161. omap_writel(l, reg);
  162. }
  163. #else
  164. #define set_gdma_dev(req, dev) do {} while (0)
  165. #endif
  166. /* Omap1 only */
  167. static void clear_lch_regs(int lch)
  168. {
  169. int i;
  170. void __iomem *lch_base = omap_dma_base + OMAP1_DMA_CH_BASE(lch);
  171. for (i = 0; i < 0x2c; i += 2)
  172. __raw_writew(0, lch_base + i);
  173. }
  174. void omap_set_dma_priority(int lch, int dst_port, int priority)
  175. {
  176. unsigned long reg;
  177. u32 l;
  178. if (cpu_class_is_omap1()) {
  179. switch (dst_port) {
  180. case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
  181. reg = OMAP_TC_OCPT1_PRIOR;
  182. break;
  183. case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
  184. reg = OMAP_TC_OCPT2_PRIOR;
  185. break;
  186. case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
  187. reg = OMAP_TC_EMIFF_PRIOR;
  188. break;
  189. case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
  190. reg = OMAP_TC_EMIFS_PRIOR;
  191. break;
  192. default:
  193. BUG();
  194. return;
  195. }
  196. l = omap_readl(reg);
  197. l &= ~(0xf << 8);
  198. l |= (priority & 0xf) << 8;
  199. omap_writel(l, reg);
  200. }
  201. if (cpu_class_is_omap2()) {
  202. u32 ccr;
  203. ccr = dma_read(CCR(lch));
  204. if (priority)
  205. ccr |= (1 << 6);
  206. else
  207. ccr &= ~(1 << 6);
  208. dma_write(ccr, CCR(lch));
  209. }
  210. }
  211. EXPORT_SYMBOL(omap_set_dma_priority);
  212. void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
  213. int frame_count, int sync_mode,
  214. int dma_trigger, int src_or_dst_synch)
  215. {
  216. u32 l;
  217. l = dma_read(CSDP(lch));
  218. l &= ~0x03;
  219. l |= data_type;
  220. dma_write(l, CSDP(lch));
  221. if (cpu_class_is_omap1()) {
  222. u16 ccr;
  223. ccr = dma_read(CCR(lch));
  224. ccr &= ~(1 << 5);
  225. if (sync_mode == OMAP_DMA_SYNC_FRAME)
  226. ccr |= 1 << 5;
  227. dma_write(ccr, CCR(lch));
  228. ccr = dma_read(CCR2(lch));
  229. ccr &= ~(1 << 2);
  230. if (sync_mode == OMAP_DMA_SYNC_BLOCK)
  231. ccr |= 1 << 2;
  232. dma_write(ccr, CCR2(lch));
  233. }
  234. if (cpu_class_is_omap2() && dma_trigger) {
  235. u32 val;
  236. val = dma_read(CCR(lch));
  237. /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
  238. val &= ~((3 << 19) | 0x1f);
  239. val |= (dma_trigger & ~0x1f) << 14;
  240. val |= dma_trigger & 0x1f;
  241. if (sync_mode & OMAP_DMA_SYNC_FRAME)
  242. val |= 1 << 5;
  243. else
  244. val &= ~(1 << 5);
  245. if (sync_mode & OMAP_DMA_SYNC_BLOCK)
  246. val |= 1 << 18;
  247. else
  248. val &= ~(1 << 18);
  249. if (src_or_dst_synch)
  250. val |= 1 << 24; /* source synch */
  251. else
  252. val &= ~(1 << 24); /* dest synch */
  253. dma_write(val, CCR(lch));
  254. }
  255. dma_write(elem_count, CEN(lch));
  256. dma_write(frame_count, CFN(lch));
  257. }
  258. EXPORT_SYMBOL(omap_set_dma_transfer_params);
  259. void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
  260. {
  261. BUG_ON(omap_dma_in_1510_mode());
  262. if (cpu_class_is_omap1()) {
  263. u16 w;
  264. w = dma_read(CCR2(lch));
  265. w &= ~0x03;
  266. switch (mode) {
  267. case OMAP_DMA_CONSTANT_FILL:
  268. w |= 0x01;
  269. break;
  270. case OMAP_DMA_TRANSPARENT_COPY:
  271. w |= 0x02;
  272. break;
  273. case OMAP_DMA_COLOR_DIS:
  274. break;
  275. default:
  276. BUG();
  277. }
  278. dma_write(w, CCR2(lch));
  279. w = dma_read(LCH_CTRL(lch));
  280. w &= ~0x0f;
  281. /* Default is channel type 2D */
  282. if (mode) {
  283. dma_write((u16)color, COLOR_L(lch));
  284. dma_write((u16)(color >> 16), COLOR_U(lch));
  285. w |= 1; /* Channel type G */
  286. }
  287. dma_write(w, LCH_CTRL(lch));
  288. }
  289. if (cpu_class_is_omap2()) {
  290. u32 val;
  291. val = dma_read(CCR(lch));
  292. val &= ~((1 << 17) | (1 << 16));
  293. switch (mode) {
  294. case OMAP_DMA_CONSTANT_FILL:
  295. val |= 1 << 16;
  296. break;
  297. case OMAP_DMA_TRANSPARENT_COPY:
  298. val |= 1 << 17;
  299. break;
  300. case OMAP_DMA_COLOR_DIS:
  301. break;
  302. default:
  303. BUG();
  304. }
  305. dma_write(val, CCR(lch));
  306. color &= 0xffffff;
  307. dma_write(color, COLOR(lch));
  308. }
  309. }
  310. EXPORT_SYMBOL(omap_set_dma_color_mode);
  311. void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
  312. {
  313. if (cpu_class_is_omap2()) {
  314. u32 csdp;
  315. csdp = dma_read(CSDP(lch));
  316. csdp &= ~(0x3 << 16);
  317. csdp |= (mode << 16);
  318. dma_write(csdp, CSDP(lch));
  319. }
  320. }
  321. EXPORT_SYMBOL(omap_set_dma_write_mode);
  322. void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
  323. {
  324. if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
  325. u32 l;
  326. l = dma_read(LCH_CTRL(lch));
  327. l &= ~0x7;
  328. l |= mode;
  329. dma_write(l, LCH_CTRL(lch));
  330. }
  331. }
  332. EXPORT_SYMBOL(omap_set_dma_channel_mode);
  333. /* Note that src_port is only for omap1 */
  334. void omap_set_dma_src_params(int lch, int src_port, int src_amode,
  335. unsigned long src_start,
  336. int src_ei, int src_fi)
  337. {
  338. u32 l;
  339. if (cpu_class_is_omap1()) {
  340. u16 w;
  341. w = dma_read(CSDP(lch));
  342. w &= ~(0x1f << 2);
  343. w |= src_port << 2;
  344. dma_write(w, CSDP(lch));
  345. }
  346. l = dma_read(CCR(lch));
  347. l &= ~(0x03 << 12);
  348. l |= src_amode << 12;
  349. dma_write(l, CCR(lch));
  350. if (cpu_class_is_omap1()) {
  351. dma_write(src_start >> 16, CSSA_U(lch));
  352. dma_write((u16)src_start, CSSA_L(lch));
  353. }
  354. if (cpu_class_is_omap2())
  355. dma_write(src_start, CSSA(lch));
  356. dma_write(src_ei, CSEI(lch));
  357. dma_write(src_fi, CSFI(lch));
  358. }
  359. EXPORT_SYMBOL(omap_set_dma_src_params);
  360. void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
  361. {
  362. omap_set_dma_transfer_params(lch, params->data_type,
  363. params->elem_count, params->frame_count,
  364. params->sync_mode, params->trigger,
  365. params->src_or_dst_synch);
  366. omap_set_dma_src_params(lch, params->src_port,
  367. params->src_amode, params->src_start,
  368. params->src_ei, params->src_fi);
  369. omap_set_dma_dest_params(lch, params->dst_port,
  370. params->dst_amode, params->dst_start,
  371. params->dst_ei, params->dst_fi);
  372. if (params->read_prio || params->write_prio)
  373. omap_dma_set_prio_lch(lch, params->read_prio,
  374. params->write_prio);
  375. }
  376. EXPORT_SYMBOL(omap_set_dma_params);
  377. void omap_set_dma_src_index(int lch, int eidx, int fidx)
  378. {
  379. if (cpu_class_is_omap2())
  380. return;
  381. dma_write(eidx, CSEI(lch));
  382. dma_write(fidx, CSFI(lch));
  383. }
  384. EXPORT_SYMBOL(omap_set_dma_src_index);
  385. void omap_set_dma_src_data_pack(int lch, int enable)
  386. {
  387. u32 l;
  388. l = dma_read(CSDP(lch));
  389. l &= ~(1 << 6);
  390. if (enable)
  391. l |= (1 << 6);
  392. dma_write(l, CSDP(lch));
  393. }
  394. EXPORT_SYMBOL(omap_set_dma_src_data_pack);
  395. void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
  396. {
  397. unsigned int burst = 0;
  398. u32 l;
  399. l = dma_read(CSDP(lch));
  400. l &= ~(0x03 << 7);
  401. switch (burst_mode) {
  402. case OMAP_DMA_DATA_BURST_DIS:
  403. break;
  404. case OMAP_DMA_DATA_BURST_4:
  405. if (cpu_class_is_omap2())
  406. burst = 0x1;
  407. else
  408. burst = 0x2;
  409. break;
  410. case OMAP_DMA_DATA_BURST_8:
  411. if (cpu_class_is_omap2()) {
  412. burst = 0x2;
  413. break;
  414. }
  415. /* not supported by current hardware on OMAP1
  416. * w |= (0x03 << 7);
  417. * fall through
  418. */
  419. case OMAP_DMA_DATA_BURST_16:
  420. if (cpu_class_is_omap2()) {
  421. burst = 0x3;
  422. break;
  423. }
  424. /* OMAP1 don't support burst 16
  425. * fall through
  426. */
  427. default:
  428. BUG();
  429. }
  430. l |= (burst << 7);
  431. dma_write(l, CSDP(lch));
  432. }
  433. EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
  434. /* Note that dest_port is only for OMAP1 */
  435. void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
  436. unsigned long dest_start,
  437. int dst_ei, int dst_fi)
  438. {
  439. u32 l;
  440. if (cpu_class_is_omap1()) {
  441. l = dma_read(CSDP(lch));
  442. l &= ~(0x1f << 9);
  443. l |= dest_port << 9;
  444. dma_write(l, CSDP(lch));
  445. }
  446. l = dma_read(CCR(lch));
  447. l &= ~(0x03 << 14);
  448. l |= dest_amode << 14;
  449. dma_write(l, CCR(lch));
  450. if (cpu_class_is_omap1()) {
  451. dma_write(dest_start >> 16, CDSA_U(lch));
  452. dma_write(dest_start, CDSA_L(lch));
  453. }
  454. if (cpu_class_is_omap2())
  455. dma_write(dest_start, CDSA(lch));
  456. dma_write(dst_ei, CDEI(lch));
  457. dma_write(dst_fi, CDFI(lch));
  458. }
  459. EXPORT_SYMBOL(omap_set_dma_dest_params);
  460. void omap_set_dma_dest_index(int lch, int eidx, int fidx)
  461. {
  462. if (cpu_class_is_omap2())
  463. return;
  464. dma_write(eidx, CDEI(lch));
  465. dma_write(fidx, CDFI(lch));
  466. }
  467. EXPORT_SYMBOL(omap_set_dma_dest_index);
  468. void omap_set_dma_dest_data_pack(int lch, int enable)
  469. {
  470. u32 l;
  471. l = dma_read(CSDP(lch));
  472. l &= ~(1 << 13);
  473. if (enable)
  474. l |= 1 << 13;
  475. dma_write(l, CSDP(lch));
  476. }
  477. EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
  478. void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
  479. {
  480. unsigned int burst = 0;
  481. u32 l;
  482. l = dma_read(CSDP(lch));
  483. l &= ~(0x03 << 14);
  484. switch (burst_mode) {
  485. case OMAP_DMA_DATA_BURST_DIS:
  486. break;
  487. case OMAP_DMA_DATA_BURST_4:
  488. if (cpu_class_is_omap2())
  489. burst = 0x1;
  490. else
  491. burst = 0x2;
  492. break;
  493. case OMAP_DMA_DATA_BURST_8:
  494. if (cpu_class_is_omap2())
  495. burst = 0x2;
  496. else
  497. burst = 0x3;
  498. break;
  499. case OMAP_DMA_DATA_BURST_16:
  500. if (cpu_class_is_omap2()) {
  501. burst = 0x3;
  502. break;
  503. }
  504. /* OMAP1 don't support burst 16
  505. * fall through
  506. */
  507. default:
  508. printk(KERN_ERR "Invalid DMA burst mode\n");
  509. BUG();
  510. return;
  511. }
  512. l |= (burst << 14);
  513. dma_write(l, CSDP(lch));
  514. }
  515. EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
  516. static inline void omap_enable_channel_irq(int lch)
  517. {
  518. u32 status;
  519. /* Clear CSR */
  520. if (cpu_class_is_omap1())
  521. status = dma_read(CSR(lch));
  522. else if (cpu_class_is_omap2())
  523. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
  524. /* Enable some nice interrupts. */
  525. dma_write(dma_chan[lch].enabled_irqs, CICR(lch));
  526. }
  527. static void omap_disable_channel_irq(int lch)
  528. {
  529. if (cpu_class_is_omap2())
  530. dma_write(0, CICR(lch));
  531. }
  532. void omap_enable_dma_irq(int lch, u16 bits)
  533. {
  534. dma_chan[lch].enabled_irqs |= bits;
  535. }
  536. EXPORT_SYMBOL(omap_enable_dma_irq);
  537. void omap_disable_dma_irq(int lch, u16 bits)
  538. {
  539. dma_chan[lch].enabled_irqs &= ~bits;
  540. }
  541. EXPORT_SYMBOL(omap_disable_dma_irq);
  542. static inline void enable_lnk(int lch)
  543. {
  544. u32 l;
  545. l = dma_read(CLNK_CTRL(lch));
  546. if (cpu_class_is_omap1())
  547. l &= ~(1 << 14);
  548. /* Set the ENABLE_LNK bits */
  549. if (dma_chan[lch].next_lch != -1)
  550. l = dma_chan[lch].next_lch | (1 << 15);
  551. #ifndef CONFIG_ARCH_OMAP1
  552. if (cpu_class_is_omap2())
  553. if (dma_chan[lch].next_linked_ch != -1)
  554. l = dma_chan[lch].next_linked_ch | (1 << 15);
  555. #endif
  556. dma_write(l, CLNK_CTRL(lch));
  557. }
  558. static inline void disable_lnk(int lch)
  559. {
  560. u32 l;
  561. l = dma_read(CLNK_CTRL(lch));
  562. /* Disable interrupts */
  563. if (cpu_class_is_omap1()) {
  564. dma_write(0, CICR(lch));
  565. /* Set the STOP_LNK bit */
  566. l |= 1 << 14;
  567. }
  568. if (cpu_class_is_omap2()) {
  569. omap_disable_channel_irq(lch);
  570. /* Clear the ENABLE_LNK bit */
  571. l &= ~(1 << 15);
  572. }
  573. dma_write(l, CLNK_CTRL(lch));
  574. dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
  575. }
  576. static inline void omap2_enable_irq_lch(int lch)
  577. {
  578. u32 val;
  579. if (!cpu_class_is_omap2())
  580. return;
  581. val = dma_read(IRQENABLE_L0);
  582. val |= 1 << lch;
  583. dma_write(val, IRQENABLE_L0);
  584. }
  585. int omap_request_dma(int dev_id, const char *dev_name,
  586. void (*callback)(int lch, u16 ch_status, void *data),
  587. void *data, int *dma_ch_out)
  588. {
  589. int ch, free_ch = -1;
  590. unsigned long flags;
  591. struct omap_dma_lch *chan;
  592. spin_lock_irqsave(&dma_chan_lock, flags);
  593. for (ch = 0; ch < dma_chan_count; ch++) {
  594. if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
  595. free_ch = ch;
  596. if (dev_id == 0)
  597. break;
  598. }
  599. }
  600. if (free_ch == -1) {
  601. spin_unlock_irqrestore(&dma_chan_lock, flags);
  602. return -EBUSY;
  603. }
  604. chan = dma_chan + free_ch;
  605. chan->dev_id = dev_id;
  606. if (cpu_class_is_omap1())
  607. clear_lch_regs(free_ch);
  608. if (cpu_class_is_omap2())
  609. omap_clear_dma(free_ch);
  610. spin_unlock_irqrestore(&dma_chan_lock, flags);
  611. chan->dev_name = dev_name;
  612. chan->callback = callback;
  613. chan->data = data;
  614. chan->flags = 0;
  615. #ifndef CONFIG_ARCH_OMAP1
  616. if (cpu_class_is_omap2()) {
  617. chan->chain_id = -1;
  618. chan->next_linked_ch = -1;
  619. }
  620. #endif
  621. chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
  622. if (cpu_class_is_omap1())
  623. chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
  624. else if (cpu_class_is_omap2())
  625. chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
  626. OMAP2_DMA_TRANS_ERR_IRQ;
  627. if (cpu_is_omap16xx()) {
  628. /* If the sync device is set, configure it dynamically. */
  629. if (dev_id != 0) {
  630. set_gdma_dev(free_ch + 1, dev_id);
  631. dev_id = free_ch + 1;
  632. }
  633. /*
  634. * Disable the 1510 compatibility mode and set the sync device
  635. * id.
  636. */
  637. dma_write(dev_id | (1 << 10), CCR(free_ch));
  638. } else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
  639. dma_write(dev_id, CCR(free_ch));
  640. }
  641. if (cpu_class_is_omap2()) {
  642. omap2_enable_irq_lch(free_ch);
  643. omap_enable_channel_irq(free_ch);
  644. /* Clear the CSR register and IRQ status register */
  645. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(free_ch));
  646. dma_write(1 << free_ch, IRQSTATUS_L0);
  647. }
  648. *dma_ch_out = free_ch;
  649. return 0;
  650. }
  651. EXPORT_SYMBOL(omap_request_dma);
  652. void omap_free_dma(int lch)
  653. {
  654. unsigned long flags;
  655. if (dma_chan[lch].dev_id == -1) {
  656. pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
  657. lch);
  658. return;
  659. }
  660. if (cpu_class_is_omap1()) {
  661. /* Disable all DMA interrupts for the channel. */
  662. dma_write(0, CICR(lch));
  663. /* Make sure the DMA transfer is stopped. */
  664. dma_write(0, CCR(lch));
  665. }
  666. if (cpu_class_is_omap2()) {
  667. u32 val;
  668. /* Disable interrupts */
  669. val = dma_read(IRQENABLE_L0);
  670. val &= ~(1 << lch);
  671. dma_write(val, IRQENABLE_L0);
  672. /* Clear the CSR register and IRQ status register */
  673. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
  674. dma_write(1 << lch, IRQSTATUS_L0);
  675. /* Disable all DMA interrupts for the channel. */
  676. dma_write(0, CICR(lch));
  677. /* Make sure the DMA transfer is stopped. */
  678. dma_write(0, CCR(lch));
  679. omap_clear_dma(lch);
  680. }
  681. spin_lock_irqsave(&dma_chan_lock, flags);
  682. dma_chan[lch].dev_id = -1;
  683. dma_chan[lch].next_lch = -1;
  684. dma_chan[lch].callback = NULL;
  685. spin_unlock_irqrestore(&dma_chan_lock, flags);
  686. }
  687. EXPORT_SYMBOL(omap_free_dma);
  688. /**
  689. * @brief omap_dma_set_global_params : Set global priority settings for dma
  690. *
  691. * @param arb_rate
  692. * @param max_fifo_depth
  693. * @param tparams - Number of thereads to reserve : DMA_THREAD_RESERVE_NORM
  694. * DMA_THREAD_RESERVE_ONET
  695. * DMA_THREAD_RESERVE_TWOT
  696. * DMA_THREAD_RESERVE_THREET
  697. */
  698. void
  699. omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
  700. {
  701. u32 reg;
  702. if (!cpu_class_is_omap2()) {
  703. printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
  704. return;
  705. }
  706. if (arb_rate == 0)
  707. arb_rate = 1;
  708. reg = (arb_rate & 0xff) << 16;
  709. reg |= (0xff & max_fifo_depth);
  710. dma_write(reg, GCR);
  711. }
  712. EXPORT_SYMBOL(omap_dma_set_global_params);
  713. /**
  714. * @brief omap_dma_set_prio_lch : Set channel wise priority settings
  715. *
  716. * @param lch
  717. * @param read_prio - Read priority
  718. * @param write_prio - Write priority
  719. * Both of the above can be set with one of the following values :
  720. * DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
  721. */
  722. int
  723. omap_dma_set_prio_lch(int lch, unsigned char read_prio,
  724. unsigned char write_prio)
  725. {
  726. u32 l;
  727. if (unlikely((lch < 0 || lch >= dma_lch_count))) {
  728. printk(KERN_ERR "Invalid channel id\n");
  729. return -EINVAL;
  730. }
  731. l = dma_read(CCR(lch));
  732. l &= ~((1 << 6) | (1 << 26));
  733. if (cpu_is_omap2430() || cpu_is_omap34xx())
  734. l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
  735. else
  736. l |= ((read_prio & 0x1) << 6);
  737. dma_write(l, CCR(lch));
  738. return 0;
  739. }
  740. EXPORT_SYMBOL(omap_dma_set_prio_lch);
  741. /*
  742. * Clears any DMA state so the DMA engine is ready to restart with new buffers
  743. * through omap_start_dma(). Any buffers in flight are discarded.
  744. */
  745. void omap_clear_dma(int lch)
  746. {
  747. unsigned long flags;
  748. local_irq_save(flags);
  749. if (cpu_class_is_omap1()) {
  750. u32 l;
  751. l = dma_read(CCR(lch));
  752. l &= ~OMAP_DMA_CCR_EN;
  753. dma_write(l, CCR(lch));
  754. /* Clear pending interrupts */
  755. l = dma_read(CSR(lch));
  756. }
  757. if (cpu_class_is_omap2()) {
  758. int i;
  759. void __iomem *lch_base = omap_dma_base + OMAP_DMA4_CH_BASE(lch);
  760. for (i = 0; i < 0x44; i += 4)
  761. __raw_writel(0, lch_base + i);
  762. }
  763. local_irq_restore(flags);
  764. }
  765. EXPORT_SYMBOL(omap_clear_dma);
  766. void omap_start_dma(int lch)
  767. {
  768. u32 l;
  769. if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
  770. int next_lch, cur_lch;
  771. char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
  772. dma_chan_link_map[lch] = 1;
  773. /* Set the link register of the first channel */
  774. enable_lnk(lch);
  775. memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
  776. cur_lch = dma_chan[lch].next_lch;
  777. do {
  778. next_lch = dma_chan[cur_lch].next_lch;
  779. /* The loop case: we've been here already */
  780. if (dma_chan_link_map[cur_lch])
  781. break;
  782. /* Mark the current channel */
  783. dma_chan_link_map[cur_lch] = 1;
  784. enable_lnk(cur_lch);
  785. omap_enable_channel_irq(cur_lch);
  786. cur_lch = next_lch;
  787. } while (next_lch != -1);
  788. } else if (cpu_class_is_omap2()) {
  789. /* Errata: Need to write lch even if not using chaining */
  790. dma_write(lch, CLNK_CTRL(lch));
  791. }
  792. omap_enable_channel_irq(lch);
  793. l = dma_read(CCR(lch));
  794. /*
  795. * Errata: On ES2.0 BUFFERING disable must be set.
  796. * This will always fail on ES1.0
  797. */
  798. if (cpu_is_omap24xx())
  799. l |= OMAP_DMA_CCR_EN;
  800. l |= OMAP_DMA_CCR_EN;
  801. dma_write(l, CCR(lch));
  802. dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
  803. }
  804. EXPORT_SYMBOL(omap_start_dma);
  805. void omap_stop_dma(int lch)
  806. {
  807. u32 l;
  808. if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
  809. int next_lch, cur_lch = lch;
  810. char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
  811. memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
  812. do {
  813. /* The loop case: we've been here already */
  814. if (dma_chan_link_map[cur_lch])
  815. break;
  816. /* Mark the current channel */
  817. dma_chan_link_map[cur_lch] = 1;
  818. disable_lnk(cur_lch);
  819. next_lch = dma_chan[cur_lch].next_lch;
  820. cur_lch = next_lch;
  821. } while (next_lch != -1);
  822. return;
  823. }
  824. /* Disable all interrupts on the channel */
  825. if (cpu_class_is_omap1())
  826. dma_write(0, CICR(lch));
  827. l = dma_read(CCR(lch));
  828. l &= ~OMAP_DMA_CCR_EN;
  829. dma_write(l, CCR(lch));
  830. dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
  831. }
  832. EXPORT_SYMBOL(omap_stop_dma);
  833. /*
  834. * Allows changing the DMA callback function or data. This may be needed if
  835. * the driver shares a single DMA channel for multiple dma triggers.
  836. */
  837. int omap_set_dma_callback(int lch,
  838. void (*callback)(int lch, u16 ch_status, void *data),
  839. void *data)
  840. {
  841. unsigned long flags;
  842. if (lch < 0)
  843. return -ENODEV;
  844. spin_lock_irqsave(&dma_chan_lock, flags);
  845. if (dma_chan[lch].dev_id == -1) {
  846. printk(KERN_ERR "DMA callback for not set for free channel\n");
  847. spin_unlock_irqrestore(&dma_chan_lock, flags);
  848. return -EINVAL;
  849. }
  850. dma_chan[lch].callback = callback;
  851. dma_chan[lch].data = data;
  852. spin_unlock_irqrestore(&dma_chan_lock, flags);
  853. return 0;
  854. }
  855. EXPORT_SYMBOL(omap_set_dma_callback);
  856. /*
  857. * Returns current physical source address for the given DMA channel.
  858. * If the channel is running the caller must disable interrupts prior calling
  859. * this function and process the returned value before re-enabling interrupt to
  860. * prevent races with the interrupt handler. Note that in continuous mode there
  861. * is a chance for CSSA_L register overflow inbetween the two reads resulting
  862. * in incorrect return value.
  863. */
  864. dma_addr_t omap_get_dma_src_pos(int lch)
  865. {
  866. dma_addr_t offset = 0;
  867. if (cpu_is_omap15xx())
  868. offset = dma_read(CPC(lch));
  869. else
  870. offset = dma_read(CSAC(lch));
  871. /*
  872. * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
  873. * read before the DMA controller finished disabling the channel.
  874. */
  875. if (!cpu_is_omap15xx() && offset == 0)
  876. offset = dma_read(CSAC(lch));
  877. if (cpu_class_is_omap1())
  878. offset |= (dma_read(CSSA_U(lch)) << 16);
  879. return offset;
  880. }
  881. EXPORT_SYMBOL(omap_get_dma_src_pos);
  882. /*
  883. * Returns current physical destination address for the given DMA channel.
  884. * If the channel is running the caller must disable interrupts prior calling
  885. * this function and process the returned value before re-enabling interrupt to
  886. * prevent races with the interrupt handler. Note that in continuous mode there
  887. * is a chance for CDSA_L register overflow inbetween the two reads resulting
  888. * in incorrect return value.
  889. */
  890. dma_addr_t omap_get_dma_dst_pos(int lch)
  891. {
  892. dma_addr_t offset = 0;
  893. if (cpu_is_omap15xx())
  894. offset = dma_read(CPC(lch));
  895. else
  896. offset = dma_read(CDAC(lch));
  897. /*
  898. * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
  899. * read before the DMA controller finished disabling the channel.
  900. */
  901. if (!cpu_is_omap15xx() && offset == 0)
  902. offset = dma_read(CDAC(lch));
  903. if (cpu_class_is_omap1())
  904. offset |= (dma_read(CDSA_U(lch)) << 16);
  905. return offset;
  906. }
  907. EXPORT_SYMBOL(omap_get_dma_dst_pos);
  908. int omap_get_dma_active_status(int lch)
  909. {
  910. return (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN) != 0;
  911. }
  912. EXPORT_SYMBOL(omap_get_dma_active_status);
  913. int omap_dma_running(void)
  914. {
  915. int lch;
  916. /* Check if LCD DMA is running */
  917. if (cpu_is_omap16xx())
  918. if (omap_readw(OMAP1610_DMA_LCD_CCR) & OMAP_DMA_CCR_EN)
  919. return 1;
  920. for (lch = 0; lch < dma_chan_count; lch++)
  921. if (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN)
  922. return 1;
  923. return 0;
  924. }
  925. /*
  926. * lch_queue DMA will start right after lch_head one is finished.
  927. * For this DMA link to start, you still need to start (see omap_start_dma)
  928. * the first one. That will fire up the entire queue.
  929. */
  930. void omap_dma_link_lch(int lch_head, int lch_queue)
  931. {
  932. if (omap_dma_in_1510_mode()) {
  933. printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
  934. BUG();
  935. return;
  936. }
  937. if ((dma_chan[lch_head].dev_id == -1) ||
  938. (dma_chan[lch_queue].dev_id == -1)) {
  939. printk(KERN_ERR "omap_dma: trying to link "
  940. "non requested channels\n");
  941. dump_stack();
  942. }
  943. dma_chan[lch_head].next_lch = lch_queue;
  944. }
  945. EXPORT_SYMBOL(omap_dma_link_lch);
  946. /*
  947. * Once the DMA queue is stopped, we can destroy it.
  948. */
  949. void omap_dma_unlink_lch(int lch_head, int lch_queue)
  950. {
  951. if (omap_dma_in_1510_mode()) {
  952. printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
  953. BUG();
  954. return;
  955. }
  956. if (dma_chan[lch_head].next_lch != lch_queue ||
  957. dma_chan[lch_head].next_lch == -1) {
  958. printk(KERN_ERR "omap_dma: trying to unlink "
  959. "non linked channels\n");
  960. dump_stack();
  961. }
  962. if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
  963. (dma_chan[lch_head].flags & OMAP_DMA_ACTIVE)) {
  964. printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
  965. "before unlinking\n");
  966. dump_stack();
  967. }
  968. dma_chan[lch_head].next_lch = -1;
  969. }
  970. EXPORT_SYMBOL(omap_dma_unlink_lch);
  971. /*----------------------------------------------------------------------------*/
  972. #ifndef CONFIG_ARCH_OMAP1
  973. /* Create chain of DMA channesls */
  974. static void create_dma_lch_chain(int lch_head, int lch_queue)
  975. {
  976. u32 l;
  977. /* Check if this is the first link in chain */
  978. if (dma_chan[lch_head].next_linked_ch == -1) {
  979. dma_chan[lch_head].next_linked_ch = lch_queue;
  980. dma_chan[lch_head].prev_linked_ch = lch_queue;
  981. dma_chan[lch_queue].next_linked_ch = lch_head;
  982. dma_chan[lch_queue].prev_linked_ch = lch_head;
  983. }
  984. /* a link exists, link the new channel in circular chain */
  985. else {
  986. dma_chan[lch_queue].next_linked_ch =
  987. dma_chan[lch_head].next_linked_ch;
  988. dma_chan[lch_queue].prev_linked_ch = lch_head;
  989. dma_chan[lch_head].next_linked_ch = lch_queue;
  990. dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
  991. lch_queue;
  992. }
  993. l = dma_read(CLNK_CTRL(lch_head));
  994. l &= ~(0x1f);
  995. l |= lch_queue;
  996. dma_write(l, CLNK_CTRL(lch_head));
  997. l = dma_read(CLNK_CTRL(lch_queue));
  998. l &= ~(0x1f);
  999. l |= (dma_chan[lch_queue].next_linked_ch);
  1000. dma_write(l, CLNK_CTRL(lch_queue));
  1001. }
  1002. /**
  1003. * @brief omap_request_dma_chain : Request a chain of DMA channels
  1004. *
  1005. * @param dev_id - Device id using the dma channel
  1006. * @param dev_name - Device name
  1007. * @param callback - Call back function
  1008. * @chain_id -
  1009. * @no_of_chans - Number of channels requested
  1010. * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
  1011. * OMAP_DMA_DYNAMIC_CHAIN
  1012. * @params - Channel parameters
  1013. *
  1014. * @return - Succes : 0
  1015. * Failure: -EINVAL/-ENOMEM
  1016. */
  1017. int omap_request_dma_chain(int dev_id, const char *dev_name,
  1018. void (*callback) (int chain_id, u16 ch_status,
  1019. void *data),
  1020. int *chain_id, int no_of_chans, int chain_mode,
  1021. struct omap_dma_channel_params params)
  1022. {
  1023. int *channels;
  1024. int i, err;
  1025. /* Is the chain mode valid ? */
  1026. if (chain_mode != OMAP_DMA_STATIC_CHAIN
  1027. && chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
  1028. printk(KERN_ERR "Invalid chain mode requested\n");
  1029. return -EINVAL;
  1030. }
  1031. if (unlikely((no_of_chans < 1
  1032. || no_of_chans > dma_lch_count))) {
  1033. printk(KERN_ERR "Invalid Number of channels requested\n");
  1034. return -EINVAL;
  1035. }
  1036. /* Allocate a queue to maintain the status of the channels
  1037. * in the chain */
  1038. channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
  1039. if (channels == NULL) {
  1040. printk(KERN_ERR "omap_dma: No memory for channel queue\n");
  1041. return -ENOMEM;
  1042. }
  1043. /* request and reserve DMA channels for the chain */
  1044. for (i = 0; i < no_of_chans; i++) {
  1045. err = omap_request_dma(dev_id, dev_name,
  1046. callback, NULL, &channels[i]);
  1047. if (err < 0) {
  1048. int j;
  1049. for (j = 0; j < i; j++)
  1050. omap_free_dma(channels[j]);
  1051. kfree(channels);
  1052. printk(KERN_ERR "omap_dma: Request failed %d\n", err);
  1053. return err;
  1054. }
  1055. dma_chan[channels[i]].prev_linked_ch = -1;
  1056. dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
  1057. /*
  1058. * Allowing client drivers to set common parameters now,
  1059. * so that later only relevant (src_start, dest_start
  1060. * and element count) can be set
  1061. */
  1062. omap_set_dma_params(channels[i], &params);
  1063. }
  1064. *chain_id = channels[0];
  1065. dma_linked_lch[*chain_id].linked_dmach_q = channels;
  1066. dma_linked_lch[*chain_id].chain_mode = chain_mode;
  1067. dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
  1068. dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;
  1069. for (i = 0; i < no_of_chans; i++)
  1070. dma_chan[channels[i]].chain_id = *chain_id;
  1071. /* Reset the Queue pointers */
  1072. OMAP_DMA_CHAIN_QINIT(*chain_id);
  1073. /* Set up the chain */
  1074. if (no_of_chans == 1)
  1075. create_dma_lch_chain(channels[0], channels[0]);
  1076. else {
  1077. for (i = 0; i < (no_of_chans - 1); i++)
  1078. create_dma_lch_chain(channels[i], channels[i + 1]);
  1079. }
  1080. return 0;
  1081. }
  1082. EXPORT_SYMBOL(omap_request_dma_chain);
  1083. /**
  1084. * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
  1085. * params after setting it. Dont do this while dma is running!!
  1086. *
  1087. * @param chain_id - Chained logical channel id.
  1088. * @param params
  1089. *
  1090. * @return - Success : 0
  1091. * Failure : -EINVAL
  1092. */
  1093. int omap_modify_dma_chain_params(int chain_id,
  1094. struct omap_dma_channel_params params)
  1095. {
  1096. int *channels;
  1097. u32 i;
  1098. /* Check for input params */
  1099. if (unlikely((chain_id < 0
  1100. || chain_id >= dma_lch_count))) {
  1101. printk(KERN_ERR "Invalid chain id\n");
  1102. return -EINVAL;
  1103. }
  1104. /* Check if the chain exists */
  1105. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1106. printk(KERN_ERR "Chain doesn't exists\n");
  1107. return -EINVAL;
  1108. }
  1109. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1110. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
  1111. /*
  1112. * Allowing client drivers to set common parameters now,
  1113. * so that later only relevant (src_start, dest_start
  1114. * and element count) can be set
  1115. */
  1116. omap_set_dma_params(channels[i], &params);
  1117. }
  1118. return 0;
  1119. }
  1120. EXPORT_SYMBOL(omap_modify_dma_chain_params);
  1121. /**
  1122. * @brief omap_free_dma_chain - Free all the logical channels in a chain.
  1123. *
  1124. * @param chain_id
  1125. *
  1126. * @return - Success : 0
  1127. * Failure : -EINVAL
  1128. */
  1129. int omap_free_dma_chain(int chain_id)
  1130. {
  1131. int *channels;
  1132. u32 i;
  1133. /* Check for input params */
  1134. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1135. printk(KERN_ERR "Invalid chain id\n");
  1136. return -EINVAL;
  1137. }
  1138. /* Check if the chain exists */
  1139. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1140. printk(KERN_ERR "Chain doesn't exists\n");
  1141. return -EINVAL;
  1142. }
  1143. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1144. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
  1145. dma_chan[channels[i]].next_linked_ch = -1;
  1146. dma_chan[channels[i]].prev_linked_ch = -1;
  1147. dma_chan[channels[i]].chain_id = -1;
  1148. dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
  1149. omap_free_dma(channels[i]);
  1150. }
  1151. kfree(channels);
  1152. dma_linked_lch[chain_id].linked_dmach_q = NULL;
  1153. dma_linked_lch[chain_id].chain_mode = -1;
  1154. dma_linked_lch[chain_id].chain_state = -1;
  1155. return (0);
  1156. }
  1157. EXPORT_SYMBOL(omap_free_dma_chain);
  1158. /**
  1159. * @brief omap_dma_chain_status - Check if the chain is in
  1160. * active / inactive state.
  1161. * @param chain_id
  1162. *
  1163. * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
  1164. * Failure : -EINVAL
  1165. */
  1166. int omap_dma_chain_status(int chain_id)
  1167. {
  1168. /* Check for input params */
  1169. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1170. printk(KERN_ERR "Invalid chain id\n");
  1171. return -EINVAL;
  1172. }
  1173. /* Check if the chain exists */
  1174. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1175. printk(KERN_ERR "Chain doesn't exists\n");
  1176. return -EINVAL;
  1177. }
  1178. pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
  1179. dma_linked_lch[chain_id].q_count);
  1180. if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
  1181. return OMAP_DMA_CHAIN_INACTIVE;
  1182. return OMAP_DMA_CHAIN_ACTIVE;
  1183. }
  1184. EXPORT_SYMBOL(omap_dma_chain_status);
  1185. /**
  1186. * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
  1187. * set the params and start the transfer.
  1188. *
  1189. * @param chain_id
  1190. * @param src_start - buffer start address
  1191. * @param dest_start - Dest address
  1192. * @param elem_count
  1193. * @param frame_count
  1194. * @param callbk_data - channel callback parameter data.
  1195. *
  1196. * @return - Success : 0
  1197. * Failure: -EINVAL/-EBUSY
  1198. */
  1199. int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
  1200. int elem_count, int frame_count, void *callbk_data)
  1201. {
  1202. int *channels;
  1203. u32 l, lch;
  1204. int start_dma = 0;
  1205. /*
  1206. * if buffer size is less than 1 then there is
  1207. * no use of starting the chain
  1208. */
  1209. if (elem_count < 1) {
  1210. printk(KERN_ERR "Invalid buffer size\n");
  1211. return -EINVAL;
  1212. }
  1213. /* Check for input params */
  1214. if (unlikely((chain_id < 0
  1215. || chain_id >= dma_lch_count))) {
  1216. printk(KERN_ERR "Invalid chain id\n");
  1217. return -EINVAL;
  1218. }
  1219. /* Check if the chain exists */
  1220. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1221. printk(KERN_ERR "Chain doesn't exist\n");
  1222. return -EINVAL;
  1223. }
  1224. /* Check if all the channels in chain are in use */
  1225. if (OMAP_DMA_CHAIN_QFULL(chain_id))
  1226. return -EBUSY;
  1227. /* Frame count may be negative in case of indexed transfers */
  1228. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1229. /* Get a free channel */
  1230. lch = channels[dma_linked_lch[chain_id].q_tail];
  1231. /* Store the callback data */
  1232. dma_chan[lch].data = callbk_data;
  1233. /* Increment the q_tail */
  1234. OMAP_DMA_CHAIN_INCQTAIL(chain_id);
  1235. /* Set the params to the free channel */
  1236. if (src_start != 0)
  1237. dma_write(src_start, CSSA(lch));
  1238. if (dest_start != 0)
  1239. dma_write(dest_start, CDSA(lch));
  1240. /* Write the buffer size */
  1241. dma_write(elem_count, CEN(lch));
  1242. dma_write(frame_count, CFN(lch));
  1243. /*
  1244. * If the chain is dynamically linked,
  1245. * then we may have to start the chain if its not active
  1246. */
  1247. if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {
  1248. /*
  1249. * In Dynamic chain, if the chain is not started,
  1250. * queue the channel
  1251. */
  1252. if (dma_linked_lch[chain_id].chain_state ==
  1253. DMA_CHAIN_NOTSTARTED) {
  1254. /* Enable the link in previous channel */
  1255. if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
  1256. DMA_CH_QUEUED)
  1257. enable_lnk(dma_chan[lch].prev_linked_ch);
  1258. dma_chan[lch].state = DMA_CH_QUEUED;
  1259. }
  1260. /*
  1261. * Chain is already started, make sure its active,
  1262. * if not then start the chain
  1263. */
  1264. else {
  1265. start_dma = 1;
  1266. if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
  1267. DMA_CH_STARTED) {
  1268. enable_lnk(dma_chan[lch].prev_linked_ch);
  1269. dma_chan[lch].state = DMA_CH_QUEUED;
  1270. start_dma = 0;
  1271. if (0 == ((1 << 7) & dma_read(
  1272. CCR(dma_chan[lch].prev_linked_ch)))) {
  1273. disable_lnk(dma_chan[lch].
  1274. prev_linked_ch);
  1275. pr_debug("\n prev ch is stopped\n");
  1276. start_dma = 1;
  1277. }
  1278. }
  1279. else if (dma_chan[dma_chan[lch].prev_linked_ch].state
  1280. == DMA_CH_QUEUED) {
  1281. enable_lnk(dma_chan[lch].prev_linked_ch);
  1282. dma_chan[lch].state = DMA_CH_QUEUED;
  1283. start_dma = 0;
  1284. }
  1285. omap_enable_channel_irq(lch);
  1286. l = dma_read(CCR(lch));
  1287. if ((0 == (l & (1 << 24))))
  1288. l &= ~(1 << 25);
  1289. else
  1290. l |= (1 << 25);
  1291. if (start_dma == 1) {
  1292. if (0 == (l & (1 << 7))) {
  1293. l |= (1 << 7);
  1294. dma_chan[lch].state = DMA_CH_STARTED;
  1295. pr_debug("starting %d\n", lch);
  1296. dma_write(l, CCR(lch));
  1297. } else
  1298. start_dma = 0;
  1299. } else {
  1300. if (0 == (l & (1 << 7)))
  1301. dma_write(l, CCR(lch));
  1302. }
  1303. dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
  1304. }
  1305. }
  1306. return 0;
  1307. }
  1308. EXPORT_SYMBOL(omap_dma_chain_a_transfer);
  1309. /**
  1310. * @brief omap_start_dma_chain_transfers - Start the chain
  1311. *
  1312. * @param chain_id
  1313. *
  1314. * @return - Success : 0
  1315. * Failure : -EINVAL/-EBUSY
  1316. */
  1317. int omap_start_dma_chain_transfers(int chain_id)
  1318. {
  1319. int *channels;
  1320. u32 l, i;
  1321. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1322. printk(KERN_ERR "Invalid chain id\n");
  1323. return -EINVAL;
  1324. }
  1325. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1326. if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
  1327. printk(KERN_ERR "Chain is already started\n");
  1328. return -EBUSY;
  1329. }
  1330. if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
  1331. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
  1332. i++) {
  1333. enable_lnk(channels[i]);
  1334. omap_enable_channel_irq(channels[i]);
  1335. }
  1336. } else {
  1337. omap_enable_channel_irq(channels[0]);
  1338. }
  1339. l = dma_read(CCR(channels[0]));
  1340. l |= (1 << 7);
  1341. dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
  1342. dma_chan[channels[0]].state = DMA_CH_STARTED;
  1343. if ((0 == (l & (1 << 24))))
  1344. l &= ~(1 << 25);
  1345. else
  1346. l |= (1 << 25);
  1347. dma_write(l, CCR(channels[0]));
  1348. dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
  1349. return 0;
  1350. }
  1351. EXPORT_SYMBOL(omap_start_dma_chain_transfers);
  1352. /**
  1353. * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
  1354. *
  1355. * @param chain_id
  1356. *
  1357. * @return - Success : 0
  1358. * Failure : EINVAL
  1359. */
  1360. int omap_stop_dma_chain_transfers(int chain_id)
  1361. {
  1362. int *channels;
  1363. u32 l, i;
  1364. u32 sys_cf;
  1365. /* Check for input params */
  1366. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1367. printk(KERN_ERR "Invalid chain id\n");
  1368. return -EINVAL;
  1369. }
  1370. /* Check if the chain exists */
  1371. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1372. printk(KERN_ERR "Chain doesn't exists\n");
  1373. return -EINVAL;
  1374. }
  1375. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1376. /*
  1377. * DMA Errata:
  1378. * Special programming model needed to disable DMA before end of block
  1379. */
  1380. sys_cf = dma_read(OCP_SYSCONFIG);
  1381. l = sys_cf;
  1382. /* Middle mode reg set no Standby */
  1383. l &= ~((1 << 12)|(1 << 13));
  1384. dma_write(l, OCP_SYSCONFIG);
  1385. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
  1386. /* Stop the Channel transmission */
  1387. l = dma_read(CCR(channels[i]));
  1388. l &= ~(1 << 7);
  1389. dma_write(l, CCR(channels[i]));
  1390. /* Disable the link in all the channels */
  1391. disable_lnk(channels[i]);
  1392. dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
  1393. }
  1394. dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
  1395. /* Reset the Queue pointers */
  1396. OMAP_DMA_CHAIN_QINIT(chain_id);
  1397. /* Errata - put in the old value */
  1398. dma_write(sys_cf, OCP_SYSCONFIG);
  1399. return 0;
  1400. }
  1401. EXPORT_SYMBOL(omap_stop_dma_chain_transfers);
  1402. /* Get the index of the ongoing DMA in chain */
  1403. /**
  1404. * @brief omap_get_dma_chain_index - Get the element and frame index
  1405. * of the ongoing DMA in chain
  1406. *
  1407. * @param chain_id
  1408. * @param ei - Element index
  1409. * @param fi - Frame index
  1410. *
  1411. * @return - Success : 0
  1412. * Failure : -EINVAL
  1413. */
  1414. int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
  1415. {
  1416. int lch;
  1417. int *channels;
  1418. /* Check for input params */
  1419. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1420. printk(KERN_ERR "Invalid chain id\n");
  1421. return -EINVAL;
  1422. }
  1423. /* Check if the chain exists */
  1424. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1425. printk(KERN_ERR "Chain doesn't exists\n");
  1426. return -EINVAL;
  1427. }
  1428. if ((!ei) || (!fi))
  1429. return -EINVAL;
  1430. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1431. /* Get the current channel */
  1432. lch = channels[dma_linked_lch[chain_id].q_head];
  1433. *ei = dma_read(CCEN(lch));
  1434. *fi = dma_read(CCFN(lch));
  1435. return 0;
  1436. }
  1437. EXPORT_SYMBOL(omap_get_dma_chain_index);
  1438. /**
  1439. * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
  1440. * ongoing DMA in chain
  1441. *
  1442. * @param chain_id
  1443. *
  1444. * @return - Success : Destination position
  1445. * Failure : -EINVAL
  1446. */
  1447. int omap_get_dma_chain_dst_pos(int chain_id)
  1448. {
  1449. int lch;
  1450. int *channels;
  1451. /* Check for input params */
  1452. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1453. printk(KERN_ERR "Invalid chain id\n");
  1454. return -EINVAL;
  1455. }
  1456. /* Check if the chain exists */
  1457. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1458. printk(KERN_ERR "Chain doesn't exists\n");
  1459. return -EINVAL;
  1460. }
  1461. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1462. /* Get the current channel */
  1463. lch = channels[dma_linked_lch[chain_id].q_head];
  1464. return dma_read(CDAC(lch));
  1465. }
  1466. EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);
  1467. /**
  1468. * @brief omap_get_dma_chain_src_pos - Get the source position
  1469. * of the ongoing DMA in chain
  1470. * @param chain_id
  1471. *
  1472. * @return - Success : Destination position
  1473. * Failure : -EINVAL
  1474. */
  1475. int omap_get_dma_chain_src_pos(int chain_id)
  1476. {
  1477. int lch;
  1478. int *channels;
  1479. /* Check for input params */
  1480. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1481. printk(KERN_ERR "Invalid chain id\n");
  1482. return -EINVAL;
  1483. }
  1484. /* Check if the chain exists */
  1485. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1486. printk(KERN_ERR "Chain doesn't exists\n");
  1487. return -EINVAL;
  1488. }
  1489. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1490. /* Get the current channel */
  1491. lch = channels[dma_linked_lch[chain_id].q_head];
  1492. return dma_read(CSAC(lch));
  1493. }
  1494. EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
  1495. #endif /* ifndef CONFIG_ARCH_OMAP1 */
  1496. /*----------------------------------------------------------------------------*/
  1497. #ifdef CONFIG_ARCH_OMAP1
  1498. static int omap1_dma_handle_ch(int ch)
  1499. {
  1500. u32 csr;
  1501. if (enable_1510_mode && ch >= 6) {
  1502. csr = dma_chan[ch].saved_csr;
  1503. dma_chan[ch].saved_csr = 0;
  1504. } else
  1505. csr = dma_read(CSR(ch));
  1506. if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
  1507. dma_chan[ch + 6].saved_csr = csr >> 7;
  1508. csr &= 0x7f;
  1509. }
  1510. if ((csr & 0x3f) == 0)
  1511. return 0;
  1512. if (unlikely(dma_chan[ch].dev_id == -1)) {
  1513. printk(KERN_WARNING "Spurious interrupt from DMA channel "
  1514. "%d (CSR %04x)\n", ch, csr);
  1515. return 0;
  1516. }
  1517. if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
  1518. printk(KERN_WARNING "DMA timeout with device %d\n",
  1519. dma_chan[ch].dev_id);
  1520. if (unlikely(csr & OMAP_DMA_DROP_IRQ))
  1521. printk(KERN_WARNING "DMA synchronization event drop occurred "
  1522. "with device %d\n", dma_chan[ch].dev_id);
  1523. if (likely(csr & OMAP_DMA_BLOCK_IRQ))
  1524. dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
  1525. if (likely(dma_chan[ch].callback != NULL))
  1526. dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
  1527. return 1;
  1528. }
  1529. static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
  1530. {
  1531. int ch = ((int) dev_id) - 1;
  1532. int handled = 0;
  1533. for (;;) {
  1534. int handled_now = 0;
  1535. handled_now += omap1_dma_handle_ch(ch);
  1536. if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
  1537. handled_now += omap1_dma_handle_ch(ch + 6);
  1538. if (!handled_now)
  1539. break;
  1540. handled += handled_now;
  1541. }
  1542. return handled ? IRQ_HANDLED : IRQ_NONE;
  1543. }
  1544. #else
  1545. #define omap1_dma_irq_handler NULL
  1546. #endif
  1547. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1548. static int omap2_dma_handle_ch(int ch)
  1549. {
  1550. u32 status = dma_read(CSR(ch));
  1551. if (!status) {
  1552. if (printk_ratelimit())
  1553. printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
  1554. ch);
  1555. dma_write(1 << ch, IRQSTATUS_L0);
  1556. return 0;
  1557. }
  1558. if (unlikely(dma_chan[ch].dev_id == -1)) {
  1559. if (printk_ratelimit())
  1560. printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
  1561. "channel %d\n", status, ch);
  1562. return 0;
  1563. }
  1564. if (unlikely(status & OMAP_DMA_DROP_IRQ))
  1565. printk(KERN_INFO
  1566. "DMA synchronization event drop occurred with device "
  1567. "%d\n", dma_chan[ch].dev_id);
  1568. if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
  1569. printk(KERN_INFO "DMA transaction error with device %d\n",
  1570. dma_chan[ch].dev_id);
  1571. if (cpu_class_is_omap2()) {
  1572. /* Errata: sDMA Channel is not disabled
  1573. * after a transaction error. So we explicitely
  1574. * disable the channel
  1575. */
  1576. u32 ccr;
  1577. ccr = dma_read(CCR(ch));
  1578. ccr &= ~OMAP_DMA_CCR_EN;
  1579. dma_write(ccr, CCR(ch));
  1580. dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
  1581. }
  1582. }
  1583. if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
  1584. printk(KERN_INFO "DMA secure error with device %d\n",
  1585. dma_chan[ch].dev_id);
  1586. if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
  1587. printk(KERN_INFO "DMA misaligned error with device %d\n",
  1588. dma_chan[ch].dev_id);
  1589. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(ch));
  1590. dma_write(1 << ch, IRQSTATUS_L0);
  1591. /* If the ch is not chained then chain_id will be -1 */
  1592. if (dma_chan[ch].chain_id != -1) {
  1593. int chain_id = dma_chan[ch].chain_id;
  1594. dma_chan[ch].state = DMA_CH_NOTSTARTED;
  1595. if (dma_read(CLNK_CTRL(ch)) & (1 << 15))
  1596. dma_chan[dma_chan[ch].next_linked_ch].state =
  1597. DMA_CH_STARTED;
  1598. if (dma_linked_lch[chain_id].chain_mode ==
  1599. OMAP_DMA_DYNAMIC_CHAIN)
  1600. disable_lnk(ch);
  1601. if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
  1602. OMAP_DMA_CHAIN_INCQHEAD(chain_id);
  1603. status = dma_read(CSR(ch));
  1604. }
  1605. dma_write(status, CSR(ch));
  1606. if (likely(dma_chan[ch].callback != NULL))
  1607. dma_chan[ch].callback(ch, status, dma_chan[ch].data);
  1608. return 0;
  1609. }
  1610. /* STATUS register count is from 1-32 while our is 0-31 */
  1611. static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
  1612. {
  1613. u32 val, enable_reg;
  1614. int i;
  1615. val = dma_read(IRQSTATUS_L0);
  1616. if (val == 0) {
  1617. if (printk_ratelimit())
  1618. printk(KERN_WARNING "Spurious DMA IRQ\n");
  1619. return IRQ_HANDLED;
  1620. }
  1621. enable_reg = dma_read(IRQENABLE_L0);
  1622. val &= enable_reg; /* Dispatch only relevant interrupts */
  1623. for (i = 0; i < dma_lch_count && val != 0; i++) {
  1624. if (val & 1)
  1625. omap2_dma_handle_ch(i);
  1626. val >>= 1;
  1627. }
  1628. return IRQ_HANDLED;
  1629. }
  1630. static struct irqaction omap24xx_dma_irq = {
  1631. .name = "DMA",
  1632. .handler = omap2_dma_irq_handler,
  1633. .flags = IRQF_DISABLED
  1634. };
  1635. #else
  1636. static struct irqaction omap24xx_dma_irq;
  1637. #endif
  1638. /*----------------------------------------------------------------------------*/
  1639. static struct lcd_dma_info {
  1640. spinlock_t lock;
  1641. int reserved;
  1642. void (*callback)(u16 status, void *data);
  1643. void *cb_data;
  1644. int active;
  1645. unsigned long addr, size;
  1646. int rotate, data_type, xres, yres;
  1647. int vxres;
  1648. int mirror;
  1649. int xscale, yscale;
  1650. int ext_ctrl;
  1651. int src_port;
  1652. int single_transfer;
  1653. } lcd_dma;
  1654. void omap_set_lcd_dma_b1(unsigned long addr, u16 fb_xres, u16 fb_yres,
  1655. int data_type)
  1656. {
  1657. lcd_dma.addr = addr;
  1658. lcd_dma.data_type = data_type;
  1659. lcd_dma.xres = fb_xres;
  1660. lcd_dma.yres = fb_yres;
  1661. }
  1662. EXPORT_SYMBOL(omap_set_lcd_dma_b1);
  1663. void omap_set_lcd_dma_src_port(int port)
  1664. {
  1665. lcd_dma.src_port = port;
  1666. }
  1667. void omap_set_lcd_dma_ext_controller(int external)
  1668. {
  1669. lcd_dma.ext_ctrl = external;
  1670. }
  1671. EXPORT_SYMBOL(omap_set_lcd_dma_ext_controller);
  1672. void omap_set_lcd_dma_single_transfer(int single)
  1673. {
  1674. lcd_dma.single_transfer = single;
  1675. }
  1676. EXPORT_SYMBOL(omap_set_lcd_dma_single_transfer);
  1677. void omap_set_lcd_dma_b1_rotation(int rotate)
  1678. {
  1679. if (omap_dma_in_1510_mode()) {
  1680. printk(KERN_ERR "DMA rotation is not supported in 1510 mode\n");
  1681. BUG();
  1682. return;
  1683. }
  1684. lcd_dma.rotate = rotate;
  1685. }
  1686. EXPORT_SYMBOL(omap_set_lcd_dma_b1_rotation);
  1687. void omap_set_lcd_dma_b1_mirror(int mirror)
  1688. {
  1689. if (omap_dma_in_1510_mode()) {
  1690. printk(KERN_ERR "DMA mirror is not supported in 1510 mode\n");
  1691. BUG();
  1692. }
  1693. lcd_dma.mirror = mirror;
  1694. }
  1695. EXPORT_SYMBOL(omap_set_lcd_dma_b1_mirror);
  1696. void omap_set_lcd_dma_b1_vxres(unsigned long vxres)
  1697. {
  1698. if (omap_dma_in_1510_mode()) {
  1699. printk(KERN_ERR "DMA virtual resulotion is not supported "
  1700. "in 1510 mode\n");
  1701. BUG();
  1702. }
  1703. lcd_dma.vxres = vxres;
  1704. }
  1705. EXPORT_SYMBOL(omap_set_lcd_dma_b1_vxres);
  1706. void omap_set_lcd_dma_b1_scale(unsigned int xscale, unsigned int yscale)
  1707. {
  1708. if (omap_dma_in_1510_mode()) {
  1709. printk(KERN_ERR "DMA scale is not supported in 1510 mode\n");
  1710. BUG();
  1711. }
  1712. lcd_dma.xscale = xscale;
  1713. lcd_dma.yscale = yscale;
  1714. }
  1715. EXPORT_SYMBOL(omap_set_lcd_dma_b1_scale);
  1716. static void set_b1_regs(void)
  1717. {
  1718. unsigned long top, bottom;
  1719. int es;
  1720. u16 w;
  1721. unsigned long en, fn;
  1722. long ei, fi;
  1723. unsigned long vxres;
  1724. unsigned int xscale, yscale;
  1725. switch (lcd_dma.data_type) {
  1726. case OMAP_DMA_DATA_TYPE_S8:
  1727. es = 1;
  1728. break;
  1729. case OMAP_DMA_DATA_TYPE_S16:
  1730. es = 2;
  1731. break;
  1732. case OMAP_DMA_DATA_TYPE_S32:
  1733. es = 4;
  1734. break;
  1735. default:
  1736. BUG();
  1737. return;
  1738. }
  1739. vxres = lcd_dma.vxres ? lcd_dma.vxres : lcd_dma.xres;
  1740. xscale = lcd_dma.xscale ? lcd_dma.xscale : 1;
  1741. yscale = lcd_dma.yscale ? lcd_dma.yscale : 1;
  1742. BUG_ON(vxres < lcd_dma.xres);
  1743. #define PIXADDR(x, y) (lcd_dma.addr + \
  1744. ((y) * vxres * yscale + (x) * xscale) * es)
  1745. #define PIXSTEP(sx, sy, dx, dy) (PIXADDR(dx, dy) - PIXADDR(sx, sy) - es + 1)
  1746. switch (lcd_dma.rotate) {
  1747. case 0:
  1748. if (!lcd_dma.mirror) {
  1749. top = PIXADDR(0, 0);
  1750. bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1751. /* 1510 DMA requires the bottom address to be 2 more
  1752. * than the actual last memory access location. */
  1753. if (omap_dma_in_1510_mode() &&
  1754. lcd_dma.data_type == OMAP_DMA_DATA_TYPE_S32)
  1755. bottom += 2;
  1756. ei = PIXSTEP(0, 0, 1, 0);
  1757. fi = PIXSTEP(lcd_dma.xres - 1, 0, 0, 1);
  1758. } else {
  1759. top = PIXADDR(lcd_dma.xres - 1, 0);
  1760. bottom = PIXADDR(0, lcd_dma.yres - 1);
  1761. ei = PIXSTEP(1, 0, 0, 0);
  1762. fi = PIXSTEP(0, 0, lcd_dma.xres - 1, 1);
  1763. }
  1764. en = lcd_dma.xres;
  1765. fn = lcd_dma.yres;
  1766. break;
  1767. case 90:
  1768. if (!lcd_dma.mirror) {
  1769. top = PIXADDR(0, lcd_dma.yres - 1);
  1770. bottom = PIXADDR(lcd_dma.xres - 1, 0);
  1771. ei = PIXSTEP(0, 1, 0, 0);
  1772. fi = PIXSTEP(0, 0, 1, lcd_dma.yres - 1);
  1773. } else {
  1774. top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1775. bottom = PIXADDR(0, 0);
  1776. ei = PIXSTEP(0, 1, 0, 0);
  1777. fi = PIXSTEP(1, 0, 0, lcd_dma.yres - 1);
  1778. }
  1779. en = lcd_dma.yres;
  1780. fn = lcd_dma.xres;
  1781. break;
  1782. case 180:
  1783. if (!lcd_dma.mirror) {
  1784. top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1785. bottom = PIXADDR(0, 0);
  1786. ei = PIXSTEP(1, 0, 0, 0);
  1787. fi = PIXSTEP(0, 1, lcd_dma.xres - 1, 0);
  1788. } else {
  1789. top = PIXADDR(0, lcd_dma.yres - 1);
  1790. bottom = PIXADDR(lcd_dma.xres - 1, 0);
  1791. ei = PIXSTEP(0, 0, 1, 0);
  1792. fi = PIXSTEP(lcd_dma.xres - 1, 1, 0, 0);
  1793. }
  1794. en = lcd_dma.xres;
  1795. fn = lcd_dma.yres;
  1796. break;
  1797. case 270:
  1798. if (!lcd_dma.mirror) {
  1799. top = PIXADDR(lcd_dma.xres - 1, 0);
  1800. bottom = PIXADDR(0, lcd_dma.yres - 1);
  1801. ei = PIXSTEP(0, 0, 0, 1);
  1802. fi = PIXSTEP(1, lcd_dma.yres - 1, 0, 0);
  1803. } else {
  1804. top = PIXADDR(0, 0);
  1805. bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1806. ei = PIXSTEP(0, 0, 0, 1);
  1807. fi = PIXSTEP(0, lcd_dma.yres - 1, 1, 0);
  1808. }
  1809. en = lcd_dma.yres;
  1810. fn = lcd_dma.xres;
  1811. break;
  1812. default:
  1813. BUG();
  1814. return; /* Suppress warning about uninitialized vars */
  1815. }
  1816. if (omap_dma_in_1510_mode()) {
  1817. omap_writew(top >> 16, OMAP1510_DMA_LCD_TOP_F1_U);
  1818. omap_writew(top, OMAP1510_DMA_LCD_TOP_F1_L);
  1819. omap_writew(bottom >> 16, OMAP1510_DMA_LCD_BOT_F1_U);
  1820. omap_writew(bottom, OMAP1510_DMA_LCD_BOT_F1_L);
  1821. return;
  1822. }
  1823. /* 1610 regs */
  1824. omap_writew(top >> 16, OMAP1610_DMA_LCD_TOP_B1_U);
  1825. omap_writew(top, OMAP1610_DMA_LCD_TOP_B1_L);
  1826. omap_writew(bottom >> 16, OMAP1610_DMA_LCD_BOT_B1_U);
  1827. omap_writew(bottom, OMAP1610_DMA_LCD_BOT_B1_L);
  1828. omap_writew(en, OMAP1610_DMA_LCD_SRC_EN_B1);
  1829. omap_writew(fn, OMAP1610_DMA_LCD_SRC_FN_B1);
  1830. w = omap_readw(OMAP1610_DMA_LCD_CSDP);
  1831. w &= ~0x03;
  1832. w |= lcd_dma.data_type;
  1833. omap_writew(w, OMAP1610_DMA_LCD_CSDP);
  1834. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1835. /* Always set the source port as SDRAM for now*/
  1836. w &= ~(0x03 << 6);
  1837. if (lcd_dma.callback != NULL)
  1838. w |= 1 << 1; /* Block interrupt enable */
  1839. else
  1840. w &= ~(1 << 1);
  1841. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1842. if (!(lcd_dma.rotate || lcd_dma.mirror ||
  1843. lcd_dma.vxres || lcd_dma.xscale || lcd_dma.yscale))
  1844. return;
  1845. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1846. /* Set the double-indexed addressing mode */
  1847. w |= (0x03 << 12);
  1848. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1849. omap_writew(ei, OMAP1610_DMA_LCD_SRC_EI_B1);
  1850. omap_writew(fi >> 16, OMAP1610_DMA_LCD_SRC_FI_B1_U);
  1851. omap_writew(fi, OMAP1610_DMA_LCD_SRC_FI_B1_L);
  1852. }
  1853. static irqreturn_t lcd_dma_irq_handler(int irq, void *dev_id)
  1854. {
  1855. u16 w;
  1856. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1857. if (unlikely(!(w & (1 << 3)))) {
  1858. printk(KERN_WARNING "Spurious LCD DMA IRQ\n");
  1859. return IRQ_NONE;
  1860. }
  1861. /* Ack the IRQ */
  1862. w |= (1 << 3);
  1863. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1864. lcd_dma.active = 0;
  1865. if (lcd_dma.callback != NULL)
  1866. lcd_dma.callback(w, lcd_dma.cb_data);
  1867. return IRQ_HANDLED;
  1868. }
  1869. int omap_request_lcd_dma(void (*callback)(u16 status, void *data),
  1870. void *data)
  1871. {
  1872. spin_lock_irq(&lcd_dma.lock);
  1873. if (lcd_dma.reserved) {
  1874. spin_unlock_irq(&lcd_dma.lock);
  1875. printk(KERN_ERR "LCD DMA channel already reserved\n");
  1876. BUG();
  1877. return -EBUSY;
  1878. }
  1879. lcd_dma.reserved = 1;
  1880. spin_unlock_irq(&lcd_dma.lock);
  1881. lcd_dma.callback = callback;
  1882. lcd_dma.cb_data = data;
  1883. lcd_dma.active = 0;
  1884. lcd_dma.single_transfer = 0;
  1885. lcd_dma.rotate = 0;
  1886. lcd_dma.vxres = 0;
  1887. lcd_dma.mirror = 0;
  1888. lcd_dma.xscale = 0;
  1889. lcd_dma.yscale = 0;
  1890. lcd_dma.ext_ctrl = 0;
  1891. lcd_dma.src_port = 0;
  1892. return 0;
  1893. }
  1894. EXPORT_SYMBOL(omap_request_lcd_dma);
  1895. void omap_free_lcd_dma(void)
  1896. {
  1897. spin_lock(&lcd_dma.lock);
  1898. if (!lcd_dma.reserved) {
  1899. spin_unlock(&lcd_dma.lock);
  1900. printk(KERN_ERR "LCD DMA is not reserved\n");
  1901. BUG();
  1902. return;
  1903. }
  1904. if (!enable_1510_mode)
  1905. omap_writew(omap_readw(OMAP1610_DMA_LCD_CCR) & ~1,
  1906. OMAP1610_DMA_LCD_CCR);
  1907. lcd_dma.reserved = 0;
  1908. spin_unlock(&lcd_dma.lock);
  1909. }
  1910. EXPORT_SYMBOL(omap_free_lcd_dma);
  1911. void omap_enable_lcd_dma(void)
  1912. {
  1913. u16 w;
  1914. /*
  1915. * Set the Enable bit only if an external controller is
  1916. * connected. Otherwise the OMAP internal controller will
  1917. * start the transfer when it gets enabled.
  1918. */
  1919. if (enable_1510_mode || !lcd_dma.ext_ctrl)
  1920. return;
  1921. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1922. w |= 1 << 8;
  1923. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1924. lcd_dma.active = 1;
  1925. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1926. w |= 1 << 7;
  1927. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1928. }
  1929. EXPORT_SYMBOL(omap_enable_lcd_dma);
  1930. void omap_setup_lcd_dma(void)
  1931. {
  1932. BUG_ON(lcd_dma.active);
  1933. if (!enable_1510_mode) {
  1934. /* Set some reasonable defaults */
  1935. omap_writew(0x5440, OMAP1610_DMA_LCD_CCR);
  1936. omap_writew(0x9102, OMAP1610_DMA_LCD_CSDP);
  1937. omap_writew(0x0004, OMAP1610_DMA_LCD_LCH_CTRL);
  1938. }
  1939. set_b1_regs();
  1940. if (!enable_1510_mode) {
  1941. u16 w;
  1942. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1943. /*
  1944. * If DMA was already active set the end_prog bit to have
  1945. * the programmed register set loaded into the active
  1946. * register set.
  1947. */
  1948. w |= 1 << 11; /* End_prog */
  1949. if (!lcd_dma.single_transfer)
  1950. w |= (3 << 8); /* Auto_init, repeat */
  1951. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1952. }
  1953. }
  1954. EXPORT_SYMBOL(omap_setup_lcd_dma);
  1955. void omap_stop_lcd_dma(void)
  1956. {
  1957. u16 w;
  1958. lcd_dma.active = 0;
  1959. if (enable_1510_mode || !lcd_dma.ext_ctrl)
  1960. return;
  1961. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1962. w &= ~(1 << 7);
  1963. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1964. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1965. w &= ~(1 << 8);
  1966. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1967. }
  1968. EXPORT_SYMBOL(omap_stop_lcd_dma);
  1969. /*----------------------------------------------------------------------------*/
  1970. static int __init omap_init_dma(void)
  1971. {
  1972. int ch, r;
  1973. if (cpu_class_is_omap1()) {
  1974. omap_dma_base = IO_ADDRESS(OMAP1_DMA_BASE);
  1975. dma_lch_count = OMAP1_LOGICAL_DMA_CH_COUNT;
  1976. } else if (cpu_is_omap24xx()) {
  1977. omap_dma_base = IO_ADDRESS(OMAP24XX_DMA4_BASE);
  1978. dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
  1979. } else if (cpu_is_omap34xx()) {
  1980. omap_dma_base = IO_ADDRESS(OMAP34XX_DMA4_BASE);
  1981. dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
  1982. } else {
  1983. pr_err("DMA init failed for unsupported omap\n");
  1984. return -ENODEV;
  1985. }
  1986. if (cpu_class_is_omap2() && omap_dma_reserve_channels
  1987. && (omap_dma_reserve_channels <= dma_lch_count))
  1988. dma_lch_count = omap_dma_reserve_channels;
  1989. dma_chan = kzalloc(sizeof(struct omap_dma_lch) * dma_lch_count,
  1990. GFP_KERNEL);
  1991. if (!dma_chan)
  1992. return -ENOMEM;
  1993. if (cpu_class_is_omap2()) {
  1994. dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
  1995. dma_lch_count, GFP_KERNEL);
  1996. if (!dma_linked_lch) {
  1997. kfree(dma_chan);
  1998. return -ENOMEM;
  1999. }
  2000. }
  2001. if (cpu_is_omap15xx()) {
  2002. printk(KERN_INFO "DMA support for OMAP15xx initialized\n");
  2003. dma_chan_count = 9;
  2004. enable_1510_mode = 1;
  2005. } else if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
  2006. printk(KERN_INFO "OMAP DMA hardware version %d\n",
  2007. dma_read(HW_ID));
  2008. printk(KERN_INFO "DMA capabilities: %08x:%08x:%04x:%04x:%04x\n",
  2009. (dma_read(CAPS_0_U) << 16) |
  2010. dma_read(CAPS_0_L),
  2011. (dma_read(CAPS_1_U) << 16) |
  2012. dma_read(CAPS_1_L),
  2013. dma_read(CAPS_2), dma_read(CAPS_3),
  2014. dma_read(CAPS_4));
  2015. if (!enable_1510_mode) {
  2016. u16 w;
  2017. /* Disable OMAP 3.0/3.1 compatibility mode. */
  2018. w = dma_read(GSCR);
  2019. w |= 1 << 3;
  2020. dma_write(w, GSCR);
  2021. dma_chan_count = 16;
  2022. } else
  2023. dma_chan_count = 9;
  2024. if (cpu_is_omap16xx()) {
  2025. u16 w;
  2026. /* this would prevent OMAP sleep */
  2027. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  2028. w &= ~(1 << 8);
  2029. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  2030. }
  2031. } else if (cpu_class_is_omap2()) {
  2032. u8 revision = dma_read(REVISION) & 0xff;
  2033. printk(KERN_INFO "OMAP DMA hardware revision %d.%d\n",
  2034. revision >> 4, revision & 0xf);
  2035. dma_chan_count = dma_lch_count;
  2036. } else {
  2037. dma_chan_count = 0;
  2038. return 0;
  2039. }
  2040. spin_lock_init(&lcd_dma.lock);
  2041. spin_lock_init(&dma_chan_lock);
  2042. for (ch = 0; ch < dma_chan_count; ch++) {
  2043. omap_clear_dma(ch);
  2044. dma_chan[ch].dev_id = -1;
  2045. dma_chan[ch].next_lch = -1;
  2046. if (ch >= 6 && enable_1510_mode)
  2047. continue;
  2048. if (cpu_class_is_omap1()) {
  2049. /*
  2050. * request_irq() doesn't like dev_id (ie. ch) being
  2051. * zero, so we have to kludge around this.
  2052. */
  2053. r = request_irq(omap1_dma_irq[ch],
  2054. omap1_dma_irq_handler, 0, "DMA",
  2055. (void *) (ch + 1));
  2056. if (r != 0) {
  2057. int i;
  2058. printk(KERN_ERR "unable to request IRQ %d "
  2059. "for DMA (error %d)\n",
  2060. omap1_dma_irq[ch], r);
  2061. for (i = 0; i < ch; i++)
  2062. free_irq(omap1_dma_irq[i],
  2063. (void *) (i + 1));
  2064. return r;
  2065. }
  2066. }
  2067. }
  2068. if (cpu_is_omap2430() || cpu_is_omap34xx())
  2069. omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
  2070. DMA_DEFAULT_FIFO_DEPTH, 0);
  2071. if (cpu_class_is_omap2())
  2072. setup_irq(INT_24XX_SDMA_IRQ0, &omap24xx_dma_irq);
  2073. /* FIXME: Update LCD DMA to work on 24xx */
  2074. if (cpu_class_is_omap1()) {
  2075. r = request_irq(INT_DMA_LCD, lcd_dma_irq_handler, 0,
  2076. "LCD DMA", NULL);
  2077. if (r != 0) {
  2078. int i;
  2079. printk(KERN_ERR "unable to request IRQ for LCD DMA "
  2080. "(error %d)\n", r);
  2081. for (i = 0; i < dma_chan_count; i++)
  2082. free_irq(omap1_dma_irq[i], (void *) (i + 1));
  2083. return r;
  2084. }
  2085. }
  2086. return 0;
  2087. }
  2088. arch_initcall(omap_init_dma);
  2089. /*
  2090. * Reserve the omap SDMA channels using cmdline bootarg
  2091. * "omap_dma_reserve_ch=". The valid range is 1 to 32
  2092. */
  2093. static int __init omap_dma_cmdline_reserve_ch(char *str)
  2094. {
  2095. if (get_option(&str, &omap_dma_reserve_channels) != 1)
  2096. omap_dma_reserve_channels = 0;
  2097. return 1;
  2098. }
  2099. __setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);