clock-sh7722.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7722.c
  3. *
  4. * SH7722 clock framework support
  5. *
  6. * Copyright (C) 2009 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/io.h>
  24. #include <asm/clkdev.h>
  25. #include <asm/clock.h>
  26. #include <asm/hwblk.h>
  27. #include <cpu/sh7722.h>
  28. /* SH7722 registers */
  29. #define FRQCR 0xa4150000
  30. #define VCLKCR 0xa4150004
  31. #define SCLKACR 0xa4150008
  32. #define SCLKBCR 0xa415000c
  33. #define IRDACLKCR 0xa4150018
  34. #define PLLCR 0xa4150024
  35. #define DLLFRQ 0xa4150050
  36. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  37. static struct clk r_clk = {
  38. .name = "rclk",
  39. .id = -1,
  40. .rate = 32768,
  41. };
  42. /*
  43. * Default rate for the root input clock, reset this with clk_set_rate()
  44. * from the platform code.
  45. */
  46. struct clk extal_clk = {
  47. .name = "extal",
  48. .id = -1,
  49. .rate = 33333333,
  50. };
  51. /* The dll block multiplies the 32khz r_clk, may be used instead of extal */
  52. static unsigned long dll_recalc(struct clk *clk)
  53. {
  54. unsigned long mult;
  55. if (__raw_readl(PLLCR) & 0x1000)
  56. mult = __raw_readl(DLLFRQ);
  57. else
  58. mult = 0;
  59. return clk->parent->rate * mult;
  60. }
  61. static struct clk_ops dll_clk_ops = {
  62. .recalc = dll_recalc,
  63. };
  64. static struct clk dll_clk = {
  65. .name = "dll_clk",
  66. .id = -1,
  67. .ops = &dll_clk_ops,
  68. .parent = &r_clk,
  69. .flags = CLK_ENABLE_ON_INIT,
  70. };
  71. static unsigned long pll_recalc(struct clk *clk)
  72. {
  73. unsigned long mult = 1;
  74. unsigned long div = 1;
  75. if (__raw_readl(PLLCR) & 0x4000)
  76. mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
  77. else
  78. div = 2;
  79. return (clk->parent->rate * mult) / div;
  80. }
  81. static struct clk_ops pll_clk_ops = {
  82. .recalc = pll_recalc,
  83. };
  84. static struct clk pll_clk = {
  85. .name = "pll_clk",
  86. .id = -1,
  87. .ops = &pll_clk_ops,
  88. .flags = CLK_ENABLE_ON_INIT,
  89. };
  90. struct clk *main_clks[] = {
  91. &r_clk,
  92. &extal_clk,
  93. &dll_clk,
  94. &pll_clk,
  95. };
  96. static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
  97. static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
  98. static struct clk_div_mult_table div4_div_mult_table = {
  99. .divisors = divisors,
  100. .nr_divisors = ARRAY_SIZE(divisors),
  101. .multipliers = multipliers,
  102. .nr_multipliers = ARRAY_SIZE(multipliers),
  103. };
  104. static struct clk_div4_table div4_table = {
  105. .div_mult_table = &div4_div_mult_table,
  106. };
  107. #define DIV4(_str, _reg, _bit, _mask, _flags) \
  108. SH_CLK_DIV4(_str, &pll_clk, _reg, _bit, _mask, _flags)
  109. enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR };
  110. struct clk div4_clks[DIV4_NR] = {
  111. [DIV4_I] = DIV4("cpu_clk", FRQCR, 20, 0x1fef, CLK_ENABLE_ON_INIT),
  112. [DIV4_U] = DIV4("umem_clk", FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
  113. [DIV4_SH] = DIV4("shyway_clk", FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT),
  114. [DIV4_B] = DIV4("bus_clk", FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT),
  115. [DIV4_B3] = DIV4("b3_clk", FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT),
  116. [DIV4_P] = DIV4("peripheral_clk", FRQCR, 0, 0x1fff, 0),
  117. };
  118. enum { DIV4_IRDA, DIV4_ENABLE_NR };
  119. struct clk div4_enable_clks[DIV4_ENABLE_NR] = {
  120. [DIV4_IRDA] = DIV4("irda_clk", IRDACLKCR, 0, 0x1fff, 0),
  121. };
  122. enum { DIV4_SIUA, DIV4_SIUB, DIV4_REPARENT_NR };
  123. struct clk div4_reparent_clks[DIV4_REPARENT_NR] = {
  124. [DIV4_SIUA] = DIV4("siua_clk", SCLKACR, 0, 0x1fff, 0),
  125. [DIV4_SIUB] = DIV4("siub_clk", SCLKBCR, 0, 0x1fff, 0),
  126. };
  127. struct clk div6_clks[] = {
  128. SH_CLK_DIV6("video_clk", &pll_clk, VCLKCR, 0),
  129. };
  130. static struct clk mstp_clks[HWBLK_NR] = {
  131. SH_HWBLK_CLK(HWBLK_URAM, &div4_clks[DIV4_U], CLK_ENABLE_ON_INIT),
  132. SH_HWBLK_CLK(HWBLK_XYMEM, &div4_clks[DIV4_B], CLK_ENABLE_ON_INIT),
  133. SH_HWBLK_CLK(HWBLK_TMU, &div4_clks[DIV4_P], 0),
  134. SH_HWBLK_CLK(HWBLK_CMT, &r_clk, 0),
  135. SH_HWBLK_CLK(HWBLK_RWDT, &r_clk, 0),
  136. SH_HWBLK_CLK(HWBLK_FLCTL, &div4_clks[DIV4_P], 0),
  137. SH_HWBLK_CLK(HWBLK_SCIF0, &div4_clks[DIV4_P], 0),
  138. SH_HWBLK_CLK(HWBLK_SCIF1, &div4_clks[DIV4_P], 0),
  139. SH_HWBLK_CLK(HWBLK_SCIF2, &div4_clks[DIV4_P], 0),
  140. SH_HWBLK_CLK(HWBLK_IIC, &div4_clks[DIV4_P], 0),
  141. SH_HWBLK_CLK(HWBLK_RTC, &r_clk, 0),
  142. SH_HWBLK_CLK(HWBLK_SDHI, &div4_clks[DIV4_P], 0),
  143. SH_HWBLK_CLK(HWBLK_KEYSC, &r_clk, 0),
  144. SH_HWBLK_CLK(HWBLK_USBF, &div4_clks[DIV4_P], 0),
  145. SH_HWBLK_CLK(HWBLK_2DG, &div4_clks[DIV4_B], 0),
  146. SH_HWBLK_CLK(HWBLK_SIU, &div4_clks[DIV4_B], 0),
  147. SH_HWBLK_CLK(HWBLK_VOU, &div4_clks[DIV4_B], 0),
  148. SH_HWBLK_CLK(HWBLK_JPU, &div4_clks[DIV4_B], 0),
  149. SH_HWBLK_CLK(HWBLK_BEU, &div4_clks[DIV4_B], 0),
  150. SH_HWBLK_CLK(HWBLK_CEU, &div4_clks[DIV4_B], 0),
  151. SH_HWBLK_CLK(HWBLK_VEU, &div4_clks[DIV4_B], 0),
  152. SH_HWBLK_CLK(HWBLK_VPU, &div4_clks[DIV4_B], 0),
  153. SH_HWBLK_CLK(HWBLK_LCDC, &div4_clks[DIV4_P], 0),
  154. };
  155. #define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
  156. static struct clk_lookup lookups[] = {
  157. /* MSTP clocks */
  158. CLKDEV_CON_ID("uram0", &mstp_clks[HWBLK_URAM]),
  159. CLKDEV_CON_ID("xymem0", &mstp_clks[HWBLK_XYMEM]),
  160. {
  161. /* TMU0 */
  162. .dev_id = "sh_tmu.0",
  163. .con_id = "tmu_fck",
  164. .clk = &mstp_clks[HWBLK_TMU],
  165. }, {
  166. /* TMU1 */
  167. .dev_id = "sh_tmu.1",
  168. .con_id = "tmu_fck",
  169. .clk = &mstp_clks[HWBLK_TMU],
  170. }, {
  171. /* TMU2 */
  172. .dev_id = "sh_tmu.2",
  173. .con_id = "tmu_fck",
  174. .clk = &mstp_clks[HWBLK_TMU],
  175. },
  176. CLKDEV_CON_ID("cmt_fck", &mstp_clks[HWBLK_CMT]),
  177. CLKDEV_CON_ID("rwdt0", &mstp_clks[HWBLK_RWDT]),
  178. CLKDEV_CON_ID("flctl0", &mstp_clks[HWBLK_FLCTL]),
  179. {
  180. /* SCIF0 */
  181. .dev_id = "sh-sci.0",
  182. .con_id = "sci_fck",
  183. .clk = &mstp_clks[HWBLK_SCIF0],
  184. }, {
  185. /* SCIF1 */
  186. .dev_id = "sh-sci.1",
  187. .con_id = "sci_fck",
  188. .clk = &mstp_clks[HWBLK_SCIF1],
  189. }, {
  190. /* SCIF2 */
  191. .dev_id = "sh-sci.2",
  192. .con_id = "sci_fck",
  193. .clk = &mstp_clks[HWBLK_SCIF2],
  194. },
  195. CLKDEV_CON_ID("i2c0", &mstp_clks[HWBLK_IIC]),
  196. CLKDEV_CON_ID("rtc0", &mstp_clks[HWBLK_RTC]),
  197. CLKDEV_CON_ID("sdhi0", &mstp_clks[HWBLK_SDHI]),
  198. CLKDEV_CON_ID("keysc0", &mstp_clks[HWBLK_KEYSC]),
  199. CLKDEV_CON_ID("usbf0", &mstp_clks[HWBLK_USBF]),
  200. CLKDEV_CON_ID("2dg0", &mstp_clks[HWBLK_2DG]),
  201. CLKDEV_CON_ID("siu0", &mstp_clks[HWBLK_SIU]),
  202. CLKDEV_CON_ID("vou0", &mstp_clks[HWBLK_VOU]),
  203. CLKDEV_CON_ID("jpu0", &mstp_clks[HWBLK_JPU]),
  204. CLKDEV_CON_ID("beu0", &mstp_clks[HWBLK_BEU]),
  205. CLKDEV_CON_ID("ceu0", &mstp_clks[HWBLK_CEU]),
  206. CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU]),
  207. CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]),
  208. CLKDEV_CON_ID("lcdc0", &mstp_clks[HWBLK_LCDC]),
  209. };
  210. int __init arch_clk_init(void)
  211. {
  212. int k, ret = 0;
  213. /* autodetect extal or dll configuration */
  214. if (__raw_readl(PLLCR) & 0x1000)
  215. pll_clk.parent = &dll_clk;
  216. else
  217. pll_clk.parent = &extal_clk;
  218. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  219. ret = clk_register(main_clks[k]);
  220. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  221. if (!ret)
  222. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  223. if (!ret)
  224. ret = sh_clk_div4_enable_register(div4_enable_clks,
  225. DIV4_ENABLE_NR, &div4_table);
  226. if (!ret)
  227. ret = sh_clk_div4_reparent_register(div4_reparent_clks,
  228. DIV4_REPARENT_NR, &div4_table);
  229. if (!ret)
  230. ret = sh_clk_div6_register(div6_clks, ARRAY_SIZE(div6_clks));
  231. if (!ret)
  232. ret = sh_hwblk_clk_register(mstp_clks, HWBLK_NR);
  233. return ret;
  234. }