adma.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541
  1. /*
  2. * Copyright(c) 2006, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc.,
  15. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  16. *
  17. */
  18. #ifndef _ADMA_H
  19. #define _ADMA_H
  20. #include <linux/types.h>
  21. #include <linux/io.h>
  22. #include <asm/hardware.h>
  23. #include <asm/hardware/iop_adma.h>
  24. #define ADMA_ACCR(chan) (chan->mmr_base + 0x0)
  25. #define ADMA_ACSR(chan) (chan->mmr_base + 0x4)
  26. #define ADMA_ADAR(chan) (chan->mmr_base + 0x8)
  27. #define ADMA_IIPCR(chan) (chan->mmr_base + 0x18)
  28. #define ADMA_IIPAR(chan) (chan->mmr_base + 0x1c)
  29. #define ADMA_IIPUAR(chan) (chan->mmr_base + 0x20)
  30. #define ADMA_ANDAR(chan) (chan->mmr_base + 0x24)
  31. #define ADMA_ADCR(chan) (chan->mmr_base + 0x28)
  32. #define ADMA_CARMD(chan) (chan->mmr_base + 0x2c)
  33. #define ADMA_ABCR(chan) (chan->mmr_base + 0x30)
  34. #define ADMA_DLADR(chan) (chan->mmr_base + 0x34)
  35. #define ADMA_DUADR(chan) (chan->mmr_base + 0x38)
  36. #define ADMA_SLAR(src, chan) (chan->mmr_base + (0x3c + (src << 3)))
  37. #define ADMA_SUAR(src, chan) (chan->mmr_base + (0x40 + (src << 3)))
  38. struct iop13xx_adma_src {
  39. u32 src_addr;
  40. union {
  41. u32 upper_src_addr;
  42. struct {
  43. unsigned int pq_upper_src_addr:24;
  44. unsigned int pq_dmlt:8;
  45. };
  46. };
  47. };
  48. struct iop13xx_adma_desc_ctrl {
  49. unsigned int int_en:1;
  50. unsigned int xfer_dir:2;
  51. unsigned int src_select:4;
  52. unsigned int zero_result:1;
  53. unsigned int block_fill_en:1;
  54. unsigned int crc_gen_en:1;
  55. unsigned int crc_xfer_dis:1;
  56. unsigned int crc_seed_fetch_dis:1;
  57. unsigned int status_write_back_en:1;
  58. unsigned int endian_swap_en:1;
  59. unsigned int reserved0:2;
  60. unsigned int pq_update_xfer_en:1;
  61. unsigned int dual_xor_en:1;
  62. unsigned int pq_xfer_en:1;
  63. unsigned int p_xfer_dis:1;
  64. unsigned int reserved1:10;
  65. unsigned int relax_order_en:1;
  66. unsigned int no_snoop_en:1;
  67. };
  68. struct iop13xx_adma_byte_count {
  69. unsigned int byte_count:24;
  70. unsigned int host_if:3;
  71. unsigned int reserved:2;
  72. unsigned int zero_result_err_q:1;
  73. unsigned int zero_result_err:1;
  74. unsigned int tx_complete:1;
  75. };
  76. struct iop13xx_adma_desc_hw {
  77. u32 next_desc;
  78. union {
  79. u32 desc_ctrl;
  80. struct iop13xx_adma_desc_ctrl desc_ctrl_field;
  81. };
  82. union {
  83. u32 crc_addr;
  84. u32 block_fill_data;
  85. u32 q_dest_addr;
  86. };
  87. union {
  88. u32 byte_count;
  89. struct iop13xx_adma_byte_count byte_count_field;
  90. };
  91. union {
  92. u32 dest_addr;
  93. u32 p_dest_addr;
  94. };
  95. union {
  96. u32 upper_dest_addr;
  97. u32 pq_upper_dest_addr;
  98. };
  99. struct iop13xx_adma_src src[1];
  100. };
  101. struct iop13xx_adma_desc_dual_xor {
  102. u32 next_desc;
  103. u32 desc_ctrl;
  104. u32 reserved;
  105. u32 byte_count;
  106. u32 h_dest_addr;
  107. u32 h_upper_dest_addr;
  108. u32 src0_addr;
  109. u32 upper_src0_addr;
  110. u32 src1_addr;
  111. u32 upper_src1_addr;
  112. u32 h_src_addr;
  113. u32 h_upper_src_addr;
  114. u32 d_src_addr;
  115. u32 d_upper_src_addr;
  116. u32 d_dest_addr;
  117. u32 d_upper_dest_addr;
  118. };
  119. struct iop13xx_adma_desc_pq_update {
  120. u32 next_desc;
  121. u32 desc_ctrl;
  122. u32 reserved;
  123. u32 byte_count;
  124. u32 p_dest_addr;
  125. u32 p_upper_dest_addr;
  126. u32 src0_addr;
  127. u32 upper_src0_addr;
  128. u32 src1_addr;
  129. u32 upper_src1_addr;
  130. u32 p_src_addr;
  131. u32 p_upper_src_addr;
  132. u32 q_src_addr;
  133. struct {
  134. unsigned int q_upper_src_addr:24;
  135. unsigned int q_dmlt:8;
  136. };
  137. u32 q_dest_addr;
  138. u32 q_upper_dest_addr;
  139. };
  140. static inline int iop_adma_get_max_xor(void)
  141. {
  142. return 16;
  143. }
  144. static inline u32 iop_chan_get_current_descriptor(struct iop_adma_chan *chan)
  145. {
  146. return __raw_readl(ADMA_ADAR(chan));
  147. }
  148. static inline void iop_chan_set_next_descriptor(struct iop_adma_chan *chan,
  149. u32 next_desc_addr)
  150. {
  151. __raw_writel(next_desc_addr, ADMA_ANDAR(chan));
  152. }
  153. #define ADMA_STATUS_BUSY (1 << 13)
  154. static inline char iop_chan_is_busy(struct iop_adma_chan *chan)
  155. {
  156. if (__raw_readl(ADMA_ACSR(chan)) &
  157. ADMA_STATUS_BUSY)
  158. return 1;
  159. else
  160. return 0;
  161. }
  162. static inline int
  163. iop_chan_get_desc_align(struct iop_adma_chan *chan, int num_slots)
  164. {
  165. return 1;
  166. }
  167. #define iop_desc_is_aligned(x, y) 1
  168. static inline int
  169. iop_chan_memcpy_slot_count(size_t len, int *slots_per_op)
  170. {
  171. *slots_per_op = 1;
  172. return 1;
  173. }
  174. #define iop_chan_interrupt_slot_count(s, c) iop_chan_memcpy_slot_count(0, s)
  175. static inline int
  176. iop_chan_memset_slot_count(size_t len, int *slots_per_op)
  177. {
  178. *slots_per_op = 1;
  179. return 1;
  180. }
  181. static inline int
  182. iop_chan_xor_slot_count(size_t len, int src_cnt, int *slots_per_op)
  183. {
  184. int num_slots;
  185. /* slots_to_find = 1 for basic descriptor + 1 per 4 sources above 1
  186. * (1 source => 8 bytes) (1 slot => 32 bytes)
  187. */
  188. num_slots = 1 + (((src_cnt - 1) << 3) >> 5);
  189. if (((src_cnt - 1) << 3) & 0x1f)
  190. num_slots++;
  191. *slots_per_op = num_slots;
  192. return num_slots;
  193. }
  194. #define ADMA_MAX_BYTE_COUNT (16 * 1024 * 1024)
  195. #define IOP_ADMA_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  196. #define IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  197. #define IOP_ADMA_XOR_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  198. #define iop_chan_zero_sum_slot_count(l, s, o) iop_chan_xor_slot_count(l, s, o)
  199. static inline u32 iop_desc_get_dest_addr(struct iop_adma_desc_slot *desc,
  200. struct iop_adma_chan *chan)
  201. {
  202. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  203. return hw_desc->dest_addr;
  204. }
  205. static inline u32 iop_desc_get_byte_count(struct iop_adma_desc_slot *desc,
  206. struct iop_adma_chan *chan)
  207. {
  208. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  209. return hw_desc->byte_count_field.byte_count;
  210. }
  211. static inline u32 iop_desc_get_src_addr(struct iop_adma_desc_slot *desc,
  212. struct iop_adma_chan *chan,
  213. int src_idx)
  214. {
  215. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  216. return hw_desc->src[src_idx].src_addr;
  217. }
  218. static inline u32 iop_desc_get_src_count(struct iop_adma_desc_slot *desc,
  219. struct iop_adma_chan *chan)
  220. {
  221. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  222. return hw_desc->desc_ctrl_field.src_select + 1;
  223. }
  224. static inline void
  225. iop_desc_init_memcpy(struct iop_adma_desc_slot *desc, unsigned long flags)
  226. {
  227. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  228. union {
  229. u32 value;
  230. struct iop13xx_adma_desc_ctrl field;
  231. } u_desc_ctrl;
  232. u_desc_ctrl.value = 0;
  233. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  234. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  235. hw_desc->desc_ctrl = u_desc_ctrl.value;
  236. hw_desc->crc_addr = 0;
  237. }
  238. static inline void
  239. iop_desc_init_memset(struct iop_adma_desc_slot *desc, unsigned long flags)
  240. {
  241. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  242. union {
  243. u32 value;
  244. struct iop13xx_adma_desc_ctrl field;
  245. } u_desc_ctrl;
  246. u_desc_ctrl.value = 0;
  247. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  248. u_desc_ctrl.field.block_fill_en = 1;
  249. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  250. hw_desc->desc_ctrl = u_desc_ctrl.value;
  251. hw_desc->crc_addr = 0;
  252. }
  253. /* to do: support buffers larger than ADMA_MAX_BYTE_COUNT */
  254. static inline void
  255. iop_desc_init_xor(struct iop_adma_desc_slot *desc, int src_cnt,
  256. unsigned long flags)
  257. {
  258. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  259. union {
  260. u32 value;
  261. struct iop13xx_adma_desc_ctrl field;
  262. } u_desc_ctrl;
  263. u_desc_ctrl.value = 0;
  264. u_desc_ctrl.field.src_select = src_cnt - 1;
  265. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  266. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  267. hw_desc->desc_ctrl = u_desc_ctrl.value;
  268. hw_desc->crc_addr = 0;
  269. }
  270. #define iop_desc_init_null_xor(d, s, i) iop_desc_init_xor(d, s, i)
  271. /* to do: support buffers larger than ADMA_MAX_BYTE_COUNT */
  272. static inline int
  273. iop_desc_init_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,
  274. unsigned long flags)
  275. {
  276. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  277. union {
  278. u32 value;
  279. struct iop13xx_adma_desc_ctrl field;
  280. } u_desc_ctrl;
  281. u_desc_ctrl.value = 0;
  282. u_desc_ctrl.field.src_select = src_cnt - 1;
  283. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  284. u_desc_ctrl.field.zero_result = 1;
  285. u_desc_ctrl.field.status_write_back_en = 1;
  286. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  287. hw_desc->desc_ctrl = u_desc_ctrl.value;
  288. hw_desc->crc_addr = 0;
  289. return 1;
  290. }
  291. static inline void iop_desc_set_byte_count(struct iop_adma_desc_slot *desc,
  292. struct iop_adma_chan *chan,
  293. u32 byte_count)
  294. {
  295. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  296. hw_desc->byte_count = byte_count;
  297. }
  298. static inline void
  299. iop_desc_set_zero_sum_byte_count(struct iop_adma_desc_slot *desc, u32 len)
  300. {
  301. int slots_per_op = desc->slots_per_op;
  302. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  303. int i = 0;
  304. if (len <= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT) {
  305. hw_desc->byte_count = len;
  306. } else {
  307. do {
  308. iter = iop_hw_desc_slot_idx(hw_desc, i);
  309. iter->byte_count = IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
  310. len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
  311. i += slots_per_op;
  312. } while (len > IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT);
  313. if (len) {
  314. iter = iop_hw_desc_slot_idx(hw_desc, i);
  315. iter->byte_count = len;
  316. }
  317. }
  318. }
  319. static inline void iop_desc_set_dest_addr(struct iop_adma_desc_slot *desc,
  320. struct iop_adma_chan *chan,
  321. dma_addr_t addr)
  322. {
  323. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  324. hw_desc->dest_addr = addr;
  325. hw_desc->upper_dest_addr = 0;
  326. }
  327. static inline void iop_desc_set_memcpy_src_addr(struct iop_adma_desc_slot *desc,
  328. dma_addr_t addr)
  329. {
  330. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  331. hw_desc->src[0].src_addr = addr;
  332. hw_desc->src[0].upper_src_addr = 0;
  333. }
  334. static inline void iop_desc_set_xor_src_addr(struct iop_adma_desc_slot *desc,
  335. int src_idx, dma_addr_t addr)
  336. {
  337. int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;
  338. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  339. int i = 0;
  340. do {
  341. iter = iop_hw_desc_slot_idx(hw_desc, i);
  342. iter->src[src_idx].src_addr = addr;
  343. iter->src[src_idx].upper_src_addr = 0;
  344. slot_cnt -= slots_per_op;
  345. if (slot_cnt) {
  346. i += slots_per_op;
  347. addr += IOP_ADMA_XOR_MAX_BYTE_COUNT;
  348. }
  349. } while (slot_cnt);
  350. }
  351. static inline void
  352. iop_desc_init_interrupt(struct iop_adma_desc_slot *desc,
  353. struct iop_adma_chan *chan)
  354. {
  355. iop_desc_init_memcpy(desc, 1);
  356. iop_desc_set_byte_count(desc, chan, 0);
  357. iop_desc_set_dest_addr(desc, chan, 0);
  358. iop_desc_set_memcpy_src_addr(desc, 0);
  359. }
  360. #define iop_desc_set_zero_sum_src_addr iop_desc_set_xor_src_addr
  361. static inline void iop_desc_set_next_desc(struct iop_adma_desc_slot *desc,
  362. u32 next_desc_addr)
  363. {
  364. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  365. BUG_ON(hw_desc->next_desc);
  366. hw_desc->next_desc = next_desc_addr;
  367. }
  368. static inline u32 iop_desc_get_next_desc(struct iop_adma_desc_slot *desc)
  369. {
  370. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  371. return hw_desc->next_desc;
  372. }
  373. static inline void iop_desc_clear_next_desc(struct iop_adma_desc_slot *desc)
  374. {
  375. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  376. hw_desc->next_desc = 0;
  377. }
  378. static inline void iop_desc_set_block_fill_val(struct iop_adma_desc_slot *desc,
  379. u32 val)
  380. {
  381. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  382. hw_desc->block_fill_data = val;
  383. }
  384. static inline int iop_desc_get_zero_result(struct iop_adma_desc_slot *desc)
  385. {
  386. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  387. struct iop13xx_adma_desc_ctrl desc_ctrl = hw_desc->desc_ctrl_field;
  388. struct iop13xx_adma_byte_count byte_count = hw_desc->byte_count_field;
  389. BUG_ON(!(byte_count.tx_complete && desc_ctrl.zero_result));
  390. if (desc_ctrl.pq_xfer_en)
  391. return byte_count.zero_result_err_q;
  392. else
  393. return byte_count.zero_result_err;
  394. }
  395. static inline void iop_chan_append(struct iop_adma_chan *chan)
  396. {
  397. u32 adma_accr;
  398. adma_accr = __raw_readl(ADMA_ACCR(chan));
  399. adma_accr |= 0x2;
  400. __raw_writel(adma_accr, ADMA_ACCR(chan));
  401. }
  402. static inline u32 iop_chan_get_status(struct iop_adma_chan *chan)
  403. {
  404. return __raw_readl(ADMA_ACSR(chan));
  405. }
  406. static inline void iop_chan_disable(struct iop_adma_chan *chan)
  407. {
  408. u32 adma_chan_ctrl = __raw_readl(ADMA_ACCR(chan));
  409. adma_chan_ctrl &= ~0x1;
  410. __raw_writel(adma_chan_ctrl, ADMA_ACCR(chan));
  411. }
  412. static inline void iop_chan_enable(struct iop_adma_chan *chan)
  413. {
  414. u32 adma_chan_ctrl;
  415. adma_chan_ctrl = __raw_readl(ADMA_ACCR(chan));
  416. adma_chan_ctrl |= 0x1;
  417. __raw_writel(adma_chan_ctrl, ADMA_ACCR(chan));
  418. }
  419. static inline void iop_adma_device_clear_eot_status(struct iop_adma_chan *chan)
  420. {
  421. u32 status = __raw_readl(ADMA_ACSR(chan));
  422. status &= (1 << 12);
  423. __raw_writel(status, ADMA_ACSR(chan));
  424. }
  425. static inline void iop_adma_device_clear_eoc_status(struct iop_adma_chan *chan)
  426. {
  427. u32 status = __raw_readl(ADMA_ACSR(chan));
  428. status &= (1 << 11);
  429. __raw_writel(status, ADMA_ACSR(chan));
  430. }
  431. static inline void iop_adma_device_clear_err_status(struct iop_adma_chan *chan)
  432. {
  433. u32 status = __raw_readl(ADMA_ACSR(chan));
  434. status &= (1 << 9) | (1 << 5) | (1 << 4) | (1 << 3);
  435. __raw_writel(status, ADMA_ACSR(chan));
  436. }
  437. static inline int
  438. iop_is_err_int_parity(unsigned long status, struct iop_adma_chan *chan)
  439. {
  440. return test_bit(9, &status);
  441. }
  442. static inline int
  443. iop_is_err_mcu_abort(unsigned long status, struct iop_adma_chan *chan)
  444. {
  445. return test_bit(5, &status);
  446. }
  447. static inline int
  448. iop_is_err_int_tabort(unsigned long status, struct iop_adma_chan *chan)
  449. {
  450. return test_bit(4, &status);
  451. }
  452. static inline int
  453. iop_is_err_int_mabort(unsigned long status, struct iop_adma_chan *chan)
  454. {
  455. return test_bit(3, &status);
  456. }
  457. static inline int
  458. iop_is_err_pci_tabort(unsigned long status, struct iop_adma_chan *chan)
  459. {
  460. return 0;
  461. }
  462. static inline int
  463. iop_is_err_pci_mabort(unsigned long status, struct iop_adma_chan *chan)
  464. {
  465. return 0;
  466. }
  467. static inline int
  468. iop_is_err_split_tx(unsigned long status, struct iop_adma_chan *chan)
  469. {
  470. return 0;
  471. }
  472. #endif /* _ADMA_H */