tridentfb.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. int vclk; /* in MHz */
  27. void __iomem *io_virt; /* iospace virtual memory address */
  28. };
  29. static unsigned char eng_oper; /* engine operation... */
  30. static struct fb_ops tridentfb_ops;
  31. static struct tridentfb_par default_par;
  32. /* FIXME:kmalloc these 3 instead */
  33. static struct fb_info fb_info;
  34. static u32 pseudo_pal[16];
  35. static struct fb_var_screeninfo default_var;
  36. static struct fb_fix_screeninfo tridentfb_fix = {
  37. .id = "Trident",
  38. .type = FB_TYPE_PACKED_PIXELS,
  39. .ypanstep = 1,
  40. .visual = FB_VISUAL_PSEUDOCOLOR,
  41. .accel = FB_ACCEL_NONE,
  42. };
  43. static int chip_id;
  44. static int defaultaccel;
  45. static int displaytype;
  46. /* defaults which are normally overriden by user values */
  47. /* video mode */
  48. static char *mode_option __devinitdata = "640x480";
  49. static int bpp = 8;
  50. static int noaccel;
  51. static int center;
  52. static int stretch;
  53. static int fp;
  54. static int crt;
  55. static int memsize;
  56. static int memdiff;
  57. static int nativex;
  58. module_param(mode_option, charp, 0);
  59. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  60. module_param(bpp, int, 0);
  61. module_param(center, int, 0);
  62. module_param(stretch, int, 0);
  63. module_param(noaccel, int, 0);
  64. module_param(memsize, int, 0);
  65. module_param(memdiff, int, 0);
  66. module_param(nativex, int, 0);
  67. module_param(fp, int, 0);
  68. module_param(crt, int, 0);
  69. static int chip3D;
  70. static int chipcyber;
  71. static int is3Dchip(int id)
  72. {
  73. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  74. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  75. (id == CYBER9397) || (id == CYBER9397DVD) ||
  76. (id == CYBER9520) || (id == CYBER9525DVD) ||
  77. (id == IMAGE975) || (id == IMAGE985) ||
  78. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  79. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  80. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  81. (id == CYBERBLADEXPAi1));
  82. }
  83. static int iscyber(int id)
  84. {
  85. switch (id) {
  86. case CYBER9388:
  87. case CYBER9382:
  88. case CYBER9385:
  89. case CYBER9397:
  90. case CYBER9397DVD:
  91. case CYBER9520:
  92. case CYBER9525DVD:
  93. case CYBERBLADEE4:
  94. case CYBERBLADEi7D:
  95. case CYBERBLADEi1:
  96. case CYBERBLADEi1D:
  97. case CYBERBLADEAi1:
  98. case CYBERBLADEAi1D:
  99. case CYBERBLADEXPAi1:
  100. return 1;
  101. case CYBER9320:
  102. case TGUI9660:
  103. case IMAGE975:
  104. case IMAGE985:
  105. case BLADE3D:
  106. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  107. default:
  108. /* case CYBERBLDAEXPm8: Strange */
  109. /* case CYBERBLDAEXPm16: Strange */
  110. return 0;
  111. }
  112. }
  113. #define CRT 0x3D0 /* CRTC registers offset for color display */
  114. #ifndef TRIDENT_MMIO
  115. #define TRIDENT_MMIO 1
  116. #endif
  117. #if TRIDENT_MMIO
  118. #define t_outb(val, reg) writeb(val,((struct tridentfb_par *)(fb_info.par))->io_virt + reg)
  119. #define t_inb(reg) readb(((struct tridentfb_par*)(fb_info.par))->io_virt + reg)
  120. #else
  121. #define t_outb(val, reg) outb(val, reg)
  122. #define t_inb(reg) inb(reg)
  123. #endif
  124. static struct accel_switch {
  125. void (*init_accel) (int, int);
  126. void (*wait_engine) (void);
  127. void (*fill_rect) (u32, u32, u32, u32, u32, u32);
  128. void (*copy_rect) (u32, u32, u32, u32, u32, u32);
  129. } *acc;
  130. #define writemmr(r, v) writel(v, ((struct tridentfb_par *)fb_info.par)->io_virt + r)
  131. #define readmmr(r) readl(((struct tridentfb_par *)fb_info.par)->io_virt + r)
  132. /*
  133. * Blade specific acceleration.
  134. */
  135. #define point(x, y) ((y) << 16 | (x))
  136. #define STA 0x2120
  137. #define CMD 0x2144
  138. #define ROP 0x2148
  139. #define CLR 0x2160
  140. #define SR1 0x2100
  141. #define SR2 0x2104
  142. #define DR1 0x2108
  143. #define DR2 0x210C
  144. #define ROP_S 0xCC
  145. static void blade_init_accel(int pitch, int bpp)
  146. {
  147. int v1 = (pitch >> 3) << 20;
  148. int tmp = 0, v2;
  149. switch (bpp) {
  150. case 8:
  151. tmp = 0;
  152. break;
  153. case 15:
  154. tmp = 5;
  155. break;
  156. case 16:
  157. tmp = 1;
  158. break;
  159. case 24:
  160. case 32:
  161. tmp = 2;
  162. break;
  163. }
  164. v2 = v1 | (tmp << 29);
  165. writemmr(0x21C0, v2);
  166. writemmr(0x21C4, v2);
  167. writemmr(0x21B8, v2);
  168. writemmr(0x21BC, v2);
  169. writemmr(0x21D0, v1);
  170. writemmr(0x21D4, v1);
  171. writemmr(0x21C8, v1);
  172. writemmr(0x21CC, v1);
  173. writemmr(0x216C, 0);
  174. }
  175. static void blade_wait_engine(void)
  176. {
  177. while (readmmr(STA) & 0xFA800000) ;
  178. }
  179. static void blade_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  180. {
  181. writemmr(CLR, c);
  182. writemmr(ROP, rop ? 0x66 : ROP_S);
  183. writemmr(CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  184. writemmr(DR1, point(x, y));
  185. writemmr(DR2, point(x + w - 1, y + h - 1));
  186. }
  187. static void blade_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  188. {
  189. u32 s1, s2, d1, d2;
  190. int direction = 2;
  191. s1 = point(x1, y1);
  192. s2 = point(x1 + w - 1, y1 + h - 1);
  193. d1 = point(x2, y2);
  194. d2 = point(x2 + w - 1, y2 + h - 1);
  195. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  196. direction = 0;
  197. writemmr(ROP, ROP_S);
  198. writemmr(CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  199. writemmr(SR1, direction ? s2 : s1);
  200. writemmr(SR2, direction ? s1 : s2);
  201. writemmr(DR1, direction ? d2 : d1);
  202. writemmr(DR2, direction ? d1 : d2);
  203. }
  204. static struct accel_switch accel_blade = {
  205. blade_init_accel,
  206. blade_wait_engine,
  207. blade_fill_rect,
  208. blade_copy_rect,
  209. };
  210. /*
  211. * BladeXP specific acceleration functions
  212. */
  213. #define ROP_P 0xF0
  214. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  215. static void xp_init_accel(int pitch, int bpp)
  216. {
  217. int tmp = 0, v1;
  218. unsigned char x = 0;
  219. switch (bpp) {
  220. case 8:
  221. x = 0;
  222. break;
  223. case 16:
  224. x = 1;
  225. break;
  226. case 24:
  227. x = 3;
  228. break;
  229. case 32:
  230. x = 2;
  231. break;
  232. }
  233. switch (pitch << (bpp >> 3)) {
  234. case 8192:
  235. case 512:
  236. x |= 0x00;
  237. break;
  238. case 1024:
  239. x |= 0x04;
  240. break;
  241. case 2048:
  242. x |= 0x08;
  243. break;
  244. case 4096:
  245. x |= 0x0C;
  246. break;
  247. }
  248. t_outb(x, 0x2125);
  249. eng_oper = x | 0x40;
  250. switch (bpp) {
  251. case 8:
  252. tmp = 18;
  253. break;
  254. case 15:
  255. case 16:
  256. tmp = 19;
  257. break;
  258. case 24:
  259. case 32:
  260. tmp = 20;
  261. break;
  262. }
  263. v1 = pitch << tmp;
  264. writemmr(0x2154, v1);
  265. writemmr(0x2150, v1);
  266. t_outb(3, 0x2126);
  267. }
  268. static void xp_wait_engine(void)
  269. {
  270. int busy;
  271. int count, timeout;
  272. count = 0;
  273. timeout = 0;
  274. for (;;) {
  275. busy = t_inb(STA) & 0x80;
  276. if (busy != 0x80)
  277. return;
  278. count++;
  279. if (count == 10000000) {
  280. /* Timeout */
  281. count = 9990000;
  282. timeout++;
  283. if (timeout == 8) {
  284. /* Reset engine */
  285. t_outb(0x00, 0x2120);
  286. return;
  287. }
  288. }
  289. }
  290. }
  291. static void xp_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  292. {
  293. writemmr(0x2127, ROP_P);
  294. writemmr(0x2158, c);
  295. writemmr(0x2128, 0x4000);
  296. writemmr(0x2140, masked_point(h, w));
  297. writemmr(0x2138, masked_point(y, x));
  298. t_outb(0x01, 0x2124);
  299. t_outb(eng_oper, 0x2125);
  300. }
  301. static void xp_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  302. {
  303. int direction;
  304. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  305. direction = 0x0004;
  306. if ((x1 < x2) && (y1 == y2)) {
  307. direction |= 0x0200;
  308. x1_tmp = x1 + w - 1;
  309. x2_tmp = x2 + w - 1;
  310. } else {
  311. x1_tmp = x1;
  312. x2_tmp = x2;
  313. }
  314. if (y1 < y2) {
  315. direction |= 0x0100;
  316. y1_tmp = y1 + h - 1;
  317. y2_tmp = y2 + h - 1;
  318. } else {
  319. y1_tmp = y1;
  320. y2_tmp = y2;
  321. }
  322. writemmr(0x2128, direction);
  323. t_outb(ROP_S, 0x2127);
  324. writemmr(0x213C, masked_point(y1_tmp, x1_tmp));
  325. writemmr(0x2138, masked_point(y2_tmp, x2_tmp));
  326. writemmr(0x2140, masked_point(h, w));
  327. t_outb(0x01, 0x2124);
  328. }
  329. static struct accel_switch accel_xp = {
  330. xp_init_accel,
  331. xp_wait_engine,
  332. xp_fill_rect,
  333. xp_copy_rect,
  334. };
  335. /*
  336. * Image specific acceleration functions
  337. */
  338. static void image_init_accel(int pitch, int bpp)
  339. {
  340. int tmp = 0;
  341. switch (bpp) {
  342. case 8:
  343. tmp = 0;
  344. break;
  345. case 15:
  346. tmp = 5;
  347. break;
  348. case 16:
  349. tmp = 1;
  350. break;
  351. case 24:
  352. case 32:
  353. tmp = 2;
  354. break;
  355. }
  356. writemmr(0x2120, 0xF0000000);
  357. writemmr(0x2120, 0x40000000 | tmp);
  358. writemmr(0x2120, 0x80000000);
  359. writemmr(0x2144, 0x00000000);
  360. writemmr(0x2148, 0x00000000);
  361. writemmr(0x2150, 0x00000000);
  362. writemmr(0x2154, 0x00000000);
  363. writemmr(0x2120, 0x60000000 | (pitch << 16) | pitch);
  364. writemmr(0x216C, 0x00000000);
  365. writemmr(0x2170, 0x00000000);
  366. writemmr(0x217C, 0x00000000);
  367. writemmr(0x2120, 0x10000000);
  368. writemmr(0x2130, (2047 << 16) | 2047);
  369. }
  370. static void image_wait_engine(void)
  371. {
  372. while (readmmr(0x2164) & 0xF0000000) ;
  373. }
  374. static void image_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  375. {
  376. writemmr(0x2120, 0x80000000);
  377. writemmr(0x2120, 0x90000000 | ROP_S);
  378. writemmr(0x2144, c);
  379. writemmr(DR1, point(x, y));
  380. writemmr(DR2, point(x + w - 1, y + h - 1));
  381. writemmr(0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  382. }
  383. static void image_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  384. {
  385. u32 s1, s2, d1, d2;
  386. int direction = 2;
  387. s1 = point(x1, y1);
  388. s2 = point(x1 + w - 1, y1 + h - 1);
  389. d1 = point(x2, y2);
  390. d2 = point(x2 + w - 1, y2 + h - 1);
  391. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  392. direction = 0;
  393. writemmr(0x2120, 0x80000000);
  394. writemmr(0x2120, 0x90000000 | ROP_S);
  395. writemmr(SR1, direction ? s2 : s1);
  396. writemmr(SR2, direction ? s1 : s2);
  397. writemmr(DR1, direction ? d2 : d1);
  398. writemmr(DR2, direction ? d1 : d2);
  399. writemmr(0x2124, 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  400. }
  401. static struct accel_switch accel_image = {
  402. image_init_accel,
  403. image_wait_engine,
  404. image_fill_rect,
  405. image_copy_rect,
  406. };
  407. /*
  408. * Accel functions called by the upper layers
  409. */
  410. #ifdef CONFIG_FB_TRIDENT_ACCEL
  411. static void tridentfb_fillrect(struct fb_info *info,
  412. const struct fb_fillrect *fr)
  413. {
  414. int bpp = info->var.bits_per_pixel;
  415. int col = 0;
  416. switch (bpp) {
  417. default:
  418. case 8:
  419. col |= fr->color;
  420. col |= col << 8;
  421. col |= col << 16;
  422. break;
  423. case 16:
  424. col = ((u32 *)(info->pseudo_palette))[fr->color];
  425. break;
  426. case 32:
  427. col = ((u32 *)(info->pseudo_palette))[fr->color];
  428. break;
  429. }
  430. acc->fill_rect(fr->dx, fr->dy, fr->width, fr->height, col, fr->rop);
  431. acc->wait_engine();
  432. }
  433. static void tridentfb_copyarea(struct fb_info *info,
  434. const struct fb_copyarea *ca)
  435. {
  436. acc->copy_rect(ca->sx, ca->sy, ca->dx, ca->dy, ca->width, ca->height);
  437. acc->wait_engine();
  438. }
  439. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  440. #define tridentfb_fillrect cfb_fillrect
  441. #define tridentfb_copyarea cfb_copyarea
  442. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  443. /*
  444. * Hardware access functions
  445. */
  446. static inline unsigned char read3X4(int reg)
  447. {
  448. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  449. writeb(reg, par->io_virt + CRT + 4);
  450. return readb(par->io_virt + CRT + 5);
  451. }
  452. static inline void write3X4(int reg, unsigned char val)
  453. {
  454. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  455. writeb(reg, par->io_virt + CRT + 4);
  456. writeb(val, par->io_virt + CRT + 5);
  457. }
  458. static inline unsigned char read3C4(int reg)
  459. {
  460. t_outb(reg, 0x3C4);
  461. return t_inb(0x3C5);
  462. }
  463. static inline void write3C4(int reg, unsigned char val)
  464. {
  465. t_outb(reg, 0x3C4);
  466. t_outb(val, 0x3C5);
  467. }
  468. static inline unsigned char read3CE(int reg)
  469. {
  470. t_outb(reg, 0x3CE);
  471. return t_inb(0x3CF);
  472. }
  473. static inline void writeAttr(int reg, unsigned char val)
  474. {
  475. readb(((struct tridentfb_par *)fb_info.par)->io_virt + CRT + 0x0A); /* flip-flop to index */
  476. t_outb(reg, 0x3C0);
  477. t_outb(val, 0x3C0);
  478. }
  479. static inline void write3CE(int reg, unsigned char val)
  480. {
  481. t_outb(reg, 0x3CE);
  482. t_outb(val, 0x3CF);
  483. }
  484. static void enable_mmio(void)
  485. {
  486. /* Goto New Mode */
  487. outb(0x0B, 0x3C4);
  488. inb(0x3C5);
  489. /* Unprotect registers */
  490. outb(NewMode1, 0x3C4);
  491. outb(0x80, 0x3C5);
  492. /* Enable MMIO */
  493. outb(PCIReg, 0x3D4);
  494. outb(inb(0x3D5) | 0x01, 0x3D5);
  495. }
  496. static void disable_mmio(void)
  497. {
  498. /* Goto New Mode */
  499. t_outb(0x0B, 0x3C4);
  500. t_inb(0x3C5);
  501. /* Unprotect registers */
  502. t_outb(NewMode1, 0x3C4);
  503. t_outb(0x80, 0x3C5);
  504. /* Disable MMIO */
  505. t_outb(PCIReg, 0x3D4);
  506. t_outb(t_inb(0x3D5) & ~0x01, 0x3D5);
  507. }
  508. #define crtc_unlock() write3X4(CRTVSyncEnd, read3X4(CRTVSyncEnd) & 0x7F)
  509. /* Return flat panel's maximum x resolution */
  510. static int __devinit get_nativex(void)
  511. {
  512. int x, y, tmp;
  513. if (nativex)
  514. return nativex;
  515. tmp = (read3CE(VertStretch) >> 4) & 3;
  516. switch (tmp) {
  517. case 0:
  518. x = 1280; y = 1024;
  519. break;
  520. case 2:
  521. x = 1024; y = 768;
  522. break;
  523. case 3:
  524. x = 800; y = 600;
  525. break;
  526. case 4:
  527. x = 1400; y = 1050;
  528. break;
  529. case 1:
  530. default:
  531. x = 640; y = 480;
  532. break;
  533. }
  534. output("%dx%d flat panel found\n", x, y);
  535. return x;
  536. }
  537. /* Set pitch */
  538. static void set_lwidth(int width)
  539. {
  540. write3X4(Offset, width & 0xFF);
  541. write3X4(AddColReg,
  542. (read3X4(AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  543. }
  544. /* For resolutions smaller than FP resolution stretch */
  545. static void screen_stretch(void)
  546. {
  547. if (chip_id != CYBERBLADEXPAi1)
  548. write3CE(BiosReg, 0);
  549. else
  550. write3CE(BiosReg, 8);
  551. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 1);
  552. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 1);
  553. }
  554. /* For resolutions smaller than FP resolution center */
  555. static void screen_center(void)
  556. {
  557. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 0x80);
  558. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 0x80);
  559. }
  560. /* Address of first shown pixel in display memory */
  561. static void set_screen_start(int base)
  562. {
  563. write3X4(StartAddrLow, base & 0xFF);
  564. write3X4(StartAddrHigh, (base & 0xFF00) >> 8);
  565. write3X4(CRTCModuleTest,
  566. (read3X4(CRTCModuleTest) & 0xDF) | ((base & 0x10000) >> 11));
  567. write3X4(CRTHiOrd,
  568. (read3X4(CRTHiOrd) & 0xF8) | ((base & 0xE0000) >> 17));
  569. }
  570. /* Use 20.12 fixed-point for NTSC value and frequency calculation */
  571. #define calc_freq(n, m, k) ( ((unsigned long)0xE517 * (n + 8) / ((m + 2) * (1 << k))) >> 12 )
  572. /* Set dotclock frequency */
  573. static void set_vclk(int freq)
  574. {
  575. int m, n, k;
  576. int f, fi, d, di;
  577. unsigned char lo = 0, hi = 0;
  578. d = 20;
  579. for (k = 2; k >= 0; k--)
  580. for (m = 0; m < 63; m++)
  581. for (n = 0; n < 128; n++) {
  582. fi = calc_freq(n, m, k);
  583. if ((di = abs(fi - freq)) < d) {
  584. d = di;
  585. f = fi;
  586. lo = n;
  587. hi = (k << 6) | m;
  588. }
  589. }
  590. if (chip3D) {
  591. write3C4(ClockHigh, hi);
  592. write3C4(ClockLow, lo);
  593. } else {
  594. outb(lo, 0x43C8);
  595. outb(hi, 0x43C9);
  596. }
  597. debug("VCLK = %X %X\n", hi, lo);
  598. }
  599. /* Set number of lines for flat panels*/
  600. static void set_number_of_lines(int lines)
  601. {
  602. int tmp = read3CE(CyberEnhance) & 0x8F;
  603. if (lines > 1024)
  604. tmp |= 0x50;
  605. else if (lines > 768)
  606. tmp |= 0x30;
  607. else if (lines > 600)
  608. tmp |= 0x20;
  609. else if (lines > 480)
  610. tmp |= 0x10;
  611. write3CE(CyberEnhance, tmp);
  612. }
  613. /*
  614. * If we see that FP is active we assume we have one.
  615. * Otherwise we have a CRT display.User can override.
  616. */
  617. static unsigned int __devinit get_displaytype(void)
  618. {
  619. if (fp)
  620. return DISPLAY_FP;
  621. if (crt || !chipcyber)
  622. return DISPLAY_CRT;
  623. return (read3CE(FPConfig) & 0x10) ? DISPLAY_FP : DISPLAY_CRT;
  624. }
  625. /* Try detecting the video memory size */
  626. static unsigned int __devinit get_memsize(void)
  627. {
  628. unsigned char tmp, tmp2;
  629. unsigned int k;
  630. /* If memory size provided by user */
  631. if (memsize)
  632. k = memsize * Kb;
  633. else
  634. switch (chip_id) {
  635. case CYBER9525DVD:
  636. k = 2560 * Kb;
  637. break;
  638. default:
  639. tmp = read3X4(SPR) & 0x0F;
  640. switch (tmp) {
  641. case 0x01:
  642. k = 512 * Kb;
  643. break;
  644. case 0x02:
  645. k = 6 * Mb; /* XP */
  646. break;
  647. case 0x03:
  648. k = 1 * Mb;
  649. break;
  650. case 0x04:
  651. k = 8 * Mb;
  652. break;
  653. case 0x06:
  654. k = 10 * Mb; /* XP */
  655. break;
  656. case 0x07:
  657. k = 2 * Mb;
  658. break;
  659. case 0x08:
  660. k = 12 * Mb; /* XP */
  661. break;
  662. case 0x0A:
  663. k = 14 * Mb; /* XP */
  664. break;
  665. case 0x0C:
  666. k = 16 * Mb; /* XP */
  667. break;
  668. case 0x0E: /* XP */
  669. tmp2 = read3C4(0xC1);
  670. switch (tmp2) {
  671. case 0x00:
  672. k = 20 * Mb;
  673. break;
  674. case 0x01:
  675. k = 24 * Mb;
  676. break;
  677. case 0x10:
  678. k = 28 * Mb;
  679. break;
  680. case 0x11:
  681. k = 32 * Mb;
  682. break;
  683. default:
  684. k = 1 * Mb;
  685. break;
  686. }
  687. break;
  688. case 0x0F:
  689. k = 4 * Mb;
  690. break;
  691. default:
  692. k = 1 * Mb;
  693. break;
  694. }
  695. }
  696. k -= memdiff * Kb;
  697. output("framebuffer size = %d Kb\n", k / Kb);
  698. return k;
  699. }
  700. /* See if we can handle the video mode described in var */
  701. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  702. struct fb_info *info)
  703. {
  704. int bpp = var->bits_per_pixel;
  705. debug("enter\n");
  706. /* check color depth */
  707. if (bpp == 24)
  708. bpp = var->bits_per_pixel = 32;
  709. /* check whether resolution fits on panel and in memory */
  710. if (flatpanel && nativex && var->xres > nativex)
  711. return -EINVAL;
  712. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  713. return -EINVAL;
  714. switch (bpp) {
  715. case 8:
  716. var->red.offset = 0;
  717. var->green.offset = 0;
  718. var->blue.offset = 0;
  719. var->red.length = 6;
  720. var->green.length = 6;
  721. var->blue.length = 6;
  722. break;
  723. case 16:
  724. var->red.offset = 11;
  725. var->green.offset = 5;
  726. var->blue.offset = 0;
  727. var->red.length = 5;
  728. var->green.length = 6;
  729. var->blue.length = 5;
  730. break;
  731. case 32:
  732. var->red.offset = 16;
  733. var->green.offset = 8;
  734. var->blue.offset = 0;
  735. var->red.length = 8;
  736. var->green.length = 8;
  737. var->blue.length = 8;
  738. break;
  739. default:
  740. return -EINVAL;
  741. }
  742. debug("exit\n");
  743. return 0;
  744. }
  745. /* Pan the display */
  746. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  747. struct fb_info *info)
  748. {
  749. unsigned int offset;
  750. debug("enter\n");
  751. offset = (var->xoffset + (var->yoffset * var->xres))
  752. * var->bits_per_pixel / 32;
  753. info->var.xoffset = var->xoffset;
  754. info->var.yoffset = var->yoffset;
  755. set_screen_start(offset);
  756. debug("exit\n");
  757. return 0;
  758. }
  759. #define shadowmode_on() write3CE(CyberControl, read3CE(CyberControl) | 0x81)
  760. #define shadowmode_off() write3CE(CyberControl, read3CE(CyberControl) & 0x7E)
  761. /* Set the hardware to the requested video mode */
  762. static int tridentfb_set_par(struct fb_info *info)
  763. {
  764. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  765. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  766. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  767. struct fb_var_screeninfo *var = &info->var;
  768. int bpp = var->bits_per_pixel;
  769. unsigned char tmp;
  770. debug("enter\n");
  771. hdispend = var->xres / 8 - 1;
  772. hsyncstart = (var->xres + var->right_margin) / 8;
  773. hsyncend = var->hsync_len / 8;
  774. htotal =
  775. (var->xres + var->left_margin + var->right_margin +
  776. var->hsync_len) / 8 - 10;
  777. hblankstart = hdispend + 1;
  778. hblankend = htotal + 5;
  779. vdispend = var->yres - 1;
  780. vsyncstart = var->yres + var->lower_margin;
  781. vsyncend = var->vsync_len;
  782. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  783. vblankstart = var->yres;
  784. vblankend = vtotal + 2;
  785. enable_mmio();
  786. crtc_unlock();
  787. write3CE(CyberControl, 8);
  788. if (flatpanel && var->xres < nativex) {
  789. /*
  790. * on flat panels with native size larger
  791. * than requested resolution decide whether
  792. * we stretch or center
  793. */
  794. t_outb(0xEB, 0x3C2);
  795. shadowmode_on();
  796. if (center)
  797. screen_center();
  798. else if (stretch)
  799. screen_stretch();
  800. } else {
  801. t_outb(0x2B, 0x3C2);
  802. write3CE(CyberControl, 8);
  803. }
  804. /* vertical timing values */
  805. write3X4(CRTVTotal, vtotal & 0xFF);
  806. write3X4(CRTVDispEnd, vdispend & 0xFF);
  807. write3X4(CRTVSyncStart, vsyncstart & 0xFF);
  808. write3X4(CRTVSyncEnd, (vsyncend & 0x0F));
  809. write3X4(CRTVBlankStart, vblankstart & 0xFF);
  810. write3X4(CRTVBlankEnd, 0 /* p->vblankend & 0xFF */ );
  811. /* horizontal timing values */
  812. write3X4(CRTHTotal, htotal & 0xFF);
  813. write3X4(CRTHDispEnd, hdispend & 0xFF);
  814. write3X4(CRTHSyncStart, hsyncstart & 0xFF);
  815. write3X4(CRTHSyncEnd, (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  816. write3X4(CRTHBlankStart, hblankstart & 0xFF);
  817. write3X4(CRTHBlankEnd, 0 /* (p->hblankend & 0x1F) */ );
  818. /* higher bits of vertical timing values */
  819. tmp = 0x10;
  820. if (vtotal & 0x100) tmp |= 0x01;
  821. if (vdispend & 0x100) tmp |= 0x02;
  822. if (vsyncstart & 0x100) tmp |= 0x04;
  823. if (vblankstart & 0x100) tmp |= 0x08;
  824. if (vtotal & 0x200) tmp |= 0x20;
  825. if (vdispend & 0x200) tmp |= 0x40;
  826. if (vsyncstart & 0x200) tmp |= 0x80;
  827. write3X4(CRTOverflow, tmp);
  828. tmp = read3X4(CRTHiOrd) | 0x08; /* line compare bit 10 */
  829. if (vtotal & 0x400) tmp |= 0x80;
  830. if (vblankstart & 0x400) tmp |= 0x40;
  831. if (vsyncstart & 0x400) tmp |= 0x20;
  832. if (vdispend & 0x400) tmp |= 0x10;
  833. write3X4(CRTHiOrd, tmp);
  834. tmp = 0;
  835. if (htotal & 0x800) tmp |= 0x800 >> 11;
  836. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  837. write3X4(HorizOverflow, tmp);
  838. tmp = 0x40;
  839. if (vblankstart & 0x200) tmp |= 0x20;
  840. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  841. write3X4(CRTMaxScanLine, tmp);
  842. write3X4(CRTLineCompare, 0xFF);
  843. write3X4(CRTPRowScan, 0);
  844. write3X4(CRTModeControl, 0xC3);
  845. write3X4(LinearAddReg, 0x20); /* enable linear addressing */
  846. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  847. write3X4(CRTCModuleTest, tmp); /* enable access extended memory */
  848. write3X4(GraphEngReg, 0x80); /* enable GE for text acceleration */
  849. #ifdef CONFIG_FB_TRIDENT_ACCEL
  850. acc->init_accel(info->var.xres, bpp);
  851. #endif
  852. switch (bpp) {
  853. case 8:
  854. tmp = 0x00;
  855. break;
  856. case 16:
  857. tmp = 0x05;
  858. break;
  859. case 24:
  860. tmp = 0x29;
  861. break;
  862. case 32:
  863. tmp = 0x09;
  864. break;
  865. }
  866. write3X4(PixelBusReg, tmp);
  867. tmp = 0x10;
  868. if (chipcyber)
  869. tmp |= 0x20;
  870. write3X4(DRAMControl, tmp); /* both IO, linear enable */
  871. write3X4(InterfaceSel, read3X4(InterfaceSel) | 0x40);
  872. write3X4(Performance, 0x92);
  873. write3X4(PCIReg, 0x07); /* MMIO & PCI read and write burst enable */
  874. /* convert from picoseconds to MHz */
  875. par->vclk = 1000000 / info->var.pixclock;
  876. if (bpp == 32)
  877. par->vclk *= 2;
  878. set_vclk(par->vclk);
  879. write3C4(0, 3);
  880. write3C4(1, 1); /* set char clock 8 dots wide */
  881. write3C4(2, 0x0F); /* enable 4 maps because needed in chain4 mode */
  882. write3C4(3, 0);
  883. write3C4(4, 0x0E); /* memory mode enable bitmaps ?? */
  884. write3CE(MiscExtFunc, (bpp == 32) ? 0x1A : 0x12); /* divide clock by 2 if 32bpp */
  885. /* chain4 mode display and CPU path */
  886. write3CE(0x5, 0x40); /* no CGA compat, allow 256 col */
  887. write3CE(0x6, 0x05); /* graphics mode */
  888. write3CE(0x7, 0x0F); /* planes? */
  889. if (chip_id == CYBERBLADEXPAi1) {
  890. /* This fixes snow-effect in 32 bpp */
  891. write3X4(CRTHSyncStart, 0x84);
  892. }
  893. writeAttr(0x10, 0x41); /* graphics mode and support 256 color modes */
  894. writeAttr(0x12, 0x0F); /* planes */
  895. writeAttr(0x13, 0); /* horizontal pel panning */
  896. /* colors */
  897. for (tmp = 0; tmp < 0x10; tmp++)
  898. writeAttr(tmp, tmp);
  899. readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  900. t_outb(0x20, 0x3C0); /* enable attr */
  901. switch (bpp) {
  902. case 8:
  903. tmp = 0;
  904. break;
  905. case 15:
  906. tmp = 0x10;
  907. break;
  908. case 16:
  909. tmp = 0x30;
  910. break;
  911. case 24:
  912. case 32:
  913. tmp = 0xD0;
  914. break;
  915. }
  916. t_inb(0x3C8);
  917. t_inb(0x3C6);
  918. t_inb(0x3C6);
  919. t_inb(0x3C6);
  920. t_inb(0x3C6);
  921. t_outb(tmp, 0x3C6);
  922. t_inb(0x3C8);
  923. if (flatpanel)
  924. set_number_of_lines(info->var.yres);
  925. set_lwidth(info->var.xres * bpp / (4 * 16));
  926. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  927. info->fix.line_length = info->var.xres * (bpp >> 3);
  928. info->cmap.len = (bpp == 8) ? 256 : 16;
  929. debug("exit\n");
  930. return 0;
  931. }
  932. /* Set one color register */
  933. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  934. unsigned blue, unsigned transp,
  935. struct fb_info *info)
  936. {
  937. int bpp = info->var.bits_per_pixel;
  938. if (regno >= info->cmap.len)
  939. return 1;
  940. if (bpp == 8) {
  941. t_outb(0xFF, 0x3C6);
  942. t_outb(regno, 0x3C8);
  943. t_outb(red >> 10, 0x3C9);
  944. t_outb(green >> 10, 0x3C9);
  945. t_outb(blue >> 10, 0x3C9);
  946. } else if (regno < 16) {
  947. if (bpp == 16) { /* RGB 565 */
  948. u32 col;
  949. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  950. ((blue & 0xF800) >> 11);
  951. col |= col << 16;
  952. ((u32 *)(info->pseudo_palette))[regno] = col;
  953. } else if (bpp == 32) /* ARGB 8888 */
  954. ((u32*)info->pseudo_palette)[regno] =
  955. ((transp & 0xFF00) << 16) |
  956. ((red & 0xFF00) << 8) |
  957. ((green & 0xFF00)) |
  958. ((blue & 0xFF00) >> 8);
  959. }
  960. /* debug("exit\n"); */
  961. return 0;
  962. }
  963. /* Try blanking the screen.For flat panels it does nothing */
  964. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  965. {
  966. unsigned char PMCont, DPMSCont;
  967. debug("enter\n");
  968. if (flatpanel)
  969. return 0;
  970. t_outb(0x04, 0x83C8); /* Read DPMS Control */
  971. PMCont = t_inb(0x83C6) & 0xFC;
  972. DPMSCont = read3CE(PowerStatus) & 0xFC;
  973. switch (blank_mode) {
  974. case FB_BLANK_UNBLANK:
  975. /* Screen: On, HSync: On, VSync: On */
  976. case FB_BLANK_NORMAL:
  977. /* Screen: Off, HSync: On, VSync: On */
  978. PMCont |= 0x03;
  979. DPMSCont |= 0x00;
  980. break;
  981. case FB_BLANK_HSYNC_SUSPEND:
  982. /* Screen: Off, HSync: Off, VSync: On */
  983. PMCont |= 0x02;
  984. DPMSCont |= 0x01;
  985. break;
  986. case FB_BLANK_VSYNC_SUSPEND:
  987. /* Screen: Off, HSync: On, VSync: Off */
  988. PMCont |= 0x02;
  989. DPMSCont |= 0x02;
  990. break;
  991. case FB_BLANK_POWERDOWN:
  992. /* Screen: Off, HSync: Off, VSync: Off */
  993. PMCont |= 0x00;
  994. DPMSCont |= 0x03;
  995. break;
  996. }
  997. write3CE(PowerStatus, DPMSCont);
  998. t_outb(4, 0x83C8);
  999. t_outb(PMCont, 0x83C6);
  1000. debug("exit\n");
  1001. /* let fbcon do a softblank for us */
  1002. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1003. }
  1004. static struct fb_ops tridentfb_ops = {
  1005. .owner = THIS_MODULE,
  1006. .fb_setcolreg = tridentfb_setcolreg,
  1007. .fb_pan_display = tridentfb_pan_display,
  1008. .fb_blank = tridentfb_blank,
  1009. .fb_check_var = tridentfb_check_var,
  1010. .fb_set_par = tridentfb_set_par,
  1011. .fb_fillrect = tridentfb_fillrect,
  1012. .fb_copyarea = tridentfb_copyarea,
  1013. .fb_imageblit = cfb_imageblit,
  1014. };
  1015. static int __devinit trident_pci_probe(struct pci_dev * dev,
  1016. const struct pci_device_id * id)
  1017. {
  1018. int err;
  1019. unsigned char revision;
  1020. err = pci_enable_device(dev);
  1021. if (err)
  1022. return err;
  1023. chip_id = id->device;
  1024. if (chip_id == CYBERBLADEi1)
  1025. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1026. "will soon be removed from tridentfb!\n");
  1027. /* If PCI id is 0x9660 then further detect chip type */
  1028. if (chip_id == TGUI9660) {
  1029. outb(RevisionID, 0x3C4);
  1030. revision = inb(0x3C5);
  1031. switch (revision) {
  1032. case 0x22:
  1033. case 0x23:
  1034. chip_id = CYBER9397;
  1035. break;
  1036. case 0x2A:
  1037. chip_id = CYBER9397DVD;
  1038. break;
  1039. case 0x30:
  1040. case 0x33:
  1041. case 0x34:
  1042. case 0x35:
  1043. case 0x38:
  1044. case 0x3A:
  1045. case 0xB3:
  1046. chip_id = CYBER9385;
  1047. break;
  1048. case 0x40 ... 0x43:
  1049. chip_id = CYBER9382;
  1050. break;
  1051. case 0x4A:
  1052. chip_id = CYBER9388;
  1053. break;
  1054. default:
  1055. break;
  1056. }
  1057. }
  1058. chip3D = is3Dchip(chip_id);
  1059. chipcyber = iscyber(chip_id);
  1060. if (is_xp(chip_id)) {
  1061. acc = &accel_xp;
  1062. } else if (is_blade(chip_id)) {
  1063. acc = &accel_blade;
  1064. } else {
  1065. acc = &accel_image;
  1066. }
  1067. /* acceleration is on by default for 3D chips */
  1068. defaultaccel = chip3D && !noaccel;
  1069. fb_info.par = &default_par;
  1070. /* setup MMIO region */
  1071. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1072. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1073. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1074. debug("request_region failed!\n");
  1075. return -1;
  1076. }
  1077. default_par.io_virt = ioremap_nocache(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1078. if (!default_par.io_virt) {
  1079. debug("ioremap failed\n");
  1080. err = -1;
  1081. goto out_unmap1;
  1082. }
  1083. enable_mmio();
  1084. /* setup framebuffer memory */
  1085. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1086. tridentfb_fix.smem_len = get_memsize();
  1087. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1088. debug("request_mem_region failed!\n");
  1089. disable_mmio();
  1090. err = -1;
  1091. goto out_unmap1;
  1092. }
  1093. fb_info.screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1094. tridentfb_fix.smem_len);
  1095. if (!fb_info.screen_base) {
  1096. debug("ioremap failed\n");
  1097. err = -1;
  1098. goto out_unmap2;
  1099. }
  1100. output("%s board found\n", pci_name(dev));
  1101. displaytype = get_displaytype();
  1102. if (flatpanel)
  1103. nativex = get_nativex();
  1104. fb_info.fix = tridentfb_fix;
  1105. fb_info.fbops = &tridentfb_ops;
  1106. fb_info.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1107. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1108. fb_info.flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1109. #endif
  1110. fb_info.pseudo_palette = pseudo_pal;
  1111. if (!fb_find_mode(&default_var, &fb_info,
  1112. mode_option, NULL, 0, NULL, bpp)) {
  1113. err = -EINVAL;
  1114. goto out_unmap2;
  1115. }
  1116. err = fb_alloc_cmap(&fb_info.cmap, 256, 0);
  1117. if (err < 0)
  1118. goto out_unmap2;
  1119. if (defaultaccel && acc)
  1120. default_var.accel_flags |= FB_ACCELF_TEXT;
  1121. else
  1122. default_var.accel_flags &= ~FB_ACCELF_TEXT;
  1123. default_var.activate |= FB_ACTIVATE_NOW;
  1124. fb_info.var = default_var;
  1125. fb_info.device = &dev->dev;
  1126. if (register_framebuffer(&fb_info) < 0) {
  1127. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1128. fb_dealloc_cmap(&fb_info.cmap);
  1129. err = -EINVAL;
  1130. goto out_unmap2;
  1131. }
  1132. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1133. fb_info.node, fb_info.fix.id, default_var.xres,
  1134. default_var.yres, default_var.bits_per_pixel);
  1135. return 0;
  1136. out_unmap2:
  1137. if (fb_info.screen_base)
  1138. iounmap(fb_info.screen_base);
  1139. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1140. disable_mmio();
  1141. out_unmap1:
  1142. if (default_par.io_virt)
  1143. iounmap(default_par.io_virt);
  1144. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1145. return err;
  1146. }
  1147. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1148. {
  1149. struct tridentfb_par *par = (struct tridentfb_par*)fb_info.par;
  1150. unregister_framebuffer(&fb_info);
  1151. iounmap(par->io_virt);
  1152. iounmap(fb_info.screen_base);
  1153. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1154. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1155. }
  1156. /* List of boards that we are trying to support */
  1157. static struct pci_device_id trident_devices[] = {
  1158. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1159. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1160. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1161. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1162. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1163. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1164. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1165. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1166. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1167. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1168. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1169. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1170. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1171. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1172. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1173. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1174. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1175. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1176. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1177. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1178. {0,}
  1179. };
  1180. MODULE_DEVICE_TABLE(pci, trident_devices);
  1181. static struct pci_driver tridentfb_pci_driver = {
  1182. .name = "tridentfb",
  1183. .id_table = trident_devices,
  1184. .probe = trident_pci_probe,
  1185. .remove = __devexit_p(trident_pci_remove)
  1186. };
  1187. /*
  1188. * Parse user specified options (`video=trident:')
  1189. * example:
  1190. * video=trident:800x600,bpp=16,noaccel
  1191. */
  1192. #ifndef MODULE
  1193. static int __init tridentfb_setup(char *options)
  1194. {
  1195. char *opt;
  1196. if (!options || !*options)
  1197. return 0;
  1198. while ((opt = strsep(&options, ",")) != NULL) {
  1199. if (!*opt)
  1200. continue;
  1201. if (!strncmp(opt, "noaccel", 7))
  1202. noaccel = 1;
  1203. else if (!strncmp(opt, "fp", 2))
  1204. displaytype = DISPLAY_FP;
  1205. else if (!strncmp(opt, "crt", 3))
  1206. displaytype = DISPLAY_CRT;
  1207. else if (!strncmp(opt, "bpp=", 4))
  1208. bpp = simple_strtoul(opt + 4, NULL, 0);
  1209. else if (!strncmp(opt, "center", 6))
  1210. center = 1;
  1211. else if (!strncmp(opt, "stretch", 7))
  1212. stretch = 1;
  1213. else if (!strncmp(opt, "memsize=", 8))
  1214. memsize = simple_strtoul(opt + 8, NULL, 0);
  1215. else if (!strncmp(opt, "memdiff=", 8))
  1216. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1217. else if (!strncmp(opt, "nativex=", 8))
  1218. nativex = simple_strtoul(opt + 8, NULL, 0);
  1219. else
  1220. mode_option = opt;
  1221. }
  1222. return 0;
  1223. }
  1224. #endif
  1225. static int __init tridentfb_init(void)
  1226. {
  1227. #ifndef MODULE
  1228. char *option = NULL;
  1229. if (fb_get_options("tridentfb", &option))
  1230. return -ENODEV;
  1231. tridentfb_setup(option);
  1232. #endif
  1233. output("Trident framebuffer %s initializing\n", VERSION);
  1234. return pci_register_driver(&tridentfb_pci_driver);
  1235. }
  1236. static void __exit tridentfb_exit(void)
  1237. {
  1238. pci_unregister_driver(&tridentfb_pci_driver);
  1239. }
  1240. module_init(tridentfb_init);
  1241. module_exit(tridentfb_exit);
  1242. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1243. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1244. MODULE_LICENSE("GPL");