spear1310_clock.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * arch/arm/mach-spear13xx/spear1310_clock.c
  3. *
  4. * SPEAr1310 machine clock framework source file
  5. *
  6. * Copyright (C) 2012 ST Microelectronics
  7. * Viresh Kumar <viresh.linux@gmail.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/clkdev.h>
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/spinlock_types.h>
  19. #include <mach/spear.h>
  20. #include "clk.h"
  21. #define VA_SPEAR1310_RAS_BASE IOMEM(UL(0xFA400000))
  22. /* PLL related registers and bit values */
  23. #define SPEAR1310_PLL_CFG (VA_MISC_BASE + 0x210)
  24. /* PLL_CFG bit values */
  25. #define SPEAR1310_CLCD_SYNT_CLK_MASK 1
  26. #define SPEAR1310_CLCD_SYNT_CLK_SHIFT 31
  27. #define SPEAR1310_RAS_SYNT2_3_CLK_MASK 2
  28. #define SPEAR1310_RAS_SYNT2_3_CLK_SHIFT 29
  29. #define SPEAR1310_RAS_SYNT_CLK_MASK 2
  30. #define SPEAR1310_RAS_SYNT0_1_CLK_SHIFT 27
  31. #define SPEAR1310_PLL_CLK_MASK 2
  32. #define SPEAR1310_PLL3_CLK_SHIFT 24
  33. #define SPEAR1310_PLL2_CLK_SHIFT 22
  34. #define SPEAR1310_PLL1_CLK_SHIFT 20
  35. #define SPEAR1310_PLL1_CTR (VA_MISC_BASE + 0x214)
  36. #define SPEAR1310_PLL1_FRQ (VA_MISC_BASE + 0x218)
  37. #define SPEAR1310_PLL2_CTR (VA_MISC_BASE + 0x220)
  38. #define SPEAR1310_PLL2_FRQ (VA_MISC_BASE + 0x224)
  39. #define SPEAR1310_PLL3_CTR (VA_MISC_BASE + 0x22C)
  40. #define SPEAR1310_PLL3_FRQ (VA_MISC_BASE + 0x230)
  41. #define SPEAR1310_PLL4_CTR (VA_MISC_BASE + 0x238)
  42. #define SPEAR1310_PLL4_FRQ (VA_MISC_BASE + 0x23C)
  43. #define SPEAR1310_PERIP_CLK_CFG (VA_MISC_BASE + 0x244)
  44. /* PERIP_CLK_CFG bit values */
  45. #define SPEAR1310_GPT_OSC24_VAL 0
  46. #define SPEAR1310_GPT_APB_VAL 1
  47. #define SPEAR1310_GPT_CLK_MASK 1
  48. #define SPEAR1310_GPT3_CLK_SHIFT 11
  49. #define SPEAR1310_GPT2_CLK_SHIFT 10
  50. #define SPEAR1310_GPT1_CLK_SHIFT 9
  51. #define SPEAR1310_GPT0_CLK_SHIFT 8
  52. #define SPEAR1310_UART_CLK_PLL5_VAL 0
  53. #define SPEAR1310_UART_CLK_OSC24_VAL 1
  54. #define SPEAR1310_UART_CLK_SYNT_VAL 2
  55. #define SPEAR1310_UART_CLK_MASK 2
  56. #define SPEAR1310_UART_CLK_SHIFT 4
  57. #define SPEAR1310_AUX_CLK_PLL5_VAL 0
  58. #define SPEAR1310_AUX_CLK_SYNT_VAL 1
  59. #define SPEAR1310_CLCD_CLK_MASK 2
  60. #define SPEAR1310_CLCD_CLK_SHIFT 2
  61. #define SPEAR1310_C3_CLK_MASK 1
  62. #define SPEAR1310_C3_CLK_SHIFT 1
  63. #define SPEAR1310_GMAC_CLK_CFG (VA_MISC_BASE + 0x248)
  64. #define SPEAR1310_GMAC_PHY_IF_SEL_MASK 3
  65. #define SPEAR1310_GMAC_PHY_IF_SEL_SHIFT 4
  66. #define SPEAR1310_GMAC_PHY_CLK_MASK 1
  67. #define SPEAR1310_GMAC_PHY_CLK_SHIFT 3
  68. #define SPEAR1310_GMAC_PHY_INPUT_CLK_MASK 2
  69. #define SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT 1
  70. #define SPEAR1310_I2S_CLK_CFG (VA_MISC_BASE + 0x24C)
  71. /* I2S_CLK_CFG register mask */
  72. #define SPEAR1310_I2S_SCLK_X_MASK 0x1F
  73. #define SPEAR1310_I2S_SCLK_X_SHIFT 27
  74. #define SPEAR1310_I2S_SCLK_Y_MASK 0x1F
  75. #define SPEAR1310_I2S_SCLK_Y_SHIFT 22
  76. #define SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT 21
  77. #define SPEAR1310_I2S_SCLK_SYNTH_ENB 20
  78. #define SPEAR1310_I2S_PRS1_CLK_X_MASK 0xFF
  79. #define SPEAR1310_I2S_PRS1_CLK_X_SHIFT 12
  80. #define SPEAR1310_I2S_PRS1_CLK_Y_MASK 0xFF
  81. #define SPEAR1310_I2S_PRS1_CLK_Y_SHIFT 4
  82. #define SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT 3
  83. #define SPEAR1310_I2S_REF_SEL_MASK 1
  84. #define SPEAR1310_I2S_REF_SHIFT 2
  85. #define SPEAR1310_I2S_SRC_CLK_MASK 2
  86. #define SPEAR1310_I2S_SRC_CLK_SHIFT 0
  87. #define SPEAR1310_C3_CLK_SYNT (VA_MISC_BASE + 0x250)
  88. #define SPEAR1310_UART_CLK_SYNT (VA_MISC_BASE + 0x254)
  89. #define SPEAR1310_GMAC_CLK_SYNT (VA_MISC_BASE + 0x258)
  90. #define SPEAR1310_SDHCI_CLK_SYNT (VA_MISC_BASE + 0x25C)
  91. #define SPEAR1310_CFXD_CLK_SYNT (VA_MISC_BASE + 0x260)
  92. #define SPEAR1310_ADC_CLK_SYNT (VA_MISC_BASE + 0x264)
  93. #define SPEAR1310_AMBA_CLK_SYNT (VA_MISC_BASE + 0x268)
  94. #define SPEAR1310_CLCD_CLK_SYNT (VA_MISC_BASE + 0x270)
  95. #define SPEAR1310_RAS_CLK_SYNT0 (VA_MISC_BASE + 0x280)
  96. #define SPEAR1310_RAS_CLK_SYNT1 (VA_MISC_BASE + 0x288)
  97. #define SPEAR1310_RAS_CLK_SYNT2 (VA_MISC_BASE + 0x290)
  98. #define SPEAR1310_RAS_CLK_SYNT3 (VA_MISC_BASE + 0x298)
  99. /* Check Fractional synthesizer reg masks */
  100. #define SPEAR1310_PERIP1_CLK_ENB (VA_MISC_BASE + 0x300)
  101. /* PERIP1_CLK_ENB register masks */
  102. #define SPEAR1310_RTC_CLK_ENB 31
  103. #define SPEAR1310_ADC_CLK_ENB 30
  104. #define SPEAR1310_C3_CLK_ENB 29
  105. #define SPEAR1310_JPEG_CLK_ENB 28
  106. #define SPEAR1310_CLCD_CLK_ENB 27
  107. #define SPEAR1310_DMA_CLK_ENB 25
  108. #define SPEAR1310_GPIO1_CLK_ENB 24
  109. #define SPEAR1310_GPIO0_CLK_ENB 23
  110. #define SPEAR1310_GPT1_CLK_ENB 22
  111. #define SPEAR1310_GPT0_CLK_ENB 21
  112. #define SPEAR1310_I2S0_CLK_ENB 20
  113. #define SPEAR1310_I2S1_CLK_ENB 19
  114. #define SPEAR1310_I2C0_CLK_ENB 18
  115. #define SPEAR1310_SSP_CLK_ENB 17
  116. #define SPEAR1310_UART_CLK_ENB 15
  117. #define SPEAR1310_PCIE_SATA_2_CLK_ENB 14
  118. #define SPEAR1310_PCIE_SATA_1_CLK_ENB 13
  119. #define SPEAR1310_PCIE_SATA_0_CLK_ENB 12
  120. #define SPEAR1310_UOC_CLK_ENB 11
  121. #define SPEAR1310_UHC1_CLK_ENB 10
  122. #define SPEAR1310_UHC0_CLK_ENB 9
  123. #define SPEAR1310_GMAC_CLK_ENB 8
  124. #define SPEAR1310_CFXD_CLK_ENB 7
  125. #define SPEAR1310_SDHCI_CLK_ENB 6
  126. #define SPEAR1310_SMI_CLK_ENB 5
  127. #define SPEAR1310_FSMC_CLK_ENB 4
  128. #define SPEAR1310_SYSRAM0_CLK_ENB 3
  129. #define SPEAR1310_SYSRAM1_CLK_ENB 2
  130. #define SPEAR1310_SYSROM_CLK_ENB 1
  131. #define SPEAR1310_BUS_CLK_ENB 0
  132. #define SPEAR1310_PERIP2_CLK_ENB (VA_MISC_BASE + 0x304)
  133. /* PERIP2_CLK_ENB register masks */
  134. #define SPEAR1310_THSENS_CLK_ENB 8
  135. #define SPEAR1310_I2S_REF_PAD_CLK_ENB 7
  136. #define SPEAR1310_ACP_CLK_ENB 6
  137. #define SPEAR1310_GPT3_CLK_ENB 5
  138. #define SPEAR1310_GPT2_CLK_ENB 4
  139. #define SPEAR1310_KBD_CLK_ENB 3
  140. #define SPEAR1310_CPU_DBG_CLK_ENB 2
  141. #define SPEAR1310_DDR_CORE_CLK_ENB 1
  142. #define SPEAR1310_DDR_CTRL_CLK_ENB 0
  143. #define SPEAR1310_RAS_CLK_ENB (VA_MISC_BASE + 0x310)
  144. /* RAS_CLK_ENB register masks */
  145. #define SPEAR1310_SYNT3_CLK_ENB 17
  146. #define SPEAR1310_SYNT2_CLK_ENB 16
  147. #define SPEAR1310_SYNT1_CLK_ENB 15
  148. #define SPEAR1310_SYNT0_CLK_ENB 14
  149. #define SPEAR1310_PCLK3_CLK_ENB 13
  150. #define SPEAR1310_PCLK2_CLK_ENB 12
  151. #define SPEAR1310_PCLK1_CLK_ENB 11
  152. #define SPEAR1310_PCLK0_CLK_ENB 10
  153. #define SPEAR1310_PLL3_CLK_ENB 9
  154. #define SPEAR1310_PLL2_CLK_ENB 8
  155. #define SPEAR1310_C125M_PAD_CLK_ENB 7
  156. #define SPEAR1310_C30M_CLK_ENB 6
  157. #define SPEAR1310_C48M_CLK_ENB 5
  158. #define SPEAR1310_OSC_25M_CLK_ENB 4
  159. #define SPEAR1310_OSC_32K_CLK_ENB 3
  160. #define SPEAR1310_OSC_24M_CLK_ENB 2
  161. #define SPEAR1310_PCLK_CLK_ENB 1
  162. #define SPEAR1310_ACLK_CLK_ENB 0
  163. /* RAS Area Control Register */
  164. #define SPEAR1310_RAS_CTRL_REG0 (VA_SPEAR1310_RAS_BASE + 0x000)
  165. #define SPEAR1310_SSP1_CLK_MASK 3
  166. #define SPEAR1310_SSP1_CLK_SHIFT 26
  167. #define SPEAR1310_TDM_CLK_MASK 1
  168. #define SPEAR1310_TDM2_CLK_SHIFT 24
  169. #define SPEAR1310_TDM1_CLK_SHIFT 23
  170. #define SPEAR1310_I2C_CLK_MASK 1
  171. #define SPEAR1310_I2C7_CLK_SHIFT 22
  172. #define SPEAR1310_I2C6_CLK_SHIFT 21
  173. #define SPEAR1310_I2C5_CLK_SHIFT 20
  174. #define SPEAR1310_I2C4_CLK_SHIFT 19
  175. #define SPEAR1310_I2C3_CLK_SHIFT 18
  176. #define SPEAR1310_I2C2_CLK_SHIFT 17
  177. #define SPEAR1310_I2C1_CLK_SHIFT 16
  178. #define SPEAR1310_GPT64_CLK_MASK 1
  179. #define SPEAR1310_GPT64_CLK_SHIFT 15
  180. #define SPEAR1310_RAS_UART_CLK_MASK 1
  181. #define SPEAR1310_UART5_CLK_SHIFT 14
  182. #define SPEAR1310_UART4_CLK_SHIFT 13
  183. #define SPEAR1310_UART3_CLK_SHIFT 12
  184. #define SPEAR1310_UART2_CLK_SHIFT 11
  185. #define SPEAR1310_UART1_CLK_SHIFT 10
  186. #define SPEAR1310_PCI_CLK_MASK 1
  187. #define SPEAR1310_PCI_CLK_SHIFT 0
  188. #define SPEAR1310_RAS_CTRL_REG1 (VA_SPEAR1310_RAS_BASE + 0x004)
  189. #define SPEAR1310_PHY_CLK_MASK 0x3
  190. #define SPEAR1310_RMII_PHY_CLK_SHIFT 0
  191. #define SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT 2
  192. #define SPEAR1310_RAS_SW_CLK_CTRL (VA_SPEAR1310_RAS_BASE + 0x0148)
  193. #define SPEAR1310_CAN1_CLK_ENB 25
  194. #define SPEAR1310_CAN0_CLK_ENB 24
  195. #define SPEAR1310_GPT64_CLK_ENB 23
  196. #define SPEAR1310_SSP1_CLK_ENB 22
  197. #define SPEAR1310_I2C7_CLK_ENB 21
  198. #define SPEAR1310_I2C6_CLK_ENB 20
  199. #define SPEAR1310_I2C5_CLK_ENB 19
  200. #define SPEAR1310_I2C4_CLK_ENB 18
  201. #define SPEAR1310_I2C3_CLK_ENB 17
  202. #define SPEAR1310_I2C2_CLK_ENB 16
  203. #define SPEAR1310_I2C1_CLK_ENB 15
  204. #define SPEAR1310_UART5_CLK_ENB 14
  205. #define SPEAR1310_UART4_CLK_ENB 13
  206. #define SPEAR1310_UART3_CLK_ENB 12
  207. #define SPEAR1310_UART2_CLK_ENB 11
  208. #define SPEAR1310_UART1_CLK_ENB 10
  209. #define SPEAR1310_RS485_1_CLK_ENB 9
  210. #define SPEAR1310_RS485_0_CLK_ENB 8
  211. #define SPEAR1310_TDM2_CLK_ENB 7
  212. #define SPEAR1310_TDM1_CLK_ENB 6
  213. #define SPEAR1310_PCI_CLK_ENB 5
  214. #define SPEAR1310_GMII_CLK_ENB 4
  215. #define SPEAR1310_MII2_CLK_ENB 3
  216. #define SPEAR1310_MII1_CLK_ENB 2
  217. #define SPEAR1310_MII0_CLK_ENB 1
  218. #define SPEAR1310_ESRAM_CLK_ENB 0
  219. static DEFINE_SPINLOCK(_lock);
  220. /* pll rate configuration table, in ascending order of rates */
  221. static struct pll_rate_tbl pll_rtbl[] = {
  222. /* PCLK 24MHz */
  223. {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
  224. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
  225. {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
  226. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
  227. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
  228. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
  229. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  230. };
  231. /* vco-pll4 rate configuration table, in ascending order of rates */
  232. static struct pll_rate_tbl pll4_rtbl[] = {
  233. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
  234. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */
  235. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */
  236. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  237. };
  238. /* aux rate configuration table, in ascending order of rates */
  239. static struct aux_rate_tbl aux_rtbl[] = {
  240. /* For VCO1div2 = 500 MHz */
  241. {.xscale = 10, .yscale = 204, .eq = 0}, /* 12.29 MHz */
  242. {.xscale = 4, .yscale = 21, .eq = 0}, /* 48 MHz */
  243. {.xscale = 2, .yscale = 6, .eq = 0}, /* 83 MHz */
  244. {.xscale = 2, .yscale = 4, .eq = 0}, /* 125 MHz */
  245. {.xscale = 1, .yscale = 3, .eq = 1}, /* 166 MHz */
  246. {.xscale = 1, .yscale = 2, .eq = 1}, /* 250 MHz */
  247. };
  248. /* gmac rate configuration table, in ascending order of rates */
  249. static struct aux_rate_tbl gmac_rtbl[] = {
  250. /* For gmac phy input clk */
  251. {.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */
  252. {.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */
  253. {.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */
  254. {.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */
  255. };
  256. /* clcd rate configuration table, in ascending order of rates */
  257. static struct frac_rate_tbl clcd_rtbl[] = {
  258. {.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/
  259. {.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/
  260. {.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */
  261. {.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */
  262. {.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/
  263. {.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/
  264. {.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */
  265. {.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/
  266. {.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/
  267. {.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/
  268. };
  269. /* i2s prescaler1 masks */
  270. static struct aux_clk_masks i2s_prs1_masks = {
  271. .eq_sel_mask = AUX_EQ_SEL_MASK,
  272. .eq_sel_shift = SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT,
  273. .eq1_mask = AUX_EQ1_SEL,
  274. .eq2_mask = AUX_EQ2_SEL,
  275. .xscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_X_MASK,
  276. .xscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_X_SHIFT,
  277. .yscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_Y_MASK,
  278. .yscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_Y_SHIFT,
  279. };
  280. /* i2s sclk (bit clock) syynthesizers masks */
  281. static struct aux_clk_masks i2s_sclk_masks = {
  282. .eq_sel_mask = AUX_EQ_SEL_MASK,
  283. .eq_sel_shift = SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT,
  284. .eq1_mask = AUX_EQ1_SEL,
  285. .eq2_mask = AUX_EQ2_SEL,
  286. .xscale_sel_mask = SPEAR1310_I2S_SCLK_X_MASK,
  287. .xscale_sel_shift = SPEAR1310_I2S_SCLK_X_SHIFT,
  288. .yscale_sel_mask = SPEAR1310_I2S_SCLK_Y_MASK,
  289. .yscale_sel_shift = SPEAR1310_I2S_SCLK_Y_SHIFT,
  290. .enable_bit = SPEAR1310_I2S_SCLK_SYNTH_ENB,
  291. };
  292. /* i2s prs1 aux rate configuration table, in ascending order of rates */
  293. static struct aux_rate_tbl i2s_prs1_rtbl[] = {
  294. /* For parent clk = 49.152 MHz */
  295. {.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz */
  296. };
  297. /* i2s sclk aux rate configuration table, in ascending order of rates */
  298. static struct aux_rate_tbl i2s_sclk_rtbl[] = {
  299. /* For i2s_ref_clk = 12.288MHz */
  300. {.xscale = 1, .yscale = 4, .eq = 0}, /* 1.53 MHz */
  301. {.xscale = 1, .yscale = 2, .eq = 0}, /* 3.07 Mhz */
  302. };
  303. /* adc rate configuration table, in ascending order of rates */
  304. /* possible adc range is 2.5 MHz to 20 MHz. */
  305. static struct aux_rate_tbl adc_rtbl[] = {
  306. /* For ahb = 166.67 MHz */
  307. {.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */
  308. {.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */
  309. {.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */
  310. {.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */
  311. };
  312. /* General synth rate configuration table, in ascending order of rates */
  313. static struct frac_rate_tbl gen_rtbl[] = {
  314. /* For vco1div4 = 250 MHz */
  315. {.div = 0x14000}, /* 25 MHz */
  316. {.div = 0x0A000}, /* 50 MHz */
  317. {.div = 0x05000}, /* 100 MHz */
  318. {.div = 0x02000}, /* 250 MHz */
  319. };
  320. /* clock parents */
  321. static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", };
  322. static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", };
  323. static const char *uart0_parents[] = { "pll5_clk", "uart_syn_gclk", };
  324. static const char *c3_parents[] = { "pll5_clk", "c3_syn_gclk", };
  325. static const char *gmac_phy_input_parents[] = { "gmii_pad_clk", "pll2_clk",
  326. "osc_25m_clk", };
  327. static const char *gmac_phy_parents[] = { "phy_input_mclk", "phy_syn_gclk", };
  328. static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", };
  329. static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_syn_clk", };
  330. static const char *i2s_src_parents[] = { "vco1div2_clk", "none", "pll3_clk",
  331. "i2s_src_pad_clk", };
  332. static const char *i2s_ref_parents[] = { "i2s_src_mclk", "i2s_prs1_clk", };
  333. static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk",
  334. "pll3_clk", };
  335. static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco3div2_clk",
  336. "pll2_clk", };
  337. static const char *rmii_phy_parents[] = { "ras_tx50_clk", "none",
  338. "ras_pll2_clk", "ras_syn0_clk", };
  339. static const char *smii_rgmii_phy_parents[] = { "none", "ras_tx125_clk",
  340. "ras_pll2_clk", "ras_syn0_clk", };
  341. static const char *uart_parents[] = { "ras_apb_clk", "gen_syn3_clk", };
  342. static const char *i2c_parents[] = { "ras_apb_clk", "gen_syn1_clk", };
  343. static const char *ssp1_parents[] = { "ras_apb_clk", "gen_syn1_clk",
  344. "ras_plclk0_clk", };
  345. static const char *pci_parents[] = { "ras_pll3_clk", "gen_syn2_clk", };
  346. static const char *tdm_parents[] = { "ras_pll3_clk", "gen_syn1_clk", };
  347. void __init spear1310_clk_init(void)
  348. {
  349. struct clk *clk, *clk1;
  350. clk = clk_register_fixed_rate(NULL, "apb_pclk", NULL, CLK_IS_ROOT, 0);
  351. clk_register_clkdev(clk, "apb_pclk", NULL);
  352. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
  353. 32000);
  354. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  355. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, CLK_IS_ROOT,
  356. 24000000);
  357. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  358. clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, CLK_IS_ROOT,
  359. 25000000);
  360. clk_register_clkdev(clk, "osc_25m_clk", NULL);
  361. clk = clk_register_fixed_rate(NULL, "gmii_pad_clk", NULL, CLK_IS_ROOT,
  362. 125000000);
  363. clk_register_clkdev(clk, "gmii_pad_clk", NULL);
  364. clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL,
  365. CLK_IS_ROOT, 12288000);
  366. clk_register_clkdev(clk, "i2s_src_pad_clk", NULL);
  367. /* clock derived from 32 KHz osc clk */
  368. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  369. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_RTC_CLK_ENB, 0,
  370. &_lock);
  371. clk_register_clkdev(clk, NULL, "fc900000.rtc");
  372. /* clock derived from 24 or 25 MHz osc clk */
  373. /* vco-pll */
  374. clk = clk_register_mux(NULL, "vco1_mclk", vco_parents,
  375. ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG,
  376. SPEAR1310_PLL1_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0,
  377. &_lock);
  378. clk_register_clkdev(clk, "vco1_mclk", NULL);
  379. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mclk",
  380. 0, SPEAR1310_PLL1_CTR, SPEAR1310_PLL1_FRQ, pll_rtbl,
  381. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  382. clk_register_clkdev(clk, "vco1_clk", NULL);
  383. clk_register_clkdev(clk1, "pll1_clk", NULL);
  384. clk = clk_register_mux(NULL, "vco2_mclk", vco_parents,
  385. ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG,
  386. SPEAR1310_PLL2_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0,
  387. &_lock);
  388. clk_register_clkdev(clk, "vco2_mclk", NULL);
  389. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mclk",
  390. 0, SPEAR1310_PLL2_CTR, SPEAR1310_PLL2_FRQ, pll_rtbl,
  391. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  392. clk_register_clkdev(clk, "vco2_clk", NULL);
  393. clk_register_clkdev(clk1, "pll2_clk", NULL);
  394. clk = clk_register_mux(NULL, "vco3_mclk", vco_parents,
  395. ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG,
  396. SPEAR1310_PLL3_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0,
  397. &_lock);
  398. clk_register_clkdev(clk, "vco3_mclk", NULL);
  399. clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mclk",
  400. 0, SPEAR1310_PLL3_CTR, SPEAR1310_PLL3_FRQ, pll_rtbl,
  401. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  402. clk_register_clkdev(clk, "vco3_clk", NULL);
  403. clk_register_clkdev(clk1, "pll3_clk", NULL);
  404. clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk",
  405. 0, SPEAR1310_PLL4_CTR, SPEAR1310_PLL4_FRQ, pll4_rtbl,
  406. ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL);
  407. clk_register_clkdev(clk, "vco4_clk", NULL);
  408. clk_register_clkdev(clk1, "pll4_clk", NULL);
  409. clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0,
  410. 48000000);
  411. clk_register_clkdev(clk, "pll5_clk", NULL);
  412. clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0,
  413. 25000000);
  414. clk_register_clkdev(clk, "pll6_clk", NULL);
  415. /* vco div n clocks */
  416. clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1,
  417. 2);
  418. clk_register_clkdev(clk, "vco1div2_clk", NULL);
  419. clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1,
  420. 4);
  421. clk_register_clkdev(clk, "vco1div4_clk", NULL);
  422. clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1,
  423. 2);
  424. clk_register_clkdev(clk, "vco2div2_clk", NULL);
  425. clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1,
  426. 2);
  427. clk_register_clkdev(clk, "vco3div2_clk", NULL);
  428. /* peripherals */
  429. clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1,
  430. 128);
  431. clk = clk_register_gate(NULL, "thermal_gclk", "thermal_clk", 0,
  432. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_THSENS_CLK_ENB, 0,
  433. &_lock);
  434. clk_register_clkdev(clk, NULL, "spear_thermal");
  435. /* clock derived from pll4 clk */
  436. clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1,
  437. 1);
  438. clk_register_clkdev(clk, "ddr_clk", NULL);
  439. /* clock derived from pll1 clk */
  440. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk", 0, 1, 2);
  441. clk_register_clkdev(clk, "cpu_clk", NULL);
  442. clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1,
  443. 2);
  444. clk_register_clkdev(clk, NULL, "ec800620.wdt");
  445. clk = clk_register_fixed_factor(NULL, "ahb_clk", "pll1_clk", 0, 1,
  446. 6);
  447. clk_register_clkdev(clk, "ahb_clk", NULL);
  448. clk = clk_register_fixed_factor(NULL, "apb_clk", "pll1_clk", 0, 1,
  449. 12);
  450. clk_register_clkdev(clk, "apb_clk", NULL);
  451. /* gpt clocks */
  452. clk = clk_register_mux(NULL, "gpt0_mclk", gpt_parents,
  453. ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  454. SPEAR1310_GPT0_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0,
  455. &_lock);
  456. clk_register_clkdev(clk, "gpt0_mclk", NULL);
  457. clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mclk", 0,
  458. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT0_CLK_ENB, 0,
  459. &_lock);
  460. clk_register_clkdev(clk, NULL, "gpt0");
  461. clk = clk_register_mux(NULL, "gpt1_mclk", gpt_parents,
  462. ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  463. SPEAR1310_GPT1_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0,
  464. &_lock);
  465. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  466. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
  467. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT1_CLK_ENB, 0,
  468. &_lock);
  469. clk_register_clkdev(clk, NULL, "gpt1");
  470. clk = clk_register_mux(NULL, "gpt2_mclk", gpt_parents,
  471. ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  472. SPEAR1310_GPT2_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0,
  473. &_lock);
  474. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  475. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
  476. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT2_CLK_ENB, 0,
  477. &_lock);
  478. clk_register_clkdev(clk, NULL, "gpt2");
  479. clk = clk_register_mux(NULL, "gpt3_mclk", gpt_parents,
  480. ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  481. SPEAR1310_GPT3_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0,
  482. &_lock);
  483. clk_register_clkdev(clk, "gpt3_mclk", NULL);
  484. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
  485. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT3_CLK_ENB, 0,
  486. &_lock);
  487. clk_register_clkdev(clk, NULL, "gpt3");
  488. /* others */
  489. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "vco1div2_clk",
  490. 0, SPEAR1310_UART_CLK_SYNT, NULL, aux_rtbl,
  491. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  492. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  493. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  494. clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
  495. ARRAY_SIZE(uart0_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  496. SPEAR1310_UART_CLK_SHIFT, SPEAR1310_UART_CLK_MASK, 0,
  497. &_lock);
  498. clk_register_clkdev(clk, "uart0_mclk", NULL);
  499. clk = clk_register_gate(NULL, "uart0_clk", "uart0_mclk", 0,
  500. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UART_CLK_ENB, 0,
  501. &_lock);
  502. clk_register_clkdev(clk, NULL, "e0000000.serial");
  503. clk = clk_register_aux("sdhci_syn_clk", "sdhci_syn_gclk",
  504. "vco1div2_clk", 0, SPEAR1310_SDHCI_CLK_SYNT, NULL,
  505. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  506. clk_register_clkdev(clk, "sdhci_syn_clk", NULL);
  507. clk_register_clkdev(clk1, "sdhci_syn_gclk", NULL);
  508. clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_syn_gclk", 0,
  509. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SDHCI_CLK_ENB, 0,
  510. &_lock);
  511. clk_register_clkdev(clk, NULL, "b3000000.sdhci");
  512. clk = clk_register_aux("cfxd_syn_clk", "cfxd_syn_gclk", "vco1div2_clk",
  513. 0, SPEAR1310_CFXD_CLK_SYNT, NULL, aux_rtbl,
  514. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  515. clk_register_clkdev(clk, "cfxd_syn_clk", NULL);
  516. clk_register_clkdev(clk1, "cfxd_syn_gclk", NULL);
  517. clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_syn_gclk", 0,
  518. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CFXD_CLK_ENB, 0,
  519. &_lock);
  520. clk_register_clkdev(clk, NULL, "b2800000.cf");
  521. clk_register_clkdev(clk, NULL, "arasan_xd");
  522. clk = clk_register_aux("c3_syn_clk", "c3_syn_gclk", "vco1div2_clk",
  523. 0, SPEAR1310_C3_CLK_SYNT, NULL, aux_rtbl,
  524. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  525. clk_register_clkdev(clk, "c3_syn_clk", NULL);
  526. clk_register_clkdev(clk1, "c3_syn_gclk", NULL);
  527. clk = clk_register_mux(NULL, "c3_mclk", c3_parents,
  528. ARRAY_SIZE(c3_parents), 0, SPEAR1310_PERIP_CLK_CFG,
  529. SPEAR1310_C3_CLK_SHIFT, SPEAR1310_C3_CLK_MASK, 0,
  530. &_lock);
  531. clk_register_clkdev(clk, "c3_mclk", NULL);
  532. clk = clk_register_gate(NULL, "c3_clk", "c3_mclk", 0,
  533. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_C3_CLK_ENB, 0,
  534. &_lock);
  535. clk_register_clkdev(clk, NULL, "c3");
  536. /* gmac */
  537. clk = clk_register_mux(NULL, "phy_input_mclk", gmac_phy_input_parents,
  538. ARRAY_SIZE(gmac_phy_input_parents), 0,
  539. SPEAR1310_GMAC_CLK_CFG,
  540. SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT,
  541. SPEAR1310_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock);
  542. clk_register_clkdev(clk, "phy_input_mclk", NULL);
  543. clk = clk_register_aux("phy_syn_clk", "phy_syn_gclk", "phy_input_mclk",
  544. 0, SPEAR1310_GMAC_CLK_SYNT, NULL, gmac_rtbl,
  545. ARRAY_SIZE(gmac_rtbl), &_lock, &clk1);
  546. clk_register_clkdev(clk, "phy_syn_clk", NULL);
  547. clk_register_clkdev(clk1, "phy_syn_gclk", NULL);
  548. clk = clk_register_mux(NULL, "phy_mclk", gmac_phy_parents,
  549. ARRAY_SIZE(gmac_phy_parents), 0,
  550. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GMAC_PHY_CLK_SHIFT,
  551. SPEAR1310_GMAC_PHY_CLK_MASK, 0, &_lock);
  552. clk_register_clkdev(clk, NULL, "stmmacphy.0");
  553. /* clcd */
  554. clk = clk_register_mux(NULL, "clcd_syn_mclk", clcd_synth_parents,
  555. ARRAY_SIZE(clcd_synth_parents), 0,
  556. SPEAR1310_CLCD_CLK_SYNT, SPEAR1310_CLCD_SYNT_CLK_SHIFT,
  557. SPEAR1310_CLCD_SYNT_CLK_MASK, 0, &_lock);
  558. clk_register_clkdev(clk, "clcd_syn_mclk", NULL);
  559. clk = clk_register_frac("clcd_syn_clk", "clcd_syn_mclk", 0,
  560. SPEAR1310_CLCD_CLK_SYNT, clcd_rtbl,
  561. ARRAY_SIZE(clcd_rtbl), &_lock);
  562. clk_register_clkdev(clk, "clcd_syn_clk", NULL);
  563. clk = clk_register_mux(NULL, "clcd_pixel_mclk", clcd_pixel_parents,
  564. ARRAY_SIZE(clcd_pixel_parents), 0,
  565. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_CLCD_CLK_SHIFT,
  566. SPEAR1310_CLCD_CLK_MASK, 0, &_lock);
  567. clk_register_clkdev(clk, "clcd_pixel_clk", NULL);
  568. clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mclk", 0,
  569. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CLCD_CLK_ENB, 0,
  570. &_lock);
  571. clk_register_clkdev(clk, "clcd_clk", NULL);
  572. /* i2s */
  573. clk = clk_register_mux(NULL, "i2s_src_mclk", i2s_src_parents,
  574. ARRAY_SIZE(i2s_src_parents), 0, SPEAR1310_I2S_CLK_CFG,
  575. SPEAR1310_I2S_SRC_CLK_SHIFT, SPEAR1310_I2S_SRC_CLK_MASK,
  576. 0, &_lock);
  577. clk_register_clkdev(clk, "i2s_src_clk", NULL);
  578. clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mclk", 0,
  579. SPEAR1310_I2S_CLK_CFG, &i2s_prs1_masks, i2s_prs1_rtbl,
  580. ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL);
  581. clk_register_clkdev(clk, "i2s_prs1_clk", NULL);
  582. clk = clk_register_mux(NULL, "i2s_ref_mclk", i2s_ref_parents,
  583. ARRAY_SIZE(i2s_ref_parents), 0, SPEAR1310_I2S_CLK_CFG,
  584. SPEAR1310_I2S_REF_SHIFT, SPEAR1310_I2S_REF_SEL_MASK, 0,
  585. &_lock);
  586. clk_register_clkdev(clk, "i2s_ref_clk", NULL);
  587. clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mclk", 0,
  588. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_I2S_REF_PAD_CLK_ENB,
  589. 0, &_lock);
  590. clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL);
  591. clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gclk",
  592. "i2s_ref_pad_clk", 0, SPEAR1310_I2S_CLK_CFG,
  593. &i2s_sclk_masks, i2s_sclk_rtbl,
  594. ARRAY_SIZE(i2s_sclk_rtbl), &_lock, &clk1);
  595. clk_register_clkdev(clk, "i2s_sclk_clk", NULL);
  596. clk_register_clkdev(clk1, "i2s_sclk_gclk", NULL);
  597. /* clock derived from ahb clk */
  598. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0,
  599. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2C0_CLK_ENB, 0,
  600. &_lock);
  601. clk_register_clkdev(clk, NULL, "e0280000.i2c");
  602. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0,
  603. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_DMA_CLK_ENB, 0,
  604. &_lock);
  605. clk_register_clkdev(clk, NULL, "ea800000.dma");
  606. clk_register_clkdev(clk, NULL, "eb000000.dma");
  607. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0,
  608. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_JPEG_CLK_ENB, 0,
  609. &_lock);
  610. clk_register_clkdev(clk, NULL, "b2000000.jpeg");
  611. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0,
  612. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GMAC_CLK_ENB, 0,
  613. &_lock);
  614. clk_register_clkdev(clk, NULL, "e2000000.eth");
  615. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0,
  616. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_FSMC_CLK_ENB, 0,
  617. &_lock);
  618. clk_register_clkdev(clk, NULL, "b0000000.flash");
  619. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0,
  620. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SMI_CLK_ENB, 0,
  621. &_lock);
  622. clk_register_clkdev(clk, NULL, "ea000000.flash");
  623. clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0,
  624. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC0_CLK_ENB, 0,
  625. &_lock);
  626. clk_register_clkdev(clk, "usbh.0_clk", NULL);
  627. clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0,
  628. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC1_CLK_ENB, 0,
  629. &_lock);
  630. clk_register_clkdev(clk, "usbh.1_clk", NULL);
  631. clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0,
  632. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UOC_CLK_ENB, 0,
  633. &_lock);
  634. clk_register_clkdev(clk, NULL, "uoc");
  635. clk = clk_register_gate(NULL, "pcie_sata_0_clk", "ahb_clk", 0,
  636. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_0_CLK_ENB,
  637. 0, &_lock);
  638. clk_register_clkdev(clk, NULL, "dw_pcie.0");
  639. clk_register_clkdev(clk, NULL, "ahci.0");
  640. clk = clk_register_gate(NULL, "pcie_sata_1_clk", "ahb_clk", 0,
  641. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_1_CLK_ENB,
  642. 0, &_lock);
  643. clk_register_clkdev(clk, NULL, "dw_pcie.1");
  644. clk_register_clkdev(clk, NULL, "ahci.1");
  645. clk = clk_register_gate(NULL, "pcie_sata_2_clk", "ahb_clk", 0,
  646. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_2_CLK_ENB,
  647. 0, &_lock);
  648. clk_register_clkdev(clk, NULL, "dw_pcie.2");
  649. clk_register_clkdev(clk, NULL, "ahci.2");
  650. clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0,
  651. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM0_CLK_ENB, 0,
  652. &_lock);
  653. clk_register_clkdev(clk, "sysram0_clk", NULL);
  654. clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0,
  655. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM1_CLK_ENB, 0,
  656. &_lock);
  657. clk_register_clkdev(clk, "sysram1_clk", NULL);
  658. clk = clk_register_aux("adc_syn_clk", "adc_syn_gclk", "ahb_clk",
  659. 0, SPEAR1310_ADC_CLK_SYNT, NULL, adc_rtbl,
  660. ARRAY_SIZE(adc_rtbl), &_lock, &clk1);
  661. clk_register_clkdev(clk, "adc_syn_clk", NULL);
  662. clk_register_clkdev(clk1, "adc_syn_gclk", NULL);
  663. clk = clk_register_gate(NULL, "adc_clk", "adc_syn_gclk", 0,
  664. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_ADC_CLK_ENB, 0,
  665. &_lock);
  666. clk_register_clkdev(clk, NULL, "adc_clk");
  667. /* clock derived from apb clk */
  668. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0,
  669. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SSP_CLK_ENB, 0,
  670. &_lock);
  671. clk_register_clkdev(clk, NULL, "e0100000.spi");
  672. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0,
  673. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO0_CLK_ENB, 0,
  674. &_lock);
  675. clk_register_clkdev(clk, NULL, "e0600000.gpio");
  676. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0,
  677. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO1_CLK_ENB, 0,
  678. &_lock);
  679. clk_register_clkdev(clk, NULL, "e0680000.gpio");
  680. clk = clk_register_gate(NULL, "i2s0_clk", "apb_clk", 0,
  681. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S0_CLK_ENB, 0,
  682. &_lock);
  683. clk_register_clkdev(clk, NULL, "e0180000.i2s");
  684. clk = clk_register_gate(NULL, "i2s1_clk", "apb_clk", 0,
  685. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S1_CLK_ENB, 0,
  686. &_lock);
  687. clk_register_clkdev(clk, NULL, "e0200000.i2s");
  688. clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0,
  689. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_KBD_CLK_ENB, 0,
  690. &_lock);
  691. clk_register_clkdev(clk, NULL, "e0300000.kbd");
  692. /* RAS clks */
  693. clk = clk_register_mux(NULL, "gen_syn0_1_mclk", gen_synth0_1_parents,
  694. ARRAY_SIZE(gen_synth0_1_parents), 0, SPEAR1310_PLL_CFG,
  695. SPEAR1310_RAS_SYNT0_1_CLK_SHIFT,
  696. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  697. clk_register_clkdev(clk, "gen_syn0_1_clk", NULL);
  698. clk = clk_register_mux(NULL, "gen_syn2_3_mclk", gen_synth2_3_parents,
  699. ARRAY_SIZE(gen_synth2_3_parents), 0, SPEAR1310_PLL_CFG,
  700. SPEAR1310_RAS_SYNT2_3_CLK_SHIFT,
  701. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  702. clk_register_clkdev(clk, "gen_syn2_3_clk", NULL);
  703. clk = clk_register_frac("gen_syn0_clk", "gen_syn0_1_clk", 0,
  704. SPEAR1310_RAS_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  705. &_lock);
  706. clk_register_clkdev(clk, "gen_syn0_clk", NULL);
  707. clk = clk_register_frac("gen_syn1_clk", "gen_syn0_1_clk", 0,
  708. SPEAR1310_RAS_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  709. &_lock);
  710. clk_register_clkdev(clk, "gen_syn1_clk", NULL);
  711. clk = clk_register_frac("gen_syn2_clk", "gen_syn2_3_clk", 0,
  712. SPEAR1310_RAS_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  713. &_lock);
  714. clk_register_clkdev(clk, "gen_syn2_clk", NULL);
  715. clk = clk_register_frac("gen_syn3_clk", "gen_syn2_3_clk", 0,
  716. SPEAR1310_RAS_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  717. &_lock);
  718. clk_register_clkdev(clk, "gen_syn3_clk", NULL);
  719. clk = clk_register_gate(NULL, "ras_osc_24m_clk", "osc_24m_clk", 0,
  720. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_24M_CLK_ENB, 0,
  721. &_lock);
  722. clk_register_clkdev(clk, "ras_osc_24m_clk", NULL);
  723. clk = clk_register_gate(NULL, "ras_osc_25m_clk", "osc_25m_clk", 0,
  724. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_25M_CLK_ENB, 0,
  725. &_lock);
  726. clk_register_clkdev(clk, "ras_osc_25m_clk", NULL);
  727. clk = clk_register_gate(NULL, "ras_osc_32k_clk", "osc_32k_clk", 0,
  728. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_32K_CLK_ENB, 0,
  729. &_lock);
  730. clk_register_clkdev(clk, "ras_osc_32k_clk", NULL);
  731. clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
  732. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL2_CLK_ENB, 0,
  733. &_lock);
  734. clk_register_clkdev(clk, "ras_pll2_clk", NULL);
  735. clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
  736. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL3_CLK_ENB, 0,
  737. &_lock);
  738. clk_register_clkdev(clk, "ras_pll3_clk", NULL);
  739. clk = clk_register_gate(NULL, "ras_tx125_clk", "gmii_pad_clk", 0,
  740. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C125M_PAD_CLK_ENB, 0,
  741. &_lock);
  742. clk_register_clkdev(clk, "ras_tx125_clk", NULL);
  743. clk = clk_register_fixed_rate(NULL, "ras_30m_fixed_clk", "pll5_clk", 0,
  744. 30000000);
  745. clk = clk_register_gate(NULL, "ras_30m_clk", "ras_30m_fixed_clk", 0,
  746. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C30M_CLK_ENB, 0,
  747. &_lock);
  748. clk_register_clkdev(clk, "ras_30m_clk", NULL);
  749. clk = clk_register_fixed_rate(NULL, "ras_48m_fixed_clk", "pll5_clk", 0,
  750. 48000000);
  751. clk = clk_register_gate(NULL, "ras_48m_clk", "ras_48m_fixed_clk", 0,
  752. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C48M_CLK_ENB, 0,
  753. &_lock);
  754. clk_register_clkdev(clk, "ras_48m_clk", NULL);
  755. clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0,
  756. SPEAR1310_RAS_CLK_ENB, SPEAR1310_ACLK_CLK_ENB, 0,
  757. &_lock);
  758. clk_register_clkdev(clk, "ras_ahb_clk", NULL);
  759. clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0,
  760. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PCLK_CLK_ENB, 0,
  761. &_lock);
  762. clk_register_clkdev(clk, "ras_apb_clk", NULL);
  763. clk = clk_register_fixed_rate(NULL, "ras_plclk0_clk", NULL, CLK_IS_ROOT,
  764. 50000000);
  765. clk = clk_register_fixed_rate(NULL, "ras_tx50_clk", NULL, CLK_IS_ROOT,
  766. 50000000);
  767. clk = clk_register_gate(NULL, "can0_clk", "apb_clk", 0,
  768. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN0_CLK_ENB, 0,
  769. &_lock);
  770. clk_register_clkdev(clk, NULL, "c_can_platform.0");
  771. clk = clk_register_gate(NULL, "can1_clk", "apb_clk", 0,
  772. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN1_CLK_ENB, 0,
  773. &_lock);
  774. clk_register_clkdev(clk, NULL, "c_can_platform.1");
  775. clk = clk_register_gate(NULL, "ras_smii0_clk", "ras_ahb_clk", 0,
  776. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII0_CLK_ENB, 0,
  777. &_lock);
  778. clk_register_clkdev(clk, NULL, "5c400000.eth");
  779. clk = clk_register_gate(NULL, "ras_smii1_clk", "ras_ahb_clk", 0,
  780. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII1_CLK_ENB, 0,
  781. &_lock);
  782. clk_register_clkdev(clk, NULL, "5c500000.eth");
  783. clk = clk_register_gate(NULL, "ras_smii2_clk", "ras_ahb_clk", 0,
  784. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII2_CLK_ENB, 0,
  785. &_lock);
  786. clk_register_clkdev(clk, NULL, "5c600000.eth");
  787. clk = clk_register_gate(NULL, "ras_rgmii_clk", "ras_ahb_clk", 0,
  788. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_GMII_CLK_ENB, 0,
  789. &_lock);
  790. clk_register_clkdev(clk, NULL, "5c700000.eth");
  791. clk = clk_register_mux(NULL, "smii_rgmii_phy_mclk",
  792. smii_rgmii_phy_parents,
  793. ARRAY_SIZE(smii_rgmii_phy_parents), 0,
  794. SPEAR1310_RAS_CTRL_REG1,
  795. SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT,
  796. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  797. clk_register_clkdev(clk, NULL, "stmmacphy.1");
  798. clk_register_clkdev(clk, NULL, "stmmacphy.2");
  799. clk_register_clkdev(clk, NULL, "stmmacphy.4");
  800. clk = clk_register_mux(NULL, "rmii_phy_mclk", rmii_phy_parents,
  801. ARRAY_SIZE(rmii_phy_parents), 0,
  802. SPEAR1310_RAS_CTRL_REG1, SPEAR1310_RMII_PHY_CLK_SHIFT,
  803. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  804. clk_register_clkdev(clk, NULL, "stmmacphy.3");
  805. clk = clk_register_mux(NULL, "uart1_mclk", uart_parents,
  806. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  807. SPEAR1310_UART1_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  808. 0, &_lock);
  809. clk_register_clkdev(clk, "uart1_mclk", NULL);
  810. clk = clk_register_gate(NULL, "uart1_clk", "uart1_mclk", 0,
  811. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART1_CLK_ENB, 0,
  812. &_lock);
  813. clk_register_clkdev(clk, NULL, "5c800000.serial");
  814. clk = clk_register_mux(NULL, "uart2_mclk", uart_parents,
  815. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  816. SPEAR1310_UART2_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  817. 0, &_lock);
  818. clk_register_clkdev(clk, "uart2_mclk", NULL);
  819. clk = clk_register_gate(NULL, "uart2_clk", "uart2_mclk", 0,
  820. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART2_CLK_ENB, 0,
  821. &_lock);
  822. clk_register_clkdev(clk, NULL, "5c900000.serial");
  823. clk = clk_register_mux(NULL, "uart3_mclk", uart_parents,
  824. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  825. SPEAR1310_UART3_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  826. 0, &_lock);
  827. clk_register_clkdev(clk, "uart3_mclk", NULL);
  828. clk = clk_register_gate(NULL, "uart3_clk", "uart3_mclk", 0,
  829. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART3_CLK_ENB, 0,
  830. &_lock);
  831. clk_register_clkdev(clk, NULL, "5ca00000.serial");
  832. clk = clk_register_mux(NULL, "uart4_mclk", uart_parents,
  833. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  834. SPEAR1310_UART4_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  835. 0, &_lock);
  836. clk_register_clkdev(clk, "uart4_mclk", NULL);
  837. clk = clk_register_gate(NULL, "uart4_clk", "uart4_mclk", 0,
  838. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART4_CLK_ENB, 0,
  839. &_lock);
  840. clk_register_clkdev(clk, NULL, "5cb00000.serial");
  841. clk = clk_register_mux(NULL, "uart5_mclk", uart_parents,
  842. ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  843. SPEAR1310_UART5_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK,
  844. 0, &_lock);
  845. clk_register_clkdev(clk, "uart5_mclk", NULL);
  846. clk = clk_register_gate(NULL, "uart5_clk", "uart5_mclk", 0,
  847. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART5_CLK_ENB, 0,
  848. &_lock);
  849. clk_register_clkdev(clk, NULL, "5cc00000.serial");
  850. clk = clk_register_mux(NULL, "i2c1_mclk", i2c_parents,
  851. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  852. SPEAR1310_I2C1_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  853. &_lock);
  854. clk_register_clkdev(clk, "i2c1_mclk", NULL);
  855. clk = clk_register_gate(NULL, "i2c1_clk", "i2c1_mclk", 0,
  856. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C1_CLK_ENB, 0,
  857. &_lock);
  858. clk_register_clkdev(clk, NULL, "5cd00000.i2c");
  859. clk = clk_register_mux(NULL, "i2c2_mclk", i2c_parents,
  860. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  861. SPEAR1310_I2C2_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  862. &_lock);
  863. clk_register_clkdev(clk, "i2c2_mclk", NULL);
  864. clk = clk_register_gate(NULL, "i2c2_clk", "i2c2_mclk", 0,
  865. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C2_CLK_ENB, 0,
  866. &_lock);
  867. clk_register_clkdev(clk, NULL, "5ce00000.i2c");
  868. clk = clk_register_mux(NULL, "i2c3_mclk", i2c_parents,
  869. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  870. SPEAR1310_I2C3_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  871. &_lock);
  872. clk_register_clkdev(clk, "i2c3_mclk", NULL);
  873. clk = clk_register_gate(NULL, "i2c3_clk", "i2c3_mclk", 0,
  874. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C3_CLK_ENB, 0,
  875. &_lock);
  876. clk_register_clkdev(clk, NULL, "5cf00000.i2c");
  877. clk = clk_register_mux(NULL, "i2c4_mclk", i2c_parents,
  878. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  879. SPEAR1310_I2C4_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  880. &_lock);
  881. clk_register_clkdev(clk, "i2c4_mclk", NULL);
  882. clk = clk_register_gate(NULL, "i2c4_clk", "i2c4_mclk", 0,
  883. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C4_CLK_ENB, 0,
  884. &_lock);
  885. clk_register_clkdev(clk, NULL, "5d000000.i2c");
  886. clk = clk_register_mux(NULL, "i2c5_mclk", i2c_parents,
  887. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  888. SPEAR1310_I2C5_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  889. &_lock);
  890. clk_register_clkdev(clk, "i2c5_mclk", NULL);
  891. clk = clk_register_gate(NULL, "i2c5_clk", "i2c5_mclk", 0,
  892. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C5_CLK_ENB, 0,
  893. &_lock);
  894. clk_register_clkdev(clk, NULL, "5d100000.i2c");
  895. clk = clk_register_mux(NULL, "i2c6_mclk", i2c_parents,
  896. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  897. SPEAR1310_I2C6_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  898. &_lock);
  899. clk_register_clkdev(clk, "i2c6_mclk", NULL);
  900. clk = clk_register_gate(NULL, "i2c6_clk", "i2c6_mclk", 0,
  901. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C6_CLK_ENB, 0,
  902. &_lock);
  903. clk_register_clkdev(clk, NULL, "5d200000.i2c");
  904. clk = clk_register_mux(NULL, "i2c7_mclk", i2c_parents,
  905. ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  906. SPEAR1310_I2C7_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0,
  907. &_lock);
  908. clk_register_clkdev(clk, "i2c7_mclk", NULL);
  909. clk = clk_register_gate(NULL, "i2c7_clk", "i2c7_mclk", 0,
  910. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C7_CLK_ENB, 0,
  911. &_lock);
  912. clk_register_clkdev(clk, NULL, "5d300000.i2c");
  913. clk = clk_register_mux(NULL, "ssp1_mclk", ssp1_parents,
  914. ARRAY_SIZE(ssp1_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  915. SPEAR1310_SSP1_CLK_SHIFT, SPEAR1310_SSP1_CLK_MASK, 0,
  916. &_lock);
  917. clk_register_clkdev(clk, "ssp1_mclk", NULL);
  918. clk = clk_register_gate(NULL, "ssp1_clk", "ssp1_mclk", 0,
  919. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_SSP1_CLK_ENB, 0,
  920. &_lock);
  921. clk_register_clkdev(clk, NULL, "5d400000.spi");
  922. clk = clk_register_mux(NULL, "pci_mclk", pci_parents,
  923. ARRAY_SIZE(pci_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  924. SPEAR1310_PCI_CLK_SHIFT, SPEAR1310_PCI_CLK_MASK, 0,
  925. &_lock);
  926. clk_register_clkdev(clk, "pci_mclk", NULL);
  927. clk = clk_register_gate(NULL, "pci_clk", "pci_mclk", 0,
  928. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_PCI_CLK_ENB, 0,
  929. &_lock);
  930. clk_register_clkdev(clk, NULL, "pci");
  931. clk = clk_register_mux(NULL, "tdm1_mclk", tdm_parents,
  932. ARRAY_SIZE(tdm_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  933. SPEAR1310_TDM1_CLK_SHIFT, SPEAR1310_TDM_CLK_MASK, 0,
  934. &_lock);
  935. clk_register_clkdev(clk, "tdm1_mclk", NULL);
  936. clk = clk_register_gate(NULL, "tdm1_clk", "tdm1_mclk", 0,
  937. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM1_CLK_ENB, 0,
  938. &_lock);
  939. clk_register_clkdev(clk, NULL, "tdm_hdlc.0");
  940. clk = clk_register_mux(NULL, "tdm2_mclk", tdm_parents,
  941. ARRAY_SIZE(tdm_parents), 0, SPEAR1310_RAS_CTRL_REG0,
  942. SPEAR1310_TDM2_CLK_SHIFT, SPEAR1310_TDM_CLK_MASK, 0,
  943. &_lock);
  944. clk_register_clkdev(clk, "tdm2_mclk", NULL);
  945. clk = clk_register_gate(NULL, "tdm2_clk", "tdm2_mclk", 0,
  946. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM2_CLK_ENB, 0,
  947. &_lock);
  948. clk_register_clkdev(clk, NULL, "tdm_hdlc.1");
  949. }