regs-apbh.h 3.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * STMP APBH Register Definitions
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor
  5. * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  6. *
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #ifndef __ARCH_ARM___APBH_H
  24. #define __ARCH_ARM___APBH_H 1
  25. #include <mach/stmp3xxx_regs.h>
  26. #define REGS_APBH_BASE (REGS_BASE + 0x4000)
  27. #define REGS_APBH_BASE_PHYS (0x80004000)
  28. #define REGS_APBH_SIZE 0x00002000
  29. HW_REGISTER(HW_APBH_CTRL0, REGS_APBH_BASE, 0x00000000)
  30. #define HW_APBH_CTRL0_ADDR (REGS_APBH_BASE + 0x00000000)
  31. #define BM_APBH_CTRL0_SFTRST 0x80000000
  32. #define BM_APBH_CTRL0_CLKGATE 0x40000000
  33. #define BM_APBH_CTRL0_AHB_BURST8_EN 0x20000000
  34. #define BM_APBH_CTRL0_APB_BURST4_EN 0x10000000
  35. #define BP_APBH_CTRL0_RESET_CHANNEL 16
  36. #define BM_APBH_CTRL0_RESET_CHANNEL 0x00FF0000
  37. #define BF_APBH_CTRL0_RESET_CHANNEL(v) \
  38. (((v) << 16) & BM_APBH_CTRL0_RESET_CHANNEL)
  39. HW_REGISTER(HW_APBH_CTRL1, REGS_APBH_BASE, 0x00000010)
  40. #define HW_APBH_CTRL1_ADDR (REGS_APBH_BASE + 0x00000010)
  41. HW_REGISTER(HW_APBH_CTRL2, REGS_APBH_BASE, 0x00000020)
  42. HW_REGISTER_0(HW_APBH_DEVSEL, REGS_APBH_BASE, 0x00000030)
  43. HW_REGISTER_0_INDEXED(HW_APBH_CHn_CURCMDAR, REGS_APBH_BASE, 0x00000040, 0x70)
  44. #define BP_APBH_CHn_CURCMDAR_CMD_ADDR 0
  45. #define BM_APBH_CHn_CURCMDAR_CMD_ADDR 0xFFFFFFFF
  46. #define BF_APBH_CHn_CURCMDAR_CMD_ADDR(v) (v)
  47. HW_REGISTER_0_INDEXED(HW_APBH_CHn_NXTCMDAR, REGS_APBH_BASE, 0x00000050, 0x70)
  48. HW_REGISTER_0_INDEXED(HW_APBH_CHn_CMD, REGS_APBH_BASE, 0x00000060, 0x70)
  49. #define BP_APBH_CHn_CMD_XFER_COUNT 16
  50. #define BM_APBH_CHn_CMD_XFER_COUNT 0xFFFF0000
  51. #define BF_APBH_CHn_CMD_XFER_COUNT(v) \
  52. (((v) << 16) & BM_APBH_CHn_CMD_XFER_COUNT)
  53. #define BP_APBH_CHn_CMD_CMDWORDS 12
  54. #define BM_APBH_CHn_CMD_CMDWORDS 0x0000F000
  55. #define BF_APBH_CHn_CMD_CMDWORDS(v) \
  56. (((v) << 12) & BM_APBH_CHn_CMD_CMDWORDS)
  57. #define BM_APBH_CHn_CMD_HALTONTERMINATE 0x00000100
  58. #define BM_APBH_CHn_CMD_WAIT4ENDCMD 0x00000080
  59. #define BM_APBH_CHn_CMD_SEMAPHORE 0x00000040
  60. #define BM_APBH_CHn_CMD_NANDWAIT4READY 0x00000020
  61. #define BM_APBH_CHn_CMD_NANDLOCK 0x00000010
  62. #define BM_APBH_CHn_CMD_IRQONCMPLT 0x00000008
  63. #define BM_APBH_CHn_CMD_CHAIN 0x00000004
  64. #define BP_APBH_CHn_CMD_COMMAND 0
  65. #define BM_APBH_CHn_CMD_COMMAND 0x00000003
  66. #define BF_APBH_CHn_CMD_COMMAND(v) \
  67. (((v) << 0) & BM_APBH_CHn_CMD_COMMAND)
  68. #define BV_APBH_CHn_CMD_COMMAND__NO_DMA_XFER 0x0
  69. #define BV_APBH_CHn_CMD_COMMAND__DMA_WRITE 0x1
  70. #define BV_APBH_CHn_CMD_COMMAND__DMA_READ 0x2
  71. #define BV_APBH_CHn_CMD_COMMAND__DMA_SENSE 0x3
  72. HW_REGISTER_0_INDEXED(HW_APBH_CHn_BAR, REGS_APBH_BASE, 0x00000070, 0x70)
  73. HW_REGISTER_0_INDEXED(HW_APBH_CHn_SEMA, REGS_APBH_BASE, 0x00000080, 0x70)
  74. #define BP_APBH_CHn_SEMA_PHORE 16
  75. #define BM_APBH_CHn_SEMA_PHORE 0x00FF0000
  76. #define BF_APBH_CHn_SEMA_PHORE(v) \
  77. (((v) << 16) & BM_APBH_CHn_SEMA_PHORE)
  78. #define BP_APBH_CHn_SEMA_INCREMENT_SEMA 0
  79. #define BM_APBH_CHn_SEMA_INCREMENT_SEMA 0x000000FF
  80. #define BF_APBH_CHn_SEMA_INCREMENT_SEMA(v) \
  81. (((v) << 0) & BM_APBH_CHn_SEMA_INCREMENT_SEMA)
  82. HW_REGISTER_0_INDEXED(HW_APBH_CHn_DEBUG1, REGS_APBH_BASE, 0x00000090, 0x70)
  83. HW_REGISTER_0_INDEXED(HW_APBH_CHn_DEBUG2, REGS_APBH_BASE, 0x000000a0, 0x70)
  84. HW_REGISTER_0(HW_APBH_VERSION, REGS_APBH_BASE, 0x000003f0)
  85. #endif /* __ARCH_ARM___APBH_H */