dma.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627
  1. /*
  2. Broadcom B43legacy wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43legacy.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <net/dst.h>
  31. /* 32bit DMA ops. */
  32. static
  33. struct b43legacy_dmadesc_generic *op32_idx2desc(
  34. struct b43legacy_dmaring *ring,
  35. int slot,
  36. struct b43legacy_dmadesc_meta **meta)
  37. {
  38. struct b43legacy_dmadesc32 *desc;
  39. *meta = &(ring->meta[slot]);
  40. desc = ring->descbase;
  41. desc = &(desc[slot]);
  42. return (struct b43legacy_dmadesc_generic *)desc;
  43. }
  44. static void op32_fill_descriptor(struct b43legacy_dmaring *ring,
  45. struct b43legacy_dmadesc_generic *desc,
  46. dma_addr_t dmaaddr, u16 bufsize,
  47. int start, int end, int irq)
  48. {
  49. struct b43legacy_dmadesc32 *descbase = ring->descbase;
  50. int slot;
  51. u32 ctl;
  52. u32 addr;
  53. u32 addrext;
  54. slot = (int)(&(desc->dma32) - descbase);
  55. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  56. addr = (u32)(dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  57. addrext = (u32)(dmaaddr & SSB_DMA_TRANSLATION_MASK)
  58. >> SSB_DMA_TRANSLATION_SHIFT;
  59. addr |= ssb_dma_translation(ring->dev->dev);
  60. ctl = (bufsize - ring->frameoffset)
  61. & B43legacy_DMA32_DCTL_BYTECNT;
  62. if (slot == ring->nr_slots - 1)
  63. ctl |= B43legacy_DMA32_DCTL_DTABLEEND;
  64. if (start)
  65. ctl |= B43legacy_DMA32_DCTL_FRAMESTART;
  66. if (end)
  67. ctl |= B43legacy_DMA32_DCTL_FRAMEEND;
  68. if (irq)
  69. ctl |= B43legacy_DMA32_DCTL_IRQ;
  70. ctl |= (addrext << B43legacy_DMA32_DCTL_ADDREXT_SHIFT)
  71. & B43legacy_DMA32_DCTL_ADDREXT_MASK;
  72. desc->dma32.control = cpu_to_le32(ctl);
  73. desc->dma32.address = cpu_to_le32(addr);
  74. }
  75. static void op32_poke_tx(struct b43legacy_dmaring *ring, int slot)
  76. {
  77. b43legacy_dma_write(ring, B43legacy_DMA32_TXINDEX,
  78. (u32)(slot * sizeof(struct b43legacy_dmadesc32)));
  79. }
  80. static void op32_tx_suspend(struct b43legacy_dmaring *ring)
  81. {
  82. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  83. b43legacy_dma_read(ring, B43legacy_DMA32_TXCTL)
  84. | B43legacy_DMA32_TXSUSPEND);
  85. }
  86. static void op32_tx_resume(struct b43legacy_dmaring *ring)
  87. {
  88. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  89. b43legacy_dma_read(ring, B43legacy_DMA32_TXCTL)
  90. & ~B43legacy_DMA32_TXSUSPEND);
  91. }
  92. static int op32_get_current_rxslot(struct b43legacy_dmaring *ring)
  93. {
  94. u32 val;
  95. val = b43legacy_dma_read(ring, B43legacy_DMA32_RXSTATUS);
  96. val &= B43legacy_DMA32_RXDPTR;
  97. return (val / sizeof(struct b43legacy_dmadesc32));
  98. }
  99. static void op32_set_current_rxslot(struct b43legacy_dmaring *ring,
  100. int slot)
  101. {
  102. b43legacy_dma_write(ring, B43legacy_DMA32_RXINDEX,
  103. (u32)(slot * sizeof(struct b43legacy_dmadesc32)));
  104. }
  105. static const struct b43legacy_dma_ops dma32_ops = {
  106. .idx2desc = op32_idx2desc,
  107. .fill_descriptor = op32_fill_descriptor,
  108. .poke_tx = op32_poke_tx,
  109. .tx_suspend = op32_tx_suspend,
  110. .tx_resume = op32_tx_resume,
  111. .get_current_rxslot = op32_get_current_rxslot,
  112. .set_current_rxslot = op32_set_current_rxslot,
  113. };
  114. /* 64bit DMA ops. */
  115. static
  116. struct b43legacy_dmadesc_generic *op64_idx2desc(
  117. struct b43legacy_dmaring *ring,
  118. int slot,
  119. struct b43legacy_dmadesc_meta
  120. **meta)
  121. {
  122. struct b43legacy_dmadesc64 *desc;
  123. *meta = &(ring->meta[slot]);
  124. desc = ring->descbase;
  125. desc = &(desc[slot]);
  126. return (struct b43legacy_dmadesc_generic *)desc;
  127. }
  128. static void op64_fill_descriptor(struct b43legacy_dmaring *ring,
  129. struct b43legacy_dmadesc_generic *desc,
  130. dma_addr_t dmaaddr, u16 bufsize,
  131. int start, int end, int irq)
  132. {
  133. struct b43legacy_dmadesc64 *descbase = ring->descbase;
  134. int slot;
  135. u32 ctl0 = 0;
  136. u32 ctl1 = 0;
  137. u32 addrlo;
  138. u32 addrhi;
  139. u32 addrext;
  140. slot = (int)(&(desc->dma64) - descbase);
  141. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  142. addrlo = (u32)(dmaaddr & 0xFFFFFFFF);
  143. addrhi = (((u64)dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  144. addrext = (((u64)dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  145. >> SSB_DMA_TRANSLATION_SHIFT;
  146. addrhi |= ssb_dma_translation(ring->dev->dev);
  147. if (slot == ring->nr_slots - 1)
  148. ctl0 |= B43legacy_DMA64_DCTL0_DTABLEEND;
  149. if (start)
  150. ctl0 |= B43legacy_DMA64_DCTL0_FRAMESTART;
  151. if (end)
  152. ctl0 |= B43legacy_DMA64_DCTL0_FRAMEEND;
  153. if (irq)
  154. ctl0 |= B43legacy_DMA64_DCTL0_IRQ;
  155. ctl1 |= (bufsize - ring->frameoffset)
  156. & B43legacy_DMA64_DCTL1_BYTECNT;
  157. ctl1 |= (addrext << B43legacy_DMA64_DCTL1_ADDREXT_SHIFT)
  158. & B43legacy_DMA64_DCTL1_ADDREXT_MASK;
  159. desc->dma64.control0 = cpu_to_le32(ctl0);
  160. desc->dma64.control1 = cpu_to_le32(ctl1);
  161. desc->dma64.address_low = cpu_to_le32(addrlo);
  162. desc->dma64.address_high = cpu_to_le32(addrhi);
  163. }
  164. static void op64_poke_tx(struct b43legacy_dmaring *ring, int slot)
  165. {
  166. b43legacy_dma_write(ring, B43legacy_DMA64_TXINDEX,
  167. (u32)(slot * sizeof(struct b43legacy_dmadesc64)));
  168. }
  169. static void op64_tx_suspend(struct b43legacy_dmaring *ring)
  170. {
  171. b43legacy_dma_write(ring, B43legacy_DMA64_TXCTL,
  172. b43legacy_dma_read(ring, B43legacy_DMA64_TXCTL)
  173. | B43legacy_DMA64_TXSUSPEND);
  174. }
  175. static void op64_tx_resume(struct b43legacy_dmaring *ring)
  176. {
  177. b43legacy_dma_write(ring, B43legacy_DMA64_TXCTL,
  178. b43legacy_dma_read(ring, B43legacy_DMA64_TXCTL)
  179. & ~B43legacy_DMA64_TXSUSPEND);
  180. }
  181. static int op64_get_current_rxslot(struct b43legacy_dmaring *ring)
  182. {
  183. u32 val;
  184. val = b43legacy_dma_read(ring, B43legacy_DMA64_RXSTATUS);
  185. val &= B43legacy_DMA64_RXSTATDPTR;
  186. return (val / sizeof(struct b43legacy_dmadesc64));
  187. }
  188. static void op64_set_current_rxslot(struct b43legacy_dmaring *ring,
  189. int slot)
  190. {
  191. b43legacy_dma_write(ring, B43legacy_DMA64_RXINDEX,
  192. (u32)(slot * sizeof(struct b43legacy_dmadesc64)));
  193. }
  194. static const struct b43legacy_dma_ops dma64_ops = {
  195. .idx2desc = op64_idx2desc,
  196. .fill_descriptor = op64_fill_descriptor,
  197. .poke_tx = op64_poke_tx,
  198. .tx_suspend = op64_tx_suspend,
  199. .tx_resume = op64_tx_resume,
  200. .get_current_rxslot = op64_get_current_rxslot,
  201. .set_current_rxslot = op64_set_current_rxslot,
  202. };
  203. static inline int free_slots(struct b43legacy_dmaring *ring)
  204. {
  205. return (ring->nr_slots - ring->used_slots);
  206. }
  207. static inline int next_slot(struct b43legacy_dmaring *ring, int slot)
  208. {
  209. B43legacy_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  210. if (slot == ring->nr_slots - 1)
  211. return 0;
  212. return slot + 1;
  213. }
  214. static inline int prev_slot(struct b43legacy_dmaring *ring, int slot)
  215. {
  216. B43legacy_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  217. if (slot == 0)
  218. return ring->nr_slots - 1;
  219. return slot - 1;
  220. }
  221. #ifdef CONFIG_B43LEGACY_DEBUG
  222. static void update_max_used_slots(struct b43legacy_dmaring *ring,
  223. int current_used_slots)
  224. {
  225. if (current_used_slots <= ring->max_used_slots)
  226. return;
  227. ring->max_used_slots = current_used_slots;
  228. if (b43legacy_debug(ring->dev, B43legacy_DBG_DMAVERBOSE))
  229. b43legacydbg(ring->dev->wl,
  230. "max_used_slots increased to %d on %s ring %d\n",
  231. ring->max_used_slots,
  232. ring->tx ? "TX" : "RX",
  233. ring->index);
  234. }
  235. #else
  236. static inline
  237. void update_max_used_slots(struct b43legacy_dmaring *ring,
  238. int current_used_slots)
  239. { }
  240. #endif /* DEBUG */
  241. /* Request a slot for usage. */
  242. static inline
  243. int request_slot(struct b43legacy_dmaring *ring)
  244. {
  245. int slot;
  246. B43legacy_WARN_ON(!ring->tx);
  247. B43legacy_WARN_ON(ring->stopped);
  248. B43legacy_WARN_ON(free_slots(ring) == 0);
  249. slot = next_slot(ring, ring->current_slot);
  250. ring->current_slot = slot;
  251. ring->used_slots++;
  252. update_max_used_slots(ring, ring->used_slots);
  253. return slot;
  254. }
  255. /* Mac80211-queue to b43legacy-ring mapping */
  256. static struct b43legacy_dmaring *priority_to_txring(
  257. struct b43legacy_wldev *dev,
  258. int queue_priority)
  259. {
  260. struct b43legacy_dmaring *ring;
  261. /*FIXME: For now we always run on TX-ring-1 */
  262. return dev->dma.tx_ring1;
  263. /* 0 = highest priority */
  264. switch (queue_priority) {
  265. default:
  266. B43legacy_WARN_ON(1);
  267. /* fallthrough */
  268. case 0:
  269. ring = dev->dma.tx_ring3;
  270. break;
  271. case 1:
  272. ring = dev->dma.tx_ring2;
  273. break;
  274. case 2:
  275. ring = dev->dma.tx_ring1;
  276. break;
  277. case 3:
  278. ring = dev->dma.tx_ring0;
  279. break;
  280. case 4:
  281. ring = dev->dma.tx_ring4;
  282. break;
  283. case 5:
  284. ring = dev->dma.tx_ring5;
  285. break;
  286. }
  287. return ring;
  288. }
  289. /* Bcm4301-ring to mac80211-queue mapping */
  290. static inline int txring_to_priority(struct b43legacy_dmaring *ring)
  291. {
  292. static const u8 idx_to_prio[] =
  293. { 3, 2, 1, 0, 4, 5, };
  294. /*FIXME: have only one queue, for now */
  295. return 0;
  296. return idx_to_prio[ring->index];
  297. }
  298. static u16 b43legacy_dmacontroller_base(enum b43legacy_dmatype type,
  299. int controller_idx)
  300. {
  301. static const u16 map64[] = {
  302. B43legacy_MMIO_DMA64_BASE0,
  303. B43legacy_MMIO_DMA64_BASE1,
  304. B43legacy_MMIO_DMA64_BASE2,
  305. B43legacy_MMIO_DMA64_BASE3,
  306. B43legacy_MMIO_DMA64_BASE4,
  307. B43legacy_MMIO_DMA64_BASE5,
  308. };
  309. static const u16 map32[] = {
  310. B43legacy_MMIO_DMA32_BASE0,
  311. B43legacy_MMIO_DMA32_BASE1,
  312. B43legacy_MMIO_DMA32_BASE2,
  313. B43legacy_MMIO_DMA32_BASE3,
  314. B43legacy_MMIO_DMA32_BASE4,
  315. B43legacy_MMIO_DMA32_BASE5,
  316. };
  317. if (type == B43legacy_DMA_64BIT) {
  318. B43legacy_WARN_ON(!(controller_idx >= 0 &&
  319. controller_idx < ARRAY_SIZE(map64)));
  320. return map64[controller_idx];
  321. }
  322. B43legacy_WARN_ON(!(controller_idx >= 0 &&
  323. controller_idx < ARRAY_SIZE(map32)));
  324. return map32[controller_idx];
  325. }
  326. static inline
  327. dma_addr_t map_descbuffer(struct b43legacy_dmaring *ring,
  328. unsigned char *buf,
  329. size_t len,
  330. int tx)
  331. {
  332. dma_addr_t dmaaddr;
  333. if (tx)
  334. dmaaddr = dma_map_single(ring->dev->dev->dev,
  335. buf, len,
  336. DMA_TO_DEVICE);
  337. else
  338. dmaaddr = dma_map_single(ring->dev->dev->dev,
  339. buf, len,
  340. DMA_FROM_DEVICE);
  341. return dmaaddr;
  342. }
  343. static inline
  344. void unmap_descbuffer(struct b43legacy_dmaring *ring,
  345. dma_addr_t addr,
  346. size_t len,
  347. int tx)
  348. {
  349. if (tx)
  350. dma_unmap_single(ring->dev->dev->dev,
  351. addr, len,
  352. DMA_TO_DEVICE);
  353. else
  354. dma_unmap_single(ring->dev->dev->dev,
  355. addr, len,
  356. DMA_FROM_DEVICE);
  357. }
  358. static inline
  359. void sync_descbuffer_for_cpu(struct b43legacy_dmaring *ring,
  360. dma_addr_t addr,
  361. size_t len)
  362. {
  363. B43legacy_WARN_ON(ring->tx);
  364. dma_sync_single_for_cpu(ring->dev->dev->dev,
  365. addr, len, DMA_FROM_DEVICE);
  366. }
  367. static inline
  368. void sync_descbuffer_for_device(struct b43legacy_dmaring *ring,
  369. dma_addr_t addr,
  370. size_t len)
  371. {
  372. B43legacy_WARN_ON(ring->tx);
  373. dma_sync_single_for_device(ring->dev->dev->dev,
  374. addr, len, DMA_FROM_DEVICE);
  375. }
  376. static inline
  377. void free_descriptor_buffer(struct b43legacy_dmaring *ring,
  378. struct b43legacy_dmadesc_meta *meta,
  379. int irq_context)
  380. {
  381. if (meta->skb) {
  382. if (irq_context)
  383. dev_kfree_skb_irq(meta->skb);
  384. else
  385. dev_kfree_skb(meta->skb);
  386. meta->skb = NULL;
  387. }
  388. }
  389. static int alloc_ringmemory(struct b43legacy_dmaring *ring)
  390. {
  391. struct device *dev = ring->dev->dev->dev;
  392. ring->descbase = dma_alloc_coherent(dev, B43legacy_DMA_RINGMEMSIZE,
  393. &(ring->dmabase), GFP_KERNEL);
  394. if (!ring->descbase) {
  395. b43legacyerr(ring->dev->wl, "DMA ringmemory allocation"
  396. " failed\n");
  397. return -ENOMEM;
  398. }
  399. memset(ring->descbase, 0, B43legacy_DMA_RINGMEMSIZE);
  400. return 0;
  401. }
  402. static void free_ringmemory(struct b43legacy_dmaring *ring)
  403. {
  404. struct device *dev = ring->dev->dev->dev;
  405. dma_free_coherent(dev, B43legacy_DMA_RINGMEMSIZE,
  406. ring->descbase, ring->dmabase);
  407. }
  408. /* Reset the RX DMA channel */
  409. static int b43legacy_dmacontroller_rx_reset(struct b43legacy_wldev *dev,
  410. u16 mmio_base,
  411. enum b43legacy_dmatype type)
  412. {
  413. int i;
  414. u32 value;
  415. u16 offset;
  416. might_sleep();
  417. offset = (type == B43legacy_DMA_64BIT) ?
  418. B43legacy_DMA64_RXCTL : B43legacy_DMA32_RXCTL;
  419. b43legacy_write32(dev, mmio_base + offset, 0);
  420. for (i = 0; i < 10; i++) {
  421. offset = (type == B43legacy_DMA_64BIT) ?
  422. B43legacy_DMA64_RXSTATUS : B43legacy_DMA32_RXSTATUS;
  423. value = b43legacy_read32(dev, mmio_base + offset);
  424. if (type == B43legacy_DMA_64BIT) {
  425. value &= B43legacy_DMA64_RXSTAT;
  426. if (value == B43legacy_DMA64_RXSTAT_DISABLED) {
  427. i = -1;
  428. break;
  429. }
  430. } else {
  431. value &= B43legacy_DMA32_RXSTATE;
  432. if (value == B43legacy_DMA32_RXSTAT_DISABLED) {
  433. i = -1;
  434. break;
  435. }
  436. }
  437. msleep(1);
  438. }
  439. if (i != -1) {
  440. b43legacyerr(dev->wl, "DMA RX reset timed out\n");
  441. return -ENODEV;
  442. }
  443. return 0;
  444. }
  445. /* Reset the RX DMA channel */
  446. static int b43legacy_dmacontroller_tx_reset(struct b43legacy_wldev *dev,
  447. u16 mmio_base,
  448. enum b43legacy_dmatype type)
  449. {
  450. int i;
  451. u32 value;
  452. u16 offset;
  453. might_sleep();
  454. for (i = 0; i < 10; i++) {
  455. offset = (type == B43legacy_DMA_64BIT) ?
  456. B43legacy_DMA64_TXSTATUS : B43legacy_DMA32_TXSTATUS;
  457. value = b43legacy_read32(dev, mmio_base + offset);
  458. if (type == B43legacy_DMA_64BIT) {
  459. value &= B43legacy_DMA64_TXSTAT;
  460. if (value == B43legacy_DMA64_TXSTAT_DISABLED ||
  461. value == B43legacy_DMA64_TXSTAT_IDLEWAIT ||
  462. value == B43legacy_DMA64_TXSTAT_STOPPED)
  463. break;
  464. } else {
  465. value &= B43legacy_DMA32_TXSTATE;
  466. if (value == B43legacy_DMA32_TXSTAT_DISABLED ||
  467. value == B43legacy_DMA32_TXSTAT_IDLEWAIT ||
  468. value == B43legacy_DMA32_TXSTAT_STOPPED)
  469. break;
  470. }
  471. msleep(1);
  472. }
  473. offset = (type == B43legacy_DMA_64BIT) ? B43legacy_DMA64_TXCTL :
  474. B43legacy_DMA32_TXCTL;
  475. b43legacy_write32(dev, mmio_base + offset, 0);
  476. for (i = 0; i < 10; i++) {
  477. offset = (type == B43legacy_DMA_64BIT) ?
  478. B43legacy_DMA64_TXSTATUS : B43legacy_DMA32_TXSTATUS;
  479. value = b43legacy_read32(dev, mmio_base + offset);
  480. if (type == B43legacy_DMA_64BIT) {
  481. value &= B43legacy_DMA64_TXSTAT;
  482. if (value == B43legacy_DMA64_TXSTAT_DISABLED) {
  483. i = -1;
  484. break;
  485. }
  486. } else {
  487. value &= B43legacy_DMA32_TXSTATE;
  488. if (value == B43legacy_DMA32_TXSTAT_DISABLED) {
  489. i = -1;
  490. break;
  491. }
  492. }
  493. msleep(1);
  494. }
  495. if (i != -1) {
  496. b43legacyerr(dev->wl, "DMA TX reset timed out\n");
  497. return -ENODEV;
  498. }
  499. /* ensure the reset is completed. */
  500. msleep(1);
  501. return 0;
  502. }
  503. /* Check if a DMA mapping address is invalid. */
  504. static bool b43legacy_dma_mapping_error(struct b43legacy_dmaring *ring,
  505. dma_addr_t addr,
  506. size_t buffersize)
  507. {
  508. if (unlikely(dma_mapping_error(addr)))
  509. return 1;
  510. switch (ring->type) {
  511. case B43legacy_DMA_30BIT:
  512. if ((u64)addr + buffersize > (1ULL << 30))
  513. return 1;
  514. break;
  515. case B43legacy_DMA_32BIT:
  516. if ((u64)addr + buffersize > (1ULL << 32))
  517. return 1;
  518. break;
  519. case B43legacy_DMA_64BIT:
  520. /* Currently we can't have addresses beyond 64 bits in the kernel. */
  521. break;
  522. }
  523. /* The address is OK. */
  524. return 0;
  525. }
  526. static int setup_rx_descbuffer(struct b43legacy_dmaring *ring,
  527. struct b43legacy_dmadesc_generic *desc,
  528. struct b43legacy_dmadesc_meta *meta,
  529. gfp_t gfp_flags)
  530. {
  531. struct b43legacy_rxhdr_fw3 *rxhdr;
  532. struct b43legacy_hwtxstatus *txstat;
  533. dma_addr_t dmaaddr;
  534. struct sk_buff *skb;
  535. B43legacy_WARN_ON(ring->tx);
  536. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  537. if (unlikely(!skb))
  538. return -ENOMEM;
  539. dmaaddr = map_descbuffer(ring, skb->data,
  540. ring->rx_buffersize, 0);
  541. if (b43legacy_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize)) {
  542. /* ugh. try to realloc in zone_dma */
  543. gfp_flags |= GFP_DMA;
  544. dev_kfree_skb_any(skb);
  545. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  546. if (unlikely(!skb))
  547. return -ENOMEM;
  548. dmaaddr = map_descbuffer(ring, skb->data,
  549. ring->rx_buffersize, 0);
  550. }
  551. if (b43legacy_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize)) {
  552. dev_kfree_skb_any(skb);
  553. return -EIO;
  554. }
  555. meta->skb = skb;
  556. meta->dmaaddr = dmaaddr;
  557. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  558. ring->rx_buffersize, 0, 0, 0);
  559. rxhdr = (struct b43legacy_rxhdr_fw3 *)(skb->data);
  560. rxhdr->frame_len = 0;
  561. txstat = (struct b43legacy_hwtxstatus *)(skb->data);
  562. txstat->cookie = 0;
  563. return 0;
  564. }
  565. /* Allocate the initial descbuffers.
  566. * This is used for an RX ring only.
  567. */
  568. static int alloc_initial_descbuffers(struct b43legacy_dmaring *ring)
  569. {
  570. int i;
  571. int err = -ENOMEM;
  572. struct b43legacy_dmadesc_generic *desc;
  573. struct b43legacy_dmadesc_meta *meta;
  574. for (i = 0; i < ring->nr_slots; i++) {
  575. desc = ring->ops->idx2desc(ring, i, &meta);
  576. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  577. if (err) {
  578. b43legacyerr(ring->dev->wl,
  579. "Failed to allocate initial descbuffers\n");
  580. goto err_unwind;
  581. }
  582. }
  583. mb(); /* all descbuffer setup before next line */
  584. ring->used_slots = ring->nr_slots;
  585. err = 0;
  586. out:
  587. return err;
  588. err_unwind:
  589. for (i--; i >= 0; i--) {
  590. desc = ring->ops->idx2desc(ring, i, &meta);
  591. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  592. dev_kfree_skb(meta->skb);
  593. }
  594. goto out;
  595. }
  596. /* Do initial setup of the DMA controller.
  597. * Reset the controller, write the ring busaddress
  598. * and switch the "enable" bit on.
  599. */
  600. static int dmacontroller_setup(struct b43legacy_dmaring *ring)
  601. {
  602. int err = 0;
  603. u32 value;
  604. u32 addrext;
  605. u32 trans = ssb_dma_translation(ring->dev->dev);
  606. if (ring->tx) {
  607. if (ring->type == B43legacy_DMA_64BIT) {
  608. u64 ringbase = (u64)(ring->dmabase);
  609. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  610. >> SSB_DMA_TRANSLATION_SHIFT;
  611. value = B43legacy_DMA64_TXENABLE;
  612. value |= (addrext << B43legacy_DMA64_TXADDREXT_SHIFT)
  613. & B43legacy_DMA64_TXADDREXT_MASK;
  614. b43legacy_dma_write(ring, B43legacy_DMA64_TXCTL,
  615. value);
  616. b43legacy_dma_write(ring, B43legacy_DMA64_TXRINGLO,
  617. (ringbase & 0xFFFFFFFF));
  618. b43legacy_dma_write(ring, B43legacy_DMA64_TXRINGHI,
  619. ((ringbase >> 32)
  620. & ~SSB_DMA_TRANSLATION_MASK)
  621. | trans);
  622. } else {
  623. u32 ringbase = (u32)(ring->dmabase);
  624. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  625. >> SSB_DMA_TRANSLATION_SHIFT;
  626. value = B43legacy_DMA32_TXENABLE;
  627. value |= (addrext << B43legacy_DMA32_TXADDREXT_SHIFT)
  628. & B43legacy_DMA32_TXADDREXT_MASK;
  629. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  630. value);
  631. b43legacy_dma_write(ring, B43legacy_DMA32_TXRING,
  632. (ringbase &
  633. ~SSB_DMA_TRANSLATION_MASK)
  634. | trans);
  635. }
  636. } else {
  637. err = alloc_initial_descbuffers(ring);
  638. if (err)
  639. goto out;
  640. if (ring->type == B43legacy_DMA_64BIT) {
  641. u64 ringbase = (u64)(ring->dmabase);
  642. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  643. >> SSB_DMA_TRANSLATION_SHIFT;
  644. value = (ring->frameoffset <<
  645. B43legacy_DMA64_RXFROFF_SHIFT);
  646. value |= B43legacy_DMA64_RXENABLE;
  647. value |= (addrext << B43legacy_DMA64_RXADDREXT_SHIFT)
  648. & B43legacy_DMA64_RXADDREXT_MASK;
  649. b43legacy_dma_write(ring, B43legacy_DMA64_RXCTL,
  650. value);
  651. b43legacy_dma_write(ring, B43legacy_DMA64_RXRINGLO,
  652. (ringbase & 0xFFFFFFFF));
  653. b43legacy_dma_write(ring, B43legacy_DMA64_RXRINGHI,
  654. ((ringbase >> 32) &
  655. ~SSB_DMA_TRANSLATION_MASK) |
  656. trans);
  657. b43legacy_dma_write(ring, B43legacy_DMA64_RXINDEX,
  658. 200);
  659. } else {
  660. u32 ringbase = (u32)(ring->dmabase);
  661. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  662. >> SSB_DMA_TRANSLATION_SHIFT;
  663. value = (ring->frameoffset <<
  664. B43legacy_DMA32_RXFROFF_SHIFT);
  665. value |= B43legacy_DMA32_RXENABLE;
  666. value |= (addrext <<
  667. B43legacy_DMA32_RXADDREXT_SHIFT)
  668. & B43legacy_DMA32_RXADDREXT_MASK;
  669. b43legacy_dma_write(ring, B43legacy_DMA32_RXCTL,
  670. value);
  671. b43legacy_dma_write(ring, B43legacy_DMA32_RXRING,
  672. (ringbase &
  673. ~SSB_DMA_TRANSLATION_MASK)
  674. | trans);
  675. b43legacy_dma_write(ring, B43legacy_DMA32_RXINDEX,
  676. 200);
  677. }
  678. }
  679. out:
  680. return err;
  681. }
  682. /* Shutdown the DMA controller. */
  683. static void dmacontroller_cleanup(struct b43legacy_dmaring *ring)
  684. {
  685. if (ring->tx) {
  686. b43legacy_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  687. ring->type);
  688. if (ring->type == B43legacy_DMA_64BIT) {
  689. b43legacy_dma_write(ring, B43legacy_DMA64_TXRINGLO, 0);
  690. b43legacy_dma_write(ring, B43legacy_DMA64_TXRINGHI, 0);
  691. } else
  692. b43legacy_dma_write(ring, B43legacy_DMA32_TXRING, 0);
  693. } else {
  694. b43legacy_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  695. ring->type);
  696. if (ring->type == B43legacy_DMA_64BIT) {
  697. b43legacy_dma_write(ring, B43legacy_DMA64_RXRINGLO, 0);
  698. b43legacy_dma_write(ring, B43legacy_DMA64_RXRINGHI, 0);
  699. } else
  700. b43legacy_dma_write(ring, B43legacy_DMA32_RXRING, 0);
  701. }
  702. }
  703. static void free_all_descbuffers(struct b43legacy_dmaring *ring)
  704. {
  705. struct b43legacy_dmadesc_generic *desc;
  706. struct b43legacy_dmadesc_meta *meta;
  707. int i;
  708. if (!ring->used_slots)
  709. return;
  710. for (i = 0; i < ring->nr_slots; i++) {
  711. desc = ring->ops->idx2desc(ring, i, &meta);
  712. if (!meta->skb) {
  713. B43legacy_WARN_ON(!ring->tx);
  714. continue;
  715. }
  716. if (ring->tx)
  717. unmap_descbuffer(ring, meta->dmaaddr,
  718. meta->skb->len, 1);
  719. else
  720. unmap_descbuffer(ring, meta->dmaaddr,
  721. ring->rx_buffersize, 0);
  722. free_descriptor_buffer(ring, meta, 0);
  723. }
  724. }
  725. static u64 supported_dma_mask(struct b43legacy_wldev *dev)
  726. {
  727. u32 tmp;
  728. u16 mmio_base;
  729. tmp = b43legacy_read32(dev, SSB_TMSHIGH);
  730. if (tmp & SSB_TMSHIGH_DMA64)
  731. return DMA_64BIT_MASK;
  732. mmio_base = b43legacy_dmacontroller_base(0, 0);
  733. b43legacy_write32(dev,
  734. mmio_base + B43legacy_DMA32_TXCTL,
  735. B43legacy_DMA32_TXADDREXT_MASK);
  736. tmp = b43legacy_read32(dev, mmio_base +
  737. B43legacy_DMA32_TXCTL);
  738. if (tmp & B43legacy_DMA32_TXADDREXT_MASK)
  739. return DMA_32BIT_MASK;
  740. return DMA_30BIT_MASK;
  741. }
  742. /* Main initialization function. */
  743. static
  744. struct b43legacy_dmaring *b43legacy_setup_dmaring(struct b43legacy_wldev *dev,
  745. int controller_index,
  746. int for_tx,
  747. enum b43legacy_dmatype type)
  748. {
  749. struct b43legacy_dmaring *ring;
  750. int err;
  751. int nr_slots;
  752. dma_addr_t dma_test;
  753. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  754. if (!ring)
  755. goto out;
  756. ring->type = type;
  757. nr_slots = B43legacy_RXRING_SLOTS;
  758. if (for_tx)
  759. nr_slots = B43legacy_TXRING_SLOTS;
  760. ring->meta = kcalloc(nr_slots, sizeof(struct b43legacy_dmadesc_meta),
  761. GFP_KERNEL);
  762. if (!ring->meta)
  763. goto err_kfree_ring;
  764. if (for_tx) {
  765. ring->txhdr_cache = kcalloc(nr_slots,
  766. sizeof(struct b43legacy_txhdr_fw3),
  767. GFP_KERNEL);
  768. if (!ring->txhdr_cache)
  769. goto err_kfree_meta;
  770. /* test for ability to dma to txhdr_cache */
  771. dma_test = dma_map_single(dev->dev->dev, ring->txhdr_cache,
  772. sizeof(struct b43legacy_txhdr_fw3),
  773. DMA_TO_DEVICE);
  774. if (b43legacy_dma_mapping_error(ring, dma_test,
  775. sizeof(struct b43legacy_txhdr_fw3))) {
  776. /* ugh realloc */
  777. kfree(ring->txhdr_cache);
  778. ring->txhdr_cache = kcalloc(nr_slots,
  779. sizeof(struct b43legacy_txhdr_fw3),
  780. GFP_KERNEL | GFP_DMA);
  781. if (!ring->txhdr_cache)
  782. goto err_kfree_meta;
  783. dma_test = dma_map_single(dev->dev->dev,
  784. ring->txhdr_cache,
  785. sizeof(struct b43legacy_txhdr_fw3),
  786. DMA_TO_DEVICE);
  787. if (b43legacy_dma_mapping_error(ring, dma_test,
  788. sizeof(struct b43legacy_txhdr_fw3)))
  789. goto err_kfree_txhdr_cache;
  790. }
  791. dma_unmap_single(dev->dev->dev,
  792. dma_test, sizeof(struct b43legacy_txhdr_fw3),
  793. DMA_TO_DEVICE);
  794. }
  795. ring->dev = dev;
  796. ring->nr_slots = nr_slots;
  797. ring->mmio_base = b43legacy_dmacontroller_base(type, controller_index);
  798. ring->index = controller_index;
  799. if (type == B43legacy_DMA_64BIT)
  800. ring->ops = &dma64_ops;
  801. else
  802. ring->ops = &dma32_ops;
  803. if (for_tx) {
  804. ring->tx = 1;
  805. ring->current_slot = -1;
  806. } else {
  807. if (ring->index == 0) {
  808. ring->rx_buffersize = B43legacy_DMA0_RX_BUFFERSIZE;
  809. ring->frameoffset = B43legacy_DMA0_RX_FRAMEOFFSET;
  810. } else if (ring->index == 3) {
  811. ring->rx_buffersize = B43legacy_DMA3_RX_BUFFERSIZE;
  812. ring->frameoffset = B43legacy_DMA3_RX_FRAMEOFFSET;
  813. } else
  814. B43legacy_WARN_ON(1);
  815. }
  816. spin_lock_init(&ring->lock);
  817. #ifdef CONFIG_B43LEGACY_DEBUG
  818. ring->last_injected_overflow = jiffies;
  819. #endif
  820. err = alloc_ringmemory(ring);
  821. if (err)
  822. goto err_kfree_txhdr_cache;
  823. err = dmacontroller_setup(ring);
  824. if (err)
  825. goto err_free_ringmemory;
  826. out:
  827. return ring;
  828. err_free_ringmemory:
  829. free_ringmemory(ring);
  830. err_kfree_txhdr_cache:
  831. kfree(ring->txhdr_cache);
  832. err_kfree_meta:
  833. kfree(ring->meta);
  834. err_kfree_ring:
  835. kfree(ring);
  836. ring = NULL;
  837. goto out;
  838. }
  839. /* Main cleanup function. */
  840. static void b43legacy_destroy_dmaring(struct b43legacy_dmaring *ring)
  841. {
  842. if (!ring)
  843. return;
  844. b43legacydbg(ring->dev->wl, "DMA-%u 0x%04X (%s) max used slots:"
  845. " %d/%d\n", (unsigned int)(ring->type), ring->mmio_base,
  846. (ring->tx) ? "TX" : "RX", ring->max_used_slots,
  847. ring->nr_slots);
  848. /* Device IRQs are disabled prior entering this function,
  849. * so no need to take care of concurrency with rx handler stuff.
  850. */
  851. dmacontroller_cleanup(ring);
  852. free_all_descbuffers(ring);
  853. free_ringmemory(ring);
  854. kfree(ring->txhdr_cache);
  855. kfree(ring->meta);
  856. kfree(ring);
  857. }
  858. void b43legacy_dma_free(struct b43legacy_wldev *dev)
  859. {
  860. struct b43legacy_dma *dma;
  861. if (b43legacy_using_pio(dev))
  862. return;
  863. dma = &dev->dma;
  864. b43legacy_destroy_dmaring(dma->rx_ring3);
  865. dma->rx_ring3 = NULL;
  866. b43legacy_destroy_dmaring(dma->rx_ring0);
  867. dma->rx_ring0 = NULL;
  868. b43legacy_destroy_dmaring(dma->tx_ring5);
  869. dma->tx_ring5 = NULL;
  870. b43legacy_destroy_dmaring(dma->tx_ring4);
  871. dma->tx_ring4 = NULL;
  872. b43legacy_destroy_dmaring(dma->tx_ring3);
  873. dma->tx_ring3 = NULL;
  874. b43legacy_destroy_dmaring(dma->tx_ring2);
  875. dma->tx_ring2 = NULL;
  876. b43legacy_destroy_dmaring(dma->tx_ring1);
  877. dma->tx_ring1 = NULL;
  878. b43legacy_destroy_dmaring(dma->tx_ring0);
  879. dma->tx_ring0 = NULL;
  880. }
  881. int b43legacy_dma_init(struct b43legacy_wldev *dev)
  882. {
  883. struct b43legacy_dma *dma = &dev->dma;
  884. struct b43legacy_dmaring *ring;
  885. int err;
  886. u64 dmamask;
  887. enum b43legacy_dmatype type;
  888. dmamask = supported_dma_mask(dev);
  889. switch (dmamask) {
  890. default:
  891. B43legacy_WARN_ON(1);
  892. case DMA_30BIT_MASK:
  893. type = B43legacy_DMA_30BIT;
  894. break;
  895. case DMA_32BIT_MASK:
  896. type = B43legacy_DMA_32BIT;
  897. break;
  898. case DMA_64BIT_MASK:
  899. type = B43legacy_DMA_64BIT;
  900. break;
  901. }
  902. err = ssb_dma_set_mask(dev->dev, dmamask);
  903. if (err) {
  904. #ifdef CONFIG_B43LEGACY_PIO
  905. b43legacywarn(dev->wl, "DMA for this device not supported. "
  906. "Falling back to PIO\n");
  907. dev->__using_pio = 1;
  908. return -EAGAIN;
  909. #else
  910. b43legacyerr(dev->wl, "DMA for this device not supported and "
  911. "no PIO support compiled in\n");
  912. return -EOPNOTSUPP;
  913. #endif
  914. }
  915. err = -ENOMEM;
  916. /* setup TX DMA channels. */
  917. ring = b43legacy_setup_dmaring(dev, 0, 1, type);
  918. if (!ring)
  919. goto out;
  920. dma->tx_ring0 = ring;
  921. ring = b43legacy_setup_dmaring(dev, 1, 1, type);
  922. if (!ring)
  923. goto err_destroy_tx0;
  924. dma->tx_ring1 = ring;
  925. ring = b43legacy_setup_dmaring(dev, 2, 1, type);
  926. if (!ring)
  927. goto err_destroy_tx1;
  928. dma->tx_ring2 = ring;
  929. ring = b43legacy_setup_dmaring(dev, 3, 1, type);
  930. if (!ring)
  931. goto err_destroy_tx2;
  932. dma->tx_ring3 = ring;
  933. ring = b43legacy_setup_dmaring(dev, 4, 1, type);
  934. if (!ring)
  935. goto err_destroy_tx3;
  936. dma->tx_ring4 = ring;
  937. ring = b43legacy_setup_dmaring(dev, 5, 1, type);
  938. if (!ring)
  939. goto err_destroy_tx4;
  940. dma->tx_ring5 = ring;
  941. /* setup RX DMA channels. */
  942. ring = b43legacy_setup_dmaring(dev, 0, 0, type);
  943. if (!ring)
  944. goto err_destroy_tx5;
  945. dma->rx_ring0 = ring;
  946. if (dev->dev->id.revision < 5) {
  947. ring = b43legacy_setup_dmaring(dev, 3, 0, type);
  948. if (!ring)
  949. goto err_destroy_rx0;
  950. dma->rx_ring3 = ring;
  951. }
  952. b43legacydbg(dev->wl, "%u-bit DMA initialized\n", (unsigned int)type);
  953. err = 0;
  954. out:
  955. return err;
  956. err_destroy_rx0:
  957. b43legacy_destroy_dmaring(dma->rx_ring0);
  958. dma->rx_ring0 = NULL;
  959. err_destroy_tx5:
  960. b43legacy_destroy_dmaring(dma->tx_ring5);
  961. dma->tx_ring5 = NULL;
  962. err_destroy_tx4:
  963. b43legacy_destroy_dmaring(dma->tx_ring4);
  964. dma->tx_ring4 = NULL;
  965. err_destroy_tx3:
  966. b43legacy_destroy_dmaring(dma->tx_ring3);
  967. dma->tx_ring3 = NULL;
  968. err_destroy_tx2:
  969. b43legacy_destroy_dmaring(dma->tx_ring2);
  970. dma->tx_ring2 = NULL;
  971. err_destroy_tx1:
  972. b43legacy_destroy_dmaring(dma->tx_ring1);
  973. dma->tx_ring1 = NULL;
  974. err_destroy_tx0:
  975. b43legacy_destroy_dmaring(dma->tx_ring0);
  976. dma->tx_ring0 = NULL;
  977. goto out;
  978. }
  979. /* Generate a cookie for the TX header. */
  980. static u16 generate_cookie(struct b43legacy_dmaring *ring,
  981. int slot)
  982. {
  983. u16 cookie = 0x1000;
  984. /* Use the upper 4 bits of the cookie as
  985. * DMA controller ID and store the slot number
  986. * in the lower 12 bits.
  987. * Note that the cookie must never be 0, as this
  988. * is a special value used in RX path.
  989. */
  990. switch (ring->index) {
  991. case 0:
  992. cookie = 0xA000;
  993. break;
  994. case 1:
  995. cookie = 0xB000;
  996. break;
  997. case 2:
  998. cookie = 0xC000;
  999. break;
  1000. case 3:
  1001. cookie = 0xD000;
  1002. break;
  1003. case 4:
  1004. cookie = 0xE000;
  1005. break;
  1006. case 5:
  1007. cookie = 0xF000;
  1008. break;
  1009. }
  1010. B43legacy_WARN_ON(!(((u16)slot & 0xF000) == 0x0000));
  1011. cookie |= (u16)slot;
  1012. return cookie;
  1013. }
  1014. /* Inspect a cookie and find out to which controller/slot it belongs. */
  1015. static
  1016. struct b43legacy_dmaring *parse_cookie(struct b43legacy_wldev *dev,
  1017. u16 cookie, int *slot)
  1018. {
  1019. struct b43legacy_dma *dma = &dev->dma;
  1020. struct b43legacy_dmaring *ring = NULL;
  1021. switch (cookie & 0xF000) {
  1022. case 0xA000:
  1023. ring = dma->tx_ring0;
  1024. break;
  1025. case 0xB000:
  1026. ring = dma->tx_ring1;
  1027. break;
  1028. case 0xC000:
  1029. ring = dma->tx_ring2;
  1030. break;
  1031. case 0xD000:
  1032. ring = dma->tx_ring3;
  1033. break;
  1034. case 0xE000:
  1035. ring = dma->tx_ring4;
  1036. break;
  1037. case 0xF000:
  1038. ring = dma->tx_ring5;
  1039. break;
  1040. default:
  1041. B43legacy_WARN_ON(1);
  1042. }
  1043. *slot = (cookie & 0x0FFF);
  1044. B43legacy_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  1045. return ring;
  1046. }
  1047. static int dma_tx_fragment(struct b43legacy_dmaring *ring,
  1048. struct sk_buff *skb,
  1049. struct ieee80211_tx_control *ctl)
  1050. {
  1051. const struct b43legacy_dma_ops *ops = ring->ops;
  1052. u8 *header;
  1053. int slot, old_top_slot, old_used_slots;
  1054. int err;
  1055. struct b43legacy_dmadesc_generic *desc;
  1056. struct b43legacy_dmadesc_meta *meta;
  1057. struct b43legacy_dmadesc_meta *meta_hdr;
  1058. struct sk_buff *bounce_skb;
  1059. #define SLOTS_PER_PACKET 2
  1060. B43legacy_WARN_ON(skb_shinfo(skb)->nr_frags != 0);
  1061. old_top_slot = ring->current_slot;
  1062. old_used_slots = ring->used_slots;
  1063. /* Get a slot for the header. */
  1064. slot = request_slot(ring);
  1065. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1066. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1067. header = &(ring->txhdr_cache[slot * sizeof(
  1068. struct b43legacy_txhdr_fw3)]);
  1069. err = b43legacy_generate_txhdr(ring->dev, header,
  1070. skb->data, skb->len, ctl,
  1071. generate_cookie(ring, slot));
  1072. if (unlikely(err)) {
  1073. ring->current_slot = old_top_slot;
  1074. ring->used_slots = old_used_slots;
  1075. return err;
  1076. }
  1077. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1078. sizeof(struct b43legacy_txhdr_fw3), 1);
  1079. if (b43legacy_dma_mapping_error(ring, meta_hdr->dmaaddr,
  1080. sizeof(struct b43legacy_txhdr_fw3))) {
  1081. ring->current_slot = old_top_slot;
  1082. ring->used_slots = old_used_slots;
  1083. return -EIO;
  1084. }
  1085. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1086. sizeof(struct b43legacy_txhdr_fw3), 1, 0, 0);
  1087. /* Get a slot for the payload. */
  1088. slot = request_slot(ring);
  1089. desc = ops->idx2desc(ring, slot, &meta);
  1090. memset(meta, 0, sizeof(*meta));
  1091. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  1092. meta->skb = skb;
  1093. meta->is_last_fragment = 1;
  1094. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1095. /* create a bounce buffer in zone_dma on mapping failure. */
  1096. if (b43legacy_dma_mapping_error(ring, meta->dmaaddr, skb->len)) {
  1097. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1098. if (!bounce_skb) {
  1099. ring->current_slot = old_top_slot;
  1100. ring->used_slots = old_used_slots;
  1101. err = -ENOMEM;
  1102. goto out_unmap_hdr;
  1103. }
  1104. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1105. dev_kfree_skb_any(skb);
  1106. skb = bounce_skb;
  1107. meta->skb = skb;
  1108. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1109. if (b43legacy_dma_mapping_error(ring, meta->dmaaddr, skb->len)) {
  1110. ring->current_slot = old_top_slot;
  1111. ring->used_slots = old_used_slots;
  1112. err = -EIO;
  1113. goto out_free_bounce;
  1114. }
  1115. }
  1116. ops->fill_descriptor(ring, desc, meta->dmaaddr,
  1117. skb->len, 0, 1, 1);
  1118. wmb(); /* previous stuff MUST be done */
  1119. /* Now transfer the whole frame. */
  1120. ops->poke_tx(ring, next_slot(ring, slot));
  1121. return 0;
  1122. out_free_bounce:
  1123. dev_kfree_skb_any(skb);
  1124. out_unmap_hdr:
  1125. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1126. sizeof(struct b43legacy_txhdr_fw3), 1);
  1127. return err;
  1128. }
  1129. static inline
  1130. int should_inject_overflow(struct b43legacy_dmaring *ring)
  1131. {
  1132. #ifdef CONFIG_B43LEGACY_DEBUG
  1133. if (unlikely(b43legacy_debug(ring->dev,
  1134. B43legacy_DBG_DMAOVERFLOW))) {
  1135. /* Check if we should inject another ringbuffer overflow
  1136. * to test handling of this situation in the stack. */
  1137. unsigned long next_overflow;
  1138. next_overflow = ring->last_injected_overflow + HZ;
  1139. if (time_after(jiffies, next_overflow)) {
  1140. ring->last_injected_overflow = jiffies;
  1141. b43legacydbg(ring->dev->wl,
  1142. "Injecting TX ring overflow on "
  1143. "DMA controller %d\n", ring->index);
  1144. return 1;
  1145. }
  1146. }
  1147. #endif /* CONFIG_B43LEGACY_DEBUG */
  1148. return 0;
  1149. }
  1150. int b43legacy_dma_tx(struct b43legacy_wldev *dev,
  1151. struct sk_buff *skb,
  1152. struct ieee80211_tx_control *ctl)
  1153. {
  1154. struct b43legacy_dmaring *ring;
  1155. int err = 0;
  1156. unsigned long flags;
  1157. ring = priority_to_txring(dev, ctl->queue);
  1158. spin_lock_irqsave(&ring->lock, flags);
  1159. B43legacy_WARN_ON(!ring->tx);
  1160. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1161. b43legacywarn(dev->wl, "DMA queue overflow\n");
  1162. err = -ENOSPC;
  1163. goto out_unlock;
  1164. }
  1165. /* Check if the queue was stopped in mac80211,
  1166. * but we got called nevertheless.
  1167. * That would be a mac80211 bug. */
  1168. B43legacy_BUG_ON(ring->stopped);
  1169. err = dma_tx_fragment(ring, skb, ctl);
  1170. if (unlikely(err == -ENOKEY)) {
  1171. /* Drop this packet, as we don't have the encryption key
  1172. * anymore and must not transmit it unencrypted. */
  1173. dev_kfree_skb_any(skb);
  1174. err = 0;
  1175. goto out_unlock;
  1176. }
  1177. if (unlikely(err)) {
  1178. b43legacyerr(dev->wl, "DMA tx mapping failure\n");
  1179. goto out_unlock;
  1180. }
  1181. ring->nr_tx_packets++;
  1182. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1183. should_inject_overflow(ring)) {
  1184. /* This TX ring is full. */
  1185. ieee80211_stop_queue(dev->wl->hw, txring_to_priority(ring));
  1186. ring->stopped = 1;
  1187. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  1188. b43legacydbg(dev->wl, "Stopped TX ring %d\n",
  1189. ring->index);
  1190. }
  1191. out_unlock:
  1192. spin_unlock_irqrestore(&ring->lock, flags);
  1193. return err;
  1194. }
  1195. void b43legacy_dma_handle_txstatus(struct b43legacy_wldev *dev,
  1196. const struct b43legacy_txstatus *status)
  1197. {
  1198. const struct b43legacy_dma_ops *ops;
  1199. struct b43legacy_dmaring *ring;
  1200. struct b43legacy_dmadesc_generic *desc;
  1201. struct b43legacy_dmadesc_meta *meta;
  1202. int slot;
  1203. ring = parse_cookie(dev, status->cookie, &slot);
  1204. if (unlikely(!ring))
  1205. return;
  1206. B43legacy_WARN_ON(!irqs_disabled());
  1207. spin_lock(&ring->lock);
  1208. B43legacy_WARN_ON(!ring->tx);
  1209. ops = ring->ops;
  1210. while (1) {
  1211. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1212. desc = ops->idx2desc(ring, slot, &meta);
  1213. if (meta->skb)
  1214. unmap_descbuffer(ring, meta->dmaaddr,
  1215. meta->skb->len, 1);
  1216. else
  1217. unmap_descbuffer(ring, meta->dmaaddr,
  1218. sizeof(struct b43legacy_txhdr_fw3),
  1219. 1);
  1220. if (meta->is_last_fragment) {
  1221. B43legacy_WARN_ON(!meta->skb);
  1222. /* Call back to inform the ieee80211 subsystem about the
  1223. * status of the transmission.
  1224. * Some fields of txstat are already filled in dma_tx().
  1225. */
  1226. if (status->acked) {
  1227. meta->txstat.flags |= IEEE80211_TX_STATUS_ACK;
  1228. } else {
  1229. if (!(meta->txstat.control.flags
  1230. & IEEE80211_TXCTL_NO_ACK))
  1231. meta->txstat.excessive_retries = 1;
  1232. }
  1233. if (status->frame_count == 0) {
  1234. /* The frame was not transmitted at all. */
  1235. meta->txstat.retry_count = 0;
  1236. } else
  1237. meta->txstat.retry_count = status->frame_count
  1238. - 1;
  1239. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1240. &(meta->txstat));
  1241. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1242. meta->skb = NULL;
  1243. } else {
  1244. /* No need to call free_descriptor_buffer here, as
  1245. * this is only the txhdr, which is not allocated.
  1246. */
  1247. B43legacy_WARN_ON(meta->skb != NULL);
  1248. }
  1249. /* Everything unmapped and free'd. So it's not used anymore. */
  1250. ring->used_slots--;
  1251. if (meta->is_last_fragment)
  1252. break;
  1253. slot = next_slot(ring, slot);
  1254. }
  1255. dev->stats.last_tx = jiffies;
  1256. if (ring->stopped) {
  1257. B43legacy_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1258. ieee80211_wake_queue(dev->wl->hw, txring_to_priority(ring));
  1259. ring->stopped = 0;
  1260. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  1261. b43legacydbg(dev->wl, "Woke up TX ring %d\n",
  1262. ring->index);
  1263. }
  1264. spin_unlock(&ring->lock);
  1265. }
  1266. void b43legacy_dma_get_tx_stats(struct b43legacy_wldev *dev,
  1267. struct ieee80211_tx_queue_stats *stats)
  1268. {
  1269. const int nr_queues = dev->wl->hw->queues;
  1270. struct b43legacy_dmaring *ring;
  1271. struct ieee80211_tx_queue_stats_data *data;
  1272. unsigned long flags;
  1273. int i;
  1274. for (i = 0; i < nr_queues; i++) {
  1275. data = &(stats->data[i]);
  1276. ring = priority_to_txring(dev, i);
  1277. spin_lock_irqsave(&ring->lock, flags);
  1278. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1279. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1280. data->count = ring->nr_tx_packets;
  1281. spin_unlock_irqrestore(&ring->lock, flags);
  1282. }
  1283. }
  1284. static void dma_rx(struct b43legacy_dmaring *ring,
  1285. int *slot)
  1286. {
  1287. const struct b43legacy_dma_ops *ops = ring->ops;
  1288. struct b43legacy_dmadesc_generic *desc;
  1289. struct b43legacy_dmadesc_meta *meta;
  1290. struct b43legacy_rxhdr_fw3 *rxhdr;
  1291. struct sk_buff *skb;
  1292. u16 len;
  1293. int err;
  1294. dma_addr_t dmaaddr;
  1295. desc = ops->idx2desc(ring, *slot, &meta);
  1296. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1297. skb = meta->skb;
  1298. if (ring->index == 3) {
  1299. /* We received an xmit status. */
  1300. struct b43legacy_hwtxstatus *hw =
  1301. (struct b43legacy_hwtxstatus *)skb->data;
  1302. int i = 0;
  1303. while (hw->cookie == 0) {
  1304. if (i > 100)
  1305. break;
  1306. i++;
  1307. udelay(2);
  1308. barrier();
  1309. }
  1310. b43legacy_handle_hwtxstatus(ring->dev, hw);
  1311. /* recycle the descriptor buffer. */
  1312. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1313. ring->rx_buffersize);
  1314. return;
  1315. }
  1316. rxhdr = (struct b43legacy_rxhdr_fw3 *)skb->data;
  1317. len = le16_to_cpu(rxhdr->frame_len);
  1318. if (len == 0) {
  1319. int i = 0;
  1320. do {
  1321. udelay(2);
  1322. barrier();
  1323. len = le16_to_cpu(rxhdr->frame_len);
  1324. } while (len == 0 && i++ < 5);
  1325. if (unlikely(len == 0)) {
  1326. /* recycle the descriptor buffer. */
  1327. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1328. ring->rx_buffersize);
  1329. goto drop;
  1330. }
  1331. }
  1332. if (unlikely(len > ring->rx_buffersize)) {
  1333. /* The data did not fit into one descriptor buffer
  1334. * and is split over multiple buffers.
  1335. * This should never happen, as we try to allocate buffers
  1336. * big enough. So simply ignore this packet.
  1337. */
  1338. int cnt = 0;
  1339. s32 tmp = len;
  1340. while (1) {
  1341. desc = ops->idx2desc(ring, *slot, &meta);
  1342. /* recycle the descriptor buffer. */
  1343. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1344. ring->rx_buffersize);
  1345. *slot = next_slot(ring, *slot);
  1346. cnt++;
  1347. tmp -= ring->rx_buffersize;
  1348. if (tmp <= 0)
  1349. break;
  1350. }
  1351. b43legacyerr(ring->dev->wl, "DMA RX buffer too small "
  1352. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1353. len, ring->rx_buffersize, cnt);
  1354. goto drop;
  1355. }
  1356. dmaaddr = meta->dmaaddr;
  1357. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1358. if (unlikely(err)) {
  1359. b43legacydbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer()"
  1360. " failed\n");
  1361. sync_descbuffer_for_device(ring, dmaaddr,
  1362. ring->rx_buffersize);
  1363. goto drop;
  1364. }
  1365. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1366. skb_put(skb, len + ring->frameoffset);
  1367. skb_pull(skb, ring->frameoffset);
  1368. b43legacy_rx(ring->dev, skb, rxhdr);
  1369. drop:
  1370. return;
  1371. }
  1372. void b43legacy_dma_rx(struct b43legacy_dmaring *ring)
  1373. {
  1374. const struct b43legacy_dma_ops *ops = ring->ops;
  1375. int slot;
  1376. int current_slot;
  1377. int used_slots = 0;
  1378. B43legacy_WARN_ON(ring->tx);
  1379. current_slot = ops->get_current_rxslot(ring);
  1380. B43legacy_WARN_ON(!(current_slot >= 0 && current_slot <
  1381. ring->nr_slots));
  1382. slot = ring->current_slot;
  1383. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1384. dma_rx(ring, &slot);
  1385. update_max_used_slots(ring, ++used_slots);
  1386. }
  1387. ops->set_current_rxslot(ring, slot);
  1388. ring->current_slot = slot;
  1389. }
  1390. static void b43legacy_dma_tx_suspend_ring(struct b43legacy_dmaring *ring)
  1391. {
  1392. unsigned long flags;
  1393. spin_lock_irqsave(&ring->lock, flags);
  1394. B43legacy_WARN_ON(!ring->tx);
  1395. ring->ops->tx_suspend(ring);
  1396. spin_unlock_irqrestore(&ring->lock, flags);
  1397. }
  1398. static void b43legacy_dma_tx_resume_ring(struct b43legacy_dmaring *ring)
  1399. {
  1400. unsigned long flags;
  1401. spin_lock_irqsave(&ring->lock, flags);
  1402. B43legacy_WARN_ON(!ring->tx);
  1403. ring->ops->tx_resume(ring);
  1404. spin_unlock_irqrestore(&ring->lock, flags);
  1405. }
  1406. void b43legacy_dma_tx_suspend(struct b43legacy_wldev *dev)
  1407. {
  1408. b43legacy_power_saving_ctl_bits(dev, -1, 1);
  1409. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1410. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1411. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1412. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1413. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1414. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1415. }
  1416. void b43legacy_dma_tx_resume(struct b43legacy_wldev *dev)
  1417. {
  1418. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring5);
  1419. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring4);
  1420. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring3);
  1421. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring2);
  1422. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring1);
  1423. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring0);
  1424. b43legacy_power_saving_ctl_bits(dev, -1, -1);
  1425. }