ocrdma_hw.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include <rdma/ib_addr.h>
  34. #include "ocrdma.h"
  35. #include "ocrdma_hw.h"
  36. #include "ocrdma_verbs.h"
  37. #include "ocrdma_ah.h"
  38. enum mbx_status {
  39. OCRDMA_MBX_STATUS_FAILED = 1,
  40. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  41. OCRDMA_MBX_STATUS_OOR = 100,
  42. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  43. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  44. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  45. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  46. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  47. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  48. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  49. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  50. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  51. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  52. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  53. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  54. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  55. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  56. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  57. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  58. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  59. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  60. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  62. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  63. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  64. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  65. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  66. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  67. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  68. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  69. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  70. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  71. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  72. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  73. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  74. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  76. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  77. };
  78. enum additional_status {
  79. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  80. };
  81. enum cqe_status {
  82. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  83. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  84. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  85. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  86. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  87. };
  88. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  89. {
  90. return (u8 *)eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  91. }
  92. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  93. {
  94. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  95. }
  96. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  97. {
  98. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  99. ((u8 *) dev->mq.cq.va +
  100. (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  101. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  102. return NULL;
  103. return cqe;
  104. }
  105. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  106. {
  107. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  108. }
  109. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  110. {
  111. return (struct ocrdma_mqe *)((u8 *) dev->mq.sq.va +
  112. (dev->mq.sq.head *
  113. sizeof(struct ocrdma_mqe)));
  114. }
  115. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  116. {
  117. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  118. atomic_inc(&dev->mq.sq.used);
  119. }
  120. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  121. {
  122. return (void *)((u8 *) dev->mq.sq.va +
  123. (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe)));
  124. }
  125. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  126. {
  127. switch (qps) {
  128. case OCRDMA_QPS_RST:
  129. return IB_QPS_RESET;
  130. case OCRDMA_QPS_INIT:
  131. return IB_QPS_INIT;
  132. case OCRDMA_QPS_RTR:
  133. return IB_QPS_RTR;
  134. case OCRDMA_QPS_RTS:
  135. return IB_QPS_RTS;
  136. case OCRDMA_QPS_SQD:
  137. case OCRDMA_QPS_SQ_DRAINING:
  138. return IB_QPS_SQD;
  139. case OCRDMA_QPS_SQE:
  140. return IB_QPS_SQE;
  141. case OCRDMA_QPS_ERR:
  142. return IB_QPS_ERR;
  143. };
  144. return IB_QPS_ERR;
  145. }
  146. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  147. {
  148. switch (qps) {
  149. case IB_QPS_RESET:
  150. return OCRDMA_QPS_RST;
  151. case IB_QPS_INIT:
  152. return OCRDMA_QPS_INIT;
  153. case IB_QPS_RTR:
  154. return OCRDMA_QPS_RTR;
  155. case IB_QPS_RTS:
  156. return OCRDMA_QPS_RTS;
  157. case IB_QPS_SQD:
  158. return OCRDMA_QPS_SQD;
  159. case IB_QPS_SQE:
  160. return OCRDMA_QPS_SQE;
  161. case IB_QPS_ERR:
  162. return OCRDMA_QPS_ERR;
  163. };
  164. return OCRDMA_QPS_ERR;
  165. }
  166. static int ocrdma_get_mbx_errno(u32 status)
  167. {
  168. int err_num = -EFAULT;
  169. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  170. OCRDMA_MBX_RSP_STATUS_SHIFT;
  171. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  172. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  173. switch (mbox_status) {
  174. case OCRDMA_MBX_STATUS_OOR:
  175. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  176. err_num = -EAGAIN;
  177. break;
  178. case OCRDMA_MBX_STATUS_INVALID_PD:
  179. case OCRDMA_MBX_STATUS_INVALID_CQ:
  180. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  181. case OCRDMA_MBX_STATUS_INVALID_QP:
  182. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  183. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  184. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  185. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  186. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  187. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  188. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  189. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  190. case OCRDMA_MBX_STATUS_INVALID_VA:
  191. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  192. case OCRDMA_MBX_STATUS_INVALID_FBO:
  193. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  194. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  195. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  196. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  197. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  198. err_num = -EINVAL;
  199. break;
  200. case OCRDMA_MBX_STATUS_PD_INUSE:
  201. case OCRDMA_MBX_STATUS_QP_BOUND:
  202. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  203. case OCRDMA_MBX_STATUS_MW_BOUND:
  204. err_num = -EBUSY;
  205. break;
  206. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  209. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  210. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  211. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  212. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  213. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  214. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  215. err_num = -ENOBUFS;
  216. break;
  217. case OCRDMA_MBX_STATUS_FAILED:
  218. switch (add_status) {
  219. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  220. err_num = -EAGAIN;
  221. break;
  222. }
  223. default:
  224. err_num = -EFAULT;
  225. }
  226. return err_num;
  227. }
  228. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  229. {
  230. int err_num = -EINVAL;
  231. switch (cqe_status) {
  232. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  233. err_num = -EPERM;
  234. break;
  235. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  236. err_num = -EINVAL;
  237. break;
  238. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  239. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  240. err_num = -EAGAIN;
  241. break;
  242. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  243. err_num = -EIO;
  244. break;
  245. }
  246. return err_num;
  247. }
  248. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  249. bool solicited, u16 cqe_popped)
  250. {
  251. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  252. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  253. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  254. if (armed)
  255. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  256. if (solicited)
  257. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  258. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  259. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  260. }
  261. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  262. {
  263. u32 val = 0;
  264. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  265. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  266. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  267. }
  268. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  269. bool arm, bool clear_int, u16 num_eqe)
  270. {
  271. u32 val = 0;
  272. val |= eq_id & OCRDMA_EQ_ID_MASK;
  273. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  274. if (arm)
  275. val |= (1 << OCRDMA_REARM_SHIFT);
  276. if (clear_int)
  277. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  278. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  279. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  280. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  281. }
  282. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  283. u8 opcode, u8 subsys, u32 cmd_len)
  284. {
  285. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  286. cmd_hdr->timeout = 20; /* seconds */
  287. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  288. }
  289. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  290. {
  291. struct ocrdma_mqe *mqe;
  292. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  293. if (!mqe)
  294. return NULL;
  295. mqe->hdr.spcl_sge_cnt_emb |=
  296. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  297. OCRDMA_MQE_HDR_EMB_MASK;
  298. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  299. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  300. mqe->hdr.pyld_len);
  301. return mqe;
  302. }
  303. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  304. {
  305. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  306. }
  307. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  308. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  309. {
  310. memset(q, 0, sizeof(*q));
  311. q->len = len;
  312. q->entry_size = entry_size;
  313. q->size = len * entry_size;
  314. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  315. &q->dma, GFP_KERNEL);
  316. if (!q->va)
  317. return -ENOMEM;
  318. memset(q->va, 0, q->size);
  319. return 0;
  320. }
  321. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  322. dma_addr_t host_pa, int hw_page_size)
  323. {
  324. int i;
  325. for (i = 0; i < cnt; i++) {
  326. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  327. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  328. host_pa += hw_page_size;
  329. }
  330. }
  331. static void ocrdma_assign_eq_vect_gen2(struct ocrdma_dev *dev,
  332. struct ocrdma_eq *eq)
  333. {
  334. /* assign vector and update vector id for next EQ */
  335. eq->vector = dev->nic_info.msix.start_vector;
  336. dev->nic_info.msix.start_vector += 1;
  337. }
  338. static void ocrdma_free_eq_vect_gen2(struct ocrdma_dev *dev)
  339. {
  340. /* this assumes that EQs are freed in exactly reverse order
  341. * as its allocation.
  342. */
  343. dev->nic_info.msix.start_vector -= 1;
  344. }
  345. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q,
  346. int queue_type)
  347. {
  348. u8 opcode = 0;
  349. int status;
  350. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  351. switch (queue_type) {
  352. case QTYPE_MCCQ:
  353. opcode = OCRDMA_CMD_DELETE_MQ;
  354. break;
  355. case QTYPE_CQ:
  356. opcode = OCRDMA_CMD_DELETE_CQ;
  357. break;
  358. case QTYPE_EQ:
  359. opcode = OCRDMA_CMD_DELETE_EQ;
  360. break;
  361. default:
  362. BUG();
  363. }
  364. memset(cmd, 0, sizeof(*cmd));
  365. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  366. cmd->id = q->id;
  367. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  368. cmd, sizeof(*cmd), NULL, NULL);
  369. if (!status)
  370. q->created = false;
  371. return status;
  372. }
  373. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  374. {
  375. int status;
  376. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  377. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  378. memset(cmd, 0, sizeof(*cmd));
  379. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  380. sizeof(*cmd));
  381. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  382. cmd->req.rsvd_version = 0;
  383. else
  384. cmd->req.rsvd_version = 2;
  385. cmd->num_pages = 4;
  386. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  387. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  388. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  389. PAGE_SIZE_4K);
  390. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  391. NULL);
  392. if (!status) {
  393. eq->q.id = rsp->vector_eqid & 0xffff;
  394. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  395. ocrdma_assign_eq_vect_gen2(dev, eq);
  396. else {
  397. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  398. dev->nic_info.msix.start_vector += 1;
  399. }
  400. eq->q.created = true;
  401. }
  402. return status;
  403. }
  404. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  405. struct ocrdma_eq *eq, u16 q_len)
  406. {
  407. int status;
  408. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  409. sizeof(struct ocrdma_eqe));
  410. if (status)
  411. return status;
  412. status = ocrdma_mbx_create_eq(dev, eq);
  413. if (status)
  414. goto mbx_err;
  415. eq->dev = dev;
  416. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  417. return 0;
  418. mbx_err:
  419. ocrdma_free_q(dev, &eq->q);
  420. return status;
  421. }
  422. static int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  423. {
  424. int irq;
  425. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  426. irq = dev->nic_info.pdev->irq;
  427. else
  428. irq = dev->nic_info.msix.vector_list[eq->vector];
  429. return irq;
  430. }
  431. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  432. {
  433. if (eq->q.created) {
  434. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  435. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  436. ocrdma_free_eq_vect_gen2(dev);
  437. ocrdma_free_q(dev, &eq->q);
  438. }
  439. }
  440. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  441. {
  442. int irq;
  443. /* disarm EQ so that interrupts are not generated
  444. * during freeing and EQ delete is in progress.
  445. */
  446. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  447. irq = ocrdma_get_irq(dev, eq);
  448. free_irq(irq, eq);
  449. _ocrdma_destroy_eq(dev, eq);
  450. }
  451. static void ocrdma_destroy_qp_eqs(struct ocrdma_dev *dev)
  452. {
  453. int i;
  454. /* deallocate the data path eqs */
  455. for (i = 0; i < dev->eq_cnt; i++)
  456. ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  457. }
  458. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  459. struct ocrdma_queue_info *cq,
  460. struct ocrdma_queue_info *eq)
  461. {
  462. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  463. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  464. int status;
  465. memset(cmd, 0, sizeof(*cmd));
  466. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  467. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  468. cmd->pgsz_pgcnt = PAGES_4K_SPANNED(cq->va, cq->size);
  469. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  470. cmd->eqn = (eq->id << OCRDMA_CREATE_CQ_EQID_SHIFT);
  471. ocrdma_build_q_pages(&cmd->pa[0], cmd->pgsz_pgcnt,
  472. cq->dma, PAGE_SIZE_4K);
  473. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  474. cmd, sizeof(*cmd), NULL, NULL);
  475. if (!status) {
  476. cq->id = (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  477. cq->created = true;
  478. }
  479. return status;
  480. }
  481. static u32 ocrdma_encoded_q_len(int q_len)
  482. {
  483. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  484. if (len_encoded == 16)
  485. len_encoded = 0;
  486. return len_encoded;
  487. }
  488. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  489. struct ocrdma_queue_info *mq,
  490. struct ocrdma_queue_info *cq)
  491. {
  492. int num_pages, status;
  493. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  494. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  495. struct ocrdma_pa *pa;
  496. memset(cmd, 0, sizeof(*cmd));
  497. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  498. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  499. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ,
  500. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  501. cmd->v0.pages = num_pages;
  502. cmd->v0.async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  503. cmd->v0.async_cqid_valid = (cq->id << 1);
  504. cmd->v0.cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  505. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  506. cmd->v0.cqid_ringsize |=
  507. (cq->id << OCRDMA_CREATE_MQ_V0_CQ_ID_SHIFT);
  508. cmd->v0.valid = OCRDMA_CREATE_MQ_VALID;
  509. pa = &cmd->v0.pa[0];
  510. } else {
  511. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  512. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  513. cmd->req.rsvd_version = 1;
  514. cmd->v1.cqid_pages = num_pages;
  515. cmd->v1.cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  516. cmd->v1.async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  517. cmd->v1.async_event_bitmap = Bit(20);
  518. cmd->v1.async_cqid_ringsize = cq->id;
  519. cmd->v1.async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  520. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  521. cmd->v1.valid = OCRDMA_CREATE_MQ_VALID;
  522. pa = &cmd->v1.pa[0];
  523. }
  524. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  525. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  526. cmd, sizeof(*cmd), NULL, NULL);
  527. if (!status) {
  528. mq->id = rsp->id;
  529. mq->created = true;
  530. }
  531. return status;
  532. }
  533. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  534. {
  535. int status;
  536. /* Alloc completion queue for Mailbox queue */
  537. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  538. sizeof(struct ocrdma_mcqe));
  539. if (status)
  540. goto alloc_err;
  541. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->meq.q);
  542. if (status)
  543. goto mbx_cq_free;
  544. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  545. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  546. mutex_init(&dev->mqe_ctx.lock);
  547. /* Alloc Mailbox queue */
  548. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  549. sizeof(struct ocrdma_mqe));
  550. if (status)
  551. goto mbx_cq_destroy;
  552. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  553. if (status)
  554. goto mbx_q_free;
  555. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  556. return 0;
  557. mbx_q_free:
  558. ocrdma_free_q(dev, &dev->mq.sq);
  559. mbx_cq_destroy:
  560. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  561. mbx_cq_free:
  562. ocrdma_free_q(dev, &dev->mq.cq);
  563. alloc_err:
  564. return status;
  565. }
  566. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  567. {
  568. struct ocrdma_queue_info *mbxq, *cq;
  569. /* mqe_ctx lock synchronizes with any other pending cmds. */
  570. mutex_lock(&dev->mqe_ctx.lock);
  571. mbxq = &dev->mq.sq;
  572. if (mbxq->created) {
  573. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  574. ocrdma_free_q(dev, mbxq);
  575. }
  576. mutex_unlock(&dev->mqe_ctx.lock);
  577. cq = &dev->mq.cq;
  578. if (cq->created) {
  579. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  580. ocrdma_free_q(dev, cq);
  581. }
  582. }
  583. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  584. struct ocrdma_qp *qp)
  585. {
  586. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  587. enum ib_qp_state old_ib_qps;
  588. if (qp == NULL)
  589. BUG();
  590. ocrdma_qp_state_machine(qp, new_ib_qps, &old_ib_qps);
  591. }
  592. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  593. struct ocrdma_ae_mcqe *cqe)
  594. {
  595. struct ocrdma_qp *qp = NULL;
  596. struct ocrdma_cq *cq = NULL;
  597. struct ib_event ib_evt;
  598. int cq_event = 0;
  599. int qp_event = 1;
  600. int srq_event = 0;
  601. int dev_event = 0;
  602. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  603. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  604. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  605. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  606. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  607. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  608. ib_evt.device = &dev->ibdev;
  609. switch (type) {
  610. case OCRDMA_CQ_ERROR:
  611. ib_evt.element.cq = &cq->ibcq;
  612. ib_evt.event = IB_EVENT_CQ_ERR;
  613. cq_event = 1;
  614. qp_event = 0;
  615. break;
  616. case OCRDMA_CQ_OVERRUN_ERROR:
  617. ib_evt.element.cq = &cq->ibcq;
  618. ib_evt.event = IB_EVENT_CQ_ERR;
  619. break;
  620. case OCRDMA_CQ_QPCAT_ERROR:
  621. ib_evt.element.qp = &qp->ibqp;
  622. ib_evt.event = IB_EVENT_QP_FATAL;
  623. ocrdma_process_qpcat_error(dev, qp);
  624. break;
  625. case OCRDMA_QP_ACCESS_ERROR:
  626. ib_evt.element.qp = &qp->ibqp;
  627. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  628. break;
  629. case OCRDMA_QP_COMM_EST_EVENT:
  630. ib_evt.element.qp = &qp->ibqp;
  631. ib_evt.event = IB_EVENT_COMM_EST;
  632. break;
  633. case OCRDMA_SQ_DRAINED_EVENT:
  634. ib_evt.element.qp = &qp->ibqp;
  635. ib_evt.event = IB_EVENT_SQ_DRAINED;
  636. break;
  637. case OCRDMA_DEVICE_FATAL_EVENT:
  638. ib_evt.element.port_num = 1;
  639. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  640. qp_event = 0;
  641. dev_event = 1;
  642. break;
  643. case OCRDMA_SRQCAT_ERROR:
  644. ib_evt.element.srq = &qp->srq->ibsrq;
  645. ib_evt.event = IB_EVENT_SRQ_ERR;
  646. srq_event = 1;
  647. qp_event = 0;
  648. break;
  649. case OCRDMA_SRQ_LIMIT_EVENT:
  650. ib_evt.element.srq = &qp->srq->ibsrq;
  651. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  652. srq_event = 1;
  653. qp_event = 0;
  654. break;
  655. case OCRDMA_QP_LAST_WQE_EVENT:
  656. ib_evt.element.qp = &qp->ibqp;
  657. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  658. break;
  659. default:
  660. cq_event = 0;
  661. qp_event = 0;
  662. srq_event = 0;
  663. dev_event = 0;
  664. ocrdma_err("%s() unknown type=0x%x\n", __func__, type);
  665. break;
  666. }
  667. if (qp_event) {
  668. if (qp->ibqp.event_handler)
  669. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  670. } else if (cq_event) {
  671. if (cq->ibcq.event_handler)
  672. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  673. } else if (srq_event) {
  674. if (qp->srq->ibsrq.event_handler)
  675. qp->srq->ibsrq.event_handler(&ib_evt,
  676. qp->srq->ibsrq.
  677. srq_context);
  678. } else if (dev_event)
  679. ib_dispatch_event(&ib_evt);
  680. }
  681. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  682. {
  683. /* async CQE processing */
  684. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  685. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  686. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  687. if (evt_code == OCRDMA_ASYNC_EVE_CODE)
  688. ocrdma_dispatch_ibevent(dev, cqe);
  689. else
  690. ocrdma_err("%s(%d) invalid evt code=0x%x\n",
  691. __func__, dev->id, evt_code);
  692. }
  693. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  694. {
  695. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  696. dev->mqe_ctx.cqe_status = (cqe->status &
  697. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  698. dev->mqe_ctx.ext_status =
  699. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  700. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  701. dev->mqe_ctx.cmd_done = true;
  702. wake_up(&dev->mqe_ctx.cmd_wait);
  703. } else
  704. ocrdma_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  705. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  706. }
  707. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  708. {
  709. u16 cqe_popped = 0;
  710. struct ocrdma_mcqe *cqe;
  711. while (1) {
  712. cqe = ocrdma_get_mcqe(dev);
  713. if (cqe == NULL)
  714. break;
  715. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  716. cqe_popped += 1;
  717. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  718. ocrdma_process_acqe(dev, cqe);
  719. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  720. ocrdma_process_mcqe(dev, cqe);
  721. else
  722. ocrdma_err("%s() cqe->compl is not set.\n", __func__);
  723. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  724. ocrdma_mcq_inc_tail(dev);
  725. }
  726. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  727. return 0;
  728. }
  729. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  730. struct ocrdma_cq *cq)
  731. {
  732. unsigned long flags;
  733. struct ocrdma_qp *qp;
  734. bool buddy_cq_found = false;
  735. /* Go through list of QPs in error state which are using this CQ
  736. * and invoke its callback handler to trigger CQE processing for
  737. * error/flushed CQE. It is rare to find more than few entries in
  738. * this list as most consumers stops after getting error CQE.
  739. * List is traversed only once when a matching buddy cq found for a QP.
  740. */
  741. spin_lock_irqsave(&dev->flush_q_lock, flags);
  742. list_for_each_entry(qp, &cq->sq_head, sq_entry) {
  743. if (qp->srq)
  744. continue;
  745. /* if wq and rq share the same cq, than comp_handler
  746. * is already invoked.
  747. */
  748. if (qp->sq_cq == qp->rq_cq)
  749. continue;
  750. /* if completion came on sq, rq's cq is buddy cq.
  751. * if completion came on rq, sq's cq is buddy cq.
  752. */
  753. if (qp->sq_cq == cq)
  754. cq = qp->rq_cq;
  755. else
  756. cq = qp->sq_cq;
  757. buddy_cq_found = true;
  758. break;
  759. }
  760. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  761. if (buddy_cq_found == false)
  762. return;
  763. if (cq->ibcq.comp_handler) {
  764. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  765. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  766. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  767. }
  768. }
  769. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  770. {
  771. unsigned long flags;
  772. struct ocrdma_cq *cq;
  773. if (cq_idx >= OCRDMA_MAX_CQ)
  774. BUG();
  775. cq = dev->cq_tbl[cq_idx];
  776. if (cq == NULL) {
  777. ocrdma_err("%s%d invalid id=0x%x\n", __func__, dev->id, cq_idx);
  778. return;
  779. }
  780. spin_lock_irqsave(&cq->cq_lock, flags);
  781. cq->armed = false;
  782. cq->solicited = false;
  783. spin_unlock_irqrestore(&cq->cq_lock, flags);
  784. ocrdma_ring_cq_db(dev, cq->id, false, false, 0);
  785. if (cq->ibcq.comp_handler) {
  786. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  787. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  788. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  789. }
  790. ocrdma_qp_buddy_cq_handler(dev, cq);
  791. }
  792. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  793. {
  794. /* process the MQ-CQE. */
  795. if (cq_id == dev->mq.cq.id)
  796. ocrdma_mq_cq_handler(dev, cq_id);
  797. else
  798. ocrdma_qp_cq_handler(dev, cq_id);
  799. }
  800. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  801. {
  802. struct ocrdma_eq *eq = handle;
  803. struct ocrdma_dev *dev = eq->dev;
  804. struct ocrdma_eqe eqe;
  805. struct ocrdma_eqe *ptr;
  806. u16 eqe_popped = 0;
  807. u16 cq_id;
  808. while (1) {
  809. ptr = ocrdma_get_eqe(eq);
  810. eqe = *ptr;
  811. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  812. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  813. break;
  814. eqe_popped += 1;
  815. ptr->id_valid = 0;
  816. /* check whether its CQE or not. */
  817. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  818. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  819. ocrdma_cq_handler(dev, cq_id);
  820. }
  821. ocrdma_eq_inc_tail(eq);
  822. }
  823. ocrdma_ring_eq_db(dev, eq->q.id, true, true, eqe_popped);
  824. /* Ring EQ doorbell with num_popped to 0 to enable interrupts again. */
  825. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  826. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  827. return IRQ_HANDLED;
  828. }
  829. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  830. {
  831. struct ocrdma_mqe *mqe;
  832. dev->mqe_ctx.tag = dev->mq.sq.head;
  833. dev->mqe_ctx.cmd_done = false;
  834. mqe = ocrdma_get_mqe(dev);
  835. cmd->hdr.tag_lo = dev->mq.sq.head;
  836. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  837. /* make sure descriptor is written before ringing doorbell */
  838. wmb();
  839. ocrdma_mq_inc_head(dev);
  840. ocrdma_ring_mq_db(dev);
  841. }
  842. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  843. {
  844. long status;
  845. /* 30 sec timeout */
  846. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  847. (dev->mqe_ctx.cmd_done != false),
  848. msecs_to_jiffies(30000));
  849. if (status)
  850. return 0;
  851. else
  852. return -1;
  853. }
  854. /* issue a mailbox command on the MQ */
  855. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  856. {
  857. int status = 0;
  858. u16 cqe_status, ext_status;
  859. struct ocrdma_mqe *rsp;
  860. mutex_lock(&dev->mqe_ctx.lock);
  861. ocrdma_post_mqe(dev, mqe);
  862. status = ocrdma_wait_mqe_cmpl(dev);
  863. if (status)
  864. goto mbx_err;
  865. cqe_status = dev->mqe_ctx.cqe_status;
  866. ext_status = dev->mqe_ctx.ext_status;
  867. rsp = ocrdma_get_mqe_rsp(dev);
  868. ocrdma_copy_le32_to_cpu(mqe, rsp, (sizeof(*mqe)));
  869. if (cqe_status || ext_status) {
  870. ocrdma_err
  871. ("%s() opcode=0x%x, cqe_status=0x%x, ext_status=0x%x\n",
  872. __func__,
  873. (rsp->u.rsp.subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  874. OCRDMA_MBX_RSP_OPCODE_SHIFT, cqe_status, ext_status);
  875. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  876. goto mbx_err;
  877. }
  878. if (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK)
  879. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  880. mbx_err:
  881. mutex_unlock(&dev->mqe_ctx.lock);
  882. return status;
  883. }
  884. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  885. struct ocrdma_dev_attr *attr,
  886. struct ocrdma_mbx_query_config *rsp)
  887. {
  888. attr->max_pd =
  889. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  890. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  891. attr->max_qp =
  892. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  893. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  894. attr->max_send_sge = ((rsp->max_write_send_sge &
  895. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  896. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  897. attr->max_recv_sge = (rsp->max_write_send_sge &
  898. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  899. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  900. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  901. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  902. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  903. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  904. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  905. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  906. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  907. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  908. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  909. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  910. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  911. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  912. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  913. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  914. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  915. attr->max_mr = rsp->max_mr;
  916. attr->max_mr_size = ~0ull;
  917. attr->max_fmr = 0;
  918. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  919. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  920. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  921. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  922. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  923. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  924. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  925. OCRDMA_WQE_STRIDE;
  926. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  927. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  928. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  929. OCRDMA_WQE_STRIDE;
  930. attr->max_inline_data =
  931. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  932. sizeof(struct ocrdma_sge));
  933. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  934. attr->ird = 1;
  935. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  936. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  937. }
  938. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  939. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  940. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  941. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  942. }
  943. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  944. struct ocrdma_fw_conf_rsp *conf)
  945. {
  946. u32 fn_mode;
  947. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  948. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  949. return -EINVAL;
  950. dev->base_eqid = conf->base_eqid;
  951. dev->max_eq = conf->max_eq;
  952. dev->attr.max_cq = OCRDMA_MAX_CQ - 1;
  953. return 0;
  954. }
  955. /* can be issued only during init time. */
  956. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  957. {
  958. int status = -ENOMEM;
  959. struct ocrdma_mqe *cmd;
  960. struct ocrdma_fw_ver_rsp *rsp;
  961. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  962. if (!cmd)
  963. return -ENOMEM;
  964. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  965. OCRDMA_CMD_GET_FW_VER,
  966. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  967. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  968. if (status)
  969. goto mbx_err;
  970. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  971. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  972. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  973. sizeof(rsp->running_ver));
  974. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  975. mbx_err:
  976. kfree(cmd);
  977. return status;
  978. }
  979. /* can be issued only during init time. */
  980. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  981. {
  982. int status = -ENOMEM;
  983. struct ocrdma_mqe *cmd;
  984. struct ocrdma_fw_conf_rsp *rsp;
  985. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  986. if (!cmd)
  987. return -ENOMEM;
  988. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  989. OCRDMA_CMD_GET_FW_CONFIG,
  990. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  991. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  992. if (status)
  993. goto mbx_err;
  994. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  995. status = ocrdma_check_fw_config(dev, rsp);
  996. mbx_err:
  997. kfree(cmd);
  998. return status;
  999. }
  1000. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  1001. {
  1002. int status = -ENOMEM;
  1003. struct ocrdma_mbx_query_config *rsp;
  1004. struct ocrdma_mqe *cmd;
  1005. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1006. if (!cmd)
  1007. return status;
  1008. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1009. if (status)
  1010. goto mbx_err;
  1011. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1012. ocrdma_get_attr(dev, &dev->attr, rsp);
  1013. mbx_err:
  1014. kfree(cmd);
  1015. return status;
  1016. }
  1017. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1018. {
  1019. int status = -ENOMEM;
  1020. struct ocrdma_alloc_pd *cmd;
  1021. struct ocrdma_alloc_pd_rsp *rsp;
  1022. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1023. if (!cmd)
  1024. return status;
  1025. if (pd->dpp_enabled)
  1026. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1027. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1028. if (status)
  1029. goto mbx_err;
  1030. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1031. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1032. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1033. pd->dpp_enabled = true;
  1034. pd->dpp_page = rsp->dpp_page_pdid >>
  1035. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1036. } else {
  1037. pd->dpp_enabled = false;
  1038. pd->num_dpp_qp = 0;
  1039. }
  1040. mbx_err:
  1041. kfree(cmd);
  1042. return status;
  1043. }
  1044. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1045. {
  1046. int status = -ENOMEM;
  1047. struct ocrdma_dealloc_pd *cmd;
  1048. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1049. if (!cmd)
  1050. return status;
  1051. cmd->id = pd->id;
  1052. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1053. kfree(cmd);
  1054. return status;
  1055. }
  1056. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1057. int *num_pages, int *page_size)
  1058. {
  1059. int i;
  1060. int mem_size;
  1061. *num_entries = roundup_pow_of_two(*num_entries);
  1062. mem_size = *num_entries * entry_size;
  1063. /* find the possible lowest possible multiplier */
  1064. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1065. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1066. break;
  1067. }
  1068. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1069. return -EINVAL;
  1070. mem_size = roundup(mem_size,
  1071. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1072. *num_pages =
  1073. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1074. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1075. *num_entries = mem_size / entry_size;
  1076. return 0;
  1077. }
  1078. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1079. {
  1080. int i ;
  1081. int status = 0;
  1082. int max_ah;
  1083. struct ocrdma_create_ah_tbl *cmd;
  1084. struct ocrdma_create_ah_tbl_rsp *rsp;
  1085. struct pci_dev *pdev = dev->nic_info.pdev;
  1086. dma_addr_t pa;
  1087. struct ocrdma_pbe *pbes;
  1088. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1089. if (!cmd)
  1090. return status;
  1091. max_ah = OCRDMA_MAX_AH;
  1092. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1093. /* number of PBEs in PBL */
  1094. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1095. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1096. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1097. /* page size */
  1098. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1099. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1100. break;
  1101. }
  1102. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1103. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1104. /* ah_entry size */
  1105. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1106. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1107. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1108. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1109. &dev->av_tbl.pbl.pa,
  1110. GFP_KERNEL);
  1111. if (dev->av_tbl.pbl.va == NULL)
  1112. goto mem_err;
  1113. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1114. &pa, GFP_KERNEL);
  1115. if (dev->av_tbl.va == NULL)
  1116. goto mem_err_ah;
  1117. dev->av_tbl.pa = pa;
  1118. dev->av_tbl.num_ah = max_ah;
  1119. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1120. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1121. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1122. pbes[i].pa_lo = (u32) (pa & 0xffffffff);
  1123. pbes[i].pa_hi = (u32) upper_32_bits(pa);
  1124. pa += PAGE_SIZE;
  1125. }
  1126. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1127. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1128. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1129. if (status)
  1130. goto mbx_err;
  1131. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1132. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1133. kfree(cmd);
  1134. return 0;
  1135. mbx_err:
  1136. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1137. dev->av_tbl.pa);
  1138. dev->av_tbl.va = NULL;
  1139. mem_err_ah:
  1140. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1141. dev->av_tbl.pbl.pa);
  1142. dev->av_tbl.pbl.va = NULL;
  1143. dev->av_tbl.size = 0;
  1144. mem_err:
  1145. kfree(cmd);
  1146. return status;
  1147. }
  1148. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1149. {
  1150. struct ocrdma_delete_ah_tbl *cmd;
  1151. struct pci_dev *pdev = dev->nic_info.pdev;
  1152. if (dev->av_tbl.va == NULL)
  1153. return;
  1154. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1155. if (!cmd)
  1156. return;
  1157. cmd->ahid = dev->av_tbl.ahid;
  1158. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1159. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1160. dev->av_tbl.pa);
  1161. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1162. dev->av_tbl.pbl.pa);
  1163. kfree(cmd);
  1164. }
  1165. /* Multiple CQs uses the EQ. This routine returns least used
  1166. * EQ to associate with CQ. This will distributes the interrupt
  1167. * processing and CPU load to associated EQ, vector and so to that CPU.
  1168. */
  1169. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1170. {
  1171. int i, selected_eq = 0, cq_cnt = 0;
  1172. u16 eq_id;
  1173. mutex_lock(&dev->dev_lock);
  1174. cq_cnt = dev->qp_eq_tbl[0].cq_cnt;
  1175. eq_id = dev->qp_eq_tbl[0].q.id;
  1176. /* find the EQ which is has the least number of
  1177. * CQs associated with it.
  1178. */
  1179. for (i = 0; i < dev->eq_cnt; i++) {
  1180. if (dev->qp_eq_tbl[i].cq_cnt < cq_cnt) {
  1181. cq_cnt = dev->qp_eq_tbl[i].cq_cnt;
  1182. eq_id = dev->qp_eq_tbl[i].q.id;
  1183. selected_eq = i;
  1184. }
  1185. }
  1186. dev->qp_eq_tbl[selected_eq].cq_cnt += 1;
  1187. mutex_unlock(&dev->dev_lock);
  1188. return eq_id;
  1189. }
  1190. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1191. {
  1192. int i;
  1193. mutex_lock(&dev->dev_lock);
  1194. for (i = 0; i < dev->eq_cnt; i++) {
  1195. if (dev->qp_eq_tbl[i].q.id != eq_id)
  1196. continue;
  1197. dev->qp_eq_tbl[i].cq_cnt -= 1;
  1198. break;
  1199. }
  1200. mutex_unlock(&dev->dev_lock);
  1201. }
  1202. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1203. int entries, int dpp_cq)
  1204. {
  1205. int status = -ENOMEM; int max_hw_cqe;
  1206. struct pci_dev *pdev = dev->nic_info.pdev;
  1207. struct ocrdma_create_cq *cmd;
  1208. struct ocrdma_create_cq_rsp *rsp;
  1209. u32 hw_pages, cqe_size, page_size, cqe_count;
  1210. if (dpp_cq)
  1211. return -EINVAL;
  1212. if (entries > dev->attr.max_cqe) {
  1213. ocrdma_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1214. __func__, dev->id, dev->attr.max_cqe, entries);
  1215. return -EINVAL;
  1216. }
  1217. if (dpp_cq && (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY))
  1218. return -EINVAL;
  1219. if (dpp_cq) {
  1220. cq->max_hw_cqe = 1;
  1221. max_hw_cqe = 1;
  1222. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1223. hw_pages = 1;
  1224. } else {
  1225. cq->max_hw_cqe = dev->attr.max_cqe;
  1226. max_hw_cqe = dev->attr.max_cqe;
  1227. cqe_size = sizeof(struct ocrdma_cqe);
  1228. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1229. }
  1230. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1231. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1232. if (!cmd)
  1233. return -ENOMEM;
  1234. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1235. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1236. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1237. if (!cq->va) {
  1238. status = -ENOMEM;
  1239. goto mem_err;
  1240. }
  1241. memset(cq->va, 0, cq->len);
  1242. page_size = cq->len / hw_pages;
  1243. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1244. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1245. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1246. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1247. if (dev->eq_cnt < 0)
  1248. goto eq_err;
  1249. cq->eqn = ocrdma_bind_eq(dev);
  1250. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  1251. cqe_count = cq->len / cqe_size;
  1252. if (cqe_count > 1024)
  1253. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1254. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1255. else {
  1256. u8 count = 0;
  1257. switch (cqe_count) {
  1258. case 256:
  1259. count = 0;
  1260. break;
  1261. case 512:
  1262. count = 1;
  1263. break;
  1264. case 1024:
  1265. count = 2;
  1266. break;
  1267. default:
  1268. goto mbx_err;
  1269. }
  1270. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1271. }
  1272. /* shared eq between all the consumer cqs. */
  1273. cmd->cmd.eqn = cq->eqn;
  1274. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  1275. if (dpp_cq)
  1276. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1277. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1278. cq->phase_change = false;
  1279. cmd->cmd.cqe_count = (cq->len / cqe_size);
  1280. } else {
  1281. cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
  1282. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1283. cq->phase_change = true;
  1284. }
  1285. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1286. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1287. if (status)
  1288. goto mbx_err;
  1289. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1290. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1291. kfree(cmd);
  1292. return 0;
  1293. mbx_err:
  1294. ocrdma_unbind_eq(dev, cq->eqn);
  1295. eq_err:
  1296. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1297. mem_err:
  1298. kfree(cmd);
  1299. return status;
  1300. }
  1301. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1302. {
  1303. int status = -ENOMEM;
  1304. struct ocrdma_destroy_cq *cmd;
  1305. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1306. if (!cmd)
  1307. return status;
  1308. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1309. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1310. cmd->bypass_flush_qid |=
  1311. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1312. OCRDMA_DESTROY_CQ_QID_MASK;
  1313. ocrdma_unbind_eq(dev, cq->eqn);
  1314. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1315. if (status)
  1316. goto mbx_err;
  1317. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1318. mbx_err:
  1319. kfree(cmd);
  1320. return status;
  1321. }
  1322. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1323. u32 pdid, int addr_check)
  1324. {
  1325. int status = -ENOMEM;
  1326. struct ocrdma_alloc_lkey *cmd;
  1327. struct ocrdma_alloc_lkey_rsp *rsp;
  1328. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1329. if (!cmd)
  1330. return status;
  1331. cmd->pdid = pdid;
  1332. cmd->pbl_sz_flags |= addr_check;
  1333. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1334. cmd->pbl_sz_flags |=
  1335. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1336. cmd->pbl_sz_flags |=
  1337. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1338. cmd->pbl_sz_flags |=
  1339. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1340. cmd->pbl_sz_flags |=
  1341. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1342. cmd->pbl_sz_flags |=
  1343. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1344. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1345. if (status)
  1346. goto mbx_err;
  1347. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1348. hwmr->lkey = rsp->lrkey;
  1349. mbx_err:
  1350. kfree(cmd);
  1351. return status;
  1352. }
  1353. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1354. {
  1355. int status = -ENOMEM;
  1356. struct ocrdma_dealloc_lkey *cmd;
  1357. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1358. if (!cmd)
  1359. return -ENOMEM;
  1360. cmd->lkey = lkey;
  1361. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1362. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1363. if (status)
  1364. goto mbx_err;
  1365. mbx_err:
  1366. kfree(cmd);
  1367. return status;
  1368. }
  1369. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1370. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1371. {
  1372. int status = -ENOMEM;
  1373. int i;
  1374. struct ocrdma_reg_nsmr *cmd;
  1375. struct ocrdma_reg_nsmr_rsp *rsp;
  1376. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1377. if (!cmd)
  1378. return -ENOMEM;
  1379. cmd->num_pbl_pdid =
  1380. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1381. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1382. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1383. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1384. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1385. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1386. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1387. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1388. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1389. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1390. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1391. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1392. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1393. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1394. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1395. cmd->totlen_low = hwmr->len;
  1396. cmd->totlen_high = upper_32_bits(hwmr->len);
  1397. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1398. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1399. cmd->va_loaddr = (u32) hwmr->va;
  1400. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1401. for (i = 0; i < pbl_cnt; i++) {
  1402. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1403. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1404. }
  1405. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1406. if (status)
  1407. goto mbx_err;
  1408. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1409. hwmr->lkey = rsp->lrkey;
  1410. mbx_err:
  1411. kfree(cmd);
  1412. return status;
  1413. }
  1414. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1415. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1416. u32 pbl_offset, u32 last)
  1417. {
  1418. int status = -ENOMEM;
  1419. int i;
  1420. struct ocrdma_reg_nsmr_cont *cmd;
  1421. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1422. if (!cmd)
  1423. return -ENOMEM;
  1424. cmd->lrkey = hwmr->lkey;
  1425. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1426. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1427. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1428. for (i = 0; i < pbl_cnt; i++) {
  1429. cmd->pbl[i].lo =
  1430. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1431. cmd->pbl[i].hi =
  1432. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1433. }
  1434. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1435. if (status)
  1436. goto mbx_err;
  1437. mbx_err:
  1438. kfree(cmd);
  1439. return status;
  1440. }
  1441. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1442. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1443. {
  1444. int status;
  1445. u32 last = 0;
  1446. u32 cur_pbl_cnt, pbl_offset;
  1447. u32 pending_pbl_cnt = hwmr->num_pbls;
  1448. pbl_offset = 0;
  1449. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1450. if (cur_pbl_cnt == pending_pbl_cnt)
  1451. last = 1;
  1452. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1453. cur_pbl_cnt, hwmr->pbe_size, last);
  1454. if (status) {
  1455. ocrdma_err("%s() status=%d\n", __func__, status);
  1456. return status;
  1457. }
  1458. /* if there is no more pbls to register then exit. */
  1459. if (last)
  1460. return 0;
  1461. while (!last) {
  1462. pbl_offset += cur_pbl_cnt;
  1463. pending_pbl_cnt -= cur_pbl_cnt;
  1464. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1465. /* if we reach the end of the pbls, then need to set the last
  1466. * bit, indicating no more pbls to register for this memory key.
  1467. */
  1468. if (cur_pbl_cnt == pending_pbl_cnt)
  1469. last = 1;
  1470. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1471. pbl_offset, last);
  1472. if (status)
  1473. break;
  1474. }
  1475. if (status)
  1476. ocrdma_err("%s() err. status=%d\n", __func__, status);
  1477. return status;
  1478. }
  1479. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1480. {
  1481. struct ocrdma_qp *tmp;
  1482. bool found = false;
  1483. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1484. if (qp == tmp) {
  1485. found = true;
  1486. break;
  1487. }
  1488. }
  1489. return found;
  1490. }
  1491. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1492. {
  1493. struct ocrdma_qp *tmp;
  1494. bool found = false;
  1495. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1496. if (qp == tmp) {
  1497. found = true;
  1498. break;
  1499. }
  1500. }
  1501. return found;
  1502. }
  1503. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1504. {
  1505. bool found;
  1506. unsigned long flags;
  1507. spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
  1508. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1509. if (!found)
  1510. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1511. if (!qp->srq) {
  1512. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1513. if (!found)
  1514. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1515. }
  1516. spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
  1517. }
  1518. int ocrdma_qp_state_machine(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1519. enum ib_qp_state *old_ib_state)
  1520. {
  1521. unsigned long flags;
  1522. int status = 0;
  1523. enum ocrdma_qp_state new_state;
  1524. new_state = get_ocrdma_qp_state(new_ib_state);
  1525. /* sync with wqe and rqe posting */
  1526. spin_lock_irqsave(&qp->q_lock, flags);
  1527. if (old_ib_state)
  1528. *old_ib_state = get_ibqp_state(qp->state);
  1529. if (new_state == qp->state) {
  1530. spin_unlock_irqrestore(&qp->q_lock, flags);
  1531. return 1;
  1532. }
  1533. switch (qp->state) {
  1534. case OCRDMA_QPS_RST:
  1535. switch (new_state) {
  1536. case OCRDMA_QPS_RST:
  1537. case OCRDMA_QPS_INIT:
  1538. break;
  1539. default:
  1540. status = -EINVAL;
  1541. break;
  1542. };
  1543. break;
  1544. case OCRDMA_QPS_INIT:
  1545. /* qps: INIT->XXX */
  1546. switch (new_state) {
  1547. case OCRDMA_QPS_INIT:
  1548. case OCRDMA_QPS_RTR:
  1549. break;
  1550. case OCRDMA_QPS_ERR:
  1551. ocrdma_flush_qp(qp);
  1552. break;
  1553. default:
  1554. status = -EINVAL;
  1555. break;
  1556. };
  1557. break;
  1558. case OCRDMA_QPS_RTR:
  1559. /* qps: RTS->XXX */
  1560. switch (new_state) {
  1561. case OCRDMA_QPS_RTS:
  1562. break;
  1563. case OCRDMA_QPS_ERR:
  1564. ocrdma_flush_qp(qp);
  1565. break;
  1566. default:
  1567. status = -EINVAL;
  1568. break;
  1569. };
  1570. break;
  1571. case OCRDMA_QPS_RTS:
  1572. /* qps: RTS->XXX */
  1573. switch (new_state) {
  1574. case OCRDMA_QPS_SQD:
  1575. case OCRDMA_QPS_SQE:
  1576. break;
  1577. case OCRDMA_QPS_ERR:
  1578. ocrdma_flush_qp(qp);
  1579. break;
  1580. default:
  1581. status = -EINVAL;
  1582. break;
  1583. };
  1584. break;
  1585. case OCRDMA_QPS_SQD:
  1586. /* qps: SQD->XXX */
  1587. switch (new_state) {
  1588. case OCRDMA_QPS_RTS:
  1589. case OCRDMA_QPS_SQE:
  1590. case OCRDMA_QPS_ERR:
  1591. break;
  1592. default:
  1593. status = -EINVAL;
  1594. break;
  1595. };
  1596. break;
  1597. case OCRDMA_QPS_SQE:
  1598. switch (new_state) {
  1599. case OCRDMA_QPS_RTS:
  1600. case OCRDMA_QPS_ERR:
  1601. break;
  1602. default:
  1603. status = -EINVAL;
  1604. break;
  1605. };
  1606. break;
  1607. case OCRDMA_QPS_ERR:
  1608. /* qps: ERR->XXX */
  1609. switch (new_state) {
  1610. case OCRDMA_QPS_RST:
  1611. break;
  1612. default:
  1613. status = -EINVAL;
  1614. break;
  1615. };
  1616. break;
  1617. default:
  1618. status = -EINVAL;
  1619. break;
  1620. };
  1621. if (!status)
  1622. qp->state = new_state;
  1623. spin_unlock_irqrestore(&qp->q_lock, flags);
  1624. return status;
  1625. }
  1626. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1627. {
  1628. u32 flags = 0;
  1629. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1630. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1631. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1632. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1633. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1634. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1635. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1636. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1637. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1638. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1639. return flags;
  1640. }
  1641. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1642. struct ib_qp_init_attr *attrs,
  1643. struct ocrdma_qp *qp)
  1644. {
  1645. int status;
  1646. u32 len, hw_pages, hw_page_size;
  1647. dma_addr_t pa;
  1648. struct ocrdma_dev *dev = qp->dev;
  1649. struct pci_dev *pdev = dev->nic_info.pdev;
  1650. u32 max_wqe_allocated;
  1651. u32 max_sges = attrs->cap.max_send_sge;
  1652. max_wqe_allocated = attrs->cap.max_send_wr;
  1653. /* need to allocate one extra to for GEN1 family */
  1654. if (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY)
  1655. max_wqe_allocated += 1;
  1656. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1657. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1658. if (status) {
  1659. ocrdma_err("%s() req. max_send_wr=0x%x\n", __func__,
  1660. max_wqe_allocated);
  1661. return -EINVAL;
  1662. }
  1663. qp->sq.max_cnt = max_wqe_allocated;
  1664. len = (hw_pages * hw_page_size);
  1665. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1666. if (!qp->sq.va)
  1667. return -EINVAL;
  1668. memset(qp->sq.va, 0, len);
  1669. qp->sq.len = len;
  1670. qp->sq.pa = pa;
  1671. qp->sq.entry_size = dev->attr.wqe_size;
  1672. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1673. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1674. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1675. cmd->num_wq_rq_pages |= (hw_pages <<
  1676. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1677. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1678. cmd->max_sge_send_write |= (max_sges <<
  1679. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1680. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1681. cmd->max_sge_send_write |= (max_sges <<
  1682. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1683. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1684. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1685. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1686. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1687. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1688. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1689. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1690. return 0;
  1691. }
  1692. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1693. struct ib_qp_init_attr *attrs,
  1694. struct ocrdma_qp *qp)
  1695. {
  1696. int status;
  1697. u32 len, hw_pages, hw_page_size;
  1698. dma_addr_t pa = 0;
  1699. struct ocrdma_dev *dev = qp->dev;
  1700. struct pci_dev *pdev = dev->nic_info.pdev;
  1701. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1702. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1703. &hw_pages, &hw_page_size);
  1704. if (status) {
  1705. ocrdma_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1706. attrs->cap.max_recv_wr + 1);
  1707. return status;
  1708. }
  1709. qp->rq.max_cnt = max_rqe_allocated;
  1710. len = (hw_pages * hw_page_size);
  1711. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1712. if (!qp->rq.va)
  1713. return status;
  1714. memset(qp->rq.va, 0, len);
  1715. qp->rq.pa = pa;
  1716. qp->rq.len = len;
  1717. qp->rq.entry_size = dev->attr.rqe_size;
  1718. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1719. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1720. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1721. cmd->num_wq_rq_pages |=
  1722. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1723. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1724. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1725. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1726. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1727. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1728. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1729. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1730. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1731. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1732. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1733. return 0;
  1734. }
  1735. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1736. struct ocrdma_pd *pd,
  1737. struct ocrdma_qp *qp,
  1738. u8 enable_dpp_cq, u16 dpp_cq_id)
  1739. {
  1740. pd->num_dpp_qp--;
  1741. qp->dpp_enabled = true;
  1742. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1743. if (!enable_dpp_cq)
  1744. return;
  1745. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1746. cmd->dpp_credits_cqid = dpp_cq_id;
  1747. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1748. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1749. }
  1750. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1751. struct ocrdma_qp *qp)
  1752. {
  1753. struct ocrdma_dev *dev = qp->dev;
  1754. struct pci_dev *pdev = dev->nic_info.pdev;
  1755. dma_addr_t pa = 0;
  1756. int ird_page_size = dev->attr.ird_page_size;
  1757. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1758. if (dev->attr.ird == 0)
  1759. return 0;
  1760. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1761. &pa, GFP_KERNEL);
  1762. if (!qp->ird_q_va)
  1763. return -ENOMEM;
  1764. memset(qp->ird_q_va, 0, ird_q_len);
  1765. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  1766. pa, ird_page_size);
  1767. return 0;
  1768. }
  1769. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  1770. struct ocrdma_qp *qp,
  1771. struct ib_qp_init_attr *attrs,
  1772. u16 *dpp_offset, u16 *dpp_credit_lmt)
  1773. {
  1774. u32 max_wqe_allocated, max_rqe_allocated;
  1775. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  1776. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  1777. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  1778. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  1779. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  1780. qp->dpp_enabled = false;
  1781. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  1782. qp->dpp_enabled = true;
  1783. *dpp_credit_lmt = (rsp->dpp_response &
  1784. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  1785. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  1786. *dpp_offset = (rsp->dpp_response &
  1787. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  1788. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  1789. }
  1790. max_wqe_allocated =
  1791. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  1792. max_wqe_allocated = 1 << max_wqe_allocated;
  1793. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  1794. qp->sq.max_cnt = max_wqe_allocated;
  1795. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  1796. if (!attrs->srq) {
  1797. qp->rq.max_cnt = max_rqe_allocated;
  1798. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  1799. }
  1800. }
  1801. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  1802. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  1803. u16 *dpp_credit_lmt)
  1804. {
  1805. int status = -ENOMEM;
  1806. u32 flags = 0;
  1807. struct ocrdma_dev *dev = qp->dev;
  1808. struct ocrdma_pd *pd = qp->pd;
  1809. struct pci_dev *pdev = dev->nic_info.pdev;
  1810. struct ocrdma_cq *cq;
  1811. struct ocrdma_create_qp_req *cmd;
  1812. struct ocrdma_create_qp_rsp *rsp;
  1813. int qptype;
  1814. switch (attrs->qp_type) {
  1815. case IB_QPT_GSI:
  1816. qptype = OCRDMA_QPT_GSI;
  1817. break;
  1818. case IB_QPT_RC:
  1819. qptype = OCRDMA_QPT_RC;
  1820. break;
  1821. case IB_QPT_UD:
  1822. qptype = OCRDMA_QPT_UD;
  1823. break;
  1824. default:
  1825. return -EINVAL;
  1826. };
  1827. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  1828. if (!cmd)
  1829. return status;
  1830. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  1831. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  1832. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  1833. if (status)
  1834. goto sq_err;
  1835. if (attrs->srq) {
  1836. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  1837. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  1838. cmd->rq_addr[0].lo = srq->id;
  1839. qp->srq = srq;
  1840. } else {
  1841. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  1842. if (status)
  1843. goto rq_err;
  1844. }
  1845. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  1846. if (status)
  1847. goto mbx_err;
  1848. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  1849. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  1850. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  1851. cmd->max_sge_recv_flags |= flags;
  1852. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  1853. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  1854. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  1855. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  1856. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  1857. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  1858. cq = get_ocrdma_cq(attrs->send_cq);
  1859. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  1860. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  1861. qp->sq_cq = cq;
  1862. cq = get_ocrdma_cq(attrs->recv_cq);
  1863. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  1864. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  1865. qp->rq_cq = cq;
  1866. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  1867. (attrs->cap.max_inline_data <= dev->attr.max_inline_data))
  1868. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  1869. dpp_cq_id);
  1870. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1871. if (status)
  1872. goto mbx_err;
  1873. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  1874. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  1875. qp->state = OCRDMA_QPS_RST;
  1876. kfree(cmd);
  1877. return 0;
  1878. mbx_err:
  1879. if (qp->rq.va)
  1880. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  1881. rq_err:
  1882. ocrdma_err("%s(%d) rq_err\n", __func__, dev->id);
  1883. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  1884. sq_err:
  1885. ocrdma_err("%s(%d) sq_err\n", __func__, dev->id);
  1886. kfree(cmd);
  1887. return status;
  1888. }
  1889. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  1890. struct ocrdma_qp_params *param)
  1891. {
  1892. int status = -ENOMEM;
  1893. struct ocrdma_query_qp *cmd;
  1894. struct ocrdma_query_qp_rsp *rsp;
  1895. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
  1896. if (!cmd)
  1897. return status;
  1898. cmd->qp_id = qp->id;
  1899. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1900. if (status)
  1901. goto mbx_err;
  1902. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  1903. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  1904. mbx_err:
  1905. kfree(cmd);
  1906. return status;
  1907. }
  1908. int ocrdma_resolve_dgid(struct ocrdma_dev *dev, union ib_gid *dgid,
  1909. u8 *mac_addr)
  1910. {
  1911. struct in6_addr in6;
  1912. memcpy(&in6, dgid, sizeof in6);
  1913. if (rdma_is_multicast_addr(&in6))
  1914. rdma_get_mcast_mac(&in6, mac_addr);
  1915. else if (rdma_link_local_addr(&in6))
  1916. rdma_get_ll_mac(&in6, mac_addr);
  1917. else {
  1918. ocrdma_err("%s() fail to resolve mac_addr.\n", __func__);
  1919. return -EINVAL;
  1920. }
  1921. return 0;
  1922. }
  1923. static void ocrdma_set_av_params(struct ocrdma_qp *qp,
  1924. struct ocrdma_modify_qp *cmd,
  1925. struct ib_qp_attr *attrs)
  1926. {
  1927. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  1928. union ib_gid sgid;
  1929. u32 vlan_id;
  1930. u8 mac_addr[6];
  1931. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  1932. return;
  1933. cmd->params.tclass_sq_psn |=
  1934. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  1935. cmd->params.rnt_rc_sl_fl |=
  1936. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  1937. cmd->params.hop_lmt_rq_psn |=
  1938. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  1939. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  1940. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  1941. sizeof(cmd->params.dgid));
  1942. ocrdma_query_gid(&qp->dev->ibdev, 1,
  1943. ah_attr->grh.sgid_index, &sgid);
  1944. qp->sgid_idx = ah_attr->grh.sgid_index;
  1945. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  1946. ocrdma_resolve_dgid(qp->dev, &ah_attr->grh.dgid, &mac_addr[0]);
  1947. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  1948. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  1949. /* convert them to LE format. */
  1950. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  1951. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  1952. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  1953. vlan_id = rdma_get_vlan_id(&sgid);
  1954. if (vlan_id && (vlan_id < 0x1000)) {
  1955. cmd->params.vlan_dmac_b4_to_b5 |=
  1956. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  1957. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  1958. }
  1959. }
  1960. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  1961. struct ocrdma_modify_qp *cmd,
  1962. struct ib_qp_attr *attrs, int attr_mask,
  1963. enum ib_qp_state old_qps)
  1964. {
  1965. int status = 0;
  1966. struct net_device *netdev = qp->dev->nic_info.netdev;
  1967. int eth_mtu = iboe_get_mtu(netdev->mtu);
  1968. if (attr_mask & IB_QP_PKEY_INDEX) {
  1969. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  1970. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  1971. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  1972. }
  1973. if (attr_mask & IB_QP_QKEY) {
  1974. qp->qkey = attrs->qkey;
  1975. cmd->params.qkey = attrs->qkey;
  1976. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  1977. }
  1978. if (attr_mask & IB_QP_AV)
  1979. ocrdma_set_av_params(qp, cmd, attrs);
  1980. else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  1981. /* set the default mac address for UD, GSI QPs */
  1982. cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
  1983. (qp->dev->nic_info.mac_addr[1] << 8) |
  1984. (qp->dev->nic_info.mac_addr[2] << 16) |
  1985. (qp->dev->nic_info.mac_addr[3] << 24);
  1986. cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
  1987. (qp->dev->nic_info.mac_addr[5] << 8);
  1988. }
  1989. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  1990. attrs->en_sqd_async_notify) {
  1991. cmd->params.max_sge_recv_flags |=
  1992. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  1993. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1994. }
  1995. if (attr_mask & IB_QP_DEST_QPN) {
  1996. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  1997. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  1998. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1999. }
  2000. if (attr_mask & IB_QP_PATH_MTU) {
  2001. if (ib_mtu_enum_to_int(eth_mtu) <
  2002. ib_mtu_enum_to_int(attrs->path_mtu)) {
  2003. status = -EINVAL;
  2004. goto pmtu_err;
  2005. }
  2006. cmd->params.path_mtu_pkey_indx |=
  2007. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2008. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2009. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2010. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2011. }
  2012. if (attr_mask & IB_QP_TIMEOUT) {
  2013. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2014. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2015. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2016. }
  2017. if (attr_mask & IB_QP_RETRY_CNT) {
  2018. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2019. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2020. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2021. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2022. }
  2023. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2024. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2025. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2026. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2027. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2028. }
  2029. if (attr_mask & IB_QP_RNR_RETRY) {
  2030. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2031. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2032. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2033. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2034. }
  2035. if (attr_mask & IB_QP_SQ_PSN) {
  2036. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2037. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2038. }
  2039. if (attr_mask & IB_QP_RQ_PSN) {
  2040. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2041. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2042. }
  2043. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2044. if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
  2045. status = -EINVAL;
  2046. goto pmtu_err;
  2047. }
  2048. qp->max_ord = attrs->max_rd_atomic;
  2049. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2050. }
  2051. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2052. if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
  2053. status = -EINVAL;
  2054. goto pmtu_err;
  2055. }
  2056. qp->max_ird = attrs->max_dest_rd_atomic;
  2057. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2058. }
  2059. cmd->params.max_ord_ird = (qp->max_ord <<
  2060. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2061. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2062. pmtu_err:
  2063. return status;
  2064. }
  2065. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2066. struct ib_qp_attr *attrs, int attr_mask,
  2067. enum ib_qp_state old_qps)
  2068. {
  2069. int status = -ENOMEM;
  2070. struct ocrdma_modify_qp *cmd;
  2071. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2072. if (!cmd)
  2073. return status;
  2074. cmd->params.id = qp->id;
  2075. cmd->flags = 0;
  2076. if (attr_mask & IB_QP_STATE) {
  2077. cmd->params.max_sge_recv_flags |=
  2078. (get_ocrdma_qp_state(attrs->qp_state) <<
  2079. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2080. OCRDMA_QP_PARAMS_STATE_MASK;
  2081. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2082. } else
  2083. cmd->params.max_sge_recv_flags |=
  2084. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2085. OCRDMA_QP_PARAMS_STATE_MASK;
  2086. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask, old_qps);
  2087. if (status)
  2088. goto mbx_err;
  2089. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2090. if (status)
  2091. goto mbx_err;
  2092. mbx_err:
  2093. kfree(cmd);
  2094. return status;
  2095. }
  2096. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2097. {
  2098. int status = -ENOMEM;
  2099. struct ocrdma_destroy_qp *cmd;
  2100. struct pci_dev *pdev = dev->nic_info.pdev;
  2101. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2102. if (!cmd)
  2103. return status;
  2104. cmd->qp_id = qp->id;
  2105. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2106. if (status)
  2107. goto mbx_err;
  2108. mbx_err:
  2109. kfree(cmd);
  2110. if (qp->sq.va)
  2111. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2112. if (!qp->srq && qp->rq.va)
  2113. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2114. if (qp->dpp_enabled)
  2115. qp->pd->num_dpp_qp++;
  2116. return status;
  2117. }
  2118. int ocrdma_mbx_create_srq(struct ocrdma_srq *srq,
  2119. struct ib_srq_init_attr *srq_attr,
  2120. struct ocrdma_pd *pd)
  2121. {
  2122. int status = -ENOMEM;
  2123. int hw_pages, hw_page_size;
  2124. int len;
  2125. struct ocrdma_create_srq_rsp *rsp;
  2126. struct ocrdma_create_srq *cmd;
  2127. dma_addr_t pa;
  2128. struct ocrdma_dev *dev = srq->dev;
  2129. struct pci_dev *pdev = dev->nic_info.pdev;
  2130. u32 max_rqe_allocated;
  2131. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2132. if (!cmd)
  2133. return status;
  2134. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2135. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2136. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2137. dev->attr.rqe_size,
  2138. &hw_pages, &hw_page_size);
  2139. if (status) {
  2140. ocrdma_err("%s() req. max_wr=0x%x\n", __func__,
  2141. srq_attr->attr.max_wr);
  2142. status = -EINVAL;
  2143. goto ret;
  2144. }
  2145. len = hw_pages * hw_page_size;
  2146. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2147. if (!srq->rq.va) {
  2148. status = -ENOMEM;
  2149. goto ret;
  2150. }
  2151. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2152. srq->rq.entry_size = dev->attr.rqe_size;
  2153. srq->rq.pa = pa;
  2154. srq->rq.len = len;
  2155. srq->rq.max_cnt = max_rqe_allocated;
  2156. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2157. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2158. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2159. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2160. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2161. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2162. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2163. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2164. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2165. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2166. if (status)
  2167. goto mbx_err;
  2168. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2169. srq->id = rsp->id;
  2170. srq->rq.dbid = rsp->id;
  2171. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2172. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2173. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2174. max_rqe_allocated = (1 << max_rqe_allocated);
  2175. srq->rq.max_cnt = max_rqe_allocated;
  2176. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2177. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2178. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2179. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2180. goto ret;
  2181. mbx_err:
  2182. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2183. ret:
  2184. kfree(cmd);
  2185. return status;
  2186. }
  2187. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2188. {
  2189. int status = -ENOMEM;
  2190. struct ocrdma_modify_srq *cmd;
  2191. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2192. if (!cmd)
  2193. return status;
  2194. cmd->id = srq->id;
  2195. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2196. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2197. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2198. kfree(cmd);
  2199. return status;
  2200. }
  2201. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2202. {
  2203. int status = -ENOMEM;
  2204. struct ocrdma_query_srq *cmd;
  2205. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2206. if (!cmd)
  2207. return status;
  2208. cmd->id = srq->rq.dbid;
  2209. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2210. if (status == 0) {
  2211. struct ocrdma_query_srq_rsp *rsp =
  2212. (struct ocrdma_query_srq_rsp *)cmd;
  2213. srq_attr->max_sge =
  2214. rsp->srq_lmt_max_sge &
  2215. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2216. srq_attr->max_wr =
  2217. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2218. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2219. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2220. }
  2221. kfree(cmd);
  2222. return status;
  2223. }
  2224. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2225. {
  2226. int status = -ENOMEM;
  2227. struct ocrdma_destroy_srq *cmd;
  2228. struct pci_dev *pdev = dev->nic_info.pdev;
  2229. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2230. if (!cmd)
  2231. return status;
  2232. cmd->id = srq->id;
  2233. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2234. if (srq->rq.va)
  2235. dma_free_coherent(&pdev->dev, srq->rq.len,
  2236. srq->rq.va, srq->rq.pa);
  2237. kfree(cmd);
  2238. return status;
  2239. }
  2240. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2241. {
  2242. int i;
  2243. int status = -EINVAL;
  2244. struct ocrdma_av *av;
  2245. unsigned long flags;
  2246. av = dev->av_tbl.va;
  2247. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2248. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2249. if (av->valid == 0) {
  2250. av->valid = OCRDMA_AV_VALID;
  2251. ah->av = av;
  2252. ah->id = i;
  2253. status = 0;
  2254. break;
  2255. }
  2256. av++;
  2257. }
  2258. if (i == dev->av_tbl.num_ah)
  2259. status = -EAGAIN;
  2260. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2261. return status;
  2262. }
  2263. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2264. {
  2265. unsigned long flags;
  2266. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2267. ah->av->valid = 0;
  2268. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2269. return 0;
  2270. }
  2271. static int ocrdma_create_mq_eq(struct ocrdma_dev *dev)
  2272. {
  2273. int status;
  2274. int irq;
  2275. unsigned long flags = 0;
  2276. int num_eq = 0;
  2277. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  2278. flags = IRQF_SHARED;
  2279. else {
  2280. num_eq = dev->nic_info.msix.num_vectors -
  2281. dev->nic_info.msix.start_vector;
  2282. /* minimum two vectors/eq are required for rdma to work.
  2283. * one for control path and one for data path.
  2284. */
  2285. if (num_eq < 2)
  2286. return -EBUSY;
  2287. }
  2288. status = ocrdma_create_eq(dev, &dev->meq, OCRDMA_EQ_LEN);
  2289. if (status)
  2290. return status;
  2291. sprintf(dev->meq.irq_name, "ocrdma_mq%d", dev->id);
  2292. irq = ocrdma_get_irq(dev, &dev->meq);
  2293. status = request_irq(irq, ocrdma_irq_handler, flags, dev->meq.irq_name,
  2294. &dev->meq);
  2295. if (status)
  2296. _ocrdma_destroy_eq(dev, &dev->meq);
  2297. return status;
  2298. }
  2299. static int ocrdma_create_qp_eqs(struct ocrdma_dev *dev)
  2300. {
  2301. int num_eq, i, status = 0;
  2302. int irq;
  2303. unsigned long flags = 0;
  2304. num_eq = dev->nic_info.msix.num_vectors -
  2305. dev->nic_info.msix.start_vector;
  2306. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2307. num_eq = 1;
  2308. flags = IRQF_SHARED;
  2309. } else
  2310. num_eq = min_t(u32, num_eq, num_online_cpus());
  2311. dev->qp_eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2312. if (!dev->qp_eq_tbl)
  2313. return -ENOMEM;
  2314. for (i = 0; i < num_eq; i++) {
  2315. status = ocrdma_create_eq(dev, &dev->qp_eq_tbl[i],
  2316. OCRDMA_EQ_LEN);
  2317. if (status) {
  2318. status = -EINVAL;
  2319. break;
  2320. }
  2321. sprintf(dev->qp_eq_tbl[i].irq_name, "ocrdma_qp%d-%d",
  2322. dev->id, i);
  2323. irq = ocrdma_get_irq(dev, &dev->qp_eq_tbl[i]);
  2324. status = request_irq(irq, ocrdma_irq_handler, flags,
  2325. dev->qp_eq_tbl[i].irq_name,
  2326. &dev->qp_eq_tbl[i]);
  2327. if (status) {
  2328. _ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  2329. status = -EINVAL;
  2330. break;
  2331. }
  2332. dev->eq_cnt += 1;
  2333. }
  2334. /* one eq is sufficient for data path to work */
  2335. if (dev->eq_cnt >= 1)
  2336. return 0;
  2337. if (status)
  2338. ocrdma_destroy_qp_eqs(dev);
  2339. return status;
  2340. }
  2341. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2342. {
  2343. int status;
  2344. /* set up control path eq */
  2345. status = ocrdma_create_mq_eq(dev);
  2346. if (status)
  2347. return status;
  2348. /* set up data path eq */
  2349. status = ocrdma_create_qp_eqs(dev);
  2350. if (status)
  2351. goto qpeq_err;
  2352. status = ocrdma_create_mq(dev);
  2353. if (status)
  2354. goto mq_err;
  2355. status = ocrdma_mbx_query_fw_config(dev);
  2356. if (status)
  2357. goto conf_err;
  2358. status = ocrdma_mbx_query_dev(dev);
  2359. if (status)
  2360. goto conf_err;
  2361. status = ocrdma_mbx_query_fw_ver(dev);
  2362. if (status)
  2363. goto conf_err;
  2364. status = ocrdma_mbx_create_ah_tbl(dev);
  2365. if (status)
  2366. goto conf_err;
  2367. return 0;
  2368. conf_err:
  2369. ocrdma_destroy_mq(dev);
  2370. mq_err:
  2371. ocrdma_destroy_qp_eqs(dev);
  2372. qpeq_err:
  2373. ocrdma_destroy_eq(dev, &dev->meq);
  2374. ocrdma_err("%s() status=%d\n", __func__, status);
  2375. return status;
  2376. }
  2377. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2378. {
  2379. ocrdma_mbx_delete_ah_tbl(dev);
  2380. /* cleanup the data path eqs */
  2381. ocrdma_destroy_qp_eqs(dev);
  2382. /* cleanup the control path */
  2383. ocrdma_destroy_mq(dev);
  2384. ocrdma_destroy_eq(dev, &dev->meq);
  2385. }