tg3.c 365 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.100"
  63. #define DRV_MODULE_RELDATE "August 25, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define TG3_DMA_BYTE_ENAB 64
  112. #define TG3_RX_STD_DMA_SZ 1536
  113. #define TG3_RX_JMB_DMA_SZ 9046
  114. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  115. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  116. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  119. #define TG3_RAW_IP_ALIGN 2
  120. /* number of ETHTOOL_GSTATS u64's */
  121. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  122. #define TG3_NUM_TEST 6
  123. #define FIRMWARE_TG3 "tigon/tg3.bin"
  124. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  125. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  126. static char version[] __devinitdata =
  127. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  128. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  129. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  130. MODULE_LICENSE("GPL");
  131. MODULE_VERSION(DRV_MODULE_VERSION);
  132. MODULE_FIRMWARE(FIRMWARE_TG3);
  133. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  134. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  135. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  136. module_param(tg3_debug, int, 0);
  137. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  138. static struct pci_device_id tg3_pci_tbl[] = {
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  212. {}
  213. };
  214. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  215. static const struct {
  216. const char string[ETH_GSTRING_LEN];
  217. } ethtool_stats_keys[TG3_NUM_STATS] = {
  218. { "rx_octets" },
  219. { "rx_fragments" },
  220. { "rx_ucast_packets" },
  221. { "rx_mcast_packets" },
  222. { "rx_bcast_packets" },
  223. { "rx_fcs_errors" },
  224. { "rx_align_errors" },
  225. { "rx_xon_pause_rcvd" },
  226. { "rx_xoff_pause_rcvd" },
  227. { "rx_mac_ctrl_rcvd" },
  228. { "rx_xoff_entered" },
  229. { "rx_frame_too_long_errors" },
  230. { "rx_jabbers" },
  231. { "rx_undersize_packets" },
  232. { "rx_in_length_errors" },
  233. { "rx_out_length_errors" },
  234. { "rx_64_or_less_octet_packets" },
  235. { "rx_65_to_127_octet_packets" },
  236. { "rx_128_to_255_octet_packets" },
  237. { "rx_256_to_511_octet_packets" },
  238. { "rx_512_to_1023_octet_packets" },
  239. { "rx_1024_to_1522_octet_packets" },
  240. { "rx_1523_to_2047_octet_packets" },
  241. { "rx_2048_to_4095_octet_packets" },
  242. { "rx_4096_to_8191_octet_packets" },
  243. { "rx_8192_to_9022_octet_packets" },
  244. { "tx_octets" },
  245. { "tx_collisions" },
  246. { "tx_xon_sent" },
  247. { "tx_xoff_sent" },
  248. { "tx_flow_control" },
  249. { "tx_mac_errors" },
  250. { "tx_single_collisions" },
  251. { "tx_mult_collisions" },
  252. { "tx_deferred" },
  253. { "tx_excessive_collisions" },
  254. { "tx_late_collisions" },
  255. { "tx_collide_2times" },
  256. { "tx_collide_3times" },
  257. { "tx_collide_4times" },
  258. { "tx_collide_5times" },
  259. { "tx_collide_6times" },
  260. { "tx_collide_7times" },
  261. { "tx_collide_8times" },
  262. { "tx_collide_9times" },
  263. { "tx_collide_10times" },
  264. { "tx_collide_11times" },
  265. { "tx_collide_12times" },
  266. { "tx_collide_13times" },
  267. { "tx_collide_14times" },
  268. { "tx_collide_15times" },
  269. { "tx_ucast_packets" },
  270. { "tx_mcast_packets" },
  271. { "tx_bcast_packets" },
  272. { "tx_carrier_sense_errors" },
  273. { "tx_discards" },
  274. { "tx_errors" },
  275. { "dma_writeq_full" },
  276. { "dma_write_prioq_full" },
  277. { "rxbds_empty" },
  278. { "rx_discards" },
  279. { "rx_errors" },
  280. { "rx_threshold_hit" },
  281. { "dma_readq_full" },
  282. { "dma_read_prioq_full" },
  283. { "tx_comp_queue_full" },
  284. { "ring_set_send_prod_index" },
  285. { "ring_status_update" },
  286. { "nic_irqs" },
  287. { "nic_avoided_irqs" },
  288. { "nic_tx_threshold_hit" }
  289. };
  290. static const struct {
  291. const char string[ETH_GSTRING_LEN];
  292. } ethtool_test_keys[TG3_NUM_TEST] = {
  293. { "nvram test (online) " },
  294. { "link test (online) " },
  295. { "register test (offline)" },
  296. { "memory test (offline)" },
  297. { "loopback test (offline)" },
  298. { "interrupt test (offline)" },
  299. };
  300. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  301. {
  302. writel(val, tp->regs + off);
  303. }
  304. static u32 tg3_read32(struct tg3 *tp, u32 off)
  305. {
  306. return (readl(tp->regs + off));
  307. }
  308. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  309. {
  310. writel(val, tp->aperegs + off);
  311. }
  312. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  313. {
  314. return (readl(tp->aperegs + off));
  315. }
  316. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. unsigned long flags;
  319. spin_lock_irqsave(&tp->indirect_lock, flags);
  320. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  321. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  322. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  323. }
  324. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. writel(val, tp->regs + off);
  327. readl(tp->regs + off);
  328. }
  329. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  330. {
  331. unsigned long flags;
  332. u32 val;
  333. spin_lock_irqsave(&tp->indirect_lock, flags);
  334. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  335. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  336. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  337. return val;
  338. }
  339. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. unsigned long flags;
  342. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  343. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  344. TG3_64BIT_REG_LOW, val);
  345. return;
  346. }
  347. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  348. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  349. TG3_64BIT_REG_LOW, val);
  350. return;
  351. }
  352. spin_lock_irqsave(&tp->indirect_lock, flags);
  353. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  355. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  356. /* In indirect mode when disabling interrupts, we also need
  357. * to clear the interrupt bit in the GRC local ctrl register.
  358. */
  359. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  360. (val == 0x1)) {
  361. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  362. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  363. }
  364. }
  365. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  366. {
  367. unsigned long flags;
  368. u32 val;
  369. spin_lock_irqsave(&tp->indirect_lock, flags);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  371. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  372. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  373. return val;
  374. }
  375. /* usec_wait specifies the wait time in usec when writing to certain registers
  376. * where it is unsafe to read back the register without some delay.
  377. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  378. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  379. */
  380. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  381. {
  382. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  383. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  384. /* Non-posted methods */
  385. tp->write32(tp, off, val);
  386. else {
  387. /* Posted method */
  388. tg3_write32(tp, off, val);
  389. if (usec_wait)
  390. udelay(usec_wait);
  391. tp->read32(tp, off);
  392. }
  393. /* Wait again after the read for the posted method to guarantee that
  394. * the wait time is met.
  395. */
  396. if (usec_wait)
  397. udelay(usec_wait);
  398. }
  399. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  400. {
  401. tp->write32_mbox(tp, off, val);
  402. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  403. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  404. tp->read32_mbox(tp, off);
  405. }
  406. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  407. {
  408. void __iomem *mbox = tp->regs + off;
  409. writel(val, mbox);
  410. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  411. writel(val, mbox);
  412. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  413. readl(mbox);
  414. }
  415. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  416. {
  417. return (readl(tp->regs + off + GRCMBOX_BASE));
  418. }
  419. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  420. {
  421. writel(val, tp->regs + off + GRCMBOX_BASE);
  422. }
  423. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  424. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  425. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  426. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  427. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  428. #define tw32(reg,val) tp->write32(tp, reg, val)
  429. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  430. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  431. #define tr32(reg) tp->read32(tp, reg)
  432. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. unsigned long flags;
  435. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  436. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  437. return;
  438. spin_lock_irqsave(&tp->indirect_lock, flags);
  439. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  440. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  441. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  442. /* Always leave this as zero. */
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  444. } else {
  445. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  446. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  447. /* Always leave this as zero. */
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  449. }
  450. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  451. }
  452. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  453. {
  454. unsigned long flags;
  455. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  456. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  457. *val = 0;
  458. return;
  459. }
  460. spin_lock_irqsave(&tp->indirect_lock, flags);
  461. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  462. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  463. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  464. /* Always leave this as zero. */
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  466. } else {
  467. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  468. *val = tr32(TG3PCI_MEM_WIN_DATA);
  469. /* Always leave this as zero. */
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  471. }
  472. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  473. }
  474. static void tg3_ape_lock_init(struct tg3 *tp)
  475. {
  476. int i;
  477. /* Make sure the driver hasn't any stale locks. */
  478. for (i = 0; i < 8; i++)
  479. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  480. APE_LOCK_GRANT_DRIVER);
  481. }
  482. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  483. {
  484. int i, off;
  485. int ret = 0;
  486. u32 status;
  487. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  488. return 0;
  489. switch (locknum) {
  490. case TG3_APE_LOCK_GRC:
  491. case TG3_APE_LOCK_MEM:
  492. break;
  493. default:
  494. return -EINVAL;
  495. }
  496. off = 4 * locknum;
  497. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  498. /* Wait for up to 1 millisecond to acquire lock. */
  499. for (i = 0; i < 100; i++) {
  500. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  501. if (status == APE_LOCK_GRANT_DRIVER)
  502. break;
  503. udelay(10);
  504. }
  505. if (status != APE_LOCK_GRANT_DRIVER) {
  506. /* Revoke the lock request. */
  507. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  508. APE_LOCK_GRANT_DRIVER);
  509. ret = -EBUSY;
  510. }
  511. return ret;
  512. }
  513. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  514. {
  515. int off;
  516. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  517. return;
  518. switch (locknum) {
  519. case TG3_APE_LOCK_GRC:
  520. case TG3_APE_LOCK_MEM:
  521. break;
  522. default:
  523. return;
  524. }
  525. off = 4 * locknum;
  526. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  527. }
  528. static void tg3_disable_ints(struct tg3 *tp)
  529. {
  530. tw32(TG3PCI_MISC_HOST_CTRL,
  531. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  532. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  533. }
  534. static inline void tg3_cond_int(struct tg3 *tp)
  535. {
  536. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  537. (tp->hw_status->status & SD_STATUS_UPDATED))
  538. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  539. else
  540. tw32(HOSTCC_MODE, tp->coalesce_mode |
  541. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  542. }
  543. static void tg3_enable_ints(struct tg3 *tp)
  544. {
  545. tp->irq_sync = 0;
  546. wmb();
  547. tw32(TG3PCI_MISC_HOST_CTRL,
  548. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  549. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  550. (tp->last_tag << 24));
  551. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  552. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  553. (tp->last_tag << 24));
  554. tg3_cond_int(tp);
  555. }
  556. static inline unsigned int tg3_has_work(struct tg3 *tp)
  557. {
  558. struct tg3_hw_status *sblk = tp->hw_status;
  559. unsigned int work_exists = 0;
  560. /* check for phy events */
  561. if (!(tp->tg3_flags &
  562. (TG3_FLAG_USE_LINKCHG_REG |
  563. TG3_FLAG_POLL_SERDES))) {
  564. if (sblk->status & SD_STATUS_LINK_CHG)
  565. work_exists = 1;
  566. }
  567. /* check for RX/TX work to do */
  568. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  569. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  570. work_exists = 1;
  571. return work_exists;
  572. }
  573. /* tg3_restart_ints
  574. * similar to tg3_enable_ints, but it accurately determines whether there
  575. * is new work pending and can return without flushing the PIO write
  576. * which reenables interrupts
  577. */
  578. static void tg3_restart_ints(struct tg3 *tp)
  579. {
  580. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  581. tp->last_tag << 24);
  582. mmiowb();
  583. /* When doing tagged status, this work check is unnecessary.
  584. * The last_tag we write above tells the chip which piece of
  585. * work we've completed.
  586. */
  587. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  588. tg3_has_work(tp))
  589. tw32(HOSTCC_MODE, tp->coalesce_mode |
  590. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  591. }
  592. static inline void tg3_netif_stop(struct tg3 *tp)
  593. {
  594. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  595. napi_disable(&tp->napi);
  596. netif_tx_disable(tp->dev);
  597. }
  598. static inline void tg3_netif_start(struct tg3 *tp)
  599. {
  600. netif_wake_queue(tp->dev);
  601. /* NOTE: unconditional netif_wake_queue is only appropriate
  602. * so long as all callers are assured to have free tx slots
  603. * (such as after tg3_init_hw)
  604. */
  605. napi_enable(&tp->napi);
  606. tp->hw_status->status |= SD_STATUS_UPDATED;
  607. tg3_enable_ints(tp);
  608. }
  609. static void tg3_switch_clocks(struct tg3 *tp)
  610. {
  611. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  612. u32 orig_clock_ctrl;
  613. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  614. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  615. return;
  616. orig_clock_ctrl = clock_ctrl;
  617. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  618. CLOCK_CTRL_CLKRUN_OENABLE |
  619. 0x1f);
  620. tp->pci_clock_ctrl = clock_ctrl;
  621. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  622. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  623. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  624. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  625. }
  626. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  627. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  628. clock_ctrl |
  629. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  630. 40);
  631. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  632. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  633. 40);
  634. }
  635. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  636. }
  637. #define PHY_BUSY_LOOPS 5000
  638. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  639. {
  640. u32 frame_val;
  641. unsigned int loops;
  642. int ret;
  643. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  644. tw32_f(MAC_MI_MODE,
  645. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  646. udelay(80);
  647. }
  648. *val = 0x0;
  649. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  650. MI_COM_PHY_ADDR_MASK);
  651. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  652. MI_COM_REG_ADDR_MASK);
  653. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  654. tw32_f(MAC_MI_COM, frame_val);
  655. loops = PHY_BUSY_LOOPS;
  656. while (loops != 0) {
  657. udelay(10);
  658. frame_val = tr32(MAC_MI_COM);
  659. if ((frame_val & MI_COM_BUSY) == 0) {
  660. udelay(5);
  661. frame_val = tr32(MAC_MI_COM);
  662. break;
  663. }
  664. loops -= 1;
  665. }
  666. ret = -EBUSY;
  667. if (loops != 0) {
  668. *val = frame_val & MI_COM_DATA_MASK;
  669. ret = 0;
  670. }
  671. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  672. tw32_f(MAC_MI_MODE, tp->mi_mode);
  673. udelay(80);
  674. }
  675. return ret;
  676. }
  677. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  678. {
  679. u32 frame_val;
  680. unsigned int loops;
  681. int ret;
  682. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  683. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  684. return 0;
  685. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  686. tw32_f(MAC_MI_MODE,
  687. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  688. udelay(80);
  689. }
  690. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  691. MI_COM_PHY_ADDR_MASK);
  692. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  693. MI_COM_REG_ADDR_MASK);
  694. frame_val |= (val & MI_COM_DATA_MASK);
  695. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  696. tw32_f(MAC_MI_COM, frame_val);
  697. loops = PHY_BUSY_LOOPS;
  698. while (loops != 0) {
  699. udelay(10);
  700. frame_val = tr32(MAC_MI_COM);
  701. if ((frame_val & MI_COM_BUSY) == 0) {
  702. udelay(5);
  703. frame_val = tr32(MAC_MI_COM);
  704. break;
  705. }
  706. loops -= 1;
  707. }
  708. ret = -EBUSY;
  709. if (loops != 0)
  710. ret = 0;
  711. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  712. tw32_f(MAC_MI_MODE, tp->mi_mode);
  713. udelay(80);
  714. }
  715. return ret;
  716. }
  717. static int tg3_bmcr_reset(struct tg3 *tp)
  718. {
  719. u32 phy_control;
  720. int limit, err;
  721. /* OK, reset it, and poll the BMCR_RESET bit until it
  722. * clears or we time out.
  723. */
  724. phy_control = BMCR_RESET;
  725. err = tg3_writephy(tp, MII_BMCR, phy_control);
  726. if (err != 0)
  727. return -EBUSY;
  728. limit = 5000;
  729. while (limit--) {
  730. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  731. if (err != 0)
  732. return -EBUSY;
  733. if ((phy_control & BMCR_RESET) == 0) {
  734. udelay(40);
  735. break;
  736. }
  737. udelay(10);
  738. }
  739. if (limit < 0)
  740. return -EBUSY;
  741. return 0;
  742. }
  743. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  744. {
  745. struct tg3 *tp = bp->priv;
  746. u32 val;
  747. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  748. return -EAGAIN;
  749. if (tg3_readphy(tp, reg, &val))
  750. return -EIO;
  751. return val;
  752. }
  753. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  754. {
  755. struct tg3 *tp = bp->priv;
  756. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  757. return -EAGAIN;
  758. if (tg3_writephy(tp, reg, val))
  759. return -EIO;
  760. return 0;
  761. }
  762. static int tg3_mdio_reset(struct mii_bus *bp)
  763. {
  764. return 0;
  765. }
  766. static void tg3_mdio_config_5785(struct tg3 *tp)
  767. {
  768. u32 val;
  769. struct phy_device *phydev;
  770. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  771. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  772. case TG3_PHY_ID_BCM50610:
  773. val = MAC_PHYCFG2_50610_LED_MODES;
  774. break;
  775. case TG3_PHY_ID_BCMAC131:
  776. val = MAC_PHYCFG2_AC131_LED_MODES;
  777. break;
  778. case TG3_PHY_ID_RTL8211C:
  779. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  780. break;
  781. case TG3_PHY_ID_RTL8201E:
  782. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  783. break;
  784. default:
  785. return;
  786. }
  787. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  788. tw32(MAC_PHYCFG2, val);
  789. val = tr32(MAC_PHYCFG1);
  790. val &= ~(MAC_PHYCFG1_RGMII_INT |
  791. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  792. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  793. tw32(MAC_PHYCFG1, val);
  794. return;
  795. }
  796. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  797. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  798. MAC_PHYCFG2_FMODE_MASK_MASK |
  799. MAC_PHYCFG2_GMODE_MASK_MASK |
  800. MAC_PHYCFG2_ACT_MASK_MASK |
  801. MAC_PHYCFG2_QUAL_MASK_MASK |
  802. MAC_PHYCFG2_INBAND_ENABLE;
  803. tw32(MAC_PHYCFG2, val);
  804. val = tr32(MAC_PHYCFG1);
  805. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  806. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  807. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  808. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  809. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  810. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  811. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  812. }
  813. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  814. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  815. tw32(MAC_PHYCFG1, val);
  816. val = tr32(MAC_EXT_RGMII_MODE);
  817. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  818. MAC_RGMII_MODE_RX_QUALITY |
  819. MAC_RGMII_MODE_RX_ACTIVITY |
  820. MAC_RGMII_MODE_RX_ENG_DET |
  821. MAC_RGMII_MODE_TX_ENABLE |
  822. MAC_RGMII_MODE_TX_LOWPWR |
  823. MAC_RGMII_MODE_TX_RESET);
  824. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  825. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  826. val |= MAC_RGMII_MODE_RX_INT_B |
  827. MAC_RGMII_MODE_RX_QUALITY |
  828. MAC_RGMII_MODE_RX_ACTIVITY |
  829. MAC_RGMII_MODE_RX_ENG_DET;
  830. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  831. val |= MAC_RGMII_MODE_TX_ENABLE |
  832. MAC_RGMII_MODE_TX_LOWPWR |
  833. MAC_RGMII_MODE_TX_RESET;
  834. }
  835. tw32(MAC_EXT_RGMII_MODE, val);
  836. }
  837. static void tg3_mdio_start(struct tg3 *tp)
  838. {
  839. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  840. mutex_lock(&tp->mdio_bus->mdio_lock);
  841. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  842. mutex_unlock(&tp->mdio_bus->mdio_lock);
  843. }
  844. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  845. tw32_f(MAC_MI_MODE, tp->mi_mode);
  846. udelay(80);
  847. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  849. tg3_mdio_config_5785(tp);
  850. }
  851. static void tg3_mdio_stop(struct tg3 *tp)
  852. {
  853. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  854. mutex_lock(&tp->mdio_bus->mdio_lock);
  855. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  856. mutex_unlock(&tp->mdio_bus->mdio_lock);
  857. }
  858. }
  859. static int tg3_mdio_init(struct tg3 *tp)
  860. {
  861. int i;
  862. u32 reg;
  863. struct phy_device *phydev;
  864. tg3_mdio_start(tp);
  865. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  866. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  867. return 0;
  868. tp->mdio_bus = mdiobus_alloc();
  869. if (tp->mdio_bus == NULL)
  870. return -ENOMEM;
  871. tp->mdio_bus->name = "tg3 mdio bus";
  872. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  873. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  874. tp->mdio_bus->priv = tp;
  875. tp->mdio_bus->parent = &tp->pdev->dev;
  876. tp->mdio_bus->read = &tg3_mdio_read;
  877. tp->mdio_bus->write = &tg3_mdio_write;
  878. tp->mdio_bus->reset = &tg3_mdio_reset;
  879. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  880. tp->mdio_bus->irq = &tp->mdio_irq[0];
  881. for (i = 0; i < PHY_MAX_ADDR; i++)
  882. tp->mdio_bus->irq[i] = PHY_POLL;
  883. /* The bus registration will look for all the PHYs on the mdio bus.
  884. * Unfortunately, it does not ensure the PHY is powered up before
  885. * accessing the PHY ID registers. A chip reset is the
  886. * quickest way to bring the device back to an operational state..
  887. */
  888. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  889. tg3_bmcr_reset(tp);
  890. i = mdiobus_register(tp->mdio_bus);
  891. if (i) {
  892. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  893. tp->dev->name, i);
  894. mdiobus_free(tp->mdio_bus);
  895. return i;
  896. }
  897. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  898. if (!phydev || !phydev->drv) {
  899. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  900. mdiobus_unregister(tp->mdio_bus);
  901. mdiobus_free(tp->mdio_bus);
  902. return -ENODEV;
  903. }
  904. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  905. case TG3_PHY_ID_BCM57780:
  906. phydev->interface = PHY_INTERFACE_MODE_GMII;
  907. break;
  908. case TG3_PHY_ID_BCM50610:
  909. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  910. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  911. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  912. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  913. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  914. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  915. /* fallthru */
  916. case TG3_PHY_ID_RTL8211C:
  917. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  918. break;
  919. case TG3_PHY_ID_RTL8201E:
  920. case TG3_PHY_ID_BCMAC131:
  921. phydev->interface = PHY_INTERFACE_MODE_MII;
  922. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  923. break;
  924. }
  925. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  927. tg3_mdio_config_5785(tp);
  928. return 0;
  929. }
  930. static void tg3_mdio_fini(struct tg3 *tp)
  931. {
  932. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  933. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  934. mdiobus_unregister(tp->mdio_bus);
  935. mdiobus_free(tp->mdio_bus);
  936. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  937. }
  938. }
  939. /* tp->lock is held. */
  940. static inline void tg3_generate_fw_event(struct tg3 *tp)
  941. {
  942. u32 val;
  943. val = tr32(GRC_RX_CPU_EVENT);
  944. val |= GRC_RX_CPU_DRIVER_EVENT;
  945. tw32_f(GRC_RX_CPU_EVENT, val);
  946. tp->last_event_jiffies = jiffies;
  947. }
  948. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  949. /* tp->lock is held. */
  950. static void tg3_wait_for_event_ack(struct tg3 *tp)
  951. {
  952. int i;
  953. unsigned int delay_cnt;
  954. long time_remain;
  955. /* If enough time has passed, no wait is necessary. */
  956. time_remain = (long)(tp->last_event_jiffies + 1 +
  957. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  958. (long)jiffies;
  959. if (time_remain < 0)
  960. return;
  961. /* Check if we can shorten the wait time. */
  962. delay_cnt = jiffies_to_usecs(time_remain);
  963. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  964. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  965. delay_cnt = (delay_cnt >> 3) + 1;
  966. for (i = 0; i < delay_cnt; i++) {
  967. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  968. break;
  969. udelay(8);
  970. }
  971. }
  972. /* tp->lock is held. */
  973. static void tg3_ump_link_report(struct tg3 *tp)
  974. {
  975. u32 reg;
  976. u32 val;
  977. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  978. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  979. return;
  980. tg3_wait_for_event_ack(tp);
  981. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  982. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  983. val = 0;
  984. if (!tg3_readphy(tp, MII_BMCR, &reg))
  985. val = reg << 16;
  986. if (!tg3_readphy(tp, MII_BMSR, &reg))
  987. val |= (reg & 0xffff);
  988. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  989. val = 0;
  990. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  991. val = reg << 16;
  992. if (!tg3_readphy(tp, MII_LPA, &reg))
  993. val |= (reg & 0xffff);
  994. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  995. val = 0;
  996. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  997. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  998. val = reg << 16;
  999. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1000. val |= (reg & 0xffff);
  1001. }
  1002. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1003. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1004. val = reg << 16;
  1005. else
  1006. val = 0;
  1007. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1008. tg3_generate_fw_event(tp);
  1009. }
  1010. static void tg3_link_report(struct tg3 *tp)
  1011. {
  1012. if (!netif_carrier_ok(tp->dev)) {
  1013. if (netif_msg_link(tp))
  1014. printk(KERN_INFO PFX "%s: Link is down.\n",
  1015. tp->dev->name);
  1016. tg3_ump_link_report(tp);
  1017. } else if (netif_msg_link(tp)) {
  1018. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1019. tp->dev->name,
  1020. (tp->link_config.active_speed == SPEED_1000 ?
  1021. 1000 :
  1022. (tp->link_config.active_speed == SPEED_100 ?
  1023. 100 : 10)),
  1024. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1025. "full" : "half"));
  1026. printk(KERN_INFO PFX
  1027. "%s: Flow control is %s for TX and %s for RX.\n",
  1028. tp->dev->name,
  1029. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1030. "on" : "off",
  1031. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1032. "on" : "off");
  1033. tg3_ump_link_report(tp);
  1034. }
  1035. }
  1036. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1037. {
  1038. u16 miireg;
  1039. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1040. miireg = ADVERTISE_PAUSE_CAP;
  1041. else if (flow_ctrl & FLOW_CTRL_TX)
  1042. miireg = ADVERTISE_PAUSE_ASYM;
  1043. else if (flow_ctrl & FLOW_CTRL_RX)
  1044. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1045. else
  1046. miireg = 0;
  1047. return miireg;
  1048. }
  1049. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1050. {
  1051. u16 miireg;
  1052. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1053. miireg = ADVERTISE_1000XPAUSE;
  1054. else if (flow_ctrl & FLOW_CTRL_TX)
  1055. miireg = ADVERTISE_1000XPSE_ASYM;
  1056. else if (flow_ctrl & FLOW_CTRL_RX)
  1057. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1058. else
  1059. miireg = 0;
  1060. return miireg;
  1061. }
  1062. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1063. {
  1064. u8 cap = 0;
  1065. if (lcladv & ADVERTISE_1000XPAUSE) {
  1066. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1067. if (rmtadv & LPA_1000XPAUSE)
  1068. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1069. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1070. cap = FLOW_CTRL_RX;
  1071. } else {
  1072. if (rmtadv & LPA_1000XPAUSE)
  1073. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1074. }
  1075. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1076. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1077. cap = FLOW_CTRL_TX;
  1078. }
  1079. return cap;
  1080. }
  1081. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1082. {
  1083. u8 autoneg;
  1084. u8 flowctrl = 0;
  1085. u32 old_rx_mode = tp->rx_mode;
  1086. u32 old_tx_mode = tp->tx_mode;
  1087. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1088. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1089. else
  1090. autoneg = tp->link_config.autoneg;
  1091. if (autoneg == AUTONEG_ENABLE &&
  1092. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1093. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1094. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1095. else
  1096. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1097. } else
  1098. flowctrl = tp->link_config.flowctrl;
  1099. tp->link_config.active_flowctrl = flowctrl;
  1100. if (flowctrl & FLOW_CTRL_RX)
  1101. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1102. else
  1103. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1104. if (old_rx_mode != tp->rx_mode)
  1105. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1106. if (flowctrl & FLOW_CTRL_TX)
  1107. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1108. else
  1109. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1110. if (old_tx_mode != tp->tx_mode)
  1111. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1112. }
  1113. static void tg3_adjust_link(struct net_device *dev)
  1114. {
  1115. u8 oldflowctrl, linkmesg = 0;
  1116. u32 mac_mode, lcl_adv, rmt_adv;
  1117. struct tg3 *tp = netdev_priv(dev);
  1118. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1119. spin_lock(&tp->lock);
  1120. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1121. MAC_MODE_HALF_DUPLEX);
  1122. oldflowctrl = tp->link_config.active_flowctrl;
  1123. if (phydev->link) {
  1124. lcl_adv = 0;
  1125. rmt_adv = 0;
  1126. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1127. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1128. else
  1129. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1130. if (phydev->duplex == DUPLEX_HALF)
  1131. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1132. else {
  1133. lcl_adv = tg3_advert_flowctrl_1000T(
  1134. tp->link_config.flowctrl);
  1135. if (phydev->pause)
  1136. rmt_adv = LPA_PAUSE_CAP;
  1137. if (phydev->asym_pause)
  1138. rmt_adv |= LPA_PAUSE_ASYM;
  1139. }
  1140. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1141. } else
  1142. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1143. if (mac_mode != tp->mac_mode) {
  1144. tp->mac_mode = mac_mode;
  1145. tw32_f(MAC_MODE, tp->mac_mode);
  1146. udelay(40);
  1147. }
  1148. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1149. if (phydev->speed == SPEED_10)
  1150. tw32(MAC_MI_STAT,
  1151. MAC_MI_STAT_10MBPS_MODE |
  1152. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1153. else
  1154. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1155. }
  1156. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1157. tw32(MAC_TX_LENGTHS,
  1158. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1159. (6 << TX_LENGTHS_IPG_SHIFT) |
  1160. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1161. else
  1162. tw32(MAC_TX_LENGTHS,
  1163. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1164. (6 << TX_LENGTHS_IPG_SHIFT) |
  1165. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1166. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1167. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1168. phydev->speed != tp->link_config.active_speed ||
  1169. phydev->duplex != tp->link_config.active_duplex ||
  1170. oldflowctrl != tp->link_config.active_flowctrl)
  1171. linkmesg = 1;
  1172. tp->link_config.active_speed = phydev->speed;
  1173. tp->link_config.active_duplex = phydev->duplex;
  1174. spin_unlock(&tp->lock);
  1175. if (linkmesg)
  1176. tg3_link_report(tp);
  1177. }
  1178. static int tg3_phy_init(struct tg3 *tp)
  1179. {
  1180. struct phy_device *phydev;
  1181. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1182. return 0;
  1183. /* Bring the PHY back to a known state. */
  1184. tg3_bmcr_reset(tp);
  1185. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1186. /* Attach the MAC to the PHY. */
  1187. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1188. phydev->dev_flags, phydev->interface);
  1189. if (IS_ERR(phydev)) {
  1190. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1191. return PTR_ERR(phydev);
  1192. }
  1193. /* Mask with MAC supported features. */
  1194. switch (phydev->interface) {
  1195. case PHY_INTERFACE_MODE_GMII:
  1196. case PHY_INTERFACE_MODE_RGMII:
  1197. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1198. phydev->supported &= (PHY_GBIT_FEATURES |
  1199. SUPPORTED_Pause |
  1200. SUPPORTED_Asym_Pause);
  1201. break;
  1202. }
  1203. /* fallthru */
  1204. case PHY_INTERFACE_MODE_MII:
  1205. phydev->supported &= (PHY_BASIC_FEATURES |
  1206. SUPPORTED_Pause |
  1207. SUPPORTED_Asym_Pause);
  1208. break;
  1209. default:
  1210. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1211. return -EINVAL;
  1212. }
  1213. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1214. phydev->advertising = phydev->supported;
  1215. return 0;
  1216. }
  1217. static void tg3_phy_start(struct tg3 *tp)
  1218. {
  1219. struct phy_device *phydev;
  1220. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1221. return;
  1222. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1223. if (tp->link_config.phy_is_low_power) {
  1224. tp->link_config.phy_is_low_power = 0;
  1225. phydev->speed = tp->link_config.orig_speed;
  1226. phydev->duplex = tp->link_config.orig_duplex;
  1227. phydev->autoneg = tp->link_config.orig_autoneg;
  1228. phydev->advertising = tp->link_config.orig_advertising;
  1229. }
  1230. phy_start(phydev);
  1231. phy_start_aneg(phydev);
  1232. }
  1233. static void tg3_phy_stop(struct tg3 *tp)
  1234. {
  1235. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1236. return;
  1237. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1238. }
  1239. static void tg3_phy_fini(struct tg3 *tp)
  1240. {
  1241. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1242. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1243. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1244. }
  1245. }
  1246. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1247. {
  1248. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1249. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1250. }
  1251. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1252. {
  1253. u32 phytest;
  1254. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1255. u32 phy;
  1256. tg3_writephy(tp, MII_TG3_FET_TEST,
  1257. phytest | MII_TG3_FET_SHADOW_EN);
  1258. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1259. if (enable)
  1260. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1261. else
  1262. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1263. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1264. }
  1265. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1266. }
  1267. }
  1268. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1269. {
  1270. u32 reg;
  1271. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1272. return;
  1273. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1274. tg3_phy_fet_toggle_apd(tp, enable);
  1275. return;
  1276. }
  1277. reg = MII_TG3_MISC_SHDW_WREN |
  1278. MII_TG3_MISC_SHDW_SCR5_SEL |
  1279. MII_TG3_MISC_SHDW_SCR5_LPED |
  1280. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1281. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1282. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1283. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1284. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1285. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1286. reg = MII_TG3_MISC_SHDW_WREN |
  1287. MII_TG3_MISC_SHDW_APD_SEL |
  1288. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1289. if (enable)
  1290. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1291. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1292. }
  1293. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1294. {
  1295. u32 phy;
  1296. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1297. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1298. return;
  1299. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1300. u32 ephy;
  1301. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1302. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1303. tg3_writephy(tp, MII_TG3_FET_TEST,
  1304. ephy | MII_TG3_FET_SHADOW_EN);
  1305. if (!tg3_readphy(tp, reg, &phy)) {
  1306. if (enable)
  1307. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1308. else
  1309. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1310. tg3_writephy(tp, reg, phy);
  1311. }
  1312. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1313. }
  1314. } else {
  1315. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1316. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1317. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1318. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1319. if (enable)
  1320. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1321. else
  1322. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1323. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1324. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1325. }
  1326. }
  1327. }
  1328. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1329. {
  1330. u32 val;
  1331. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1332. return;
  1333. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1334. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1335. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1336. (val | (1 << 15) | (1 << 4)));
  1337. }
  1338. static void tg3_phy_apply_otp(struct tg3 *tp)
  1339. {
  1340. u32 otp, phy;
  1341. if (!tp->phy_otp)
  1342. return;
  1343. otp = tp->phy_otp;
  1344. /* Enable SM_DSP clock and tx 6dB coding. */
  1345. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1346. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1347. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1348. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1349. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1350. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1351. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1352. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1353. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1354. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1355. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1356. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1357. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1358. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1359. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1360. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1361. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1362. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1363. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1364. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1365. /* Turn off SM_DSP clock. */
  1366. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1367. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1368. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1369. }
  1370. static int tg3_wait_macro_done(struct tg3 *tp)
  1371. {
  1372. int limit = 100;
  1373. while (limit--) {
  1374. u32 tmp32;
  1375. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1376. if ((tmp32 & 0x1000) == 0)
  1377. break;
  1378. }
  1379. }
  1380. if (limit < 0)
  1381. return -EBUSY;
  1382. return 0;
  1383. }
  1384. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1385. {
  1386. static const u32 test_pat[4][6] = {
  1387. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1388. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1389. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1390. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1391. };
  1392. int chan;
  1393. for (chan = 0; chan < 4; chan++) {
  1394. int i;
  1395. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1396. (chan * 0x2000) | 0x0200);
  1397. tg3_writephy(tp, 0x16, 0x0002);
  1398. for (i = 0; i < 6; i++)
  1399. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1400. test_pat[chan][i]);
  1401. tg3_writephy(tp, 0x16, 0x0202);
  1402. if (tg3_wait_macro_done(tp)) {
  1403. *resetp = 1;
  1404. return -EBUSY;
  1405. }
  1406. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1407. (chan * 0x2000) | 0x0200);
  1408. tg3_writephy(tp, 0x16, 0x0082);
  1409. if (tg3_wait_macro_done(tp)) {
  1410. *resetp = 1;
  1411. return -EBUSY;
  1412. }
  1413. tg3_writephy(tp, 0x16, 0x0802);
  1414. if (tg3_wait_macro_done(tp)) {
  1415. *resetp = 1;
  1416. return -EBUSY;
  1417. }
  1418. for (i = 0; i < 6; i += 2) {
  1419. u32 low, high;
  1420. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1421. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1422. tg3_wait_macro_done(tp)) {
  1423. *resetp = 1;
  1424. return -EBUSY;
  1425. }
  1426. low &= 0x7fff;
  1427. high &= 0x000f;
  1428. if (low != test_pat[chan][i] ||
  1429. high != test_pat[chan][i+1]) {
  1430. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1431. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1432. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1433. return -EBUSY;
  1434. }
  1435. }
  1436. }
  1437. return 0;
  1438. }
  1439. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1440. {
  1441. int chan;
  1442. for (chan = 0; chan < 4; chan++) {
  1443. int i;
  1444. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1445. (chan * 0x2000) | 0x0200);
  1446. tg3_writephy(tp, 0x16, 0x0002);
  1447. for (i = 0; i < 6; i++)
  1448. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1449. tg3_writephy(tp, 0x16, 0x0202);
  1450. if (tg3_wait_macro_done(tp))
  1451. return -EBUSY;
  1452. }
  1453. return 0;
  1454. }
  1455. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1456. {
  1457. u32 reg32, phy9_orig;
  1458. int retries, do_phy_reset, err;
  1459. retries = 10;
  1460. do_phy_reset = 1;
  1461. do {
  1462. if (do_phy_reset) {
  1463. err = tg3_bmcr_reset(tp);
  1464. if (err)
  1465. return err;
  1466. do_phy_reset = 0;
  1467. }
  1468. /* Disable transmitter and interrupt. */
  1469. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1470. continue;
  1471. reg32 |= 0x3000;
  1472. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1473. /* Set full-duplex, 1000 mbps. */
  1474. tg3_writephy(tp, MII_BMCR,
  1475. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1476. /* Set to master mode. */
  1477. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1478. continue;
  1479. tg3_writephy(tp, MII_TG3_CTRL,
  1480. (MII_TG3_CTRL_AS_MASTER |
  1481. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1482. /* Enable SM_DSP_CLOCK and 6dB. */
  1483. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1484. /* Block the PHY control access. */
  1485. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1486. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1487. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1488. if (!err)
  1489. break;
  1490. } while (--retries);
  1491. err = tg3_phy_reset_chanpat(tp);
  1492. if (err)
  1493. return err;
  1494. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1495. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1496. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1497. tg3_writephy(tp, 0x16, 0x0000);
  1498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1500. /* Set Extended packet length bit for jumbo frames */
  1501. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1502. }
  1503. else {
  1504. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1505. }
  1506. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1507. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1508. reg32 &= ~0x3000;
  1509. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1510. } else if (!err)
  1511. err = -EBUSY;
  1512. return err;
  1513. }
  1514. /* This will reset the tigon3 PHY if there is no valid
  1515. * link unless the FORCE argument is non-zero.
  1516. */
  1517. static int tg3_phy_reset(struct tg3 *tp)
  1518. {
  1519. u32 cpmuctrl;
  1520. u32 phy_status;
  1521. int err;
  1522. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1523. u32 val;
  1524. val = tr32(GRC_MISC_CFG);
  1525. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1526. udelay(40);
  1527. }
  1528. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1529. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1530. if (err != 0)
  1531. return -EBUSY;
  1532. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1533. netif_carrier_off(tp->dev);
  1534. tg3_link_report(tp);
  1535. }
  1536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1537. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1539. err = tg3_phy_reset_5703_4_5(tp);
  1540. if (err)
  1541. return err;
  1542. goto out;
  1543. }
  1544. cpmuctrl = 0;
  1545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1546. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1547. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1548. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1549. tw32(TG3_CPMU_CTRL,
  1550. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1551. }
  1552. err = tg3_bmcr_reset(tp);
  1553. if (err)
  1554. return err;
  1555. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1556. u32 phy;
  1557. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1558. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1559. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1560. }
  1561. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1562. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1563. u32 val;
  1564. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1565. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1566. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1567. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1568. udelay(40);
  1569. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1570. }
  1571. }
  1572. tg3_phy_apply_otp(tp);
  1573. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1574. tg3_phy_toggle_apd(tp, true);
  1575. else
  1576. tg3_phy_toggle_apd(tp, false);
  1577. out:
  1578. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1579. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1580. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1581. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1582. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1583. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1584. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1585. }
  1586. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1587. tg3_writephy(tp, 0x1c, 0x8d68);
  1588. tg3_writephy(tp, 0x1c, 0x8d68);
  1589. }
  1590. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1591. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1592. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1593. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1594. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1595. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1596. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1597. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1598. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1599. }
  1600. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1601. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1602. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1603. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1604. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1605. tg3_writephy(tp, MII_TG3_TEST1,
  1606. MII_TG3_TEST1_TRIM_EN | 0x4);
  1607. } else
  1608. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1609. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1610. }
  1611. /* Set Extended packet length bit (bit 14) on all chips that */
  1612. /* support jumbo frames */
  1613. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1614. /* Cannot do read-modify-write on 5401 */
  1615. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1616. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1617. u32 phy_reg;
  1618. /* Set bit 14 with read-modify-write to preserve other bits */
  1619. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1620. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1622. }
  1623. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1624. * jumbo frames transmission.
  1625. */
  1626. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1627. u32 phy_reg;
  1628. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1629. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1630. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1631. }
  1632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1633. /* adjust output voltage */
  1634. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1635. }
  1636. tg3_phy_toggle_automdix(tp, 1);
  1637. tg3_phy_set_wirespeed(tp);
  1638. return 0;
  1639. }
  1640. static void tg3_frob_aux_power(struct tg3 *tp)
  1641. {
  1642. struct tg3 *tp_peer = tp;
  1643. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1644. return;
  1645. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1646. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1647. struct net_device *dev_peer;
  1648. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1649. /* remove_one() may have been run on the peer. */
  1650. if (!dev_peer)
  1651. tp_peer = tp;
  1652. else
  1653. tp_peer = netdev_priv(dev_peer);
  1654. }
  1655. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1656. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1657. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1658. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1660. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1661. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1662. (GRC_LCLCTRL_GPIO_OE0 |
  1663. GRC_LCLCTRL_GPIO_OE1 |
  1664. GRC_LCLCTRL_GPIO_OE2 |
  1665. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1666. GRC_LCLCTRL_GPIO_OUTPUT1),
  1667. 100);
  1668. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1669. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1670. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1671. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1672. GRC_LCLCTRL_GPIO_OE1 |
  1673. GRC_LCLCTRL_GPIO_OE2 |
  1674. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1675. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1676. tp->grc_local_ctrl;
  1677. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1678. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1679. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1680. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1681. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1682. } else {
  1683. u32 no_gpio2;
  1684. u32 grc_local_ctrl = 0;
  1685. if (tp_peer != tp &&
  1686. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1687. return;
  1688. /* Workaround to prevent overdrawing Amps. */
  1689. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1690. ASIC_REV_5714) {
  1691. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1692. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1693. grc_local_ctrl, 100);
  1694. }
  1695. /* On 5753 and variants, GPIO2 cannot be used. */
  1696. no_gpio2 = tp->nic_sram_data_cfg &
  1697. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1698. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1699. GRC_LCLCTRL_GPIO_OE1 |
  1700. GRC_LCLCTRL_GPIO_OE2 |
  1701. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1702. GRC_LCLCTRL_GPIO_OUTPUT2;
  1703. if (no_gpio2) {
  1704. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1705. GRC_LCLCTRL_GPIO_OUTPUT2);
  1706. }
  1707. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1708. grc_local_ctrl, 100);
  1709. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1710. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1711. grc_local_ctrl, 100);
  1712. if (!no_gpio2) {
  1713. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1714. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1715. grc_local_ctrl, 100);
  1716. }
  1717. }
  1718. } else {
  1719. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1720. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1721. if (tp_peer != tp &&
  1722. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1723. return;
  1724. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1725. (GRC_LCLCTRL_GPIO_OE1 |
  1726. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1727. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1728. GRC_LCLCTRL_GPIO_OE1, 100);
  1729. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1730. (GRC_LCLCTRL_GPIO_OE1 |
  1731. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1732. }
  1733. }
  1734. }
  1735. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1736. {
  1737. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1738. return 1;
  1739. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1740. if (speed != SPEED_10)
  1741. return 1;
  1742. } else if (speed == SPEED_10)
  1743. return 1;
  1744. return 0;
  1745. }
  1746. static int tg3_setup_phy(struct tg3 *, int);
  1747. #define RESET_KIND_SHUTDOWN 0
  1748. #define RESET_KIND_INIT 1
  1749. #define RESET_KIND_SUSPEND 2
  1750. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1751. static int tg3_halt_cpu(struct tg3 *, u32);
  1752. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1753. {
  1754. u32 val;
  1755. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1757. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1758. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1759. sg_dig_ctrl |=
  1760. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1761. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1762. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1763. }
  1764. return;
  1765. }
  1766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1767. tg3_bmcr_reset(tp);
  1768. val = tr32(GRC_MISC_CFG);
  1769. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1770. udelay(40);
  1771. return;
  1772. } else if (do_low_power) {
  1773. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1774. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1775. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1776. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1777. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1778. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1779. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1780. }
  1781. /* The PHY should not be powered down on some chips because
  1782. * of bugs.
  1783. */
  1784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1785. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1786. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1787. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1788. return;
  1789. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1790. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1791. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1792. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1793. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1794. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1795. }
  1796. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1797. }
  1798. /* tp->lock is held. */
  1799. static int tg3_nvram_lock(struct tg3 *tp)
  1800. {
  1801. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1802. int i;
  1803. if (tp->nvram_lock_cnt == 0) {
  1804. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1805. for (i = 0; i < 8000; i++) {
  1806. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1807. break;
  1808. udelay(20);
  1809. }
  1810. if (i == 8000) {
  1811. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1812. return -ENODEV;
  1813. }
  1814. }
  1815. tp->nvram_lock_cnt++;
  1816. }
  1817. return 0;
  1818. }
  1819. /* tp->lock is held. */
  1820. static void tg3_nvram_unlock(struct tg3 *tp)
  1821. {
  1822. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1823. if (tp->nvram_lock_cnt > 0)
  1824. tp->nvram_lock_cnt--;
  1825. if (tp->nvram_lock_cnt == 0)
  1826. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1827. }
  1828. }
  1829. /* tp->lock is held. */
  1830. static void tg3_enable_nvram_access(struct tg3 *tp)
  1831. {
  1832. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1833. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1834. u32 nvaccess = tr32(NVRAM_ACCESS);
  1835. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1836. }
  1837. }
  1838. /* tp->lock is held. */
  1839. static void tg3_disable_nvram_access(struct tg3 *tp)
  1840. {
  1841. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1842. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1843. u32 nvaccess = tr32(NVRAM_ACCESS);
  1844. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1845. }
  1846. }
  1847. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1848. u32 offset, u32 *val)
  1849. {
  1850. u32 tmp;
  1851. int i;
  1852. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1853. return -EINVAL;
  1854. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1855. EEPROM_ADDR_DEVID_MASK |
  1856. EEPROM_ADDR_READ);
  1857. tw32(GRC_EEPROM_ADDR,
  1858. tmp |
  1859. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1860. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1861. EEPROM_ADDR_ADDR_MASK) |
  1862. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1863. for (i = 0; i < 1000; i++) {
  1864. tmp = tr32(GRC_EEPROM_ADDR);
  1865. if (tmp & EEPROM_ADDR_COMPLETE)
  1866. break;
  1867. msleep(1);
  1868. }
  1869. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1870. return -EBUSY;
  1871. tmp = tr32(GRC_EEPROM_DATA);
  1872. /*
  1873. * The data will always be opposite the native endian
  1874. * format. Perform a blind byteswap to compensate.
  1875. */
  1876. *val = swab32(tmp);
  1877. return 0;
  1878. }
  1879. #define NVRAM_CMD_TIMEOUT 10000
  1880. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1881. {
  1882. int i;
  1883. tw32(NVRAM_CMD, nvram_cmd);
  1884. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1885. udelay(10);
  1886. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1887. udelay(10);
  1888. break;
  1889. }
  1890. }
  1891. if (i == NVRAM_CMD_TIMEOUT)
  1892. return -EBUSY;
  1893. return 0;
  1894. }
  1895. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1896. {
  1897. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1898. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1899. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1900. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1901. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1902. addr = ((addr / tp->nvram_pagesize) <<
  1903. ATMEL_AT45DB0X1B_PAGE_POS) +
  1904. (addr % tp->nvram_pagesize);
  1905. return addr;
  1906. }
  1907. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1908. {
  1909. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1910. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1911. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1912. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1913. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1914. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1915. tp->nvram_pagesize) +
  1916. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1917. return addr;
  1918. }
  1919. /* NOTE: Data read in from NVRAM is byteswapped according to
  1920. * the byteswapping settings for all other register accesses.
  1921. * tg3 devices are BE devices, so on a BE machine, the data
  1922. * returned will be exactly as it is seen in NVRAM. On a LE
  1923. * machine, the 32-bit value will be byteswapped.
  1924. */
  1925. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1926. {
  1927. int ret;
  1928. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1929. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1930. offset = tg3_nvram_phys_addr(tp, offset);
  1931. if (offset > NVRAM_ADDR_MSK)
  1932. return -EINVAL;
  1933. ret = tg3_nvram_lock(tp);
  1934. if (ret)
  1935. return ret;
  1936. tg3_enable_nvram_access(tp);
  1937. tw32(NVRAM_ADDR, offset);
  1938. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1939. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1940. if (ret == 0)
  1941. *val = tr32(NVRAM_RDDATA);
  1942. tg3_disable_nvram_access(tp);
  1943. tg3_nvram_unlock(tp);
  1944. return ret;
  1945. }
  1946. /* Ensures NVRAM data is in bytestream format. */
  1947. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1948. {
  1949. u32 v;
  1950. int res = tg3_nvram_read(tp, offset, &v);
  1951. if (!res)
  1952. *val = cpu_to_be32(v);
  1953. return res;
  1954. }
  1955. /* tp->lock is held. */
  1956. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1957. {
  1958. u32 addr_high, addr_low;
  1959. int i;
  1960. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1961. tp->dev->dev_addr[1]);
  1962. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1963. (tp->dev->dev_addr[3] << 16) |
  1964. (tp->dev->dev_addr[4] << 8) |
  1965. (tp->dev->dev_addr[5] << 0));
  1966. for (i = 0; i < 4; i++) {
  1967. if (i == 1 && skip_mac_1)
  1968. continue;
  1969. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1970. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1971. }
  1972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1973. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1974. for (i = 0; i < 12; i++) {
  1975. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1976. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1977. }
  1978. }
  1979. addr_high = (tp->dev->dev_addr[0] +
  1980. tp->dev->dev_addr[1] +
  1981. tp->dev->dev_addr[2] +
  1982. tp->dev->dev_addr[3] +
  1983. tp->dev->dev_addr[4] +
  1984. tp->dev->dev_addr[5]) &
  1985. TX_BACKOFF_SEED_MASK;
  1986. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1987. }
  1988. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1989. {
  1990. u32 misc_host_ctrl;
  1991. bool device_should_wake, do_low_power;
  1992. /* Make sure register accesses (indirect or otherwise)
  1993. * will function correctly.
  1994. */
  1995. pci_write_config_dword(tp->pdev,
  1996. TG3PCI_MISC_HOST_CTRL,
  1997. tp->misc_host_ctrl);
  1998. switch (state) {
  1999. case PCI_D0:
  2000. pci_enable_wake(tp->pdev, state, false);
  2001. pci_set_power_state(tp->pdev, PCI_D0);
  2002. /* Switch out of Vaux if it is a NIC */
  2003. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2004. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2005. return 0;
  2006. case PCI_D1:
  2007. case PCI_D2:
  2008. case PCI_D3hot:
  2009. break;
  2010. default:
  2011. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2012. tp->dev->name, state);
  2013. return -EINVAL;
  2014. }
  2015. /* Restore the CLKREQ setting. */
  2016. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2017. u16 lnkctl;
  2018. pci_read_config_word(tp->pdev,
  2019. tp->pcie_cap + PCI_EXP_LNKCTL,
  2020. &lnkctl);
  2021. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2022. pci_write_config_word(tp->pdev,
  2023. tp->pcie_cap + PCI_EXP_LNKCTL,
  2024. lnkctl);
  2025. }
  2026. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2027. tw32(TG3PCI_MISC_HOST_CTRL,
  2028. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2029. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2030. device_may_wakeup(&tp->pdev->dev) &&
  2031. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2032. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2033. do_low_power = false;
  2034. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2035. !tp->link_config.phy_is_low_power) {
  2036. struct phy_device *phydev;
  2037. u32 phyid, advertising;
  2038. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2039. tp->link_config.phy_is_low_power = 1;
  2040. tp->link_config.orig_speed = phydev->speed;
  2041. tp->link_config.orig_duplex = phydev->duplex;
  2042. tp->link_config.orig_autoneg = phydev->autoneg;
  2043. tp->link_config.orig_advertising = phydev->advertising;
  2044. advertising = ADVERTISED_TP |
  2045. ADVERTISED_Pause |
  2046. ADVERTISED_Autoneg |
  2047. ADVERTISED_10baseT_Half;
  2048. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2049. device_should_wake) {
  2050. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2051. advertising |=
  2052. ADVERTISED_100baseT_Half |
  2053. ADVERTISED_100baseT_Full |
  2054. ADVERTISED_10baseT_Full;
  2055. else
  2056. advertising |= ADVERTISED_10baseT_Full;
  2057. }
  2058. phydev->advertising = advertising;
  2059. phy_start_aneg(phydev);
  2060. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2061. if (phyid != TG3_PHY_ID_BCMAC131) {
  2062. phyid &= TG3_PHY_OUI_MASK;
  2063. if (phyid == TG3_PHY_OUI_1 ||
  2064. phyid == TG3_PHY_OUI_2 ||
  2065. phyid == TG3_PHY_OUI_3)
  2066. do_low_power = true;
  2067. }
  2068. }
  2069. } else {
  2070. do_low_power = true;
  2071. if (tp->link_config.phy_is_low_power == 0) {
  2072. tp->link_config.phy_is_low_power = 1;
  2073. tp->link_config.orig_speed = tp->link_config.speed;
  2074. tp->link_config.orig_duplex = tp->link_config.duplex;
  2075. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2076. }
  2077. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2078. tp->link_config.speed = SPEED_10;
  2079. tp->link_config.duplex = DUPLEX_HALF;
  2080. tp->link_config.autoneg = AUTONEG_ENABLE;
  2081. tg3_setup_phy(tp, 0);
  2082. }
  2083. }
  2084. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2085. u32 val;
  2086. val = tr32(GRC_VCPU_EXT_CTRL);
  2087. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2088. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2089. int i;
  2090. u32 val;
  2091. for (i = 0; i < 200; i++) {
  2092. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2093. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2094. break;
  2095. msleep(1);
  2096. }
  2097. }
  2098. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2099. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2100. WOL_DRV_STATE_SHUTDOWN |
  2101. WOL_DRV_WOL |
  2102. WOL_SET_MAGIC_PKT);
  2103. if (device_should_wake) {
  2104. u32 mac_mode;
  2105. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2106. if (do_low_power) {
  2107. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2108. udelay(40);
  2109. }
  2110. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2111. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2112. else
  2113. mac_mode = MAC_MODE_PORT_MODE_MII;
  2114. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2115. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2116. ASIC_REV_5700) {
  2117. u32 speed = (tp->tg3_flags &
  2118. TG3_FLAG_WOL_SPEED_100MB) ?
  2119. SPEED_100 : SPEED_10;
  2120. if (tg3_5700_link_polarity(tp, speed))
  2121. mac_mode |= MAC_MODE_LINK_POLARITY;
  2122. else
  2123. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2124. }
  2125. } else {
  2126. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2127. }
  2128. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2129. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2130. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2131. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2132. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2133. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2134. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2135. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2136. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2137. mac_mode |= tp->mac_mode &
  2138. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2139. if (mac_mode & MAC_MODE_APE_TX_EN)
  2140. mac_mode |= MAC_MODE_TDE_ENABLE;
  2141. }
  2142. tw32_f(MAC_MODE, mac_mode);
  2143. udelay(100);
  2144. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2145. udelay(10);
  2146. }
  2147. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2148. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2150. u32 base_val;
  2151. base_val = tp->pci_clock_ctrl;
  2152. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2153. CLOCK_CTRL_TXCLK_DISABLE);
  2154. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2155. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2156. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2157. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2158. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2159. /* do nothing */
  2160. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2161. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2162. u32 newbits1, newbits2;
  2163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2165. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2166. CLOCK_CTRL_TXCLK_DISABLE |
  2167. CLOCK_CTRL_ALTCLK);
  2168. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2169. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2170. newbits1 = CLOCK_CTRL_625_CORE;
  2171. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2172. } else {
  2173. newbits1 = CLOCK_CTRL_ALTCLK;
  2174. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2175. }
  2176. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2177. 40);
  2178. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2179. 40);
  2180. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2181. u32 newbits3;
  2182. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2183. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2184. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2185. CLOCK_CTRL_TXCLK_DISABLE |
  2186. CLOCK_CTRL_44MHZ_CORE);
  2187. } else {
  2188. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2189. }
  2190. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2191. tp->pci_clock_ctrl | newbits3, 40);
  2192. }
  2193. }
  2194. if (!(device_should_wake) &&
  2195. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2196. tg3_power_down_phy(tp, do_low_power);
  2197. tg3_frob_aux_power(tp);
  2198. /* Workaround for unstable PLL clock */
  2199. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2200. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2201. u32 val = tr32(0x7d00);
  2202. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2203. tw32(0x7d00, val);
  2204. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2205. int err;
  2206. err = tg3_nvram_lock(tp);
  2207. tg3_halt_cpu(tp, RX_CPU_BASE);
  2208. if (!err)
  2209. tg3_nvram_unlock(tp);
  2210. }
  2211. }
  2212. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2213. if (device_should_wake)
  2214. pci_enable_wake(tp->pdev, state, true);
  2215. /* Finally, set the new power state. */
  2216. pci_set_power_state(tp->pdev, state);
  2217. return 0;
  2218. }
  2219. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2220. {
  2221. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2222. case MII_TG3_AUX_STAT_10HALF:
  2223. *speed = SPEED_10;
  2224. *duplex = DUPLEX_HALF;
  2225. break;
  2226. case MII_TG3_AUX_STAT_10FULL:
  2227. *speed = SPEED_10;
  2228. *duplex = DUPLEX_FULL;
  2229. break;
  2230. case MII_TG3_AUX_STAT_100HALF:
  2231. *speed = SPEED_100;
  2232. *duplex = DUPLEX_HALF;
  2233. break;
  2234. case MII_TG3_AUX_STAT_100FULL:
  2235. *speed = SPEED_100;
  2236. *duplex = DUPLEX_FULL;
  2237. break;
  2238. case MII_TG3_AUX_STAT_1000HALF:
  2239. *speed = SPEED_1000;
  2240. *duplex = DUPLEX_HALF;
  2241. break;
  2242. case MII_TG3_AUX_STAT_1000FULL:
  2243. *speed = SPEED_1000;
  2244. *duplex = DUPLEX_FULL;
  2245. break;
  2246. default:
  2247. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2248. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2249. SPEED_10;
  2250. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2251. DUPLEX_HALF;
  2252. break;
  2253. }
  2254. *speed = SPEED_INVALID;
  2255. *duplex = DUPLEX_INVALID;
  2256. break;
  2257. }
  2258. }
  2259. static void tg3_phy_copper_begin(struct tg3 *tp)
  2260. {
  2261. u32 new_adv;
  2262. int i;
  2263. if (tp->link_config.phy_is_low_power) {
  2264. /* Entering low power mode. Disable gigabit and
  2265. * 100baseT advertisements.
  2266. */
  2267. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2268. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2269. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2270. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2271. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2272. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2273. } else if (tp->link_config.speed == SPEED_INVALID) {
  2274. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2275. tp->link_config.advertising &=
  2276. ~(ADVERTISED_1000baseT_Half |
  2277. ADVERTISED_1000baseT_Full);
  2278. new_adv = ADVERTISE_CSMA;
  2279. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2280. new_adv |= ADVERTISE_10HALF;
  2281. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2282. new_adv |= ADVERTISE_10FULL;
  2283. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2284. new_adv |= ADVERTISE_100HALF;
  2285. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2286. new_adv |= ADVERTISE_100FULL;
  2287. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2288. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2289. if (tp->link_config.advertising &
  2290. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2291. new_adv = 0;
  2292. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2293. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2294. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2295. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2296. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2297. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2298. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2299. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2300. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2301. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2302. } else {
  2303. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2304. }
  2305. } else {
  2306. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2307. new_adv |= ADVERTISE_CSMA;
  2308. /* Asking for a specific link mode. */
  2309. if (tp->link_config.speed == SPEED_1000) {
  2310. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2311. if (tp->link_config.duplex == DUPLEX_FULL)
  2312. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2313. else
  2314. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2315. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2316. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2317. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2318. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2319. } else {
  2320. if (tp->link_config.speed == SPEED_100) {
  2321. if (tp->link_config.duplex == DUPLEX_FULL)
  2322. new_adv |= ADVERTISE_100FULL;
  2323. else
  2324. new_adv |= ADVERTISE_100HALF;
  2325. } else {
  2326. if (tp->link_config.duplex == DUPLEX_FULL)
  2327. new_adv |= ADVERTISE_10FULL;
  2328. else
  2329. new_adv |= ADVERTISE_10HALF;
  2330. }
  2331. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2332. new_adv = 0;
  2333. }
  2334. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2335. }
  2336. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2337. tp->link_config.speed != SPEED_INVALID) {
  2338. u32 bmcr, orig_bmcr;
  2339. tp->link_config.active_speed = tp->link_config.speed;
  2340. tp->link_config.active_duplex = tp->link_config.duplex;
  2341. bmcr = 0;
  2342. switch (tp->link_config.speed) {
  2343. default:
  2344. case SPEED_10:
  2345. break;
  2346. case SPEED_100:
  2347. bmcr |= BMCR_SPEED100;
  2348. break;
  2349. case SPEED_1000:
  2350. bmcr |= TG3_BMCR_SPEED1000;
  2351. break;
  2352. }
  2353. if (tp->link_config.duplex == DUPLEX_FULL)
  2354. bmcr |= BMCR_FULLDPLX;
  2355. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2356. (bmcr != orig_bmcr)) {
  2357. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2358. for (i = 0; i < 1500; i++) {
  2359. u32 tmp;
  2360. udelay(10);
  2361. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2362. tg3_readphy(tp, MII_BMSR, &tmp))
  2363. continue;
  2364. if (!(tmp & BMSR_LSTATUS)) {
  2365. udelay(40);
  2366. break;
  2367. }
  2368. }
  2369. tg3_writephy(tp, MII_BMCR, bmcr);
  2370. udelay(40);
  2371. }
  2372. } else {
  2373. tg3_writephy(tp, MII_BMCR,
  2374. BMCR_ANENABLE | BMCR_ANRESTART);
  2375. }
  2376. }
  2377. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2378. {
  2379. int err;
  2380. /* Turn off tap power management. */
  2381. /* Set Extended packet length bit */
  2382. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2383. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2384. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2385. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2386. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2387. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2388. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2389. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2390. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2391. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2392. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2393. udelay(40);
  2394. return err;
  2395. }
  2396. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2397. {
  2398. u32 adv_reg, all_mask = 0;
  2399. if (mask & ADVERTISED_10baseT_Half)
  2400. all_mask |= ADVERTISE_10HALF;
  2401. if (mask & ADVERTISED_10baseT_Full)
  2402. all_mask |= ADVERTISE_10FULL;
  2403. if (mask & ADVERTISED_100baseT_Half)
  2404. all_mask |= ADVERTISE_100HALF;
  2405. if (mask & ADVERTISED_100baseT_Full)
  2406. all_mask |= ADVERTISE_100FULL;
  2407. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2408. return 0;
  2409. if ((adv_reg & all_mask) != all_mask)
  2410. return 0;
  2411. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2412. u32 tg3_ctrl;
  2413. all_mask = 0;
  2414. if (mask & ADVERTISED_1000baseT_Half)
  2415. all_mask |= ADVERTISE_1000HALF;
  2416. if (mask & ADVERTISED_1000baseT_Full)
  2417. all_mask |= ADVERTISE_1000FULL;
  2418. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2419. return 0;
  2420. if ((tg3_ctrl & all_mask) != all_mask)
  2421. return 0;
  2422. }
  2423. return 1;
  2424. }
  2425. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2426. {
  2427. u32 curadv, reqadv;
  2428. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2429. return 1;
  2430. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2431. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2432. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2433. if (curadv != reqadv)
  2434. return 0;
  2435. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2436. tg3_readphy(tp, MII_LPA, rmtadv);
  2437. } else {
  2438. /* Reprogram the advertisement register, even if it
  2439. * does not affect the current link. If the link
  2440. * gets renegotiated in the future, we can save an
  2441. * additional renegotiation cycle by advertising
  2442. * it correctly in the first place.
  2443. */
  2444. if (curadv != reqadv) {
  2445. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2446. ADVERTISE_PAUSE_ASYM);
  2447. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2448. }
  2449. }
  2450. return 1;
  2451. }
  2452. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2453. {
  2454. int current_link_up;
  2455. u32 bmsr, dummy;
  2456. u32 lcl_adv, rmt_adv;
  2457. u16 current_speed;
  2458. u8 current_duplex;
  2459. int i, err;
  2460. tw32(MAC_EVENT, 0);
  2461. tw32_f(MAC_STATUS,
  2462. (MAC_STATUS_SYNC_CHANGED |
  2463. MAC_STATUS_CFG_CHANGED |
  2464. MAC_STATUS_MI_COMPLETION |
  2465. MAC_STATUS_LNKSTATE_CHANGED));
  2466. udelay(40);
  2467. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2468. tw32_f(MAC_MI_MODE,
  2469. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2470. udelay(80);
  2471. }
  2472. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2473. /* Some third-party PHYs need to be reset on link going
  2474. * down.
  2475. */
  2476. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2478. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2479. netif_carrier_ok(tp->dev)) {
  2480. tg3_readphy(tp, MII_BMSR, &bmsr);
  2481. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2482. !(bmsr & BMSR_LSTATUS))
  2483. force_reset = 1;
  2484. }
  2485. if (force_reset)
  2486. tg3_phy_reset(tp);
  2487. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2488. tg3_readphy(tp, MII_BMSR, &bmsr);
  2489. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2490. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2491. bmsr = 0;
  2492. if (!(bmsr & BMSR_LSTATUS)) {
  2493. err = tg3_init_5401phy_dsp(tp);
  2494. if (err)
  2495. return err;
  2496. tg3_readphy(tp, MII_BMSR, &bmsr);
  2497. for (i = 0; i < 1000; i++) {
  2498. udelay(10);
  2499. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2500. (bmsr & BMSR_LSTATUS)) {
  2501. udelay(40);
  2502. break;
  2503. }
  2504. }
  2505. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2506. !(bmsr & BMSR_LSTATUS) &&
  2507. tp->link_config.active_speed == SPEED_1000) {
  2508. err = tg3_phy_reset(tp);
  2509. if (!err)
  2510. err = tg3_init_5401phy_dsp(tp);
  2511. if (err)
  2512. return err;
  2513. }
  2514. }
  2515. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2516. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2517. /* 5701 {A0,B0} CRC bug workaround */
  2518. tg3_writephy(tp, 0x15, 0x0a75);
  2519. tg3_writephy(tp, 0x1c, 0x8c68);
  2520. tg3_writephy(tp, 0x1c, 0x8d68);
  2521. tg3_writephy(tp, 0x1c, 0x8c68);
  2522. }
  2523. /* Clear pending interrupts... */
  2524. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2525. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2526. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2527. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2528. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2529. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2531. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2532. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2533. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2534. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2535. else
  2536. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2537. }
  2538. current_link_up = 0;
  2539. current_speed = SPEED_INVALID;
  2540. current_duplex = DUPLEX_INVALID;
  2541. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2542. u32 val;
  2543. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2544. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2545. if (!(val & (1 << 10))) {
  2546. val |= (1 << 10);
  2547. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2548. goto relink;
  2549. }
  2550. }
  2551. bmsr = 0;
  2552. for (i = 0; i < 100; i++) {
  2553. tg3_readphy(tp, MII_BMSR, &bmsr);
  2554. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2555. (bmsr & BMSR_LSTATUS))
  2556. break;
  2557. udelay(40);
  2558. }
  2559. if (bmsr & BMSR_LSTATUS) {
  2560. u32 aux_stat, bmcr;
  2561. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2562. for (i = 0; i < 2000; i++) {
  2563. udelay(10);
  2564. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2565. aux_stat)
  2566. break;
  2567. }
  2568. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2569. &current_speed,
  2570. &current_duplex);
  2571. bmcr = 0;
  2572. for (i = 0; i < 200; i++) {
  2573. tg3_readphy(tp, MII_BMCR, &bmcr);
  2574. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2575. continue;
  2576. if (bmcr && bmcr != 0x7fff)
  2577. break;
  2578. udelay(10);
  2579. }
  2580. lcl_adv = 0;
  2581. rmt_adv = 0;
  2582. tp->link_config.active_speed = current_speed;
  2583. tp->link_config.active_duplex = current_duplex;
  2584. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2585. if ((bmcr & BMCR_ANENABLE) &&
  2586. tg3_copper_is_advertising_all(tp,
  2587. tp->link_config.advertising)) {
  2588. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2589. &rmt_adv))
  2590. current_link_up = 1;
  2591. }
  2592. } else {
  2593. if (!(bmcr & BMCR_ANENABLE) &&
  2594. tp->link_config.speed == current_speed &&
  2595. tp->link_config.duplex == current_duplex &&
  2596. tp->link_config.flowctrl ==
  2597. tp->link_config.active_flowctrl) {
  2598. current_link_up = 1;
  2599. }
  2600. }
  2601. if (current_link_up == 1 &&
  2602. tp->link_config.active_duplex == DUPLEX_FULL)
  2603. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2604. }
  2605. relink:
  2606. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2607. u32 tmp;
  2608. tg3_phy_copper_begin(tp);
  2609. tg3_readphy(tp, MII_BMSR, &tmp);
  2610. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2611. (tmp & BMSR_LSTATUS))
  2612. current_link_up = 1;
  2613. }
  2614. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2615. if (current_link_up == 1) {
  2616. if (tp->link_config.active_speed == SPEED_100 ||
  2617. tp->link_config.active_speed == SPEED_10)
  2618. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2619. else
  2620. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2621. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2622. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2623. else
  2624. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2625. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2626. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2627. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2629. if (current_link_up == 1 &&
  2630. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2631. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2632. else
  2633. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2634. }
  2635. /* ??? Without this setting Netgear GA302T PHY does not
  2636. * ??? send/receive packets...
  2637. */
  2638. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2639. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2640. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2641. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2642. udelay(80);
  2643. }
  2644. tw32_f(MAC_MODE, tp->mac_mode);
  2645. udelay(40);
  2646. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2647. /* Polled via timer. */
  2648. tw32_f(MAC_EVENT, 0);
  2649. } else {
  2650. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2651. }
  2652. udelay(40);
  2653. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2654. current_link_up == 1 &&
  2655. tp->link_config.active_speed == SPEED_1000 &&
  2656. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2657. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2658. udelay(120);
  2659. tw32_f(MAC_STATUS,
  2660. (MAC_STATUS_SYNC_CHANGED |
  2661. MAC_STATUS_CFG_CHANGED));
  2662. udelay(40);
  2663. tg3_write_mem(tp,
  2664. NIC_SRAM_FIRMWARE_MBOX,
  2665. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2666. }
  2667. /* Prevent send BD corruption. */
  2668. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2669. u16 oldlnkctl, newlnkctl;
  2670. pci_read_config_word(tp->pdev,
  2671. tp->pcie_cap + PCI_EXP_LNKCTL,
  2672. &oldlnkctl);
  2673. if (tp->link_config.active_speed == SPEED_100 ||
  2674. tp->link_config.active_speed == SPEED_10)
  2675. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2676. else
  2677. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2678. if (newlnkctl != oldlnkctl)
  2679. pci_write_config_word(tp->pdev,
  2680. tp->pcie_cap + PCI_EXP_LNKCTL,
  2681. newlnkctl);
  2682. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2683. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2684. if (tp->link_config.active_speed == SPEED_100 ||
  2685. tp->link_config.active_speed == SPEED_10)
  2686. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2687. else
  2688. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2689. if (newreg != oldreg)
  2690. tw32(TG3_PCIE_LNKCTL, newreg);
  2691. }
  2692. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2693. if (current_link_up)
  2694. netif_carrier_on(tp->dev);
  2695. else
  2696. netif_carrier_off(tp->dev);
  2697. tg3_link_report(tp);
  2698. }
  2699. return 0;
  2700. }
  2701. struct tg3_fiber_aneginfo {
  2702. int state;
  2703. #define ANEG_STATE_UNKNOWN 0
  2704. #define ANEG_STATE_AN_ENABLE 1
  2705. #define ANEG_STATE_RESTART_INIT 2
  2706. #define ANEG_STATE_RESTART 3
  2707. #define ANEG_STATE_DISABLE_LINK_OK 4
  2708. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2709. #define ANEG_STATE_ABILITY_DETECT 6
  2710. #define ANEG_STATE_ACK_DETECT_INIT 7
  2711. #define ANEG_STATE_ACK_DETECT 8
  2712. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2713. #define ANEG_STATE_COMPLETE_ACK 10
  2714. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2715. #define ANEG_STATE_IDLE_DETECT 12
  2716. #define ANEG_STATE_LINK_OK 13
  2717. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2718. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2719. u32 flags;
  2720. #define MR_AN_ENABLE 0x00000001
  2721. #define MR_RESTART_AN 0x00000002
  2722. #define MR_AN_COMPLETE 0x00000004
  2723. #define MR_PAGE_RX 0x00000008
  2724. #define MR_NP_LOADED 0x00000010
  2725. #define MR_TOGGLE_TX 0x00000020
  2726. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2727. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2728. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2729. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2730. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2731. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2732. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2733. #define MR_TOGGLE_RX 0x00002000
  2734. #define MR_NP_RX 0x00004000
  2735. #define MR_LINK_OK 0x80000000
  2736. unsigned long link_time, cur_time;
  2737. u32 ability_match_cfg;
  2738. int ability_match_count;
  2739. char ability_match, idle_match, ack_match;
  2740. u32 txconfig, rxconfig;
  2741. #define ANEG_CFG_NP 0x00000080
  2742. #define ANEG_CFG_ACK 0x00000040
  2743. #define ANEG_CFG_RF2 0x00000020
  2744. #define ANEG_CFG_RF1 0x00000010
  2745. #define ANEG_CFG_PS2 0x00000001
  2746. #define ANEG_CFG_PS1 0x00008000
  2747. #define ANEG_CFG_HD 0x00004000
  2748. #define ANEG_CFG_FD 0x00002000
  2749. #define ANEG_CFG_INVAL 0x00001f06
  2750. };
  2751. #define ANEG_OK 0
  2752. #define ANEG_DONE 1
  2753. #define ANEG_TIMER_ENAB 2
  2754. #define ANEG_FAILED -1
  2755. #define ANEG_STATE_SETTLE_TIME 10000
  2756. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2757. struct tg3_fiber_aneginfo *ap)
  2758. {
  2759. u16 flowctrl;
  2760. unsigned long delta;
  2761. u32 rx_cfg_reg;
  2762. int ret;
  2763. if (ap->state == ANEG_STATE_UNKNOWN) {
  2764. ap->rxconfig = 0;
  2765. ap->link_time = 0;
  2766. ap->cur_time = 0;
  2767. ap->ability_match_cfg = 0;
  2768. ap->ability_match_count = 0;
  2769. ap->ability_match = 0;
  2770. ap->idle_match = 0;
  2771. ap->ack_match = 0;
  2772. }
  2773. ap->cur_time++;
  2774. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2775. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2776. if (rx_cfg_reg != ap->ability_match_cfg) {
  2777. ap->ability_match_cfg = rx_cfg_reg;
  2778. ap->ability_match = 0;
  2779. ap->ability_match_count = 0;
  2780. } else {
  2781. if (++ap->ability_match_count > 1) {
  2782. ap->ability_match = 1;
  2783. ap->ability_match_cfg = rx_cfg_reg;
  2784. }
  2785. }
  2786. if (rx_cfg_reg & ANEG_CFG_ACK)
  2787. ap->ack_match = 1;
  2788. else
  2789. ap->ack_match = 0;
  2790. ap->idle_match = 0;
  2791. } else {
  2792. ap->idle_match = 1;
  2793. ap->ability_match_cfg = 0;
  2794. ap->ability_match_count = 0;
  2795. ap->ability_match = 0;
  2796. ap->ack_match = 0;
  2797. rx_cfg_reg = 0;
  2798. }
  2799. ap->rxconfig = rx_cfg_reg;
  2800. ret = ANEG_OK;
  2801. switch(ap->state) {
  2802. case ANEG_STATE_UNKNOWN:
  2803. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2804. ap->state = ANEG_STATE_AN_ENABLE;
  2805. /* fallthru */
  2806. case ANEG_STATE_AN_ENABLE:
  2807. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2808. if (ap->flags & MR_AN_ENABLE) {
  2809. ap->link_time = 0;
  2810. ap->cur_time = 0;
  2811. ap->ability_match_cfg = 0;
  2812. ap->ability_match_count = 0;
  2813. ap->ability_match = 0;
  2814. ap->idle_match = 0;
  2815. ap->ack_match = 0;
  2816. ap->state = ANEG_STATE_RESTART_INIT;
  2817. } else {
  2818. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2819. }
  2820. break;
  2821. case ANEG_STATE_RESTART_INIT:
  2822. ap->link_time = ap->cur_time;
  2823. ap->flags &= ~(MR_NP_LOADED);
  2824. ap->txconfig = 0;
  2825. tw32(MAC_TX_AUTO_NEG, 0);
  2826. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2827. tw32_f(MAC_MODE, tp->mac_mode);
  2828. udelay(40);
  2829. ret = ANEG_TIMER_ENAB;
  2830. ap->state = ANEG_STATE_RESTART;
  2831. /* fallthru */
  2832. case ANEG_STATE_RESTART:
  2833. delta = ap->cur_time - ap->link_time;
  2834. if (delta > ANEG_STATE_SETTLE_TIME) {
  2835. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2836. } else {
  2837. ret = ANEG_TIMER_ENAB;
  2838. }
  2839. break;
  2840. case ANEG_STATE_DISABLE_LINK_OK:
  2841. ret = ANEG_DONE;
  2842. break;
  2843. case ANEG_STATE_ABILITY_DETECT_INIT:
  2844. ap->flags &= ~(MR_TOGGLE_TX);
  2845. ap->txconfig = ANEG_CFG_FD;
  2846. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2847. if (flowctrl & ADVERTISE_1000XPAUSE)
  2848. ap->txconfig |= ANEG_CFG_PS1;
  2849. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2850. ap->txconfig |= ANEG_CFG_PS2;
  2851. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2852. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2853. tw32_f(MAC_MODE, tp->mac_mode);
  2854. udelay(40);
  2855. ap->state = ANEG_STATE_ABILITY_DETECT;
  2856. break;
  2857. case ANEG_STATE_ABILITY_DETECT:
  2858. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2859. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2860. }
  2861. break;
  2862. case ANEG_STATE_ACK_DETECT_INIT:
  2863. ap->txconfig |= ANEG_CFG_ACK;
  2864. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2865. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2866. tw32_f(MAC_MODE, tp->mac_mode);
  2867. udelay(40);
  2868. ap->state = ANEG_STATE_ACK_DETECT;
  2869. /* fallthru */
  2870. case ANEG_STATE_ACK_DETECT:
  2871. if (ap->ack_match != 0) {
  2872. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2873. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2874. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2875. } else {
  2876. ap->state = ANEG_STATE_AN_ENABLE;
  2877. }
  2878. } else if (ap->ability_match != 0 &&
  2879. ap->rxconfig == 0) {
  2880. ap->state = ANEG_STATE_AN_ENABLE;
  2881. }
  2882. break;
  2883. case ANEG_STATE_COMPLETE_ACK_INIT:
  2884. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2885. ret = ANEG_FAILED;
  2886. break;
  2887. }
  2888. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2889. MR_LP_ADV_HALF_DUPLEX |
  2890. MR_LP_ADV_SYM_PAUSE |
  2891. MR_LP_ADV_ASYM_PAUSE |
  2892. MR_LP_ADV_REMOTE_FAULT1 |
  2893. MR_LP_ADV_REMOTE_FAULT2 |
  2894. MR_LP_ADV_NEXT_PAGE |
  2895. MR_TOGGLE_RX |
  2896. MR_NP_RX);
  2897. if (ap->rxconfig & ANEG_CFG_FD)
  2898. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2899. if (ap->rxconfig & ANEG_CFG_HD)
  2900. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2901. if (ap->rxconfig & ANEG_CFG_PS1)
  2902. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2903. if (ap->rxconfig & ANEG_CFG_PS2)
  2904. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2905. if (ap->rxconfig & ANEG_CFG_RF1)
  2906. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2907. if (ap->rxconfig & ANEG_CFG_RF2)
  2908. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2909. if (ap->rxconfig & ANEG_CFG_NP)
  2910. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2911. ap->link_time = ap->cur_time;
  2912. ap->flags ^= (MR_TOGGLE_TX);
  2913. if (ap->rxconfig & 0x0008)
  2914. ap->flags |= MR_TOGGLE_RX;
  2915. if (ap->rxconfig & ANEG_CFG_NP)
  2916. ap->flags |= MR_NP_RX;
  2917. ap->flags |= MR_PAGE_RX;
  2918. ap->state = ANEG_STATE_COMPLETE_ACK;
  2919. ret = ANEG_TIMER_ENAB;
  2920. break;
  2921. case ANEG_STATE_COMPLETE_ACK:
  2922. if (ap->ability_match != 0 &&
  2923. ap->rxconfig == 0) {
  2924. ap->state = ANEG_STATE_AN_ENABLE;
  2925. break;
  2926. }
  2927. delta = ap->cur_time - ap->link_time;
  2928. if (delta > ANEG_STATE_SETTLE_TIME) {
  2929. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2930. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2931. } else {
  2932. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2933. !(ap->flags & MR_NP_RX)) {
  2934. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2935. } else {
  2936. ret = ANEG_FAILED;
  2937. }
  2938. }
  2939. }
  2940. break;
  2941. case ANEG_STATE_IDLE_DETECT_INIT:
  2942. ap->link_time = ap->cur_time;
  2943. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2944. tw32_f(MAC_MODE, tp->mac_mode);
  2945. udelay(40);
  2946. ap->state = ANEG_STATE_IDLE_DETECT;
  2947. ret = ANEG_TIMER_ENAB;
  2948. break;
  2949. case ANEG_STATE_IDLE_DETECT:
  2950. if (ap->ability_match != 0 &&
  2951. ap->rxconfig == 0) {
  2952. ap->state = ANEG_STATE_AN_ENABLE;
  2953. break;
  2954. }
  2955. delta = ap->cur_time - ap->link_time;
  2956. if (delta > ANEG_STATE_SETTLE_TIME) {
  2957. /* XXX another gem from the Broadcom driver :( */
  2958. ap->state = ANEG_STATE_LINK_OK;
  2959. }
  2960. break;
  2961. case ANEG_STATE_LINK_OK:
  2962. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2963. ret = ANEG_DONE;
  2964. break;
  2965. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2966. /* ??? unimplemented */
  2967. break;
  2968. case ANEG_STATE_NEXT_PAGE_WAIT:
  2969. /* ??? unimplemented */
  2970. break;
  2971. default:
  2972. ret = ANEG_FAILED;
  2973. break;
  2974. }
  2975. return ret;
  2976. }
  2977. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2978. {
  2979. int res = 0;
  2980. struct tg3_fiber_aneginfo aninfo;
  2981. int status = ANEG_FAILED;
  2982. unsigned int tick;
  2983. u32 tmp;
  2984. tw32_f(MAC_TX_AUTO_NEG, 0);
  2985. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2986. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2987. udelay(40);
  2988. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2989. udelay(40);
  2990. memset(&aninfo, 0, sizeof(aninfo));
  2991. aninfo.flags |= MR_AN_ENABLE;
  2992. aninfo.state = ANEG_STATE_UNKNOWN;
  2993. aninfo.cur_time = 0;
  2994. tick = 0;
  2995. while (++tick < 195000) {
  2996. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2997. if (status == ANEG_DONE || status == ANEG_FAILED)
  2998. break;
  2999. udelay(1);
  3000. }
  3001. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3002. tw32_f(MAC_MODE, tp->mac_mode);
  3003. udelay(40);
  3004. *txflags = aninfo.txconfig;
  3005. *rxflags = aninfo.flags;
  3006. if (status == ANEG_DONE &&
  3007. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3008. MR_LP_ADV_FULL_DUPLEX)))
  3009. res = 1;
  3010. return res;
  3011. }
  3012. static void tg3_init_bcm8002(struct tg3 *tp)
  3013. {
  3014. u32 mac_status = tr32(MAC_STATUS);
  3015. int i;
  3016. /* Reset when initting first time or we have a link. */
  3017. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3018. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3019. return;
  3020. /* Set PLL lock range. */
  3021. tg3_writephy(tp, 0x16, 0x8007);
  3022. /* SW reset */
  3023. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3024. /* Wait for reset to complete. */
  3025. /* XXX schedule_timeout() ... */
  3026. for (i = 0; i < 500; i++)
  3027. udelay(10);
  3028. /* Config mode; select PMA/Ch 1 regs. */
  3029. tg3_writephy(tp, 0x10, 0x8411);
  3030. /* Enable auto-lock and comdet, select txclk for tx. */
  3031. tg3_writephy(tp, 0x11, 0x0a10);
  3032. tg3_writephy(tp, 0x18, 0x00a0);
  3033. tg3_writephy(tp, 0x16, 0x41ff);
  3034. /* Assert and deassert POR. */
  3035. tg3_writephy(tp, 0x13, 0x0400);
  3036. udelay(40);
  3037. tg3_writephy(tp, 0x13, 0x0000);
  3038. tg3_writephy(tp, 0x11, 0x0a50);
  3039. udelay(40);
  3040. tg3_writephy(tp, 0x11, 0x0a10);
  3041. /* Wait for signal to stabilize */
  3042. /* XXX schedule_timeout() ... */
  3043. for (i = 0; i < 15000; i++)
  3044. udelay(10);
  3045. /* Deselect the channel register so we can read the PHYID
  3046. * later.
  3047. */
  3048. tg3_writephy(tp, 0x10, 0x8011);
  3049. }
  3050. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3051. {
  3052. u16 flowctrl;
  3053. u32 sg_dig_ctrl, sg_dig_status;
  3054. u32 serdes_cfg, expected_sg_dig_ctrl;
  3055. int workaround, port_a;
  3056. int current_link_up;
  3057. serdes_cfg = 0;
  3058. expected_sg_dig_ctrl = 0;
  3059. workaround = 0;
  3060. port_a = 1;
  3061. current_link_up = 0;
  3062. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3063. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3064. workaround = 1;
  3065. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3066. port_a = 0;
  3067. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3068. /* preserve bits 20-23 for voltage regulator */
  3069. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3070. }
  3071. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3072. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3073. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3074. if (workaround) {
  3075. u32 val = serdes_cfg;
  3076. if (port_a)
  3077. val |= 0xc010000;
  3078. else
  3079. val |= 0x4010000;
  3080. tw32_f(MAC_SERDES_CFG, val);
  3081. }
  3082. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3083. }
  3084. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3085. tg3_setup_flow_control(tp, 0, 0);
  3086. current_link_up = 1;
  3087. }
  3088. goto out;
  3089. }
  3090. /* Want auto-negotiation. */
  3091. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3092. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3093. if (flowctrl & ADVERTISE_1000XPAUSE)
  3094. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3095. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3096. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3097. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3098. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3099. tp->serdes_counter &&
  3100. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3101. MAC_STATUS_RCVD_CFG)) ==
  3102. MAC_STATUS_PCS_SYNCED)) {
  3103. tp->serdes_counter--;
  3104. current_link_up = 1;
  3105. goto out;
  3106. }
  3107. restart_autoneg:
  3108. if (workaround)
  3109. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3110. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3111. udelay(5);
  3112. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3113. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3114. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3115. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3116. MAC_STATUS_SIGNAL_DET)) {
  3117. sg_dig_status = tr32(SG_DIG_STATUS);
  3118. mac_status = tr32(MAC_STATUS);
  3119. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3120. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3121. u32 local_adv = 0, remote_adv = 0;
  3122. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3123. local_adv |= ADVERTISE_1000XPAUSE;
  3124. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3125. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3126. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3127. remote_adv |= LPA_1000XPAUSE;
  3128. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3129. remote_adv |= LPA_1000XPAUSE_ASYM;
  3130. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3131. current_link_up = 1;
  3132. tp->serdes_counter = 0;
  3133. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3134. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3135. if (tp->serdes_counter)
  3136. tp->serdes_counter--;
  3137. else {
  3138. if (workaround) {
  3139. u32 val = serdes_cfg;
  3140. if (port_a)
  3141. val |= 0xc010000;
  3142. else
  3143. val |= 0x4010000;
  3144. tw32_f(MAC_SERDES_CFG, val);
  3145. }
  3146. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3147. udelay(40);
  3148. /* Link parallel detection - link is up */
  3149. /* only if we have PCS_SYNC and not */
  3150. /* receiving config code words */
  3151. mac_status = tr32(MAC_STATUS);
  3152. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3153. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3154. tg3_setup_flow_control(tp, 0, 0);
  3155. current_link_up = 1;
  3156. tp->tg3_flags2 |=
  3157. TG3_FLG2_PARALLEL_DETECT;
  3158. tp->serdes_counter =
  3159. SERDES_PARALLEL_DET_TIMEOUT;
  3160. } else
  3161. goto restart_autoneg;
  3162. }
  3163. }
  3164. } else {
  3165. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3166. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3167. }
  3168. out:
  3169. return current_link_up;
  3170. }
  3171. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3172. {
  3173. int current_link_up = 0;
  3174. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3175. goto out;
  3176. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3177. u32 txflags, rxflags;
  3178. int i;
  3179. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3180. u32 local_adv = 0, remote_adv = 0;
  3181. if (txflags & ANEG_CFG_PS1)
  3182. local_adv |= ADVERTISE_1000XPAUSE;
  3183. if (txflags & ANEG_CFG_PS2)
  3184. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3185. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3186. remote_adv |= LPA_1000XPAUSE;
  3187. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3188. remote_adv |= LPA_1000XPAUSE_ASYM;
  3189. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3190. current_link_up = 1;
  3191. }
  3192. for (i = 0; i < 30; i++) {
  3193. udelay(20);
  3194. tw32_f(MAC_STATUS,
  3195. (MAC_STATUS_SYNC_CHANGED |
  3196. MAC_STATUS_CFG_CHANGED));
  3197. udelay(40);
  3198. if ((tr32(MAC_STATUS) &
  3199. (MAC_STATUS_SYNC_CHANGED |
  3200. MAC_STATUS_CFG_CHANGED)) == 0)
  3201. break;
  3202. }
  3203. mac_status = tr32(MAC_STATUS);
  3204. if (current_link_up == 0 &&
  3205. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3206. !(mac_status & MAC_STATUS_RCVD_CFG))
  3207. current_link_up = 1;
  3208. } else {
  3209. tg3_setup_flow_control(tp, 0, 0);
  3210. /* Forcing 1000FD link up. */
  3211. current_link_up = 1;
  3212. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3213. udelay(40);
  3214. tw32_f(MAC_MODE, tp->mac_mode);
  3215. udelay(40);
  3216. }
  3217. out:
  3218. return current_link_up;
  3219. }
  3220. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3221. {
  3222. u32 orig_pause_cfg;
  3223. u16 orig_active_speed;
  3224. u8 orig_active_duplex;
  3225. u32 mac_status;
  3226. int current_link_up;
  3227. int i;
  3228. orig_pause_cfg = tp->link_config.active_flowctrl;
  3229. orig_active_speed = tp->link_config.active_speed;
  3230. orig_active_duplex = tp->link_config.active_duplex;
  3231. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3232. netif_carrier_ok(tp->dev) &&
  3233. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3234. mac_status = tr32(MAC_STATUS);
  3235. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3236. MAC_STATUS_SIGNAL_DET |
  3237. MAC_STATUS_CFG_CHANGED |
  3238. MAC_STATUS_RCVD_CFG);
  3239. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3240. MAC_STATUS_SIGNAL_DET)) {
  3241. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3242. MAC_STATUS_CFG_CHANGED));
  3243. return 0;
  3244. }
  3245. }
  3246. tw32_f(MAC_TX_AUTO_NEG, 0);
  3247. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3248. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3249. tw32_f(MAC_MODE, tp->mac_mode);
  3250. udelay(40);
  3251. if (tp->phy_id == PHY_ID_BCM8002)
  3252. tg3_init_bcm8002(tp);
  3253. /* Enable link change event even when serdes polling. */
  3254. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3255. udelay(40);
  3256. current_link_up = 0;
  3257. mac_status = tr32(MAC_STATUS);
  3258. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3259. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3260. else
  3261. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3262. tp->hw_status->status =
  3263. (SD_STATUS_UPDATED |
  3264. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3265. for (i = 0; i < 100; i++) {
  3266. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3267. MAC_STATUS_CFG_CHANGED));
  3268. udelay(5);
  3269. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3270. MAC_STATUS_CFG_CHANGED |
  3271. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3272. break;
  3273. }
  3274. mac_status = tr32(MAC_STATUS);
  3275. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3276. current_link_up = 0;
  3277. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3278. tp->serdes_counter == 0) {
  3279. tw32_f(MAC_MODE, (tp->mac_mode |
  3280. MAC_MODE_SEND_CONFIGS));
  3281. udelay(1);
  3282. tw32_f(MAC_MODE, tp->mac_mode);
  3283. }
  3284. }
  3285. if (current_link_up == 1) {
  3286. tp->link_config.active_speed = SPEED_1000;
  3287. tp->link_config.active_duplex = DUPLEX_FULL;
  3288. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3289. LED_CTRL_LNKLED_OVERRIDE |
  3290. LED_CTRL_1000MBPS_ON));
  3291. } else {
  3292. tp->link_config.active_speed = SPEED_INVALID;
  3293. tp->link_config.active_duplex = DUPLEX_INVALID;
  3294. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3295. LED_CTRL_LNKLED_OVERRIDE |
  3296. LED_CTRL_TRAFFIC_OVERRIDE));
  3297. }
  3298. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3299. if (current_link_up)
  3300. netif_carrier_on(tp->dev);
  3301. else
  3302. netif_carrier_off(tp->dev);
  3303. tg3_link_report(tp);
  3304. } else {
  3305. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3306. if (orig_pause_cfg != now_pause_cfg ||
  3307. orig_active_speed != tp->link_config.active_speed ||
  3308. orig_active_duplex != tp->link_config.active_duplex)
  3309. tg3_link_report(tp);
  3310. }
  3311. return 0;
  3312. }
  3313. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3314. {
  3315. int current_link_up, err = 0;
  3316. u32 bmsr, bmcr;
  3317. u16 current_speed;
  3318. u8 current_duplex;
  3319. u32 local_adv, remote_adv;
  3320. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3321. tw32_f(MAC_MODE, tp->mac_mode);
  3322. udelay(40);
  3323. tw32(MAC_EVENT, 0);
  3324. tw32_f(MAC_STATUS,
  3325. (MAC_STATUS_SYNC_CHANGED |
  3326. MAC_STATUS_CFG_CHANGED |
  3327. MAC_STATUS_MI_COMPLETION |
  3328. MAC_STATUS_LNKSTATE_CHANGED));
  3329. udelay(40);
  3330. if (force_reset)
  3331. tg3_phy_reset(tp);
  3332. current_link_up = 0;
  3333. current_speed = SPEED_INVALID;
  3334. current_duplex = DUPLEX_INVALID;
  3335. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3336. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3338. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3339. bmsr |= BMSR_LSTATUS;
  3340. else
  3341. bmsr &= ~BMSR_LSTATUS;
  3342. }
  3343. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3344. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3345. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3346. /* do nothing, just check for link up at the end */
  3347. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3348. u32 adv, new_adv;
  3349. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3350. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3351. ADVERTISE_1000XPAUSE |
  3352. ADVERTISE_1000XPSE_ASYM |
  3353. ADVERTISE_SLCT);
  3354. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3355. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3356. new_adv |= ADVERTISE_1000XHALF;
  3357. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3358. new_adv |= ADVERTISE_1000XFULL;
  3359. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3360. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3361. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3362. tg3_writephy(tp, MII_BMCR, bmcr);
  3363. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3364. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3365. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3366. return err;
  3367. }
  3368. } else {
  3369. u32 new_bmcr;
  3370. bmcr &= ~BMCR_SPEED1000;
  3371. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3372. if (tp->link_config.duplex == DUPLEX_FULL)
  3373. new_bmcr |= BMCR_FULLDPLX;
  3374. if (new_bmcr != bmcr) {
  3375. /* BMCR_SPEED1000 is a reserved bit that needs
  3376. * to be set on write.
  3377. */
  3378. new_bmcr |= BMCR_SPEED1000;
  3379. /* Force a linkdown */
  3380. if (netif_carrier_ok(tp->dev)) {
  3381. u32 adv;
  3382. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3383. adv &= ~(ADVERTISE_1000XFULL |
  3384. ADVERTISE_1000XHALF |
  3385. ADVERTISE_SLCT);
  3386. tg3_writephy(tp, MII_ADVERTISE, adv);
  3387. tg3_writephy(tp, MII_BMCR, bmcr |
  3388. BMCR_ANRESTART |
  3389. BMCR_ANENABLE);
  3390. udelay(10);
  3391. netif_carrier_off(tp->dev);
  3392. }
  3393. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3394. bmcr = new_bmcr;
  3395. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3396. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3397. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3398. ASIC_REV_5714) {
  3399. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3400. bmsr |= BMSR_LSTATUS;
  3401. else
  3402. bmsr &= ~BMSR_LSTATUS;
  3403. }
  3404. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3405. }
  3406. }
  3407. if (bmsr & BMSR_LSTATUS) {
  3408. current_speed = SPEED_1000;
  3409. current_link_up = 1;
  3410. if (bmcr & BMCR_FULLDPLX)
  3411. current_duplex = DUPLEX_FULL;
  3412. else
  3413. current_duplex = DUPLEX_HALF;
  3414. local_adv = 0;
  3415. remote_adv = 0;
  3416. if (bmcr & BMCR_ANENABLE) {
  3417. u32 common;
  3418. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3419. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3420. common = local_adv & remote_adv;
  3421. if (common & (ADVERTISE_1000XHALF |
  3422. ADVERTISE_1000XFULL)) {
  3423. if (common & ADVERTISE_1000XFULL)
  3424. current_duplex = DUPLEX_FULL;
  3425. else
  3426. current_duplex = DUPLEX_HALF;
  3427. }
  3428. else
  3429. current_link_up = 0;
  3430. }
  3431. }
  3432. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3433. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3434. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3435. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3436. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3437. tw32_f(MAC_MODE, tp->mac_mode);
  3438. udelay(40);
  3439. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3440. tp->link_config.active_speed = current_speed;
  3441. tp->link_config.active_duplex = current_duplex;
  3442. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3443. if (current_link_up)
  3444. netif_carrier_on(tp->dev);
  3445. else {
  3446. netif_carrier_off(tp->dev);
  3447. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3448. }
  3449. tg3_link_report(tp);
  3450. }
  3451. return err;
  3452. }
  3453. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3454. {
  3455. if (tp->serdes_counter) {
  3456. /* Give autoneg time to complete. */
  3457. tp->serdes_counter--;
  3458. return;
  3459. }
  3460. if (!netif_carrier_ok(tp->dev) &&
  3461. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3462. u32 bmcr;
  3463. tg3_readphy(tp, MII_BMCR, &bmcr);
  3464. if (bmcr & BMCR_ANENABLE) {
  3465. u32 phy1, phy2;
  3466. /* Select shadow register 0x1f */
  3467. tg3_writephy(tp, 0x1c, 0x7c00);
  3468. tg3_readphy(tp, 0x1c, &phy1);
  3469. /* Select expansion interrupt status register */
  3470. tg3_writephy(tp, 0x17, 0x0f01);
  3471. tg3_readphy(tp, 0x15, &phy2);
  3472. tg3_readphy(tp, 0x15, &phy2);
  3473. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3474. /* We have signal detect and not receiving
  3475. * config code words, link is up by parallel
  3476. * detection.
  3477. */
  3478. bmcr &= ~BMCR_ANENABLE;
  3479. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3480. tg3_writephy(tp, MII_BMCR, bmcr);
  3481. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3482. }
  3483. }
  3484. }
  3485. else if (netif_carrier_ok(tp->dev) &&
  3486. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3487. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3488. u32 phy2;
  3489. /* Select expansion interrupt status register */
  3490. tg3_writephy(tp, 0x17, 0x0f01);
  3491. tg3_readphy(tp, 0x15, &phy2);
  3492. if (phy2 & 0x20) {
  3493. u32 bmcr;
  3494. /* Config code words received, turn on autoneg. */
  3495. tg3_readphy(tp, MII_BMCR, &bmcr);
  3496. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3497. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3498. }
  3499. }
  3500. }
  3501. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3502. {
  3503. int err;
  3504. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3505. err = tg3_setup_fiber_phy(tp, force_reset);
  3506. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3507. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3508. } else {
  3509. err = tg3_setup_copper_phy(tp, force_reset);
  3510. }
  3511. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3512. u32 val, scale;
  3513. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3514. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3515. scale = 65;
  3516. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3517. scale = 6;
  3518. else
  3519. scale = 12;
  3520. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3521. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3522. tw32(GRC_MISC_CFG, val);
  3523. }
  3524. if (tp->link_config.active_speed == SPEED_1000 &&
  3525. tp->link_config.active_duplex == DUPLEX_HALF)
  3526. tw32(MAC_TX_LENGTHS,
  3527. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3528. (6 << TX_LENGTHS_IPG_SHIFT) |
  3529. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3530. else
  3531. tw32(MAC_TX_LENGTHS,
  3532. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3533. (6 << TX_LENGTHS_IPG_SHIFT) |
  3534. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3535. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3536. if (netif_carrier_ok(tp->dev)) {
  3537. tw32(HOSTCC_STAT_COAL_TICKS,
  3538. tp->coal.stats_block_coalesce_usecs);
  3539. } else {
  3540. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3541. }
  3542. }
  3543. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3544. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3545. if (!netif_carrier_ok(tp->dev))
  3546. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3547. tp->pwrmgmt_thresh;
  3548. else
  3549. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3550. tw32(PCIE_PWR_MGMT_THRESH, val);
  3551. }
  3552. return err;
  3553. }
  3554. /* This is called whenever we suspect that the system chipset is re-
  3555. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3556. * is bogus tx completions. We try to recover by setting the
  3557. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3558. * in the workqueue.
  3559. */
  3560. static void tg3_tx_recover(struct tg3 *tp)
  3561. {
  3562. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3563. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3564. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3565. "mapped I/O cycles to the network device, attempting to "
  3566. "recover. Please report the problem to the driver maintainer "
  3567. "and include system chipset information.\n", tp->dev->name);
  3568. spin_lock(&tp->lock);
  3569. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3570. spin_unlock(&tp->lock);
  3571. }
  3572. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3573. {
  3574. smp_mb();
  3575. return (tp->tx_pending -
  3576. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3577. }
  3578. /* Tigon3 never reports partial packet sends. So we do not
  3579. * need special logic to handle SKBs that have not had all
  3580. * of their frags sent yet, like SunGEM does.
  3581. */
  3582. static void tg3_tx(struct tg3 *tp)
  3583. {
  3584. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3585. u32 sw_idx = tp->tx_cons;
  3586. while (sw_idx != hw_idx) {
  3587. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3588. struct sk_buff *skb = ri->skb;
  3589. int i, tx_bug = 0;
  3590. if (unlikely(skb == NULL)) {
  3591. tg3_tx_recover(tp);
  3592. return;
  3593. }
  3594. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3595. ri->skb = NULL;
  3596. sw_idx = NEXT_TX(sw_idx);
  3597. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3598. ri = &tp->tx_buffers[sw_idx];
  3599. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3600. tx_bug = 1;
  3601. sw_idx = NEXT_TX(sw_idx);
  3602. }
  3603. dev_kfree_skb(skb);
  3604. if (unlikely(tx_bug)) {
  3605. tg3_tx_recover(tp);
  3606. return;
  3607. }
  3608. }
  3609. tp->tx_cons = sw_idx;
  3610. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3611. * before checking for netif_queue_stopped(). Without the
  3612. * memory barrier, there is a small possibility that tg3_start_xmit()
  3613. * will miss it and cause the queue to be stopped forever.
  3614. */
  3615. smp_mb();
  3616. if (unlikely(netif_queue_stopped(tp->dev) &&
  3617. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3618. netif_tx_lock(tp->dev);
  3619. if (netif_queue_stopped(tp->dev) &&
  3620. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3621. netif_wake_queue(tp->dev);
  3622. netif_tx_unlock(tp->dev);
  3623. }
  3624. }
  3625. /* Returns size of skb allocated or < 0 on error.
  3626. *
  3627. * We only need to fill in the address because the other members
  3628. * of the RX descriptor are invariant, see tg3_init_rings.
  3629. *
  3630. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3631. * posting buffers we only dirty the first cache line of the RX
  3632. * descriptor (containing the address). Whereas for the RX status
  3633. * buffers the cpu only reads the last cacheline of the RX descriptor
  3634. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3635. */
  3636. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3637. int src_idx, u32 dest_idx_unmasked)
  3638. {
  3639. struct tg3_rx_buffer_desc *desc;
  3640. struct ring_info *map, *src_map;
  3641. struct sk_buff *skb;
  3642. dma_addr_t mapping;
  3643. int skb_size, dest_idx;
  3644. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3645. src_map = NULL;
  3646. switch (opaque_key) {
  3647. case RXD_OPAQUE_RING_STD:
  3648. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3649. desc = &tpr->rx_std[dest_idx];
  3650. map = &tpr->rx_std_buffers[dest_idx];
  3651. if (src_idx >= 0)
  3652. src_map = &tpr->rx_std_buffers[src_idx];
  3653. skb_size = tp->rx_pkt_map_sz;
  3654. break;
  3655. case RXD_OPAQUE_RING_JUMBO:
  3656. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3657. desc = &tpr->rx_jmb[dest_idx].std;
  3658. map = &tpr->rx_jmb_buffers[dest_idx];
  3659. if (src_idx >= 0)
  3660. src_map = &tpr->rx_jmb_buffers[src_idx];
  3661. skb_size = TG3_RX_JMB_MAP_SZ;
  3662. break;
  3663. default:
  3664. return -EINVAL;
  3665. }
  3666. /* Do not overwrite any of the map or rp information
  3667. * until we are sure we can commit to a new buffer.
  3668. *
  3669. * Callers depend upon this behavior and assume that
  3670. * we leave everything unchanged if we fail.
  3671. */
  3672. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3673. if (skb == NULL)
  3674. return -ENOMEM;
  3675. skb_reserve(skb, tp->rx_offset);
  3676. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3677. PCI_DMA_FROMDEVICE);
  3678. map->skb = skb;
  3679. pci_unmap_addr_set(map, mapping, mapping);
  3680. if (src_map != NULL)
  3681. src_map->skb = NULL;
  3682. desc->addr_hi = ((u64)mapping >> 32);
  3683. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3684. return skb_size;
  3685. }
  3686. /* We only need to move over in the address because the other
  3687. * members of the RX descriptor are invariant. See notes above
  3688. * tg3_alloc_rx_skb for full details.
  3689. */
  3690. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3691. int src_idx, u32 dest_idx_unmasked)
  3692. {
  3693. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3694. struct ring_info *src_map, *dest_map;
  3695. int dest_idx;
  3696. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3697. switch (opaque_key) {
  3698. case RXD_OPAQUE_RING_STD:
  3699. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3700. dest_desc = &tpr->rx_std[dest_idx];
  3701. dest_map = &tpr->rx_std_buffers[dest_idx];
  3702. src_desc = &tpr->rx_std[src_idx];
  3703. src_map = &tpr->rx_std_buffers[src_idx];
  3704. break;
  3705. case RXD_OPAQUE_RING_JUMBO:
  3706. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3707. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3708. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3709. src_desc = &tpr->rx_jmb[src_idx].std;
  3710. src_map = &tpr->rx_jmb_buffers[src_idx];
  3711. break;
  3712. default:
  3713. return;
  3714. }
  3715. dest_map->skb = src_map->skb;
  3716. pci_unmap_addr_set(dest_map, mapping,
  3717. pci_unmap_addr(src_map, mapping));
  3718. dest_desc->addr_hi = src_desc->addr_hi;
  3719. dest_desc->addr_lo = src_desc->addr_lo;
  3720. src_map->skb = NULL;
  3721. }
  3722. #if TG3_VLAN_TAG_USED
  3723. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3724. {
  3725. return vlan_gro_receive(&tp->napi, tp->vlgrp, vlan_tag, skb);
  3726. }
  3727. #endif
  3728. /* The RX ring scheme is composed of multiple rings which post fresh
  3729. * buffers to the chip, and one special ring the chip uses to report
  3730. * status back to the host.
  3731. *
  3732. * The special ring reports the status of received packets to the
  3733. * host. The chip does not write into the original descriptor the
  3734. * RX buffer was obtained from. The chip simply takes the original
  3735. * descriptor as provided by the host, updates the status and length
  3736. * field, then writes this into the next status ring entry.
  3737. *
  3738. * Each ring the host uses to post buffers to the chip is described
  3739. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3740. * it is first placed into the on-chip ram. When the packet's length
  3741. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3742. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3743. * which is within the range of the new packet's length is chosen.
  3744. *
  3745. * The "separate ring for rx status" scheme may sound queer, but it makes
  3746. * sense from a cache coherency perspective. If only the host writes
  3747. * to the buffer post rings, and only the chip writes to the rx status
  3748. * rings, then cache lines never move beyond shared-modified state.
  3749. * If both the host and chip were to write into the same ring, cache line
  3750. * eviction could occur since both entities want it in an exclusive state.
  3751. */
  3752. static int tg3_rx(struct tg3 *tp, int budget)
  3753. {
  3754. u32 work_mask, rx_std_posted = 0;
  3755. u32 sw_idx = tp->rx_rcb_ptr;
  3756. u16 hw_idx;
  3757. int received;
  3758. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3759. hw_idx = tp->hw_status->idx[0].rx_producer;
  3760. /*
  3761. * We need to order the read of hw_idx and the read of
  3762. * the opaque cookie.
  3763. */
  3764. rmb();
  3765. work_mask = 0;
  3766. received = 0;
  3767. while (sw_idx != hw_idx && budget > 0) {
  3768. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3769. unsigned int len;
  3770. struct sk_buff *skb;
  3771. dma_addr_t dma_addr;
  3772. u32 opaque_key, desc_idx, *post_ptr;
  3773. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3774. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3775. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3776. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3777. dma_addr = pci_unmap_addr(ri, mapping);
  3778. skb = ri->skb;
  3779. post_ptr = &tpr->rx_std_ptr;
  3780. rx_std_posted++;
  3781. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3782. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3783. dma_addr = pci_unmap_addr(ri, mapping);
  3784. skb = ri->skb;
  3785. post_ptr = &tpr->rx_jmb_ptr;
  3786. } else
  3787. goto next_pkt_nopost;
  3788. work_mask |= opaque_key;
  3789. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3790. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3791. drop_it:
  3792. tg3_recycle_rx(tp, opaque_key,
  3793. desc_idx, *post_ptr);
  3794. drop_it_no_recycle:
  3795. /* Other statistics kept track of by card. */
  3796. tp->net_stats.rx_dropped++;
  3797. goto next_pkt;
  3798. }
  3799. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3800. ETH_FCS_LEN;
  3801. if (len > RX_COPY_THRESHOLD
  3802. && tp->rx_offset == NET_IP_ALIGN
  3803. /* rx_offset will likely not equal NET_IP_ALIGN
  3804. * if this is a 5701 card running in PCI-X mode
  3805. * [see tg3_get_invariants()]
  3806. */
  3807. ) {
  3808. int skb_size;
  3809. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3810. desc_idx, *post_ptr);
  3811. if (skb_size < 0)
  3812. goto drop_it;
  3813. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3814. PCI_DMA_FROMDEVICE);
  3815. skb_put(skb, len);
  3816. } else {
  3817. struct sk_buff *copy_skb;
  3818. tg3_recycle_rx(tp, opaque_key,
  3819. desc_idx, *post_ptr);
  3820. copy_skb = netdev_alloc_skb(tp->dev,
  3821. len + TG3_RAW_IP_ALIGN);
  3822. if (copy_skb == NULL)
  3823. goto drop_it_no_recycle;
  3824. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3825. skb_put(copy_skb, len);
  3826. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3827. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3828. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3829. /* We'll reuse the original ring buffer. */
  3830. skb = copy_skb;
  3831. }
  3832. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3833. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3834. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3835. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3836. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3837. else
  3838. skb->ip_summed = CHECKSUM_NONE;
  3839. skb->protocol = eth_type_trans(skb, tp->dev);
  3840. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3841. skb->protocol != htons(ETH_P_8021Q)) {
  3842. dev_kfree_skb(skb);
  3843. goto next_pkt;
  3844. }
  3845. #if TG3_VLAN_TAG_USED
  3846. if (tp->vlgrp != NULL &&
  3847. desc->type_flags & RXD_FLAG_VLAN) {
  3848. tg3_vlan_rx(tp, skb,
  3849. desc->err_vlan & RXD_VLAN_MASK);
  3850. } else
  3851. #endif
  3852. napi_gro_receive(&tp->napi, skb);
  3853. received++;
  3854. budget--;
  3855. next_pkt:
  3856. (*post_ptr)++;
  3857. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3858. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3859. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3860. TG3_64BIT_REG_LOW, idx);
  3861. work_mask &= ~RXD_OPAQUE_RING_STD;
  3862. rx_std_posted = 0;
  3863. }
  3864. next_pkt_nopost:
  3865. sw_idx++;
  3866. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3867. /* Refresh hw_idx to see if there is new work */
  3868. if (sw_idx == hw_idx) {
  3869. hw_idx = tp->hw_status->idx[0].rx_producer;
  3870. rmb();
  3871. }
  3872. }
  3873. /* ACK the status ring. */
  3874. tp->rx_rcb_ptr = sw_idx;
  3875. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3876. /* Refill RX ring(s). */
  3877. if (work_mask & RXD_OPAQUE_RING_STD) {
  3878. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3879. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3880. sw_idx);
  3881. }
  3882. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3883. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3884. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3885. sw_idx);
  3886. }
  3887. mmiowb();
  3888. return received;
  3889. }
  3890. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3891. {
  3892. struct tg3_hw_status *sblk = tp->hw_status;
  3893. /* handle link change and other phy events */
  3894. if (!(tp->tg3_flags &
  3895. (TG3_FLAG_USE_LINKCHG_REG |
  3896. TG3_FLAG_POLL_SERDES))) {
  3897. if (sblk->status & SD_STATUS_LINK_CHG) {
  3898. sblk->status = SD_STATUS_UPDATED |
  3899. (sblk->status & ~SD_STATUS_LINK_CHG);
  3900. spin_lock(&tp->lock);
  3901. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3902. tw32_f(MAC_STATUS,
  3903. (MAC_STATUS_SYNC_CHANGED |
  3904. MAC_STATUS_CFG_CHANGED |
  3905. MAC_STATUS_MI_COMPLETION |
  3906. MAC_STATUS_LNKSTATE_CHANGED));
  3907. udelay(40);
  3908. } else
  3909. tg3_setup_phy(tp, 0);
  3910. spin_unlock(&tp->lock);
  3911. }
  3912. }
  3913. /* run TX completion thread */
  3914. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3915. tg3_tx(tp);
  3916. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3917. return work_done;
  3918. }
  3919. /* run RX thread, within the bounds set by NAPI.
  3920. * All RX "locking" is done by ensuring outside
  3921. * code synchronizes with tg3->napi.poll()
  3922. */
  3923. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3924. work_done += tg3_rx(tp, budget - work_done);
  3925. return work_done;
  3926. }
  3927. static int tg3_poll(struct napi_struct *napi, int budget)
  3928. {
  3929. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3930. int work_done = 0;
  3931. struct tg3_hw_status *sblk = tp->hw_status;
  3932. while (1) {
  3933. work_done = tg3_poll_work(tp, work_done, budget);
  3934. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3935. goto tx_recovery;
  3936. if (unlikely(work_done >= budget))
  3937. break;
  3938. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3939. /* tp->last_tag is used in tg3_restart_ints() below
  3940. * to tell the hw how much work has been processed,
  3941. * so we must read it before checking for more work.
  3942. */
  3943. tp->last_tag = sblk->status_tag;
  3944. tp->last_irq_tag = tp->last_tag;
  3945. rmb();
  3946. } else
  3947. sblk->status &= ~SD_STATUS_UPDATED;
  3948. if (likely(!tg3_has_work(tp))) {
  3949. napi_complete(napi);
  3950. tg3_restart_ints(tp);
  3951. break;
  3952. }
  3953. }
  3954. return work_done;
  3955. tx_recovery:
  3956. /* work_done is guaranteed to be less than budget. */
  3957. napi_complete(napi);
  3958. schedule_work(&tp->reset_task);
  3959. return work_done;
  3960. }
  3961. static void tg3_irq_quiesce(struct tg3 *tp)
  3962. {
  3963. BUG_ON(tp->irq_sync);
  3964. tp->irq_sync = 1;
  3965. smp_mb();
  3966. synchronize_irq(tp->pdev->irq);
  3967. }
  3968. static inline int tg3_irq_sync(struct tg3 *tp)
  3969. {
  3970. return tp->irq_sync;
  3971. }
  3972. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3973. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3974. * with as well. Most of the time, this is not necessary except when
  3975. * shutting down the device.
  3976. */
  3977. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3978. {
  3979. spin_lock_bh(&tp->lock);
  3980. if (irq_sync)
  3981. tg3_irq_quiesce(tp);
  3982. }
  3983. static inline void tg3_full_unlock(struct tg3 *tp)
  3984. {
  3985. spin_unlock_bh(&tp->lock);
  3986. }
  3987. /* One-shot MSI handler - Chip automatically disables interrupt
  3988. * after sending MSI so driver doesn't have to do it.
  3989. */
  3990. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3991. {
  3992. struct net_device *dev = dev_id;
  3993. struct tg3 *tp = netdev_priv(dev);
  3994. prefetch(tp->hw_status);
  3995. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3996. if (likely(!tg3_irq_sync(tp)))
  3997. napi_schedule(&tp->napi);
  3998. return IRQ_HANDLED;
  3999. }
  4000. /* MSI ISR - No need to check for interrupt sharing and no need to
  4001. * flush status block and interrupt mailbox. PCI ordering rules
  4002. * guarantee that MSI will arrive after the status block.
  4003. */
  4004. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4005. {
  4006. struct net_device *dev = dev_id;
  4007. struct tg3 *tp = netdev_priv(dev);
  4008. prefetch(tp->hw_status);
  4009. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4010. /*
  4011. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4012. * chip-internal interrupt pending events.
  4013. * Writing non-zero to intr-mbox-0 additional tells the
  4014. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4015. * event coalescing.
  4016. */
  4017. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4018. if (likely(!tg3_irq_sync(tp)))
  4019. napi_schedule(&tp->napi);
  4020. return IRQ_RETVAL(1);
  4021. }
  4022. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4023. {
  4024. struct net_device *dev = dev_id;
  4025. struct tg3 *tp = netdev_priv(dev);
  4026. struct tg3_hw_status *sblk = tp->hw_status;
  4027. unsigned int handled = 1;
  4028. /* In INTx mode, it is possible for the interrupt to arrive at
  4029. * the CPU before the status block posted prior to the interrupt.
  4030. * Reading the PCI State register will confirm whether the
  4031. * interrupt is ours and will flush the status block.
  4032. */
  4033. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4034. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4035. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4036. handled = 0;
  4037. goto out;
  4038. }
  4039. }
  4040. /*
  4041. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4042. * chip-internal interrupt pending events.
  4043. * Writing non-zero to intr-mbox-0 additional tells the
  4044. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4045. * event coalescing.
  4046. *
  4047. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4048. * spurious interrupts. The flush impacts performance but
  4049. * excessive spurious interrupts can be worse in some cases.
  4050. */
  4051. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4052. if (tg3_irq_sync(tp))
  4053. goto out;
  4054. sblk->status &= ~SD_STATUS_UPDATED;
  4055. if (likely(tg3_has_work(tp))) {
  4056. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4057. napi_schedule(&tp->napi);
  4058. } else {
  4059. /* No work, shared interrupt perhaps? re-enable
  4060. * interrupts, and flush that PCI write
  4061. */
  4062. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4063. 0x00000000);
  4064. }
  4065. out:
  4066. return IRQ_RETVAL(handled);
  4067. }
  4068. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4069. {
  4070. struct net_device *dev = dev_id;
  4071. struct tg3 *tp = netdev_priv(dev);
  4072. struct tg3_hw_status *sblk = tp->hw_status;
  4073. unsigned int handled = 1;
  4074. /* In INTx mode, it is possible for the interrupt to arrive at
  4075. * the CPU before the status block posted prior to the interrupt.
  4076. * Reading the PCI State register will confirm whether the
  4077. * interrupt is ours and will flush the status block.
  4078. */
  4079. if (unlikely(sblk->status_tag == tp->last_irq_tag)) {
  4080. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4081. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4082. handled = 0;
  4083. goto out;
  4084. }
  4085. }
  4086. /*
  4087. * writing any value to intr-mbox-0 clears PCI INTA# and
  4088. * chip-internal interrupt pending events.
  4089. * writing non-zero to intr-mbox-0 additional tells the
  4090. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4091. * event coalescing.
  4092. *
  4093. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4094. * spurious interrupts. The flush impacts performance but
  4095. * excessive spurious interrupts can be worse in some cases.
  4096. */
  4097. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4098. /*
  4099. * In a shared interrupt configuration, sometimes other devices'
  4100. * interrupts will scream. We record the current status tag here
  4101. * so that the above check can report that the screaming interrupts
  4102. * are unhandled. Eventually they will be silenced.
  4103. */
  4104. tp->last_irq_tag = sblk->status_tag;
  4105. if (tg3_irq_sync(tp))
  4106. goto out;
  4107. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4108. napi_schedule(&tp->napi);
  4109. out:
  4110. return IRQ_RETVAL(handled);
  4111. }
  4112. /* ISR for interrupt test */
  4113. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4114. {
  4115. struct net_device *dev = dev_id;
  4116. struct tg3 *tp = netdev_priv(dev);
  4117. struct tg3_hw_status *sblk = tp->hw_status;
  4118. if ((sblk->status & SD_STATUS_UPDATED) ||
  4119. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4120. tg3_disable_ints(tp);
  4121. return IRQ_RETVAL(1);
  4122. }
  4123. return IRQ_RETVAL(0);
  4124. }
  4125. static int tg3_init_hw(struct tg3 *, int);
  4126. static int tg3_halt(struct tg3 *, int, int);
  4127. /* Restart hardware after configuration changes, self-test, etc.
  4128. * Invoked with tp->lock held.
  4129. */
  4130. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4131. __releases(tp->lock)
  4132. __acquires(tp->lock)
  4133. {
  4134. int err;
  4135. err = tg3_init_hw(tp, reset_phy);
  4136. if (err) {
  4137. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4138. "aborting.\n", tp->dev->name);
  4139. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4140. tg3_full_unlock(tp);
  4141. del_timer_sync(&tp->timer);
  4142. tp->irq_sync = 0;
  4143. napi_enable(&tp->napi);
  4144. dev_close(tp->dev);
  4145. tg3_full_lock(tp, 0);
  4146. }
  4147. return err;
  4148. }
  4149. #ifdef CONFIG_NET_POLL_CONTROLLER
  4150. static void tg3_poll_controller(struct net_device *dev)
  4151. {
  4152. struct tg3 *tp = netdev_priv(dev);
  4153. tg3_interrupt(tp->pdev->irq, dev);
  4154. }
  4155. #endif
  4156. static void tg3_reset_task(struct work_struct *work)
  4157. {
  4158. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4159. int err;
  4160. unsigned int restart_timer;
  4161. tg3_full_lock(tp, 0);
  4162. if (!netif_running(tp->dev)) {
  4163. tg3_full_unlock(tp);
  4164. return;
  4165. }
  4166. tg3_full_unlock(tp);
  4167. tg3_phy_stop(tp);
  4168. tg3_netif_stop(tp);
  4169. tg3_full_lock(tp, 1);
  4170. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4171. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4172. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4173. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4174. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4175. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4176. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4177. }
  4178. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4179. err = tg3_init_hw(tp, 1);
  4180. if (err)
  4181. goto out;
  4182. tg3_netif_start(tp);
  4183. if (restart_timer)
  4184. mod_timer(&tp->timer, jiffies + 1);
  4185. out:
  4186. tg3_full_unlock(tp);
  4187. if (!err)
  4188. tg3_phy_start(tp);
  4189. }
  4190. static void tg3_dump_short_state(struct tg3 *tp)
  4191. {
  4192. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4193. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4194. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4195. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4196. }
  4197. static void tg3_tx_timeout(struct net_device *dev)
  4198. {
  4199. struct tg3 *tp = netdev_priv(dev);
  4200. if (netif_msg_tx_err(tp)) {
  4201. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4202. dev->name);
  4203. tg3_dump_short_state(tp);
  4204. }
  4205. schedule_work(&tp->reset_task);
  4206. }
  4207. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4208. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4209. {
  4210. u32 base = (u32) mapping & 0xffffffff;
  4211. return ((base > 0xffffdcc0) &&
  4212. (base + len + 8 < base));
  4213. }
  4214. /* Test for DMA addresses > 40-bit */
  4215. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4216. int len)
  4217. {
  4218. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4219. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4220. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4221. return 0;
  4222. #else
  4223. return 0;
  4224. #endif
  4225. }
  4226. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4227. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4228. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4229. u32 last_plus_one, u32 *start,
  4230. u32 base_flags, u32 mss)
  4231. {
  4232. struct sk_buff *new_skb;
  4233. dma_addr_t new_addr = 0;
  4234. u32 entry = *start;
  4235. int i, ret = 0;
  4236. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4237. new_skb = skb_copy(skb, GFP_ATOMIC);
  4238. else {
  4239. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4240. new_skb = skb_copy_expand(skb,
  4241. skb_headroom(skb) + more_headroom,
  4242. skb_tailroom(skb), GFP_ATOMIC);
  4243. }
  4244. if (!new_skb) {
  4245. ret = -1;
  4246. } else {
  4247. /* New SKB is guaranteed to be linear. */
  4248. entry = *start;
  4249. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4250. new_addr = skb_shinfo(new_skb)->dma_head;
  4251. /* Make sure new skb does not cross any 4G boundaries.
  4252. * Drop the packet if it does.
  4253. */
  4254. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4255. if (!ret)
  4256. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4257. DMA_TO_DEVICE);
  4258. ret = -1;
  4259. dev_kfree_skb(new_skb);
  4260. new_skb = NULL;
  4261. } else {
  4262. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4263. base_flags, 1 | (mss << 1));
  4264. *start = NEXT_TX(entry);
  4265. }
  4266. }
  4267. /* Now clean up the sw ring entries. */
  4268. i = 0;
  4269. while (entry != last_plus_one) {
  4270. if (i == 0) {
  4271. tp->tx_buffers[entry].skb = new_skb;
  4272. } else {
  4273. tp->tx_buffers[entry].skb = NULL;
  4274. }
  4275. entry = NEXT_TX(entry);
  4276. i++;
  4277. }
  4278. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4279. dev_kfree_skb(skb);
  4280. return ret;
  4281. }
  4282. static void tg3_set_txd(struct tg3 *tp, int entry,
  4283. dma_addr_t mapping, int len, u32 flags,
  4284. u32 mss_and_is_end)
  4285. {
  4286. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4287. int is_end = (mss_and_is_end & 0x1);
  4288. u32 mss = (mss_and_is_end >> 1);
  4289. u32 vlan_tag = 0;
  4290. if (is_end)
  4291. flags |= TXD_FLAG_END;
  4292. if (flags & TXD_FLAG_VLAN) {
  4293. vlan_tag = flags >> 16;
  4294. flags &= 0xffff;
  4295. }
  4296. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4297. txd->addr_hi = ((u64) mapping >> 32);
  4298. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4299. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4300. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4301. }
  4302. /* hard_start_xmit for devices that don't have any bugs and
  4303. * support TG3_FLG2_HW_TSO_2 only.
  4304. */
  4305. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4306. {
  4307. struct tg3 *tp = netdev_priv(dev);
  4308. u32 len, entry, base_flags, mss;
  4309. struct skb_shared_info *sp;
  4310. dma_addr_t mapping;
  4311. len = skb_headlen(skb);
  4312. /* We are running in BH disabled context with netif_tx_lock
  4313. * and TX reclaim runs via tp->napi.poll inside of a software
  4314. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4315. * no IRQ context deadlocks to worry about either. Rejoice!
  4316. */
  4317. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4318. if (!netif_queue_stopped(dev)) {
  4319. netif_stop_queue(dev);
  4320. /* This is a hard error, log it. */
  4321. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4322. "queue awake!\n", dev->name);
  4323. }
  4324. return NETDEV_TX_BUSY;
  4325. }
  4326. entry = tp->tx_prod;
  4327. base_flags = 0;
  4328. mss = 0;
  4329. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4330. int tcp_opt_len, ip_tcp_len;
  4331. if (skb_header_cloned(skb) &&
  4332. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4333. dev_kfree_skb(skb);
  4334. goto out_unlock;
  4335. }
  4336. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4337. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4338. else {
  4339. struct iphdr *iph = ip_hdr(skb);
  4340. tcp_opt_len = tcp_optlen(skb);
  4341. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4342. iph->check = 0;
  4343. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4344. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4345. }
  4346. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4347. TXD_FLAG_CPU_POST_DMA);
  4348. tcp_hdr(skb)->check = 0;
  4349. }
  4350. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4351. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4352. #if TG3_VLAN_TAG_USED
  4353. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4354. base_flags |= (TXD_FLAG_VLAN |
  4355. (vlan_tx_tag_get(skb) << 16));
  4356. #endif
  4357. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4358. dev_kfree_skb(skb);
  4359. goto out_unlock;
  4360. }
  4361. sp = skb_shinfo(skb);
  4362. mapping = sp->dma_head;
  4363. tp->tx_buffers[entry].skb = skb;
  4364. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4365. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4366. entry = NEXT_TX(entry);
  4367. /* Now loop through additional data fragments, and queue them. */
  4368. if (skb_shinfo(skb)->nr_frags > 0) {
  4369. unsigned int i, last;
  4370. last = skb_shinfo(skb)->nr_frags - 1;
  4371. for (i = 0; i <= last; i++) {
  4372. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4373. len = frag->size;
  4374. mapping = sp->dma_maps[i];
  4375. tp->tx_buffers[entry].skb = NULL;
  4376. tg3_set_txd(tp, entry, mapping, len,
  4377. base_flags, (i == last) | (mss << 1));
  4378. entry = NEXT_TX(entry);
  4379. }
  4380. }
  4381. /* Packets are ready, update Tx producer idx local and on card. */
  4382. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4383. tp->tx_prod = entry;
  4384. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4385. netif_stop_queue(dev);
  4386. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4387. netif_wake_queue(tp->dev);
  4388. }
  4389. out_unlock:
  4390. mmiowb();
  4391. return NETDEV_TX_OK;
  4392. }
  4393. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4394. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4395. * TSO header is greater than 80 bytes.
  4396. */
  4397. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4398. {
  4399. struct sk_buff *segs, *nskb;
  4400. /* Estimate the number of fragments in the worst case */
  4401. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4402. netif_stop_queue(tp->dev);
  4403. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4404. return NETDEV_TX_BUSY;
  4405. netif_wake_queue(tp->dev);
  4406. }
  4407. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4408. if (IS_ERR(segs))
  4409. goto tg3_tso_bug_end;
  4410. do {
  4411. nskb = segs;
  4412. segs = segs->next;
  4413. nskb->next = NULL;
  4414. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4415. } while (segs);
  4416. tg3_tso_bug_end:
  4417. dev_kfree_skb(skb);
  4418. return NETDEV_TX_OK;
  4419. }
  4420. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4421. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4422. */
  4423. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4424. {
  4425. struct tg3 *tp = netdev_priv(dev);
  4426. u32 len, entry, base_flags, mss;
  4427. struct skb_shared_info *sp;
  4428. int would_hit_hwbug;
  4429. dma_addr_t mapping;
  4430. len = skb_headlen(skb);
  4431. /* We are running in BH disabled context with netif_tx_lock
  4432. * and TX reclaim runs via tp->napi.poll inside of a software
  4433. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4434. * no IRQ context deadlocks to worry about either. Rejoice!
  4435. */
  4436. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4437. if (!netif_queue_stopped(dev)) {
  4438. netif_stop_queue(dev);
  4439. /* This is a hard error, log it. */
  4440. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4441. "queue awake!\n", dev->name);
  4442. }
  4443. return NETDEV_TX_BUSY;
  4444. }
  4445. entry = tp->tx_prod;
  4446. base_flags = 0;
  4447. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4448. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4449. mss = 0;
  4450. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4451. struct iphdr *iph;
  4452. int tcp_opt_len, ip_tcp_len, hdr_len;
  4453. if (skb_header_cloned(skb) &&
  4454. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4455. dev_kfree_skb(skb);
  4456. goto out_unlock;
  4457. }
  4458. tcp_opt_len = tcp_optlen(skb);
  4459. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4460. hdr_len = ip_tcp_len + tcp_opt_len;
  4461. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4462. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4463. return (tg3_tso_bug(tp, skb));
  4464. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4465. TXD_FLAG_CPU_POST_DMA);
  4466. iph = ip_hdr(skb);
  4467. iph->check = 0;
  4468. iph->tot_len = htons(mss + hdr_len);
  4469. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4470. tcp_hdr(skb)->check = 0;
  4471. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4472. } else
  4473. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4474. iph->daddr, 0,
  4475. IPPROTO_TCP,
  4476. 0);
  4477. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4478. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4479. if (tcp_opt_len || iph->ihl > 5) {
  4480. int tsflags;
  4481. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4482. mss |= (tsflags << 11);
  4483. }
  4484. } else {
  4485. if (tcp_opt_len || iph->ihl > 5) {
  4486. int tsflags;
  4487. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4488. base_flags |= tsflags << 12;
  4489. }
  4490. }
  4491. }
  4492. #if TG3_VLAN_TAG_USED
  4493. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4494. base_flags |= (TXD_FLAG_VLAN |
  4495. (vlan_tx_tag_get(skb) << 16));
  4496. #endif
  4497. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4498. dev_kfree_skb(skb);
  4499. goto out_unlock;
  4500. }
  4501. sp = skb_shinfo(skb);
  4502. mapping = sp->dma_head;
  4503. tp->tx_buffers[entry].skb = skb;
  4504. would_hit_hwbug = 0;
  4505. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4506. would_hit_hwbug = 1;
  4507. else if (tg3_4g_overflow_test(mapping, len))
  4508. would_hit_hwbug = 1;
  4509. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4510. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4511. entry = NEXT_TX(entry);
  4512. /* Now loop through additional data fragments, and queue them. */
  4513. if (skb_shinfo(skb)->nr_frags > 0) {
  4514. unsigned int i, last;
  4515. last = skb_shinfo(skb)->nr_frags - 1;
  4516. for (i = 0; i <= last; i++) {
  4517. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4518. len = frag->size;
  4519. mapping = sp->dma_maps[i];
  4520. tp->tx_buffers[entry].skb = NULL;
  4521. if (tg3_4g_overflow_test(mapping, len))
  4522. would_hit_hwbug = 1;
  4523. if (tg3_40bit_overflow_test(tp, mapping, len))
  4524. would_hit_hwbug = 1;
  4525. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4526. tg3_set_txd(tp, entry, mapping, len,
  4527. base_flags, (i == last)|(mss << 1));
  4528. else
  4529. tg3_set_txd(tp, entry, mapping, len,
  4530. base_flags, (i == last));
  4531. entry = NEXT_TX(entry);
  4532. }
  4533. }
  4534. if (would_hit_hwbug) {
  4535. u32 last_plus_one = entry;
  4536. u32 start;
  4537. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4538. start &= (TG3_TX_RING_SIZE - 1);
  4539. /* If the workaround fails due to memory/mapping
  4540. * failure, silently drop this packet.
  4541. */
  4542. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4543. &start, base_flags, mss))
  4544. goto out_unlock;
  4545. entry = start;
  4546. }
  4547. /* Packets are ready, update Tx producer idx local and on card. */
  4548. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4549. tp->tx_prod = entry;
  4550. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4551. netif_stop_queue(dev);
  4552. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4553. netif_wake_queue(tp->dev);
  4554. }
  4555. out_unlock:
  4556. mmiowb();
  4557. return NETDEV_TX_OK;
  4558. }
  4559. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4560. int new_mtu)
  4561. {
  4562. dev->mtu = new_mtu;
  4563. if (new_mtu > ETH_DATA_LEN) {
  4564. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4565. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4566. ethtool_op_set_tso(dev, 0);
  4567. }
  4568. else
  4569. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4570. } else {
  4571. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4572. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4573. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4574. }
  4575. }
  4576. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4577. {
  4578. struct tg3 *tp = netdev_priv(dev);
  4579. int err;
  4580. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4581. return -EINVAL;
  4582. if (!netif_running(dev)) {
  4583. /* We'll just catch it later when the
  4584. * device is up'd.
  4585. */
  4586. tg3_set_mtu(dev, tp, new_mtu);
  4587. return 0;
  4588. }
  4589. tg3_phy_stop(tp);
  4590. tg3_netif_stop(tp);
  4591. tg3_full_lock(tp, 1);
  4592. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4593. tg3_set_mtu(dev, tp, new_mtu);
  4594. err = tg3_restart_hw(tp, 0);
  4595. if (!err)
  4596. tg3_netif_start(tp);
  4597. tg3_full_unlock(tp);
  4598. if (!err)
  4599. tg3_phy_start(tp);
  4600. return err;
  4601. }
  4602. static void tg3_rx_prodring_free(struct tg3 *tp,
  4603. struct tg3_rx_prodring_set *tpr)
  4604. {
  4605. struct ring_info *rxp;
  4606. int i;
  4607. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4608. rxp = &tpr->rx_std_buffers[i];
  4609. if (rxp->skb == NULL)
  4610. continue;
  4611. pci_unmap_single(tp->pdev,
  4612. pci_unmap_addr(rxp, mapping),
  4613. tp->rx_pkt_map_sz,
  4614. PCI_DMA_FROMDEVICE);
  4615. dev_kfree_skb_any(rxp->skb);
  4616. rxp->skb = NULL;
  4617. }
  4618. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4619. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4620. rxp = &tpr->rx_jmb_buffers[i];
  4621. if (rxp->skb == NULL)
  4622. continue;
  4623. pci_unmap_single(tp->pdev,
  4624. pci_unmap_addr(rxp, mapping),
  4625. TG3_RX_JMB_MAP_SZ,
  4626. PCI_DMA_FROMDEVICE);
  4627. dev_kfree_skb_any(rxp->skb);
  4628. rxp->skb = NULL;
  4629. }
  4630. }
  4631. }
  4632. /* Initialize tx/rx rings for packet processing.
  4633. *
  4634. * The chip has been shut down and the driver detached from
  4635. * the networking, so no interrupts or new tx packets will
  4636. * end up in the driver. tp->{tx,}lock are held and thus
  4637. * we may not sleep.
  4638. */
  4639. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4640. struct tg3_rx_prodring_set *tpr)
  4641. {
  4642. u32 i, rx_pkt_dma_sz;
  4643. /* Zero out all descriptors. */
  4644. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4645. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4646. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4647. tp->dev->mtu > ETH_DATA_LEN)
  4648. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4649. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4650. /* Initialize invariants of the rings, we only set this
  4651. * stuff once. This works because the card does not
  4652. * write into the rx buffer posting rings.
  4653. */
  4654. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4655. struct tg3_rx_buffer_desc *rxd;
  4656. rxd = &tpr->rx_std[i];
  4657. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4658. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4659. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4660. (i << RXD_OPAQUE_INDEX_SHIFT));
  4661. }
  4662. /* Now allocate fresh SKBs for each rx ring. */
  4663. for (i = 0; i < tp->rx_pending; i++) {
  4664. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4665. printk(KERN_WARNING PFX
  4666. "%s: Using a smaller RX standard ring, "
  4667. "only %d out of %d buffers were allocated "
  4668. "successfully.\n",
  4669. tp->dev->name, i, tp->rx_pending);
  4670. if (i == 0)
  4671. goto initfail;
  4672. tp->rx_pending = i;
  4673. break;
  4674. }
  4675. }
  4676. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4677. goto done;
  4678. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4679. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4680. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4681. struct tg3_rx_buffer_desc *rxd;
  4682. rxd = &tpr->rx_jmb[i].std;
  4683. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4684. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4685. RXD_FLAG_JUMBO;
  4686. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4687. (i << RXD_OPAQUE_INDEX_SHIFT));
  4688. }
  4689. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4690. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4691. -1, i) < 0) {
  4692. printk(KERN_WARNING PFX
  4693. "%s: Using a smaller RX jumbo ring, "
  4694. "only %d out of %d buffers were "
  4695. "allocated successfully.\n",
  4696. tp->dev->name, i, tp->rx_jumbo_pending);
  4697. if (i == 0)
  4698. goto initfail;
  4699. tp->rx_jumbo_pending = i;
  4700. break;
  4701. }
  4702. }
  4703. }
  4704. done:
  4705. return 0;
  4706. initfail:
  4707. tg3_rx_prodring_free(tp, tpr);
  4708. return -ENOMEM;
  4709. }
  4710. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4711. struct tg3_rx_prodring_set *tpr)
  4712. {
  4713. kfree(tpr->rx_std_buffers);
  4714. tpr->rx_std_buffers = NULL;
  4715. kfree(tpr->rx_jmb_buffers);
  4716. tpr->rx_jmb_buffers = NULL;
  4717. if (tpr->rx_std) {
  4718. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4719. tpr->rx_std, tpr->rx_std_mapping);
  4720. tpr->rx_std = NULL;
  4721. }
  4722. if (tpr->rx_jmb) {
  4723. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4724. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4725. tpr->rx_jmb = NULL;
  4726. }
  4727. }
  4728. static int tg3_rx_prodring_init(struct tg3 *tp,
  4729. struct tg3_rx_prodring_set *tpr)
  4730. {
  4731. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4732. TG3_RX_RING_SIZE, GFP_KERNEL);
  4733. if (!tpr->rx_std_buffers)
  4734. return -ENOMEM;
  4735. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4736. &tpr->rx_std_mapping);
  4737. if (!tpr->rx_std)
  4738. goto err_out;
  4739. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4740. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4741. TG3_RX_JUMBO_RING_SIZE,
  4742. GFP_KERNEL);
  4743. if (!tpr->rx_jmb_buffers)
  4744. goto err_out;
  4745. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4746. TG3_RX_JUMBO_RING_BYTES,
  4747. &tpr->rx_jmb_mapping);
  4748. if (!tpr->rx_jmb)
  4749. goto err_out;
  4750. }
  4751. return 0;
  4752. err_out:
  4753. tg3_rx_prodring_fini(tp, tpr);
  4754. return -ENOMEM;
  4755. }
  4756. /* Free up pending packets in all rx/tx rings.
  4757. *
  4758. * The chip has been shut down and the driver detached from
  4759. * the networking, so no interrupts or new tx packets will
  4760. * end up in the driver. tp->{tx,}lock is not held and we are not
  4761. * in an interrupt context and thus may sleep.
  4762. */
  4763. static void tg3_free_rings(struct tg3 *tp)
  4764. {
  4765. int i;
  4766. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4767. struct tx_ring_info *txp;
  4768. struct sk_buff *skb;
  4769. txp = &tp->tx_buffers[i];
  4770. skb = txp->skb;
  4771. if (skb == NULL) {
  4772. i++;
  4773. continue;
  4774. }
  4775. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4776. txp->skb = NULL;
  4777. i += skb_shinfo(skb)->nr_frags + 1;
  4778. dev_kfree_skb_any(skb);
  4779. }
  4780. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4781. }
  4782. /* Initialize tx/rx rings for packet processing.
  4783. *
  4784. * The chip has been shut down and the driver detached from
  4785. * the networking, so no interrupts or new tx packets will
  4786. * end up in the driver. tp->{tx,}lock are held and thus
  4787. * we may not sleep.
  4788. */
  4789. static int tg3_init_rings(struct tg3 *tp)
  4790. {
  4791. /* Free up all the SKBs. */
  4792. tg3_free_rings(tp);
  4793. /* Zero out all descriptors. */
  4794. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4795. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4796. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4797. }
  4798. /*
  4799. * Must not be invoked with interrupt sources disabled and
  4800. * the hardware shutdown down.
  4801. */
  4802. static void tg3_free_consistent(struct tg3 *tp)
  4803. {
  4804. kfree(tp->tx_buffers);
  4805. tp->tx_buffers = NULL;
  4806. if (tp->rx_rcb) {
  4807. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4808. tp->rx_rcb, tp->rx_rcb_mapping);
  4809. tp->rx_rcb = NULL;
  4810. }
  4811. if (tp->tx_ring) {
  4812. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4813. tp->tx_ring, tp->tx_desc_mapping);
  4814. tp->tx_ring = NULL;
  4815. }
  4816. if (tp->hw_status) {
  4817. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4818. tp->hw_status, tp->status_mapping);
  4819. tp->hw_status = NULL;
  4820. }
  4821. if (tp->hw_stats) {
  4822. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4823. tp->hw_stats, tp->stats_mapping);
  4824. tp->hw_stats = NULL;
  4825. }
  4826. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4827. }
  4828. /*
  4829. * Must not be invoked with interrupt sources disabled and
  4830. * the hardware shutdown down. Can sleep.
  4831. */
  4832. static int tg3_alloc_consistent(struct tg3 *tp)
  4833. {
  4834. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4835. return -ENOMEM;
  4836. tp->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4837. TG3_TX_RING_SIZE, GFP_KERNEL);
  4838. if (!tp->tx_buffers)
  4839. goto err_out;
  4840. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4841. &tp->rx_rcb_mapping);
  4842. if (!tp->rx_rcb)
  4843. goto err_out;
  4844. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4845. &tp->tx_desc_mapping);
  4846. if (!tp->tx_ring)
  4847. goto err_out;
  4848. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4849. TG3_HW_STATUS_SIZE,
  4850. &tp->status_mapping);
  4851. if (!tp->hw_status)
  4852. goto err_out;
  4853. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4854. sizeof(struct tg3_hw_stats),
  4855. &tp->stats_mapping);
  4856. if (!tp->hw_stats)
  4857. goto err_out;
  4858. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4859. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4860. return 0;
  4861. err_out:
  4862. tg3_free_consistent(tp);
  4863. return -ENOMEM;
  4864. }
  4865. #define MAX_WAIT_CNT 1000
  4866. /* To stop a block, clear the enable bit and poll till it
  4867. * clears. tp->lock is held.
  4868. */
  4869. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4870. {
  4871. unsigned int i;
  4872. u32 val;
  4873. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4874. switch (ofs) {
  4875. case RCVLSC_MODE:
  4876. case DMAC_MODE:
  4877. case MBFREE_MODE:
  4878. case BUFMGR_MODE:
  4879. case MEMARB_MODE:
  4880. /* We can't enable/disable these bits of the
  4881. * 5705/5750, just say success.
  4882. */
  4883. return 0;
  4884. default:
  4885. break;
  4886. }
  4887. }
  4888. val = tr32(ofs);
  4889. val &= ~enable_bit;
  4890. tw32_f(ofs, val);
  4891. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4892. udelay(100);
  4893. val = tr32(ofs);
  4894. if ((val & enable_bit) == 0)
  4895. break;
  4896. }
  4897. if (i == MAX_WAIT_CNT && !silent) {
  4898. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4899. "ofs=%lx enable_bit=%x\n",
  4900. ofs, enable_bit);
  4901. return -ENODEV;
  4902. }
  4903. return 0;
  4904. }
  4905. /* tp->lock is held. */
  4906. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4907. {
  4908. int i, err;
  4909. tg3_disable_ints(tp);
  4910. tp->rx_mode &= ~RX_MODE_ENABLE;
  4911. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4912. udelay(10);
  4913. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4914. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4915. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4916. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4917. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4918. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4919. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4920. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4921. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4922. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4923. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4924. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4925. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4926. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4927. tw32_f(MAC_MODE, tp->mac_mode);
  4928. udelay(40);
  4929. tp->tx_mode &= ~TX_MODE_ENABLE;
  4930. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4931. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4932. udelay(100);
  4933. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4934. break;
  4935. }
  4936. if (i >= MAX_WAIT_CNT) {
  4937. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4938. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4939. tp->dev->name, tr32(MAC_TX_MODE));
  4940. err |= -ENODEV;
  4941. }
  4942. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4943. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4944. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4945. tw32(FTQ_RESET, 0xffffffff);
  4946. tw32(FTQ_RESET, 0x00000000);
  4947. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4948. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4949. if (tp->hw_status)
  4950. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4951. if (tp->hw_stats)
  4952. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4953. return err;
  4954. }
  4955. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4956. {
  4957. int i;
  4958. u32 apedata;
  4959. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4960. if (apedata != APE_SEG_SIG_MAGIC)
  4961. return;
  4962. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4963. if (!(apedata & APE_FW_STATUS_READY))
  4964. return;
  4965. /* Wait for up to 1 millisecond for APE to service previous event. */
  4966. for (i = 0; i < 10; i++) {
  4967. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4968. return;
  4969. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4970. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4971. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4972. event | APE_EVENT_STATUS_EVENT_PENDING);
  4973. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4974. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4975. break;
  4976. udelay(100);
  4977. }
  4978. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4979. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4980. }
  4981. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4982. {
  4983. u32 event;
  4984. u32 apedata;
  4985. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4986. return;
  4987. switch (kind) {
  4988. case RESET_KIND_INIT:
  4989. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4990. APE_HOST_SEG_SIG_MAGIC);
  4991. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4992. APE_HOST_SEG_LEN_MAGIC);
  4993. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4994. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4995. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4996. APE_HOST_DRIVER_ID_MAGIC);
  4997. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4998. APE_HOST_BEHAV_NO_PHYLOCK);
  4999. event = APE_EVENT_STATUS_STATE_START;
  5000. break;
  5001. case RESET_KIND_SHUTDOWN:
  5002. /* With the interface we are currently using,
  5003. * APE does not track driver state. Wiping
  5004. * out the HOST SEGMENT SIGNATURE forces
  5005. * the APE to assume OS absent status.
  5006. */
  5007. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5008. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5009. break;
  5010. case RESET_KIND_SUSPEND:
  5011. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5012. break;
  5013. default:
  5014. return;
  5015. }
  5016. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5017. tg3_ape_send_event(tp, event);
  5018. }
  5019. /* tp->lock is held. */
  5020. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5021. {
  5022. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5023. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5024. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5025. switch (kind) {
  5026. case RESET_KIND_INIT:
  5027. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5028. DRV_STATE_START);
  5029. break;
  5030. case RESET_KIND_SHUTDOWN:
  5031. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5032. DRV_STATE_UNLOAD);
  5033. break;
  5034. case RESET_KIND_SUSPEND:
  5035. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5036. DRV_STATE_SUSPEND);
  5037. break;
  5038. default:
  5039. break;
  5040. }
  5041. }
  5042. if (kind == RESET_KIND_INIT ||
  5043. kind == RESET_KIND_SUSPEND)
  5044. tg3_ape_driver_state_change(tp, kind);
  5045. }
  5046. /* tp->lock is held. */
  5047. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5048. {
  5049. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5050. switch (kind) {
  5051. case RESET_KIND_INIT:
  5052. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5053. DRV_STATE_START_DONE);
  5054. break;
  5055. case RESET_KIND_SHUTDOWN:
  5056. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5057. DRV_STATE_UNLOAD_DONE);
  5058. break;
  5059. default:
  5060. break;
  5061. }
  5062. }
  5063. if (kind == RESET_KIND_SHUTDOWN)
  5064. tg3_ape_driver_state_change(tp, kind);
  5065. }
  5066. /* tp->lock is held. */
  5067. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5068. {
  5069. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5070. switch (kind) {
  5071. case RESET_KIND_INIT:
  5072. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5073. DRV_STATE_START);
  5074. break;
  5075. case RESET_KIND_SHUTDOWN:
  5076. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5077. DRV_STATE_UNLOAD);
  5078. break;
  5079. case RESET_KIND_SUSPEND:
  5080. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5081. DRV_STATE_SUSPEND);
  5082. break;
  5083. default:
  5084. break;
  5085. }
  5086. }
  5087. }
  5088. static int tg3_poll_fw(struct tg3 *tp)
  5089. {
  5090. int i;
  5091. u32 val;
  5092. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5093. /* Wait up to 20ms for init done. */
  5094. for (i = 0; i < 200; i++) {
  5095. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5096. return 0;
  5097. udelay(100);
  5098. }
  5099. return -ENODEV;
  5100. }
  5101. /* Wait for firmware initialization to complete. */
  5102. for (i = 0; i < 100000; i++) {
  5103. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5104. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5105. break;
  5106. udelay(10);
  5107. }
  5108. /* Chip might not be fitted with firmware. Some Sun onboard
  5109. * parts are configured like that. So don't signal the timeout
  5110. * of the above loop as an error, but do report the lack of
  5111. * running firmware once.
  5112. */
  5113. if (i >= 100000 &&
  5114. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5115. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5116. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5117. tp->dev->name);
  5118. }
  5119. return 0;
  5120. }
  5121. /* Save PCI command register before chip reset */
  5122. static void tg3_save_pci_state(struct tg3 *tp)
  5123. {
  5124. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5125. }
  5126. /* Restore PCI state after chip reset */
  5127. static void tg3_restore_pci_state(struct tg3 *tp)
  5128. {
  5129. u32 val;
  5130. /* Re-enable indirect register accesses. */
  5131. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5132. tp->misc_host_ctrl);
  5133. /* Set MAX PCI retry to zero. */
  5134. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5135. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5136. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5137. val |= PCISTATE_RETRY_SAME_DMA;
  5138. /* Allow reads and writes to the APE register and memory space. */
  5139. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5140. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5141. PCISTATE_ALLOW_APE_SHMEM_WR;
  5142. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5143. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5144. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5145. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5146. pcie_set_readrq(tp->pdev, 4096);
  5147. else {
  5148. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5149. tp->pci_cacheline_sz);
  5150. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5151. tp->pci_lat_timer);
  5152. }
  5153. }
  5154. /* Make sure PCI-X relaxed ordering bit is clear. */
  5155. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5156. u16 pcix_cmd;
  5157. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5158. &pcix_cmd);
  5159. pcix_cmd &= ~PCI_X_CMD_ERO;
  5160. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5161. pcix_cmd);
  5162. }
  5163. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5164. /* Chip reset on 5780 will reset MSI enable bit,
  5165. * so need to restore it.
  5166. */
  5167. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5168. u16 ctrl;
  5169. pci_read_config_word(tp->pdev,
  5170. tp->msi_cap + PCI_MSI_FLAGS,
  5171. &ctrl);
  5172. pci_write_config_word(tp->pdev,
  5173. tp->msi_cap + PCI_MSI_FLAGS,
  5174. ctrl | PCI_MSI_FLAGS_ENABLE);
  5175. val = tr32(MSGINT_MODE);
  5176. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5177. }
  5178. }
  5179. }
  5180. static void tg3_stop_fw(struct tg3 *);
  5181. /* tp->lock is held. */
  5182. static int tg3_chip_reset(struct tg3 *tp)
  5183. {
  5184. u32 val;
  5185. void (*write_op)(struct tg3 *, u32, u32);
  5186. int err;
  5187. tg3_nvram_lock(tp);
  5188. tg3_mdio_stop(tp);
  5189. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5190. /* No matching tg3_nvram_unlock() after this because
  5191. * chip reset below will undo the nvram lock.
  5192. */
  5193. tp->nvram_lock_cnt = 0;
  5194. /* GRC_MISC_CFG core clock reset will clear the memory
  5195. * enable bit in PCI register 4 and the MSI enable bit
  5196. * on some chips, so we save relevant registers here.
  5197. */
  5198. tg3_save_pci_state(tp);
  5199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5200. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5201. tw32(GRC_FASTBOOT_PC, 0);
  5202. /*
  5203. * We must avoid the readl() that normally takes place.
  5204. * It locks machines, causes machine checks, and other
  5205. * fun things. So, temporarily disable the 5701
  5206. * hardware workaround, while we do the reset.
  5207. */
  5208. write_op = tp->write32;
  5209. if (write_op == tg3_write_flush_reg32)
  5210. tp->write32 = tg3_write32;
  5211. /* Prevent the irq handler from reading or writing PCI registers
  5212. * during chip reset when the memory enable bit in the PCI command
  5213. * register may be cleared. The chip does not generate interrupt
  5214. * at this time, but the irq handler may still be called due to irq
  5215. * sharing or irqpoll.
  5216. */
  5217. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5218. if (tp->hw_status) {
  5219. tp->hw_status->status = 0;
  5220. tp->hw_status->status_tag = 0;
  5221. }
  5222. tp->last_tag = 0;
  5223. tp->last_irq_tag = 0;
  5224. smp_mb();
  5225. synchronize_irq(tp->pdev->irq);
  5226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5227. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5228. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5229. }
  5230. /* do the reset */
  5231. val = GRC_MISC_CFG_CORECLK_RESET;
  5232. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5233. if (tr32(0x7e2c) == 0x60) {
  5234. tw32(0x7e2c, 0x20);
  5235. }
  5236. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5237. tw32(GRC_MISC_CFG, (1 << 29));
  5238. val |= (1 << 29);
  5239. }
  5240. }
  5241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5242. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5243. tw32(GRC_VCPU_EXT_CTRL,
  5244. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5245. }
  5246. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5247. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5248. tw32(GRC_MISC_CFG, val);
  5249. /* restore 5701 hardware bug workaround write method */
  5250. tp->write32 = write_op;
  5251. /* Unfortunately, we have to delay before the PCI read back.
  5252. * Some 575X chips even will not respond to a PCI cfg access
  5253. * when the reset command is given to the chip.
  5254. *
  5255. * How do these hardware designers expect things to work
  5256. * properly if the PCI write is posted for a long period
  5257. * of time? It is always necessary to have some method by
  5258. * which a register read back can occur to push the write
  5259. * out which does the reset.
  5260. *
  5261. * For most tg3 variants the trick below was working.
  5262. * Ho hum...
  5263. */
  5264. udelay(120);
  5265. /* Flush PCI posted writes. The normal MMIO registers
  5266. * are inaccessible at this time so this is the only
  5267. * way to make this reliably (actually, this is no longer
  5268. * the case, see above). I tried to use indirect
  5269. * register read/write but this upset some 5701 variants.
  5270. */
  5271. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5272. udelay(120);
  5273. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5274. u16 val16;
  5275. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5276. int i;
  5277. u32 cfg_val;
  5278. /* Wait for link training to complete. */
  5279. for (i = 0; i < 5000; i++)
  5280. udelay(100);
  5281. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5282. pci_write_config_dword(tp->pdev, 0xc4,
  5283. cfg_val | (1 << 15));
  5284. }
  5285. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5286. pci_read_config_word(tp->pdev,
  5287. tp->pcie_cap + PCI_EXP_DEVCTL,
  5288. &val16);
  5289. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5290. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5291. /*
  5292. * Older PCIe devices only support the 128 byte
  5293. * MPS setting. Enforce the restriction.
  5294. */
  5295. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5296. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5297. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5298. pci_write_config_word(tp->pdev,
  5299. tp->pcie_cap + PCI_EXP_DEVCTL,
  5300. val16);
  5301. pcie_set_readrq(tp->pdev, 4096);
  5302. /* Clear error status */
  5303. pci_write_config_word(tp->pdev,
  5304. tp->pcie_cap + PCI_EXP_DEVSTA,
  5305. PCI_EXP_DEVSTA_CED |
  5306. PCI_EXP_DEVSTA_NFED |
  5307. PCI_EXP_DEVSTA_FED |
  5308. PCI_EXP_DEVSTA_URD);
  5309. }
  5310. tg3_restore_pci_state(tp);
  5311. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5312. val = 0;
  5313. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5314. val = tr32(MEMARB_MODE);
  5315. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5316. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5317. tg3_stop_fw(tp);
  5318. tw32(0x5000, 0x400);
  5319. }
  5320. tw32(GRC_MODE, tp->grc_mode);
  5321. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5322. val = tr32(0xc4);
  5323. tw32(0xc4, val | (1 << 15));
  5324. }
  5325. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5326. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5327. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5328. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5329. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5330. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5331. }
  5332. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5333. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5334. tw32_f(MAC_MODE, tp->mac_mode);
  5335. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5336. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5337. tw32_f(MAC_MODE, tp->mac_mode);
  5338. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5339. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5340. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5341. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5342. tw32_f(MAC_MODE, tp->mac_mode);
  5343. } else
  5344. tw32_f(MAC_MODE, 0);
  5345. udelay(40);
  5346. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5347. err = tg3_poll_fw(tp);
  5348. if (err)
  5349. return err;
  5350. tg3_mdio_start(tp);
  5351. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5352. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5353. val = tr32(0x7c00);
  5354. tw32(0x7c00, val | (1 << 25));
  5355. }
  5356. /* Reprobe ASF enable state. */
  5357. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5358. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5359. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5360. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5361. u32 nic_cfg;
  5362. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5363. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5364. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5365. tp->last_event_jiffies = jiffies;
  5366. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5367. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5368. }
  5369. }
  5370. return 0;
  5371. }
  5372. /* tp->lock is held. */
  5373. static void tg3_stop_fw(struct tg3 *tp)
  5374. {
  5375. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5376. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5377. /* Wait for RX cpu to ACK the previous event. */
  5378. tg3_wait_for_event_ack(tp);
  5379. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5380. tg3_generate_fw_event(tp);
  5381. /* Wait for RX cpu to ACK this event. */
  5382. tg3_wait_for_event_ack(tp);
  5383. }
  5384. }
  5385. /* tp->lock is held. */
  5386. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5387. {
  5388. int err;
  5389. tg3_stop_fw(tp);
  5390. tg3_write_sig_pre_reset(tp, kind);
  5391. tg3_abort_hw(tp, silent);
  5392. err = tg3_chip_reset(tp);
  5393. __tg3_set_mac_addr(tp, 0);
  5394. tg3_write_sig_legacy(tp, kind);
  5395. tg3_write_sig_post_reset(tp, kind);
  5396. if (err)
  5397. return err;
  5398. return 0;
  5399. }
  5400. #define RX_CPU_SCRATCH_BASE 0x30000
  5401. #define RX_CPU_SCRATCH_SIZE 0x04000
  5402. #define TX_CPU_SCRATCH_BASE 0x34000
  5403. #define TX_CPU_SCRATCH_SIZE 0x04000
  5404. /* tp->lock is held. */
  5405. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5406. {
  5407. int i;
  5408. BUG_ON(offset == TX_CPU_BASE &&
  5409. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5411. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5412. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5413. return 0;
  5414. }
  5415. if (offset == RX_CPU_BASE) {
  5416. for (i = 0; i < 10000; i++) {
  5417. tw32(offset + CPU_STATE, 0xffffffff);
  5418. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5419. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5420. break;
  5421. }
  5422. tw32(offset + CPU_STATE, 0xffffffff);
  5423. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5424. udelay(10);
  5425. } else {
  5426. for (i = 0; i < 10000; i++) {
  5427. tw32(offset + CPU_STATE, 0xffffffff);
  5428. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5429. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5430. break;
  5431. }
  5432. }
  5433. if (i >= 10000) {
  5434. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5435. "and %s CPU\n",
  5436. tp->dev->name,
  5437. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5438. return -ENODEV;
  5439. }
  5440. /* Clear firmware's nvram arbitration. */
  5441. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5442. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5443. return 0;
  5444. }
  5445. struct fw_info {
  5446. unsigned int fw_base;
  5447. unsigned int fw_len;
  5448. const __be32 *fw_data;
  5449. };
  5450. /* tp->lock is held. */
  5451. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5452. int cpu_scratch_size, struct fw_info *info)
  5453. {
  5454. int err, lock_err, i;
  5455. void (*write_op)(struct tg3 *, u32, u32);
  5456. if (cpu_base == TX_CPU_BASE &&
  5457. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5458. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5459. "TX cpu firmware on %s which is 5705.\n",
  5460. tp->dev->name);
  5461. return -EINVAL;
  5462. }
  5463. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5464. write_op = tg3_write_mem;
  5465. else
  5466. write_op = tg3_write_indirect_reg32;
  5467. /* It is possible that bootcode is still loading at this point.
  5468. * Get the nvram lock first before halting the cpu.
  5469. */
  5470. lock_err = tg3_nvram_lock(tp);
  5471. err = tg3_halt_cpu(tp, cpu_base);
  5472. if (!lock_err)
  5473. tg3_nvram_unlock(tp);
  5474. if (err)
  5475. goto out;
  5476. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5477. write_op(tp, cpu_scratch_base + i, 0);
  5478. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5479. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5480. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5481. write_op(tp, (cpu_scratch_base +
  5482. (info->fw_base & 0xffff) +
  5483. (i * sizeof(u32))),
  5484. be32_to_cpu(info->fw_data[i]));
  5485. err = 0;
  5486. out:
  5487. return err;
  5488. }
  5489. /* tp->lock is held. */
  5490. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5491. {
  5492. struct fw_info info;
  5493. const __be32 *fw_data;
  5494. int err, i;
  5495. fw_data = (void *)tp->fw->data;
  5496. /* Firmware blob starts with version numbers, followed by
  5497. start address and length. We are setting complete length.
  5498. length = end_address_of_bss - start_address_of_text.
  5499. Remainder is the blob to be loaded contiguously
  5500. from start address. */
  5501. info.fw_base = be32_to_cpu(fw_data[1]);
  5502. info.fw_len = tp->fw->size - 12;
  5503. info.fw_data = &fw_data[3];
  5504. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5505. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5506. &info);
  5507. if (err)
  5508. return err;
  5509. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5510. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5511. &info);
  5512. if (err)
  5513. return err;
  5514. /* Now startup only the RX cpu. */
  5515. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5516. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5517. for (i = 0; i < 5; i++) {
  5518. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5519. break;
  5520. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5521. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5522. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5523. udelay(1000);
  5524. }
  5525. if (i >= 5) {
  5526. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5527. "to set RX CPU PC, is %08x should be %08x\n",
  5528. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5529. info.fw_base);
  5530. return -ENODEV;
  5531. }
  5532. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5533. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5534. return 0;
  5535. }
  5536. /* 5705 needs a special version of the TSO firmware. */
  5537. /* tp->lock is held. */
  5538. static int tg3_load_tso_firmware(struct tg3 *tp)
  5539. {
  5540. struct fw_info info;
  5541. const __be32 *fw_data;
  5542. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5543. int err, i;
  5544. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5545. return 0;
  5546. fw_data = (void *)tp->fw->data;
  5547. /* Firmware blob starts with version numbers, followed by
  5548. start address and length. We are setting complete length.
  5549. length = end_address_of_bss - start_address_of_text.
  5550. Remainder is the blob to be loaded contiguously
  5551. from start address. */
  5552. info.fw_base = be32_to_cpu(fw_data[1]);
  5553. cpu_scratch_size = tp->fw_len;
  5554. info.fw_len = tp->fw->size - 12;
  5555. info.fw_data = &fw_data[3];
  5556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5557. cpu_base = RX_CPU_BASE;
  5558. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5559. } else {
  5560. cpu_base = TX_CPU_BASE;
  5561. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5562. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5563. }
  5564. err = tg3_load_firmware_cpu(tp, cpu_base,
  5565. cpu_scratch_base, cpu_scratch_size,
  5566. &info);
  5567. if (err)
  5568. return err;
  5569. /* Now startup the cpu. */
  5570. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5571. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5572. for (i = 0; i < 5; i++) {
  5573. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5574. break;
  5575. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5576. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5577. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5578. udelay(1000);
  5579. }
  5580. if (i >= 5) {
  5581. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5582. "to set CPU PC, is %08x should be %08x\n",
  5583. tp->dev->name, tr32(cpu_base + CPU_PC),
  5584. info.fw_base);
  5585. return -ENODEV;
  5586. }
  5587. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5588. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5589. return 0;
  5590. }
  5591. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5592. {
  5593. struct tg3 *tp = netdev_priv(dev);
  5594. struct sockaddr *addr = p;
  5595. int err = 0, skip_mac_1 = 0;
  5596. if (!is_valid_ether_addr(addr->sa_data))
  5597. return -EINVAL;
  5598. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5599. if (!netif_running(dev))
  5600. return 0;
  5601. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5602. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5603. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5604. addr0_low = tr32(MAC_ADDR_0_LOW);
  5605. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5606. addr1_low = tr32(MAC_ADDR_1_LOW);
  5607. /* Skip MAC addr 1 if ASF is using it. */
  5608. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5609. !(addr1_high == 0 && addr1_low == 0))
  5610. skip_mac_1 = 1;
  5611. }
  5612. spin_lock_bh(&tp->lock);
  5613. __tg3_set_mac_addr(tp, skip_mac_1);
  5614. spin_unlock_bh(&tp->lock);
  5615. return err;
  5616. }
  5617. /* tp->lock is held. */
  5618. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5619. dma_addr_t mapping, u32 maxlen_flags,
  5620. u32 nic_addr)
  5621. {
  5622. tg3_write_mem(tp,
  5623. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5624. ((u64) mapping >> 32));
  5625. tg3_write_mem(tp,
  5626. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5627. ((u64) mapping & 0xffffffff));
  5628. tg3_write_mem(tp,
  5629. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5630. maxlen_flags);
  5631. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5632. tg3_write_mem(tp,
  5633. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5634. nic_addr);
  5635. }
  5636. static void __tg3_set_rx_mode(struct net_device *);
  5637. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5638. {
  5639. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5640. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5641. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5642. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5643. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5644. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5645. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5646. }
  5647. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5648. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5649. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5650. u32 val = ec->stats_block_coalesce_usecs;
  5651. if (!netif_carrier_ok(tp->dev))
  5652. val = 0;
  5653. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5654. }
  5655. }
  5656. /* tp->lock is held. */
  5657. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5658. {
  5659. u32 val, rdmac_mode;
  5660. int i, err, limit;
  5661. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5662. tg3_disable_ints(tp);
  5663. tg3_stop_fw(tp);
  5664. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5665. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5666. tg3_abort_hw(tp, 1);
  5667. }
  5668. if (reset_phy &&
  5669. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5670. tg3_phy_reset(tp);
  5671. err = tg3_chip_reset(tp);
  5672. if (err)
  5673. return err;
  5674. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5675. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5676. val = tr32(TG3_CPMU_CTRL);
  5677. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5678. tw32(TG3_CPMU_CTRL, val);
  5679. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5680. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5681. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5682. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5683. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5684. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5685. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5686. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5687. val = tr32(TG3_CPMU_HST_ACC);
  5688. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5689. val |= CPMU_HST_ACC_MACCLK_6_25;
  5690. tw32(TG3_CPMU_HST_ACC, val);
  5691. }
  5692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5693. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5694. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5695. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5696. tw32(PCIE_PWR_MGMT_THRESH, val);
  5697. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5698. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5699. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5700. }
  5701. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5702. val = tr32(TG3_PCIE_LNKCTL);
  5703. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5704. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5705. else
  5706. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5707. tw32(TG3_PCIE_LNKCTL, val);
  5708. }
  5709. /* This works around an issue with Athlon chipsets on
  5710. * B3 tigon3 silicon. This bit has no effect on any
  5711. * other revision. But do not set this on PCI Express
  5712. * chips and don't even touch the clocks if the CPMU is present.
  5713. */
  5714. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5715. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5716. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5717. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5718. }
  5719. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5720. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5721. val = tr32(TG3PCI_PCISTATE);
  5722. val |= PCISTATE_RETRY_SAME_DMA;
  5723. tw32(TG3PCI_PCISTATE, val);
  5724. }
  5725. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5726. /* Allow reads and writes to the
  5727. * APE register and memory space.
  5728. */
  5729. val = tr32(TG3PCI_PCISTATE);
  5730. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5731. PCISTATE_ALLOW_APE_SHMEM_WR;
  5732. tw32(TG3PCI_PCISTATE, val);
  5733. }
  5734. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5735. /* Enable some hw fixes. */
  5736. val = tr32(TG3PCI_MSI_DATA);
  5737. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5738. tw32(TG3PCI_MSI_DATA, val);
  5739. }
  5740. /* Descriptor ring init may make accesses to the
  5741. * NIC SRAM area to setup the TX descriptors, so we
  5742. * can only do this after the hardware has been
  5743. * successfully reset.
  5744. */
  5745. err = tg3_init_rings(tp);
  5746. if (err)
  5747. return err;
  5748. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5749. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5750. /* This value is determined during the probe time DMA
  5751. * engine test, tg3_test_dma.
  5752. */
  5753. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5754. }
  5755. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5756. GRC_MODE_4X_NIC_SEND_RINGS |
  5757. GRC_MODE_NO_TX_PHDR_CSUM |
  5758. GRC_MODE_NO_RX_PHDR_CSUM);
  5759. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5760. /* Pseudo-header checksum is done by hardware logic and not
  5761. * the offload processers, so make the chip do the pseudo-
  5762. * header checksums on receive. For transmit it is more
  5763. * convenient to do the pseudo-header checksum in software
  5764. * as Linux does that on transmit for us in all cases.
  5765. */
  5766. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5767. tw32(GRC_MODE,
  5768. tp->grc_mode |
  5769. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5770. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5771. val = tr32(GRC_MISC_CFG);
  5772. val &= ~0xff;
  5773. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5774. tw32(GRC_MISC_CFG, val);
  5775. /* Initialize MBUF/DESC pool. */
  5776. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5777. /* Do nothing. */
  5778. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5779. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5781. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5782. else
  5783. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5784. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5785. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5786. }
  5787. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5788. int fw_len;
  5789. fw_len = tp->fw_len;
  5790. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5791. tw32(BUFMGR_MB_POOL_ADDR,
  5792. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5793. tw32(BUFMGR_MB_POOL_SIZE,
  5794. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5795. }
  5796. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5797. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5798. tp->bufmgr_config.mbuf_read_dma_low_water);
  5799. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5800. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5801. tw32(BUFMGR_MB_HIGH_WATER,
  5802. tp->bufmgr_config.mbuf_high_water);
  5803. } else {
  5804. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5805. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5806. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5807. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5808. tw32(BUFMGR_MB_HIGH_WATER,
  5809. tp->bufmgr_config.mbuf_high_water_jumbo);
  5810. }
  5811. tw32(BUFMGR_DMA_LOW_WATER,
  5812. tp->bufmgr_config.dma_low_water);
  5813. tw32(BUFMGR_DMA_HIGH_WATER,
  5814. tp->bufmgr_config.dma_high_water);
  5815. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5816. for (i = 0; i < 2000; i++) {
  5817. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5818. break;
  5819. udelay(10);
  5820. }
  5821. if (i >= 2000) {
  5822. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5823. tp->dev->name);
  5824. return -ENODEV;
  5825. }
  5826. /* Setup replenish threshold. */
  5827. val = tp->rx_pending / 8;
  5828. if (val == 0)
  5829. val = 1;
  5830. else if (val > tp->rx_std_max_post)
  5831. val = tp->rx_std_max_post;
  5832. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5833. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5834. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5835. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5836. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5837. }
  5838. tw32(RCVBDI_STD_THRESH, val);
  5839. /* Initialize TG3_BDINFO's at:
  5840. * RCVDBDI_STD_BD: standard eth size rx ring
  5841. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5842. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5843. *
  5844. * like so:
  5845. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5846. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5847. * ring attribute flags
  5848. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5849. *
  5850. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5851. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5852. *
  5853. * The size of each ring is fixed in the firmware, but the location is
  5854. * configurable.
  5855. */
  5856. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5857. ((u64) tpr->rx_std_mapping >> 32));
  5858. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5859. ((u64) tpr->rx_std_mapping & 0xffffffff));
  5860. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5861. NIC_SRAM_RX_BUFFER_DESC);
  5862. /* Disable the mini ring */
  5863. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5864. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5865. BDINFO_FLAGS_DISABLED);
  5866. /* Program the jumbo buffer descriptor ring control
  5867. * blocks on those devices that have them.
  5868. */
  5869. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5870. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5871. /* Setup replenish threshold. */
  5872. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5873. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5874. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5875. ((u64) tpr->rx_jmb_mapping >> 32));
  5876. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5877. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  5878. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5879. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  5880. BDINFO_FLAGS_USE_EXT_RECV);
  5881. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5882. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5883. } else {
  5884. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5885. BDINFO_FLAGS_DISABLED);
  5886. }
  5887. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  5888. } else
  5889. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  5890. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  5891. /* There is only one send ring on 5705/5750, no need to explicitly
  5892. * disable the others.
  5893. */
  5894. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5895. /* Clear out send RCB ring in SRAM. */
  5896. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5897. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5898. BDINFO_FLAGS_DISABLED);
  5899. }
  5900. tp->tx_prod = 0;
  5901. tp->tx_cons = 0;
  5902. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5903. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5904. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5905. tp->tx_desc_mapping,
  5906. (TG3_TX_RING_SIZE <<
  5907. BDINFO_FLAGS_MAXLEN_SHIFT),
  5908. NIC_SRAM_TX_BUFFER_DESC);
  5909. /* There is only one receive return ring on 5705/5750, no need
  5910. * to explicitly disable the others.
  5911. */
  5912. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5913. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5914. i += TG3_BDINFO_SIZE) {
  5915. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5916. BDINFO_FLAGS_DISABLED);
  5917. }
  5918. }
  5919. tp->rx_rcb_ptr = 0;
  5920. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5921. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5922. tp->rx_rcb_mapping,
  5923. (TG3_RX_RCB_RING_SIZE(tp) <<
  5924. BDINFO_FLAGS_MAXLEN_SHIFT),
  5925. 0);
  5926. tpr->rx_std_ptr = tp->rx_pending;
  5927. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5928. tpr->rx_std_ptr);
  5929. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5930. tp->rx_jumbo_pending : 0;
  5931. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5932. tpr->rx_jmb_ptr);
  5933. /* Initialize MAC address and backoff seed. */
  5934. __tg3_set_mac_addr(tp, 0);
  5935. /* MTU + ethernet header + FCS + optional VLAN tag */
  5936. tw32(MAC_RX_MTU_SIZE,
  5937. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5938. /* The slot time is changed by tg3_setup_phy if we
  5939. * run at gigabit with half duplex.
  5940. */
  5941. tw32(MAC_TX_LENGTHS,
  5942. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5943. (6 << TX_LENGTHS_IPG_SHIFT) |
  5944. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5945. /* Receive rules. */
  5946. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5947. tw32(RCVLPC_CONFIG, 0x0181);
  5948. /* Calculate RDMAC_MODE setting early, we need it to determine
  5949. * the RCVLPC_STATE_ENABLE mask.
  5950. */
  5951. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5952. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5953. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5954. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5955. RDMAC_MODE_LNGREAD_ENAB);
  5956. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5957. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5958. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5959. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5960. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5961. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5962. /* If statement applies to 5705 and 5750 PCI devices only */
  5963. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5964. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5965. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5966. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5968. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5969. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5970. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5971. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5972. }
  5973. }
  5974. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5975. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5976. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5977. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  5978. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5980. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  5981. /* Receive/send statistics. */
  5982. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5983. val = tr32(RCVLPC_STATS_ENABLE);
  5984. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5985. tw32(RCVLPC_STATS_ENABLE, val);
  5986. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5987. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5988. val = tr32(RCVLPC_STATS_ENABLE);
  5989. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5990. tw32(RCVLPC_STATS_ENABLE, val);
  5991. } else {
  5992. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5993. }
  5994. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5995. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5996. tw32(SNDDATAI_STATSCTRL,
  5997. (SNDDATAI_SCTRL_ENABLE |
  5998. SNDDATAI_SCTRL_FASTUPD));
  5999. /* Setup host coalescing engine. */
  6000. tw32(HOSTCC_MODE, 0);
  6001. for (i = 0; i < 2000; i++) {
  6002. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6003. break;
  6004. udelay(10);
  6005. }
  6006. __tg3_set_coalesce(tp, &tp->coal);
  6007. /* set status block DMA address */
  6008. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6009. ((u64) tp->status_mapping >> 32));
  6010. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6011. ((u64) tp->status_mapping & 0xffffffff));
  6012. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6013. /* Status/statistics block address. See tg3_timer,
  6014. * the tg3_periodic_fetch_stats call there, and
  6015. * tg3_get_stats to see how this works for 5705/5750 chips.
  6016. */
  6017. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6018. ((u64) tp->stats_mapping >> 32));
  6019. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6020. ((u64) tp->stats_mapping & 0xffffffff));
  6021. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6022. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6023. }
  6024. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6025. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6026. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6027. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6028. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6029. /* Clear statistics/status block in chip, and status block in ram. */
  6030. for (i = NIC_SRAM_STATS_BLK;
  6031. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6032. i += sizeof(u32)) {
  6033. tg3_write_mem(tp, i, 0);
  6034. udelay(40);
  6035. }
  6036. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6037. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6038. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6039. /* reset to prevent losing 1st rx packet intermittently */
  6040. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6041. udelay(10);
  6042. }
  6043. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6044. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6045. else
  6046. tp->mac_mode = 0;
  6047. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6048. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6049. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6050. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6051. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6052. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6053. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6054. udelay(40);
  6055. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6056. * If TG3_FLG2_IS_NIC is zero, we should read the
  6057. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6058. * whether used as inputs or outputs, are set by boot code after
  6059. * reset.
  6060. */
  6061. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6062. u32 gpio_mask;
  6063. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6064. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6065. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6066. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6067. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6068. GRC_LCLCTRL_GPIO_OUTPUT3;
  6069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6070. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6071. tp->grc_local_ctrl &= ~gpio_mask;
  6072. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6073. /* GPIO1 must be driven high for eeprom write protect */
  6074. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6075. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6076. GRC_LCLCTRL_GPIO_OUTPUT1);
  6077. }
  6078. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6079. udelay(100);
  6080. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6081. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6082. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6083. udelay(40);
  6084. }
  6085. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6086. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6087. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6088. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6089. WDMAC_MODE_LNGREAD_ENAB);
  6090. /* If statement applies to 5705 and 5750 PCI devices only */
  6091. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6092. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6093. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6094. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6095. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6096. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6097. /* nothing */
  6098. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6099. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6100. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6101. val |= WDMAC_MODE_RX_ACCEL;
  6102. }
  6103. }
  6104. /* Enable host coalescing bug fix */
  6105. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6106. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6107. tw32_f(WDMAC_MODE, val);
  6108. udelay(40);
  6109. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6110. u16 pcix_cmd;
  6111. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6112. &pcix_cmd);
  6113. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6114. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6115. pcix_cmd |= PCI_X_CMD_READ_2K;
  6116. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6117. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6118. pcix_cmd |= PCI_X_CMD_READ_2K;
  6119. }
  6120. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6121. pcix_cmd);
  6122. }
  6123. tw32_f(RDMAC_MODE, rdmac_mode);
  6124. udelay(40);
  6125. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6126. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6127. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6128. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6129. tw32(SNDDATAC_MODE,
  6130. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6131. else
  6132. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6133. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6134. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6135. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6136. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6137. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6138. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6139. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6140. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6141. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6142. err = tg3_load_5701_a0_firmware_fix(tp);
  6143. if (err)
  6144. return err;
  6145. }
  6146. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6147. err = tg3_load_tso_firmware(tp);
  6148. if (err)
  6149. return err;
  6150. }
  6151. tp->tx_mode = TX_MODE_ENABLE;
  6152. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6153. udelay(100);
  6154. tp->rx_mode = RX_MODE_ENABLE;
  6155. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6156. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6157. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6158. udelay(10);
  6159. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6160. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6161. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6162. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6163. udelay(10);
  6164. }
  6165. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6166. udelay(10);
  6167. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6168. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6169. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6170. /* Set drive transmission level to 1.2V */
  6171. /* only if the signal pre-emphasis bit is not set */
  6172. val = tr32(MAC_SERDES_CFG);
  6173. val &= 0xfffff000;
  6174. val |= 0x880;
  6175. tw32(MAC_SERDES_CFG, val);
  6176. }
  6177. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6178. tw32(MAC_SERDES_CFG, 0x616000);
  6179. }
  6180. /* Prevent chip from dropping frames when flow control
  6181. * is enabled.
  6182. */
  6183. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6184. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6185. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6186. /* Use hardware link auto-negotiation */
  6187. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6188. }
  6189. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6190. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6191. u32 tmp;
  6192. tmp = tr32(SERDES_RX_CTRL);
  6193. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6194. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6195. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6196. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6197. }
  6198. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6199. if (tp->link_config.phy_is_low_power) {
  6200. tp->link_config.phy_is_low_power = 0;
  6201. tp->link_config.speed = tp->link_config.orig_speed;
  6202. tp->link_config.duplex = tp->link_config.orig_duplex;
  6203. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6204. }
  6205. err = tg3_setup_phy(tp, 0);
  6206. if (err)
  6207. return err;
  6208. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6209. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6210. u32 tmp;
  6211. /* Clear CRC stats. */
  6212. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6213. tg3_writephy(tp, MII_TG3_TEST1,
  6214. tmp | MII_TG3_TEST1_CRC_EN);
  6215. tg3_readphy(tp, 0x14, &tmp);
  6216. }
  6217. }
  6218. }
  6219. __tg3_set_rx_mode(tp->dev);
  6220. /* Initialize receive rules. */
  6221. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6222. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6223. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6224. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6225. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6226. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6227. limit = 8;
  6228. else
  6229. limit = 16;
  6230. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6231. limit -= 4;
  6232. switch (limit) {
  6233. case 16:
  6234. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6235. case 15:
  6236. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6237. case 14:
  6238. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6239. case 13:
  6240. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6241. case 12:
  6242. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6243. case 11:
  6244. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6245. case 10:
  6246. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6247. case 9:
  6248. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6249. case 8:
  6250. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6251. case 7:
  6252. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6253. case 6:
  6254. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6255. case 5:
  6256. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6257. case 4:
  6258. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6259. case 3:
  6260. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6261. case 2:
  6262. case 1:
  6263. default:
  6264. break;
  6265. }
  6266. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6267. /* Write our heartbeat update interval to APE. */
  6268. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6269. APE_HOST_HEARTBEAT_INT_DISABLE);
  6270. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6271. return 0;
  6272. }
  6273. /* Called at device open time to get the chip ready for
  6274. * packet processing. Invoked with tp->lock held.
  6275. */
  6276. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6277. {
  6278. tg3_switch_clocks(tp);
  6279. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6280. return tg3_reset_hw(tp, reset_phy);
  6281. }
  6282. #define TG3_STAT_ADD32(PSTAT, REG) \
  6283. do { u32 __val = tr32(REG); \
  6284. (PSTAT)->low += __val; \
  6285. if ((PSTAT)->low < __val) \
  6286. (PSTAT)->high += 1; \
  6287. } while (0)
  6288. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6289. {
  6290. struct tg3_hw_stats *sp = tp->hw_stats;
  6291. if (!netif_carrier_ok(tp->dev))
  6292. return;
  6293. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6294. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6295. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6296. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6297. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6298. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6299. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6300. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6301. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6302. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6303. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6304. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6305. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6306. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6307. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6308. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6309. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6310. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6311. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6312. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6313. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6314. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6315. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6316. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6317. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6318. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6319. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6320. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6321. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6322. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6323. }
  6324. static void tg3_timer(unsigned long __opaque)
  6325. {
  6326. struct tg3 *tp = (struct tg3 *) __opaque;
  6327. if (tp->irq_sync)
  6328. goto restart_timer;
  6329. spin_lock(&tp->lock);
  6330. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6331. /* All of this garbage is because when using non-tagged
  6332. * IRQ status the mailbox/status_block protocol the chip
  6333. * uses with the cpu is race prone.
  6334. */
  6335. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6336. tw32(GRC_LOCAL_CTRL,
  6337. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6338. } else {
  6339. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6340. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6341. }
  6342. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6343. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6344. spin_unlock(&tp->lock);
  6345. schedule_work(&tp->reset_task);
  6346. return;
  6347. }
  6348. }
  6349. /* This part only runs once per second. */
  6350. if (!--tp->timer_counter) {
  6351. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6352. tg3_periodic_fetch_stats(tp);
  6353. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6354. u32 mac_stat;
  6355. int phy_event;
  6356. mac_stat = tr32(MAC_STATUS);
  6357. phy_event = 0;
  6358. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6359. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6360. phy_event = 1;
  6361. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6362. phy_event = 1;
  6363. if (phy_event)
  6364. tg3_setup_phy(tp, 0);
  6365. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6366. u32 mac_stat = tr32(MAC_STATUS);
  6367. int need_setup = 0;
  6368. if (netif_carrier_ok(tp->dev) &&
  6369. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6370. need_setup = 1;
  6371. }
  6372. if (! netif_carrier_ok(tp->dev) &&
  6373. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6374. MAC_STATUS_SIGNAL_DET))) {
  6375. need_setup = 1;
  6376. }
  6377. if (need_setup) {
  6378. if (!tp->serdes_counter) {
  6379. tw32_f(MAC_MODE,
  6380. (tp->mac_mode &
  6381. ~MAC_MODE_PORT_MODE_MASK));
  6382. udelay(40);
  6383. tw32_f(MAC_MODE, tp->mac_mode);
  6384. udelay(40);
  6385. }
  6386. tg3_setup_phy(tp, 0);
  6387. }
  6388. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6389. tg3_serdes_parallel_detect(tp);
  6390. tp->timer_counter = tp->timer_multiplier;
  6391. }
  6392. /* Heartbeat is only sent once every 2 seconds.
  6393. *
  6394. * The heartbeat is to tell the ASF firmware that the host
  6395. * driver is still alive. In the event that the OS crashes,
  6396. * ASF needs to reset the hardware to free up the FIFO space
  6397. * that may be filled with rx packets destined for the host.
  6398. * If the FIFO is full, ASF will no longer function properly.
  6399. *
  6400. * Unintended resets have been reported on real time kernels
  6401. * where the timer doesn't run on time. Netpoll will also have
  6402. * same problem.
  6403. *
  6404. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6405. * to check the ring condition when the heartbeat is expiring
  6406. * before doing the reset. This will prevent most unintended
  6407. * resets.
  6408. */
  6409. if (!--tp->asf_counter) {
  6410. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6411. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6412. tg3_wait_for_event_ack(tp);
  6413. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6414. FWCMD_NICDRV_ALIVE3);
  6415. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6416. /* 5 seconds timeout */
  6417. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6418. tg3_generate_fw_event(tp);
  6419. }
  6420. tp->asf_counter = tp->asf_multiplier;
  6421. }
  6422. spin_unlock(&tp->lock);
  6423. restart_timer:
  6424. tp->timer.expires = jiffies + tp->timer_offset;
  6425. add_timer(&tp->timer);
  6426. }
  6427. static int tg3_request_irq(struct tg3 *tp)
  6428. {
  6429. irq_handler_t fn;
  6430. unsigned long flags;
  6431. struct net_device *dev = tp->dev;
  6432. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6433. fn = tg3_msi;
  6434. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6435. fn = tg3_msi_1shot;
  6436. flags = IRQF_SAMPLE_RANDOM;
  6437. } else {
  6438. fn = tg3_interrupt;
  6439. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6440. fn = tg3_interrupt_tagged;
  6441. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6442. }
  6443. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6444. }
  6445. static int tg3_test_interrupt(struct tg3 *tp)
  6446. {
  6447. struct net_device *dev = tp->dev;
  6448. int err, i, intr_ok = 0;
  6449. if (!netif_running(dev))
  6450. return -ENODEV;
  6451. tg3_disable_ints(tp);
  6452. free_irq(tp->pdev->irq, dev);
  6453. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6454. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6455. if (err)
  6456. return err;
  6457. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6458. tg3_enable_ints(tp);
  6459. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6460. HOSTCC_MODE_NOW);
  6461. for (i = 0; i < 5; i++) {
  6462. u32 int_mbox, misc_host_ctrl;
  6463. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6464. TG3_64BIT_REG_LOW);
  6465. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6466. if ((int_mbox != 0) ||
  6467. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6468. intr_ok = 1;
  6469. break;
  6470. }
  6471. msleep(10);
  6472. }
  6473. tg3_disable_ints(tp);
  6474. free_irq(tp->pdev->irq, dev);
  6475. err = tg3_request_irq(tp);
  6476. if (err)
  6477. return err;
  6478. if (intr_ok)
  6479. return 0;
  6480. return -EIO;
  6481. }
  6482. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6483. * successfully restored
  6484. */
  6485. static int tg3_test_msi(struct tg3 *tp)
  6486. {
  6487. struct net_device *dev = tp->dev;
  6488. int err;
  6489. u16 pci_cmd;
  6490. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6491. return 0;
  6492. /* Turn off SERR reporting in case MSI terminates with Master
  6493. * Abort.
  6494. */
  6495. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6496. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6497. pci_cmd & ~PCI_COMMAND_SERR);
  6498. err = tg3_test_interrupt(tp);
  6499. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6500. if (!err)
  6501. return 0;
  6502. /* other failures */
  6503. if (err != -EIO)
  6504. return err;
  6505. /* MSI test failed, go back to INTx mode */
  6506. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6507. "switching to INTx mode. Please report this failure to "
  6508. "the PCI maintainer and include system chipset information.\n",
  6509. tp->dev->name);
  6510. free_irq(tp->pdev->irq, dev);
  6511. pci_disable_msi(tp->pdev);
  6512. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6513. err = tg3_request_irq(tp);
  6514. if (err)
  6515. return err;
  6516. /* Need to reset the chip because the MSI cycle may have terminated
  6517. * with Master Abort.
  6518. */
  6519. tg3_full_lock(tp, 1);
  6520. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6521. err = tg3_init_hw(tp, 1);
  6522. tg3_full_unlock(tp);
  6523. if (err)
  6524. free_irq(tp->pdev->irq, dev);
  6525. return err;
  6526. }
  6527. static int tg3_request_firmware(struct tg3 *tp)
  6528. {
  6529. const __be32 *fw_data;
  6530. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6531. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6532. tp->dev->name, tp->fw_needed);
  6533. return -ENOENT;
  6534. }
  6535. fw_data = (void *)tp->fw->data;
  6536. /* Firmware blob starts with version numbers, followed by
  6537. * start address and _full_ length including BSS sections
  6538. * (which must be longer than the actual data, of course
  6539. */
  6540. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6541. if (tp->fw_len < (tp->fw->size - 12)) {
  6542. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6543. tp->dev->name, tp->fw_len, tp->fw_needed);
  6544. release_firmware(tp->fw);
  6545. tp->fw = NULL;
  6546. return -EINVAL;
  6547. }
  6548. /* We no longer need firmware; we have it. */
  6549. tp->fw_needed = NULL;
  6550. return 0;
  6551. }
  6552. static void tg3_ints_init(struct tg3 *tp)
  6553. {
  6554. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6555. /* All MSI supporting chips should support tagged
  6556. * status. Assert that this is the case.
  6557. */
  6558. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6559. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6560. "Not using MSI.\n", tp->dev->name);
  6561. } else if (pci_enable_msi(tp->pdev) == 0) {
  6562. u32 msi_mode;
  6563. msi_mode = tr32(MSGINT_MODE);
  6564. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6565. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6566. }
  6567. }
  6568. }
  6569. static void tg3_ints_fini(struct tg3 *tp)
  6570. {
  6571. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6572. pci_disable_msi(tp->pdev);
  6573. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6574. }
  6575. }
  6576. static int tg3_open(struct net_device *dev)
  6577. {
  6578. struct tg3 *tp = netdev_priv(dev);
  6579. int err;
  6580. if (tp->fw_needed) {
  6581. err = tg3_request_firmware(tp);
  6582. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6583. if (err)
  6584. return err;
  6585. } else if (err) {
  6586. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6587. tp->dev->name);
  6588. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6589. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6590. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6591. tp->dev->name);
  6592. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6593. }
  6594. }
  6595. netif_carrier_off(tp->dev);
  6596. err = tg3_set_power_state(tp, PCI_D0);
  6597. if (err)
  6598. return err;
  6599. tg3_full_lock(tp, 0);
  6600. tg3_disable_ints(tp);
  6601. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6602. tg3_full_unlock(tp);
  6603. /* The placement of this call is tied
  6604. * to the setup and use of Host TX descriptors.
  6605. */
  6606. err = tg3_alloc_consistent(tp);
  6607. if (err)
  6608. return err;
  6609. tg3_ints_init(tp);
  6610. napi_enable(&tp->napi);
  6611. err = tg3_request_irq(tp);
  6612. if (err)
  6613. goto err_out1;
  6614. tg3_full_lock(tp, 0);
  6615. err = tg3_init_hw(tp, 1);
  6616. if (err) {
  6617. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6618. tg3_free_rings(tp);
  6619. } else {
  6620. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6621. tp->timer_offset = HZ;
  6622. else
  6623. tp->timer_offset = HZ / 10;
  6624. BUG_ON(tp->timer_offset > HZ);
  6625. tp->timer_counter = tp->timer_multiplier =
  6626. (HZ / tp->timer_offset);
  6627. tp->asf_counter = tp->asf_multiplier =
  6628. ((HZ / tp->timer_offset) * 2);
  6629. init_timer(&tp->timer);
  6630. tp->timer.expires = jiffies + tp->timer_offset;
  6631. tp->timer.data = (unsigned long) tp;
  6632. tp->timer.function = tg3_timer;
  6633. }
  6634. tg3_full_unlock(tp);
  6635. if (err)
  6636. goto err_out2;
  6637. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6638. err = tg3_test_msi(tp);
  6639. if (err) {
  6640. tg3_full_lock(tp, 0);
  6641. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6642. tg3_free_rings(tp);
  6643. tg3_full_unlock(tp);
  6644. goto err_out1;
  6645. }
  6646. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6647. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6648. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6649. tw32(PCIE_TRANSACTION_CFG,
  6650. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6651. }
  6652. }
  6653. }
  6654. tg3_phy_start(tp);
  6655. tg3_full_lock(tp, 0);
  6656. add_timer(&tp->timer);
  6657. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6658. tg3_enable_ints(tp);
  6659. tg3_full_unlock(tp);
  6660. netif_start_queue(dev);
  6661. return 0;
  6662. err_out2:
  6663. free_irq(tp->pdev->irq, dev);
  6664. err_out1:
  6665. napi_disable(&tp->napi);
  6666. tg3_ints_fini(tp);
  6667. tg3_free_consistent(tp);
  6668. return err;
  6669. }
  6670. #if 0
  6671. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6672. {
  6673. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6674. u16 val16;
  6675. int i;
  6676. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6677. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6678. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6679. val16, val32);
  6680. /* MAC block */
  6681. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6682. tr32(MAC_MODE), tr32(MAC_STATUS));
  6683. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6684. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6685. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6686. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6687. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6688. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6689. /* Send data initiator control block */
  6690. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6691. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6692. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6693. tr32(SNDDATAI_STATSCTRL));
  6694. /* Send data completion control block */
  6695. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6696. /* Send BD ring selector block */
  6697. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6698. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6699. /* Send BD initiator control block */
  6700. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6701. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6702. /* Send BD completion control block */
  6703. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6704. /* Receive list placement control block */
  6705. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6706. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6707. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6708. tr32(RCVLPC_STATSCTRL));
  6709. /* Receive data and receive BD initiator control block */
  6710. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6711. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6712. /* Receive data completion control block */
  6713. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6714. tr32(RCVDCC_MODE));
  6715. /* Receive BD initiator control block */
  6716. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6717. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6718. /* Receive BD completion control block */
  6719. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6720. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6721. /* Receive list selector control block */
  6722. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6723. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6724. /* Mbuf cluster free block */
  6725. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6726. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6727. /* Host coalescing control block */
  6728. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6729. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6730. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6731. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6732. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6733. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6734. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6735. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6736. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6737. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6738. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6739. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6740. /* Memory arbiter control block */
  6741. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6742. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6743. /* Buffer manager control block */
  6744. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6745. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6746. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6747. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6748. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6749. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6750. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6751. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6752. /* Read DMA control block */
  6753. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6754. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6755. /* Write DMA control block */
  6756. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6757. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6758. /* DMA completion block */
  6759. printk("DEBUG: DMAC_MODE[%08x]\n",
  6760. tr32(DMAC_MODE));
  6761. /* GRC block */
  6762. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6763. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6764. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6765. tr32(GRC_LOCAL_CTRL));
  6766. /* TG3_BDINFOs */
  6767. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6768. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6769. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6770. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6771. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6772. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6773. tr32(RCVDBDI_STD_BD + 0x0),
  6774. tr32(RCVDBDI_STD_BD + 0x4),
  6775. tr32(RCVDBDI_STD_BD + 0x8),
  6776. tr32(RCVDBDI_STD_BD + 0xc));
  6777. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6778. tr32(RCVDBDI_MINI_BD + 0x0),
  6779. tr32(RCVDBDI_MINI_BD + 0x4),
  6780. tr32(RCVDBDI_MINI_BD + 0x8),
  6781. tr32(RCVDBDI_MINI_BD + 0xc));
  6782. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6783. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6784. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6785. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6786. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6787. val32, val32_2, val32_3, val32_4);
  6788. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6789. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6790. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6791. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6792. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6793. val32, val32_2, val32_3, val32_4);
  6794. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6795. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6796. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6797. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6798. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6799. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6800. val32, val32_2, val32_3, val32_4, val32_5);
  6801. /* SW status block */
  6802. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6803. tp->hw_status->status,
  6804. tp->hw_status->status_tag,
  6805. tp->hw_status->rx_jumbo_consumer,
  6806. tp->hw_status->rx_consumer,
  6807. tp->hw_status->rx_mini_consumer,
  6808. tp->hw_status->idx[0].rx_producer,
  6809. tp->hw_status->idx[0].tx_consumer);
  6810. /* SW statistics block */
  6811. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6812. ((u32 *)tp->hw_stats)[0],
  6813. ((u32 *)tp->hw_stats)[1],
  6814. ((u32 *)tp->hw_stats)[2],
  6815. ((u32 *)tp->hw_stats)[3]);
  6816. /* Mailboxes */
  6817. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6818. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6819. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6820. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6821. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6822. /* NIC side send descriptors. */
  6823. for (i = 0; i < 6; i++) {
  6824. unsigned long txd;
  6825. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6826. + (i * sizeof(struct tg3_tx_buffer_desc));
  6827. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6828. i,
  6829. readl(txd + 0x0), readl(txd + 0x4),
  6830. readl(txd + 0x8), readl(txd + 0xc));
  6831. }
  6832. /* NIC side RX descriptors. */
  6833. for (i = 0; i < 6; i++) {
  6834. unsigned long rxd;
  6835. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6836. + (i * sizeof(struct tg3_rx_buffer_desc));
  6837. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6838. i,
  6839. readl(rxd + 0x0), readl(rxd + 0x4),
  6840. readl(rxd + 0x8), readl(rxd + 0xc));
  6841. rxd += (4 * sizeof(u32));
  6842. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6843. i,
  6844. readl(rxd + 0x0), readl(rxd + 0x4),
  6845. readl(rxd + 0x8), readl(rxd + 0xc));
  6846. }
  6847. for (i = 0; i < 6; i++) {
  6848. unsigned long rxd;
  6849. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6850. + (i * sizeof(struct tg3_rx_buffer_desc));
  6851. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6852. i,
  6853. readl(rxd + 0x0), readl(rxd + 0x4),
  6854. readl(rxd + 0x8), readl(rxd + 0xc));
  6855. rxd += (4 * sizeof(u32));
  6856. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6857. i,
  6858. readl(rxd + 0x0), readl(rxd + 0x4),
  6859. readl(rxd + 0x8), readl(rxd + 0xc));
  6860. }
  6861. }
  6862. #endif
  6863. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6864. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6865. static int tg3_close(struct net_device *dev)
  6866. {
  6867. struct tg3 *tp = netdev_priv(dev);
  6868. napi_disable(&tp->napi);
  6869. cancel_work_sync(&tp->reset_task);
  6870. netif_stop_queue(dev);
  6871. del_timer_sync(&tp->timer);
  6872. tg3_full_lock(tp, 1);
  6873. #if 0
  6874. tg3_dump_state(tp);
  6875. #endif
  6876. tg3_disable_ints(tp);
  6877. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6878. tg3_free_rings(tp);
  6879. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6880. tg3_full_unlock(tp);
  6881. free_irq(tp->pdev->irq, dev);
  6882. tg3_ints_fini(tp);
  6883. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6884. sizeof(tp->net_stats_prev));
  6885. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6886. sizeof(tp->estats_prev));
  6887. tg3_free_consistent(tp);
  6888. tg3_set_power_state(tp, PCI_D3hot);
  6889. netif_carrier_off(tp->dev);
  6890. return 0;
  6891. }
  6892. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6893. {
  6894. unsigned long ret;
  6895. #if (BITS_PER_LONG == 32)
  6896. ret = val->low;
  6897. #else
  6898. ret = ((u64)val->high << 32) | ((u64)val->low);
  6899. #endif
  6900. return ret;
  6901. }
  6902. static inline u64 get_estat64(tg3_stat64_t *val)
  6903. {
  6904. return ((u64)val->high << 32) | ((u64)val->low);
  6905. }
  6906. static unsigned long calc_crc_errors(struct tg3 *tp)
  6907. {
  6908. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6909. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6910. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6912. u32 val;
  6913. spin_lock_bh(&tp->lock);
  6914. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6915. tg3_writephy(tp, MII_TG3_TEST1,
  6916. val | MII_TG3_TEST1_CRC_EN);
  6917. tg3_readphy(tp, 0x14, &val);
  6918. } else
  6919. val = 0;
  6920. spin_unlock_bh(&tp->lock);
  6921. tp->phy_crc_errors += val;
  6922. return tp->phy_crc_errors;
  6923. }
  6924. return get_stat64(&hw_stats->rx_fcs_errors);
  6925. }
  6926. #define ESTAT_ADD(member) \
  6927. estats->member = old_estats->member + \
  6928. get_estat64(&hw_stats->member)
  6929. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6930. {
  6931. struct tg3_ethtool_stats *estats = &tp->estats;
  6932. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6933. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6934. if (!hw_stats)
  6935. return old_estats;
  6936. ESTAT_ADD(rx_octets);
  6937. ESTAT_ADD(rx_fragments);
  6938. ESTAT_ADD(rx_ucast_packets);
  6939. ESTAT_ADD(rx_mcast_packets);
  6940. ESTAT_ADD(rx_bcast_packets);
  6941. ESTAT_ADD(rx_fcs_errors);
  6942. ESTAT_ADD(rx_align_errors);
  6943. ESTAT_ADD(rx_xon_pause_rcvd);
  6944. ESTAT_ADD(rx_xoff_pause_rcvd);
  6945. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6946. ESTAT_ADD(rx_xoff_entered);
  6947. ESTAT_ADD(rx_frame_too_long_errors);
  6948. ESTAT_ADD(rx_jabbers);
  6949. ESTAT_ADD(rx_undersize_packets);
  6950. ESTAT_ADD(rx_in_length_errors);
  6951. ESTAT_ADD(rx_out_length_errors);
  6952. ESTAT_ADD(rx_64_or_less_octet_packets);
  6953. ESTAT_ADD(rx_65_to_127_octet_packets);
  6954. ESTAT_ADD(rx_128_to_255_octet_packets);
  6955. ESTAT_ADD(rx_256_to_511_octet_packets);
  6956. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6957. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6958. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6959. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6960. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6961. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6962. ESTAT_ADD(tx_octets);
  6963. ESTAT_ADD(tx_collisions);
  6964. ESTAT_ADD(tx_xon_sent);
  6965. ESTAT_ADD(tx_xoff_sent);
  6966. ESTAT_ADD(tx_flow_control);
  6967. ESTAT_ADD(tx_mac_errors);
  6968. ESTAT_ADD(tx_single_collisions);
  6969. ESTAT_ADD(tx_mult_collisions);
  6970. ESTAT_ADD(tx_deferred);
  6971. ESTAT_ADD(tx_excessive_collisions);
  6972. ESTAT_ADD(tx_late_collisions);
  6973. ESTAT_ADD(tx_collide_2times);
  6974. ESTAT_ADD(tx_collide_3times);
  6975. ESTAT_ADD(tx_collide_4times);
  6976. ESTAT_ADD(tx_collide_5times);
  6977. ESTAT_ADD(tx_collide_6times);
  6978. ESTAT_ADD(tx_collide_7times);
  6979. ESTAT_ADD(tx_collide_8times);
  6980. ESTAT_ADD(tx_collide_9times);
  6981. ESTAT_ADD(tx_collide_10times);
  6982. ESTAT_ADD(tx_collide_11times);
  6983. ESTAT_ADD(tx_collide_12times);
  6984. ESTAT_ADD(tx_collide_13times);
  6985. ESTAT_ADD(tx_collide_14times);
  6986. ESTAT_ADD(tx_collide_15times);
  6987. ESTAT_ADD(tx_ucast_packets);
  6988. ESTAT_ADD(tx_mcast_packets);
  6989. ESTAT_ADD(tx_bcast_packets);
  6990. ESTAT_ADD(tx_carrier_sense_errors);
  6991. ESTAT_ADD(tx_discards);
  6992. ESTAT_ADD(tx_errors);
  6993. ESTAT_ADD(dma_writeq_full);
  6994. ESTAT_ADD(dma_write_prioq_full);
  6995. ESTAT_ADD(rxbds_empty);
  6996. ESTAT_ADD(rx_discards);
  6997. ESTAT_ADD(rx_errors);
  6998. ESTAT_ADD(rx_threshold_hit);
  6999. ESTAT_ADD(dma_readq_full);
  7000. ESTAT_ADD(dma_read_prioq_full);
  7001. ESTAT_ADD(tx_comp_queue_full);
  7002. ESTAT_ADD(ring_set_send_prod_index);
  7003. ESTAT_ADD(ring_status_update);
  7004. ESTAT_ADD(nic_irqs);
  7005. ESTAT_ADD(nic_avoided_irqs);
  7006. ESTAT_ADD(nic_tx_threshold_hit);
  7007. return estats;
  7008. }
  7009. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7010. {
  7011. struct tg3 *tp = netdev_priv(dev);
  7012. struct net_device_stats *stats = &tp->net_stats;
  7013. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7014. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7015. if (!hw_stats)
  7016. return old_stats;
  7017. stats->rx_packets = old_stats->rx_packets +
  7018. get_stat64(&hw_stats->rx_ucast_packets) +
  7019. get_stat64(&hw_stats->rx_mcast_packets) +
  7020. get_stat64(&hw_stats->rx_bcast_packets);
  7021. stats->tx_packets = old_stats->tx_packets +
  7022. get_stat64(&hw_stats->tx_ucast_packets) +
  7023. get_stat64(&hw_stats->tx_mcast_packets) +
  7024. get_stat64(&hw_stats->tx_bcast_packets);
  7025. stats->rx_bytes = old_stats->rx_bytes +
  7026. get_stat64(&hw_stats->rx_octets);
  7027. stats->tx_bytes = old_stats->tx_bytes +
  7028. get_stat64(&hw_stats->tx_octets);
  7029. stats->rx_errors = old_stats->rx_errors +
  7030. get_stat64(&hw_stats->rx_errors);
  7031. stats->tx_errors = old_stats->tx_errors +
  7032. get_stat64(&hw_stats->tx_errors) +
  7033. get_stat64(&hw_stats->tx_mac_errors) +
  7034. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7035. get_stat64(&hw_stats->tx_discards);
  7036. stats->multicast = old_stats->multicast +
  7037. get_stat64(&hw_stats->rx_mcast_packets);
  7038. stats->collisions = old_stats->collisions +
  7039. get_stat64(&hw_stats->tx_collisions);
  7040. stats->rx_length_errors = old_stats->rx_length_errors +
  7041. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7042. get_stat64(&hw_stats->rx_undersize_packets);
  7043. stats->rx_over_errors = old_stats->rx_over_errors +
  7044. get_stat64(&hw_stats->rxbds_empty);
  7045. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7046. get_stat64(&hw_stats->rx_align_errors);
  7047. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7048. get_stat64(&hw_stats->tx_discards);
  7049. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7050. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7051. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7052. calc_crc_errors(tp);
  7053. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7054. get_stat64(&hw_stats->rx_discards);
  7055. return stats;
  7056. }
  7057. static inline u32 calc_crc(unsigned char *buf, int len)
  7058. {
  7059. u32 reg;
  7060. u32 tmp;
  7061. int j, k;
  7062. reg = 0xffffffff;
  7063. for (j = 0; j < len; j++) {
  7064. reg ^= buf[j];
  7065. for (k = 0; k < 8; k++) {
  7066. tmp = reg & 0x01;
  7067. reg >>= 1;
  7068. if (tmp) {
  7069. reg ^= 0xedb88320;
  7070. }
  7071. }
  7072. }
  7073. return ~reg;
  7074. }
  7075. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7076. {
  7077. /* accept or reject all multicast frames */
  7078. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7079. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7080. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7081. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7082. }
  7083. static void __tg3_set_rx_mode(struct net_device *dev)
  7084. {
  7085. struct tg3 *tp = netdev_priv(dev);
  7086. u32 rx_mode;
  7087. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7088. RX_MODE_KEEP_VLAN_TAG);
  7089. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7090. * flag clear.
  7091. */
  7092. #if TG3_VLAN_TAG_USED
  7093. if (!tp->vlgrp &&
  7094. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7095. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7096. #else
  7097. /* By definition, VLAN is disabled always in this
  7098. * case.
  7099. */
  7100. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7101. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7102. #endif
  7103. if (dev->flags & IFF_PROMISC) {
  7104. /* Promiscuous mode. */
  7105. rx_mode |= RX_MODE_PROMISC;
  7106. } else if (dev->flags & IFF_ALLMULTI) {
  7107. /* Accept all multicast. */
  7108. tg3_set_multi (tp, 1);
  7109. } else if (dev->mc_count < 1) {
  7110. /* Reject all multicast. */
  7111. tg3_set_multi (tp, 0);
  7112. } else {
  7113. /* Accept one or more multicast(s). */
  7114. struct dev_mc_list *mclist;
  7115. unsigned int i;
  7116. u32 mc_filter[4] = { 0, };
  7117. u32 regidx;
  7118. u32 bit;
  7119. u32 crc;
  7120. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7121. i++, mclist = mclist->next) {
  7122. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7123. bit = ~crc & 0x7f;
  7124. regidx = (bit & 0x60) >> 5;
  7125. bit &= 0x1f;
  7126. mc_filter[regidx] |= (1 << bit);
  7127. }
  7128. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7129. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7130. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7131. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7132. }
  7133. if (rx_mode != tp->rx_mode) {
  7134. tp->rx_mode = rx_mode;
  7135. tw32_f(MAC_RX_MODE, rx_mode);
  7136. udelay(10);
  7137. }
  7138. }
  7139. static void tg3_set_rx_mode(struct net_device *dev)
  7140. {
  7141. struct tg3 *tp = netdev_priv(dev);
  7142. if (!netif_running(dev))
  7143. return;
  7144. tg3_full_lock(tp, 0);
  7145. __tg3_set_rx_mode(dev);
  7146. tg3_full_unlock(tp);
  7147. }
  7148. #define TG3_REGDUMP_LEN (32 * 1024)
  7149. static int tg3_get_regs_len(struct net_device *dev)
  7150. {
  7151. return TG3_REGDUMP_LEN;
  7152. }
  7153. static void tg3_get_regs(struct net_device *dev,
  7154. struct ethtool_regs *regs, void *_p)
  7155. {
  7156. u32 *p = _p;
  7157. struct tg3 *tp = netdev_priv(dev);
  7158. u8 *orig_p = _p;
  7159. int i;
  7160. regs->version = 0;
  7161. memset(p, 0, TG3_REGDUMP_LEN);
  7162. if (tp->link_config.phy_is_low_power)
  7163. return;
  7164. tg3_full_lock(tp, 0);
  7165. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7166. #define GET_REG32_LOOP(base,len) \
  7167. do { p = (u32 *)(orig_p + (base)); \
  7168. for (i = 0; i < len; i += 4) \
  7169. __GET_REG32((base) + i); \
  7170. } while (0)
  7171. #define GET_REG32_1(reg) \
  7172. do { p = (u32 *)(orig_p + (reg)); \
  7173. __GET_REG32((reg)); \
  7174. } while (0)
  7175. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7176. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7177. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7178. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7179. GET_REG32_1(SNDDATAC_MODE);
  7180. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7181. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7182. GET_REG32_1(SNDBDC_MODE);
  7183. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7184. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7185. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7186. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7187. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7188. GET_REG32_1(RCVDCC_MODE);
  7189. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7190. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7191. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7192. GET_REG32_1(MBFREE_MODE);
  7193. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7194. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7195. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7196. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7197. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7198. GET_REG32_1(RX_CPU_MODE);
  7199. GET_REG32_1(RX_CPU_STATE);
  7200. GET_REG32_1(RX_CPU_PGMCTR);
  7201. GET_REG32_1(RX_CPU_HWBKPT);
  7202. GET_REG32_1(TX_CPU_MODE);
  7203. GET_REG32_1(TX_CPU_STATE);
  7204. GET_REG32_1(TX_CPU_PGMCTR);
  7205. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7206. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7207. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7208. GET_REG32_1(DMAC_MODE);
  7209. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7210. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7211. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7212. #undef __GET_REG32
  7213. #undef GET_REG32_LOOP
  7214. #undef GET_REG32_1
  7215. tg3_full_unlock(tp);
  7216. }
  7217. static int tg3_get_eeprom_len(struct net_device *dev)
  7218. {
  7219. struct tg3 *tp = netdev_priv(dev);
  7220. return tp->nvram_size;
  7221. }
  7222. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7223. {
  7224. struct tg3 *tp = netdev_priv(dev);
  7225. int ret;
  7226. u8 *pd;
  7227. u32 i, offset, len, b_offset, b_count;
  7228. __be32 val;
  7229. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7230. return -EINVAL;
  7231. if (tp->link_config.phy_is_low_power)
  7232. return -EAGAIN;
  7233. offset = eeprom->offset;
  7234. len = eeprom->len;
  7235. eeprom->len = 0;
  7236. eeprom->magic = TG3_EEPROM_MAGIC;
  7237. if (offset & 3) {
  7238. /* adjustments to start on required 4 byte boundary */
  7239. b_offset = offset & 3;
  7240. b_count = 4 - b_offset;
  7241. if (b_count > len) {
  7242. /* i.e. offset=1 len=2 */
  7243. b_count = len;
  7244. }
  7245. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7246. if (ret)
  7247. return ret;
  7248. memcpy(data, ((char*)&val) + b_offset, b_count);
  7249. len -= b_count;
  7250. offset += b_count;
  7251. eeprom->len += b_count;
  7252. }
  7253. /* read bytes upto the last 4 byte boundary */
  7254. pd = &data[eeprom->len];
  7255. for (i = 0; i < (len - (len & 3)); i += 4) {
  7256. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7257. if (ret) {
  7258. eeprom->len += i;
  7259. return ret;
  7260. }
  7261. memcpy(pd + i, &val, 4);
  7262. }
  7263. eeprom->len += i;
  7264. if (len & 3) {
  7265. /* read last bytes not ending on 4 byte boundary */
  7266. pd = &data[eeprom->len];
  7267. b_count = len & 3;
  7268. b_offset = offset + len - b_count;
  7269. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7270. if (ret)
  7271. return ret;
  7272. memcpy(pd, &val, b_count);
  7273. eeprom->len += b_count;
  7274. }
  7275. return 0;
  7276. }
  7277. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7278. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7279. {
  7280. struct tg3 *tp = netdev_priv(dev);
  7281. int ret;
  7282. u32 offset, len, b_offset, odd_len;
  7283. u8 *buf;
  7284. __be32 start, end;
  7285. if (tp->link_config.phy_is_low_power)
  7286. return -EAGAIN;
  7287. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7288. eeprom->magic != TG3_EEPROM_MAGIC)
  7289. return -EINVAL;
  7290. offset = eeprom->offset;
  7291. len = eeprom->len;
  7292. if ((b_offset = (offset & 3))) {
  7293. /* adjustments to start on required 4 byte boundary */
  7294. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7295. if (ret)
  7296. return ret;
  7297. len += b_offset;
  7298. offset &= ~3;
  7299. if (len < 4)
  7300. len = 4;
  7301. }
  7302. odd_len = 0;
  7303. if (len & 3) {
  7304. /* adjustments to end on required 4 byte boundary */
  7305. odd_len = 1;
  7306. len = (len + 3) & ~3;
  7307. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7308. if (ret)
  7309. return ret;
  7310. }
  7311. buf = data;
  7312. if (b_offset || odd_len) {
  7313. buf = kmalloc(len, GFP_KERNEL);
  7314. if (!buf)
  7315. return -ENOMEM;
  7316. if (b_offset)
  7317. memcpy(buf, &start, 4);
  7318. if (odd_len)
  7319. memcpy(buf+len-4, &end, 4);
  7320. memcpy(buf + b_offset, data, eeprom->len);
  7321. }
  7322. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7323. if (buf != data)
  7324. kfree(buf);
  7325. return ret;
  7326. }
  7327. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7328. {
  7329. struct tg3 *tp = netdev_priv(dev);
  7330. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7331. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7332. return -EAGAIN;
  7333. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7334. }
  7335. cmd->supported = (SUPPORTED_Autoneg);
  7336. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7337. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7338. SUPPORTED_1000baseT_Full);
  7339. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7340. cmd->supported |= (SUPPORTED_100baseT_Half |
  7341. SUPPORTED_100baseT_Full |
  7342. SUPPORTED_10baseT_Half |
  7343. SUPPORTED_10baseT_Full |
  7344. SUPPORTED_TP);
  7345. cmd->port = PORT_TP;
  7346. } else {
  7347. cmd->supported |= SUPPORTED_FIBRE;
  7348. cmd->port = PORT_FIBRE;
  7349. }
  7350. cmd->advertising = tp->link_config.advertising;
  7351. if (netif_running(dev)) {
  7352. cmd->speed = tp->link_config.active_speed;
  7353. cmd->duplex = tp->link_config.active_duplex;
  7354. }
  7355. cmd->phy_address = PHY_ADDR;
  7356. cmd->transceiver = XCVR_INTERNAL;
  7357. cmd->autoneg = tp->link_config.autoneg;
  7358. cmd->maxtxpkt = 0;
  7359. cmd->maxrxpkt = 0;
  7360. return 0;
  7361. }
  7362. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7363. {
  7364. struct tg3 *tp = netdev_priv(dev);
  7365. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7366. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7367. return -EAGAIN;
  7368. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7369. }
  7370. if (cmd->autoneg != AUTONEG_ENABLE &&
  7371. cmd->autoneg != AUTONEG_DISABLE)
  7372. return -EINVAL;
  7373. if (cmd->autoneg == AUTONEG_DISABLE &&
  7374. cmd->duplex != DUPLEX_FULL &&
  7375. cmd->duplex != DUPLEX_HALF)
  7376. return -EINVAL;
  7377. if (cmd->autoneg == AUTONEG_ENABLE) {
  7378. u32 mask = ADVERTISED_Autoneg |
  7379. ADVERTISED_Pause |
  7380. ADVERTISED_Asym_Pause;
  7381. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7382. mask |= ADVERTISED_1000baseT_Half |
  7383. ADVERTISED_1000baseT_Full;
  7384. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7385. mask |= ADVERTISED_100baseT_Half |
  7386. ADVERTISED_100baseT_Full |
  7387. ADVERTISED_10baseT_Half |
  7388. ADVERTISED_10baseT_Full |
  7389. ADVERTISED_TP;
  7390. else
  7391. mask |= ADVERTISED_FIBRE;
  7392. if (cmd->advertising & ~mask)
  7393. return -EINVAL;
  7394. mask &= (ADVERTISED_1000baseT_Half |
  7395. ADVERTISED_1000baseT_Full |
  7396. ADVERTISED_100baseT_Half |
  7397. ADVERTISED_100baseT_Full |
  7398. ADVERTISED_10baseT_Half |
  7399. ADVERTISED_10baseT_Full);
  7400. cmd->advertising &= mask;
  7401. } else {
  7402. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7403. if (cmd->speed != SPEED_1000)
  7404. return -EINVAL;
  7405. if (cmd->duplex != DUPLEX_FULL)
  7406. return -EINVAL;
  7407. } else {
  7408. if (cmd->speed != SPEED_100 &&
  7409. cmd->speed != SPEED_10)
  7410. return -EINVAL;
  7411. }
  7412. }
  7413. tg3_full_lock(tp, 0);
  7414. tp->link_config.autoneg = cmd->autoneg;
  7415. if (cmd->autoneg == AUTONEG_ENABLE) {
  7416. tp->link_config.advertising = (cmd->advertising |
  7417. ADVERTISED_Autoneg);
  7418. tp->link_config.speed = SPEED_INVALID;
  7419. tp->link_config.duplex = DUPLEX_INVALID;
  7420. } else {
  7421. tp->link_config.advertising = 0;
  7422. tp->link_config.speed = cmd->speed;
  7423. tp->link_config.duplex = cmd->duplex;
  7424. }
  7425. tp->link_config.orig_speed = tp->link_config.speed;
  7426. tp->link_config.orig_duplex = tp->link_config.duplex;
  7427. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7428. if (netif_running(dev))
  7429. tg3_setup_phy(tp, 1);
  7430. tg3_full_unlock(tp);
  7431. return 0;
  7432. }
  7433. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7434. {
  7435. struct tg3 *tp = netdev_priv(dev);
  7436. strcpy(info->driver, DRV_MODULE_NAME);
  7437. strcpy(info->version, DRV_MODULE_VERSION);
  7438. strcpy(info->fw_version, tp->fw_ver);
  7439. strcpy(info->bus_info, pci_name(tp->pdev));
  7440. }
  7441. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7442. {
  7443. struct tg3 *tp = netdev_priv(dev);
  7444. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7445. device_can_wakeup(&tp->pdev->dev))
  7446. wol->supported = WAKE_MAGIC;
  7447. else
  7448. wol->supported = 0;
  7449. wol->wolopts = 0;
  7450. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7451. device_can_wakeup(&tp->pdev->dev))
  7452. wol->wolopts = WAKE_MAGIC;
  7453. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7454. }
  7455. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7456. {
  7457. struct tg3 *tp = netdev_priv(dev);
  7458. struct device *dp = &tp->pdev->dev;
  7459. if (wol->wolopts & ~WAKE_MAGIC)
  7460. return -EINVAL;
  7461. if ((wol->wolopts & WAKE_MAGIC) &&
  7462. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7463. return -EINVAL;
  7464. spin_lock_bh(&tp->lock);
  7465. if (wol->wolopts & WAKE_MAGIC) {
  7466. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7467. device_set_wakeup_enable(dp, true);
  7468. } else {
  7469. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7470. device_set_wakeup_enable(dp, false);
  7471. }
  7472. spin_unlock_bh(&tp->lock);
  7473. return 0;
  7474. }
  7475. static u32 tg3_get_msglevel(struct net_device *dev)
  7476. {
  7477. struct tg3 *tp = netdev_priv(dev);
  7478. return tp->msg_enable;
  7479. }
  7480. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7481. {
  7482. struct tg3 *tp = netdev_priv(dev);
  7483. tp->msg_enable = value;
  7484. }
  7485. static int tg3_set_tso(struct net_device *dev, u32 value)
  7486. {
  7487. struct tg3 *tp = netdev_priv(dev);
  7488. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7489. if (value)
  7490. return -EINVAL;
  7491. return 0;
  7492. }
  7493. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7494. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7495. if (value) {
  7496. dev->features |= NETIF_F_TSO6;
  7497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7498. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7499. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7500. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7501. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7502. dev->features |= NETIF_F_TSO_ECN;
  7503. } else
  7504. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7505. }
  7506. return ethtool_op_set_tso(dev, value);
  7507. }
  7508. static int tg3_nway_reset(struct net_device *dev)
  7509. {
  7510. struct tg3 *tp = netdev_priv(dev);
  7511. int r;
  7512. if (!netif_running(dev))
  7513. return -EAGAIN;
  7514. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7515. return -EINVAL;
  7516. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7517. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7518. return -EAGAIN;
  7519. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7520. } else {
  7521. u32 bmcr;
  7522. spin_lock_bh(&tp->lock);
  7523. r = -EINVAL;
  7524. tg3_readphy(tp, MII_BMCR, &bmcr);
  7525. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7526. ((bmcr & BMCR_ANENABLE) ||
  7527. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7528. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7529. BMCR_ANENABLE);
  7530. r = 0;
  7531. }
  7532. spin_unlock_bh(&tp->lock);
  7533. }
  7534. return r;
  7535. }
  7536. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7537. {
  7538. struct tg3 *tp = netdev_priv(dev);
  7539. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7540. ering->rx_mini_max_pending = 0;
  7541. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7542. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7543. else
  7544. ering->rx_jumbo_max_pending = 0;
  7545. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7546. ering->rx_pending = tp->rx_pending;
  7547. ering->rx_mini_pending = 0;
  7548. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7549. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7550. else
  7551. ering->rx_jumbo_pending = 0;
  7552. ering->tx_pending = tp->tx_pending;
  7553. }
  7554. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7555. {
  7556. struct tg3 *tp = netdev_priv(dev);
  7557. int irq_sync = 0, err = 0;
  7558. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7559. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7560. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7561. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7562. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7563. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7564. return -EINVAL;
  7565. if (netif_running(dev)) {
  7566. tg3_phy_stop(tp);
  7567. tg3_netif_stop(tp);
  7568. irq_sync = 1;
  7569. }
  7570. tg3_full_lock(tp, irq_sync);
  7571. tp->rx_pending = ering->rx_pending;
  7572. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7573. tp->rx_pending > 63)
  7574. tp->rx_pending = 63;
  7575. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7576. tp->tx_pending = ering->tx_pending;
  7577. if (netif_running(dev)) {
  7578. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7579. err = tg3_restart_hw(tp, 1);
  7580. if (!err)
  7581. tg3_netif_start(tp);
  7582. }
  7583. tg3_full_unlock(tp);
  7584. if (irq_sync && !err)
  7585. tg3_phy_start(tp);
  7586. return err;
  7587. }
  7588. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7589. {
  7590. struct tg3 *tp = netdev_priv(dev);
  7591. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7592. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7593. epause->rx_pause = 1;
  7594. else
  7595. epause->rx_pause = 0;
  7596. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7597. epause->tx_pause = 1;
  7598. else
  7599. epause->tx_pause = 0;
  7600. }
  7601. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7602. {
  7603. struct tg3 *tp = netdev_priv(dev);
  7604. int err = 0;
  7605. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7606. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7607. return -EAGAIN;
  7608. if (epause->autoneg) {
  7609. u32 newadv;
  7610. struct phy_device *phydev;
  7611. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7612. if (epause->rx_pause) {
  7613. if (epause->tx_pause)
  7614. newadv = ADVERTISED_Pause;
  7615. else
  7616. newadv = ADVERTISED_Pause |
  7617. ADVERTISED_Asym_Pause;
  7618. } else if (epause->tx_pause) {
  7619. newadv = ADVERTISED_Asym_Pause;
  7620. } else
  7621. newadv = 0;
  7622. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7623. u32 oldadv = phydev->advertising &
  7624. (ADVERTISED_Pause |
  7625. ADVERTISED_Asym_Pause);
  7626. if (oldadv != newadv) {
  7627. phydev->advertising &=
  7628. ~(ADVERTISED_Pause |
  7629. ADVERTISED_Asym_Pause);
  7630. phydev->advertising |= newadv;
  7631. err = phy_start_aneg(phydev);
  7632. }
  7633. } else {
  7634. tp->link_config.advertising &=
  7635. ~(ADVERTISED_Pause |
  7636. ADVERTISED_Asym_Pause);
  7637. tp->link_config.advertising |= newadv;
  7638. }
  7639. } else {
  7640. if (epause->rx_pause)
  7641. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7642. else
  7643. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7644. if (epause->tx_pause)
  7645. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7646. else
  7647. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7648. if (netif_running(dev))
  7649. tg3_setup_flow_control(tp, 0, 0);
  7650. }
  7651. } else {
  7652. int irq_sync = 0;
  7653. if (netif_running(dev)) {
  7654. tg3_netif_stop(tp);
  7655. irq_sync = 1;
  7656. }
  7657. tg3_full_lock(tp, irq_sync);
  7658. if (epause->autoneg)
  7659. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7660. else
  7661. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7662. if (epause->rx_pause)
  7663. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7664. else
  7665. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7666. if (epause->tx_pause)
  7667. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7668. else
  7669. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7670. if (netif_running(dev)) {
  7671. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7672. err = tg3_restart_hw(tp, 1);
  7673. if (!err)
  7674. tg3_netif_start(tp);
  7675. }
  7676. tg3_full_unlock(tp);
  7677. }
  7678. return err;
  7679. }
  7680. static u32 tg3_get_rx_csum(struct net_device *dev)
  7681. {
  7682. struct tg3 *tp = netdev_priv(dev);
  7683. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7684. }
  7685. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7686. {
  7687. struct tg3 *tp = netdev_priv(dev);
  7688. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7689. if (data != 0)
  7690. return -EINVAL;
  7691. return 0;
  7692. }
  7693. spin_lock_bh(&tp->lock);
  7694. if (data)
  7695. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7696. else
  7697. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7698. spin_unlock_bh(&tp->lock);
  7699. return 0;
  7700. }
  7701. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7702. {
  7703. struct tg3 *tp = netdev_priv(dev);
  7704. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7705. if (data != 0)
  7706. return -EINVAL;
  7707. return 0;
  7708. }
  7709. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7710. ethtool_op_set_tx_ipv6_csum(dev, data);
  7711. else
  7712. ethtool_op_set_tx_csum(dev, data);
  7713. return 0;
  7714. }
  7715. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7716. {
  7717. switch (sset) {
  7718. case ETH_SS_TEST:
  7719. return TG3_NUM_TEST;
  7720. case ETH_SS_STATS:
  7721. return TG3_NUM_STATS;
  7722. default:
  7723. return -EOPNOTSUPP;
  7724. }
  7725. }
  7726. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7727. {
  7728. switch (stringset) {
  7729. case ETH_SS_STATS:
  7730. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7731. break;
  7732. case ETH_SS_TEST:
  7733. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7734. break;
  7735. default:
  7736. WARN_ON(1); /* we need a WARN() */
  7737. break;
  7738. }
  7739. }
  7740. static int tg3_phys_id(struct net_device *dev, u32 data)
  7741. {
  7742. struct tg3 *tp = netdev_priv(dev);
  7743. int i;
  7744. if (!netif_running(tp->dev))
  7745. return -EAGAIN;
  7746. if (data == 0)
  7747. data = UINT_MAX / 2;
  7748. for (i = 0; i < (data * 2); i++) {
  7749. if ((i % 2) == 0)
  7750. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7751. LED_CTRL_1000MBPS_ON |
  7752. LED_CTRL_100MBPS_ON |
  7753. LED_CTRL_10MBPS_ON |
  7754. LED_CTRL_TRAFFIC_OVERRIDE |
  7755. LED_CTRL_TRAFFIC_BLINK |
  7756. LED_CTRL_TRAFFIC_LED);
  7757. else
  7758. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7759. LED_CTRL_TRAFFIC_OVERRIDE);
  7760. if (msleep_interruptible(500))
  7761. break;
  7762. }
  7763. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7764. return 0;
  7765. }
  7766. static void tg3_get_ethtool_stats (struct net_device *dev,
  7767. struct ethtool_stats *estats, u64 *tmp_stats)
  7768. {
  7769. struct tg3 *tp = netdev_priv(dev);
  7770. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7771. }
  7772. #define NVRAM_TEST_SIZE 0x100
  7773. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7774. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7775. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7776. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7777. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7778. static int tg3_test_nvram(struct tg3 *tp)
  7779. {
  7780. u32 csum, magic;
  7781. __be32 *buf;
  7782. int i, j, k, err = 0, size;
  7783. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7784. return 0;
  7785. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7786. return -EIO;
  7787. if (magic == TG3_EEPROM_MAGIC)
  7788. size = NVRAM_TEST_SIZE;
  7789. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7790. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7791. TG3_EEPROM_SB_FORMAT_1) {
  7792. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7793. case TG3_EEPROM_SB_REVISION_0:
  7794. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7795. break;
  7796. case TG3_EEPROM_SB_REVISION_2:
  7797. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7798. break;
  7799. case TG3_EEPROM_SB_REVISION_3:
  7800. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7801. break;
  7802. default:
  7803. return 0;
  7804. }
  7805. } else
  7806. return 0;
  7807. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7808. size = NVRAM_SELFBOOT_HW_SIZE;
  7809. else
  7810. return -EIO;
  7811. buf = kmalloc(size, GFP_KERNEL);
  7812. if (buf == NULL)
  7813. return -ENOMEM;
  7814. err = -EIO;
  7815. for (i = 0, j = 0; i < size; i += 4, j++) {
  7816. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7817. if (err)
  7818. break;
  7819. }
  7820. if (i < size)
  7821. goto out;
  7822. /* Selfboot format */
  7823. magic = be32_to_cpu(buf[0]);
  7824. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7825. TG3_EEPROM_MAGIC_FW) {
  7826. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7827. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7828. TG3_EEPROM_SB_REVISION_2) {
  7829. /* For rev 2, the csum doesn't include the MBA. */
  7830. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7831. csum8 += buf8[i];
  7832. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7833. csum8 += buf8[i];
  7834. } else {
  7835. for (i = 0; i < size; i++)
  7836. csum8 += buf8[i];
  7837. }
  7838. if (csum8 == 0) {
  7839. err = 0;
  7840. goto out;
  7841. }
  7842. err = -EIO;
  7843. goto out;
  7844. }
  7845. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7846. TG3_EEPROM_MAGIC_HW) {
  7847. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7848. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7849. u8 *buf8 = (u8 *) buf;
  7850. /* Separate the parity bits and the data bytes. */
  7851. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7852. if ((i == 0) || (i == 8)) {
  7853. int l;
  7854. u8 msk;
  7855. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7856. parity[k++] = buf8[i] & msk;
  7857. i++;
  7858. }
  7859. else if (i == 16) {
  7860. int l;
  7861. u8 msk;
  7862. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7863. parity[k++] = buf8[i] & msk;
  7864. i++;
  7865. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7866. parity[k++] = buf8[i] & msk;
  7867. i++;
  7868. }
  7869. data[j++] = buf8[i];
  7870. }
  7871. err = -EIO;
  7872. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7873. u8 hw8 = hweight8(data[i]);
  7874. if ((hw8 & 0x1) && parity[i])
  7875. goto out;
  7876. else if (!(hw8 & 0x1) && !parity[i])
  7877. goto out;
  7878. }
  7879. err = 0;
  7880. goto out;
  7881. }
  7882. /* Bootstrap checksum at offset 0x10 */
  7883. csum = calc_crc((unsigned char *) buf, 0x10);
  7884. if (csum != be32_to_cpu(buf[0x10/4]))
  7885. goto out;
  7886. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7887. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7888. if (csum != be32_to_cpu(buf[0xfc/4]))
  7889. goto out;
  7890. err = 0;
  7891. out:
  7892. kfree(buf);
  7893. return err;
  7894. }
  7895. #define TG3_SERDES_TIMEOUT_SEC 2
  7896. #define TG3_COPPER_TIMEOUT_SEC 6
  7897. static int tg3_test_link(struct tg3 *tp)
  7898. {
  7899. int i, max;
  7900. if (!netif_running(tp->dev))
  7901. return -ENODEV;
  7902. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7903. max = TG3_SERDES_TIMEOUT_SEC;
  7904. else
  7905. max = TG3_COPPER_TIMEOUT_SEC;
  7906. for (i = 0; i < max; i++) {
  7907. if (netif_carrier_ok(tp->dev))
  7908. return 0;
  7909. if (msleep_interruptible(1000))
  7910. break;
  7911. }
  7912. return -EIO;
  7913. }
  7914. /* Only test the commonly used registers */
  7915. static int tg3_test_registers(struct tg3 *tp)
  7916. {
  7917. int i, is_5705, is_5750;
  7918. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7919. static struct {
  7920. u16 offset;
  7921. u16 flags;
  7922. #define TG3_FL_5705 0x1
  7923. #define TG3_FL_NOT_5705 0x2
  7924. #define TG3_FL_NOT_5788 0x4
  7925. #define TG3_FL_NOT_5750 0x8
  7926. u32 read_mask;
  7927. u32 write_mask;
  7928. } reg_tbl[] = {
  7929. /* MAC Control Registers */
  7930. { MAC_MODE, TG3_FL_NOT_5705,
  7931. 0x00000000, 0x00ef6f8c },
  7932. { MAC_MODE, TG3_FL_5705,
  7933. 0x00000000, 0x01ef6b8c },
  7934. { MAC_STATUS, TG3_FL_NOT_5705,
  7935. 0x03800107, 0x00000000 },
  7936. { MAC_STATUS, TG3_FL_5705,
  7937. 0x03800100, 0x00000000 },
  7938. { MAC_ADDR_0_HIGH, 0x0000,
  7939. 0x00000000, 0x0000ffff },
  7940. { MAC_ADDR_0_LOW, 0x0000,
  7941. 0x00000000, 0xffffffff },
  7942. { MAC_RX_MTU_SIZE, 0x0000,
  7943. 0x00000000, 0x0000ffff },
  7944. { MAC_TX_MODE, 0x0000,
  7945. 0x00000000, 0x00000070 },
  7946. { MAC_TX_LENGTHS, 0x0000,
  7947. 0x00000000, 0x00003fff },
  7948. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7949. 0x00000000, 0x000007fc },
  7950. { MAC_RX_MODE, TG3_FL_5705,
  7951. 0x00000000, 0x000007dc },
  7952. { MAC_HASH_REG_0, 0x0000,
  7953. 0x00000000, 0xffffffff },
  7954. { MAC_HASH_REG_1, 0x0000,
  7955. 0x00000000, 0xffffffff },
  7956. { MAC_HASH_REG_2, 0x0000,
  7957. 0x00000000, 0xffffffff },
  7958. { MAC_HASH_REG_3, 0x0000,
  7959. 0x00000000, 0xffffffff },
  7960. /* Receive Data and Receive BD Initiator Control Registers. */
  7961. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7962. 0x00000000, 0xffffffff },
  7963. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7964. 0x00000000, 0xffffffff },
  7965. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7966. 0x00000000, 0x00000003 },
  7967. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7968. 0x00000000, 0xffffffff },
  7969. { RCVDBDI_STD_BD+0, 0x0000,
  7970. 0x00000000, 0xffffffff },
  7971. { RCVDBDI_STD_BD+4, 0x0000,
  7972. 0x00000000, 0xffffffff },
  7973. { RCVDBDI_STD_BD+8, 0x0000,
  7974. 0x00000000, 0xffff0002 },
  7975. { RCVDBDI_STD_BD+0xc, 0x0000,
  7976. 0x00000000, 0xffffffff },
  7977. /* Receive BD Initiator Control Registers. */
  7978. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7979. 0x00000000, 0xffffffff },
  7980. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7981. 0x00000000, 0x000003ff },
  7982. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7983. 0x00000000, 0xffffffff },
  7984. /* Host Coalescing Control Registers. */
  7985. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7986. 0x00000000, 0x00000004 },
  7987. { HOSTCC_MODE, TG3_FL_5705,
  7988. 0x00000000, 0x000000f6 },
  7989. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7990. 0x00000000, 0xffffffff },
  7991. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7992. 0x00000000, 0x000003ff },
  7993. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7994. 0x00000000, 0xffffffff },
  7995. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7996. 0x00000000, 0x000003ff },
  7997. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7998. 0x00000000, 0xffffffff },
  7999. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8000. 0x00000000, 0x000000ff },
  8001. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8002. 0x00000000, 0xffffffff },
  8003. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8004. 0x00000000, 0x000000ff },
  8005. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8006. 0x00000000, 0xffffffff },
  8007. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8008. 0x00000000, 0xffffffff },
  8009. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8010. 0x00000000, 0xffffffff },
  8011. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8012. 0x00000000, 0x000000ff },
  8013. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8014. 0x00000000, 0xffffffff },
  8015. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8016. 0x00000000, 0x000000ff },
  8017. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8018. 0x00000000, 0xffffffff },
  8019. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8020. 0x00000000, 0xffffffff },
  8021. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8022. 0x00000000, 0xffffffff },
  8023. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8024. 0x00000000, 0xffffffff },
  8025. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8026. 0x00000000, 0xffffffff },
  8027. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8028. 0xffffffff, 0x00000000 },
  8029. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8030. 0xffffffff, 0x00000000 },
  8031. /* Buffer Manager Control Registers. */
  8032. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8033. 0x00000000, 0x007fff80 },
  8034. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8035. 0x00000000, 0x007fffff },
  8036. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8037. 0x00000000, 0x0000003f },
  8038. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8039. 0x00000000, 0x000001ff },
  8040. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8041. 0x00000000, 0x000001ff },
  8042. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8043. 0xffffffff, 0x00000000 },
  8044. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8045. 0xffffffff, 0x00000000 },
  8046. /* Mailbox Registers */
  8047. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8048. 0x00000000, 0x000001ff },
  8049. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8050. 0x00000000, 0x000001ff },
  8051. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8052. 0x00000000, 0x000007ff },
  8053. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8054. 0x00000000, 0x000001ff },
  8055. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8056. };
  8057. is_5705 = is_5750 = 0;
  8058. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8059. is_5705 = 1;
  8060. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8061. is_5750 = 1;
  8062. }
  8063. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8064. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8065. continue;
  8066. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8067. continue;
  8068. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8069. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8070. continue;
  8071. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8072. continue;
  8073. offset = (u32) reg_tbl[i].offset;
  8074. read_mask = reg_tbl[i].read_mask;
  8075. write_mask = reg_tbl[i].write_mask;
  8076. /* Save the original register content */
  8077. save_val = tr32(offset);
  8078. /* Determine the read-only value. */
  8079. read_val = save_val & read_mask;
  8080. /* Write zero to the register, then make sure the read-only bits
  8081. * are not changed and the read/write bits are all zeros.
  8082. */
  8083. tw32(offset, 0);
  8084. val = tr32(offset);
  8085. /* Test the read-only and read/write bits. */
  8086. if (((val & read_mask) != read_val) || (val & write_mask))
  8087. goto out;
  8088. /* Write ones to all the bits defined by RdMask and WrMask, then
  8089. * make sure the read-only bits are not changed and the
  8090. * read/write bits are all ones.
  8091. */
  8092. tw32(offset, read_mask | write_mask);
  8093. val = tr32(offset);
  8094. /* Test the read-only bits. */
  8095. if ((val & read_mask) != read_val)
  8096. goto out;
  8097. /* Test the read/write bits. */
  8098. if ((val & write_mask) != write_mask)
  8099. goto out;
  8100. tw32(offset, save_val);
  8101. }
  8102. return 0;
  8103. out:
  8104. if (netif_msg_hw(tp))
  8105. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8106. offset);
  8107. tw32(offset, save_val);
  8108. return -EIO;
  8109. }
  8110. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8111. {
  8112. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8113. int i;
  8114. u32 j;
  8115. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8116. for (j = 0; j < len; j += 4) {
  8117. u32 val;
  8118. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8119. tg3_read_mem(tp, offset + j, &val);
  8120. if (val != test_pattern[i])
  8121. return -EIO;
  8122. }
  8123. }
  8124. return 0;
  8125. }
  8126. static int tg3_test_memory(struct tg3 *tp)
  8127. {
  8128. static struct mem_entry {
  8129. u32 offset;
  8130. u32 len;
  8131. } mem_tbl_570x[] = {
  8132. { 0x00000000, 0x00b50},
  8133. { 0x00002000, 0x1c000},
  8134. { 0xffffffff, 0x00000}
  8135. }, mem_tbl_5705[] = {
  8136. { 0x00000100, 0x0000c},
  8137. { 0x00000200, 0x00008},
  8138. { 0x00004000, 0x00800},
  8139. { 0x00006000, 0x01000},
  8140. { 0x00008000, 0x02000},
  8141. { 0x00010000, 0x0e000},
  8142. { 0xffffffff, 0x00000}
  8143. }, mem_tbl_5755[] = {
  8144. { 0x00000200, 0x00008},
  8145. { 0x00004000, 0x00800},
  8146. { 0x00006000, 0x00800},
  8147. { 0x00008000, 0x02000},
  8148. { 0x00010000, 0x0c000},
  8149. { 0xffffffff, 0x00000}
  8150. }, mem_tbl_5906[] = {
  8151. { 0x00000200, 0x00008},
  8152. { 0x00004000, 0x00400},
  8153. { 0x00006000, 0x00400},
  8154. { 0x00008000, 0x01000},
  8155. { 0x00010000, 0x01000},
  8156. { 0xffffffff, 0x00000}
  8157. };
  8158. struct mem_entry *mem_tbl;
  8159. int err = 0;
  8160. int i;
  8161. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8162. mem_tbl = mem_tbl_5755;
  8163. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8164. mem_tbl = mem_tbl_5906;
  8165. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8166. mem_tbl = mem_tbl_5705;
  8167. else
  8168. mem_tbl = mem_tbl_570x;
  8169. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8170. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8171. mem_tbl[i].len)) != 0)
  8172. break;
  8173. }
  8174. return err;
  8175. }
  8176. #define TG3_MAC_LOOPBACK 0
  8177. #define TG3_PHY_LOOPBACK 1
  8178. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8179. {
  8180. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8181. u32 desc_idx;
  8182. struct sk_buff *skb, *rx_skb;
  8183. u8 *tx_data;
  8184. dma_addr_t map;
  8185. int num_pkts, tx_len, rx_len, i, err;
  8186. struct tg3_rx_buffer_desc *desc;
  8187. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8188. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8189. /* HW errata - mac loopback fails in some cases on 5780.
  8190. * Normal traffic and PHY loopback are not affected by
  8191. * errata.
  8192. */
  8193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8194. return 0;
  8195. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8196. MAC_MODE_PORT_INT_LPBACK;
  8197. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8198. mac_mode |= MAC_MODE_LINK_POLARITY;
  8199. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8200. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8201. else
  8202. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8203. tw32(MAC_MODE, mac_mode);
  8204. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8205. u32 val;
  8206. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8207. tg3_phy_fet_toggle_apd(tp, false);
  8208. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8209. } else
  8210. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8211. tg3_phy_toggle_automdix(tp, 0);
  8212. tg3_writephy(tp, MII_BMCR, val);
  8213. udelay(40);
  8214. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8215. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8217. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8218. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8219. } else
  8220. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8221. /* reset to prevent losing 1st rx packet intermittently */
  8222. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8223. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8224. udelay(10);
  8225. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8226. }
  8227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8228. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8229. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8230. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8231. mac_mode |= MAC_MODE_LINK_POLARITY;
  8232. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8233. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8234. }
  8235. tw32(MAC_MODE, mac_mode);
  8236. }
  8237. else
  8238. return -EINVAL;
  8239. err = -EIO;
  8240. tx_len = 1514;
  8241. skb = netdev_alloc_skb(tp->dev, tx_len);
  8242. if (!skb)
  8243. return -ENOMEM;
  8244. tx_data = skb_put(skb, tx_len);
  8245. memcpy(tx_data, tp->dev->dev_addr, 6);
  8246. memset(tx_data + 6, 0x0, 8);
  8247. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8248. for (i = 14; i < tx_len; i++)
  8249. tx_data[i] = (u8) (i & 0xff);
  8250. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8251. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8252. HOSTCC_MODE_NOW);
  8253. udelay(10);
  8254. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8255. num_pkts = 0;
  8256. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8257. tp->tx_prod++;
  8258. num_pkts++;
  8259. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8260. tp->tx_prod);
  8261. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8262. udelay(10);
  8263. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8264. for (i = 0; i < 25; i++) {
  8265. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8266. HOSTCC_MODE_NOW);
  8267. udelay(10);
  8268. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8269. rx_idx = tp->hw_status->idx[0].rx_producer;
  8270. if ((tx_idx == tp->tx_prod) &&
  8271. (rx_idx == (rx_start_idx + num_pkts)))
  8272. break;
  8273. }
  8274. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8275. dev_kfree_skb(skb);
  8276. if (tx_idx != tp->tx_prod)
  8277. goto out;
  8278. if (rx_idx != rx_start_idx + num_pkts)
  8279. goto out;
  8280. desc = &tp->rx_rcb[rx_start_idx];
  8281. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8282. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8283. if (opaque_key != RXD_OPAQUE_RING_STD)
  8284. goto out;
  8285. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8286. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8287. goto out;
  8288. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8289. if (rx_len != tx_len)
  8290. goto out;
  8291. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8292. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8293. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8294. for (i = 14; i < tx_len; i++) {
  8295. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8296. goto out;
  8297. }
  8298. err = 0;
  8299. /* tg3_free_rings will unmap and free the rx_skb */
  8300. out:
  8301. return err;
  8302. }
  8303. #define TG3_MAC_LOOPBACK_FAILED 1
  8304. #define TG3_PHY_LOOPBACK_FAILED 2
  8305. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8306. TG3_PHY_LOOPBACK_FAILED)
  8307. static int tg3_test_loopback(struct tg3 *tp)
  8308. {
  8309. int err = 0;
  8310. u32 cpmuctrl = 0;
  8311. if (!netif_running(tp->dev))
  8312. return TG3_LOOPBACK_FAILED;
  8313. err = tg3_reset_hw(tp, 1);
  8314. if (err)
  8315. return TG3_LOOPBACK_FAILED;
  8316. /* Turn off gphy autopowerdown. */
  8317. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8318. tg3_phy_toggle_apd(tp, false);
  8319. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8320. int i;
  8321. u32 status;
  8322. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8323. /* Wait for up to 40 microseconds to acquire lock. */
  8324. for (i = 0; i < 4; i++) {
  8325. status = tr32(TG3_CPMU_MUTEX_GNT);
  8326. if (status == CPMU_MUTEX_GNT_DRIVER)
  8327. break;
  8328. udelay(10);
  8329. }
  8330. if (status != CPMU_MUTEX_GNT_DRIVER)
  8331. return TG3_LOOPBACK_FAILED;
  8332. /* Turn off link-based power management. */
  8333. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8334. tw32(TG3_CPMU_CTRL,
  8335. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8336. CPMU_CTRL_LINK_AWARE_MODE));
  8337. }
  8338. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8339. err |= TG3_MAC_LOOPBACK_FAILED;
  8340. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8341. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8342. /* Release the mutex */
  8343. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8344. }
  8345. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8346. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8347. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8348. err |= TG3_PHY_LOOPBACK_FAILED;
  8349. }
  8350. /* Re-enable gphy autopowerdown. */
  8351. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8352. tg3_phy_toggle_apd(tp, true);
  8353. return err;
  8354. }
  8355. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8356. u64 *data)
  8357. {
  8358. struct tg3 *tp = netdev_priv(dev);
  8359. if (tp->link_config.phy_is_low_power)
  8360. tg3_set_power_state(tp, PCI_D0);
  8361. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8362. if (tg3_test_nvram(tp) != 0) {
  8363. etest->flags |= ETH_TEST_FL_FAILED;
  8364. data[0] = 1;
  8365. }
  8366. if (tg3_test_link(tp) != 0) {
  8367. etest->flags |= ETH_TEST_FL_FAILED;
  8368. data[1] = 1;
  8369. }
  8370. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8371. int err, err2 = 0, irq_sync = 0;
  8372. if (netif_running(dev)) {
  8373. tg3_phy_stop(tp);
  8374. tg3_netif_stop(tp);
  8375. irq_sync = 1;
  8376. }
  8377. tg3_full_lock(tp, irq_sync);
  8378. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8379. err = tg3_nvram_lock(tp);
  8380. tg3_halt_cpu(tp, RX_CPU_BASE);
  8381. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8382. tg3_halt_cpu(tp, TX_CPU_BASE);
  8383. if (!err)
  8384. tg3_nvram_unlock(tp);
  8385. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8386. tg3_phy_reset(tp);
  8387. if (tg3_test_registers(tp) != 0) {
  8388. etest->flags |= ETH_TEST_FL_FAILED;
  8389. data[2] = 1;
  8390. }
  8391. if (tg3_test_memory(tp) != 0) {
  8392. etest->flags |= ETH_TEST_FL_FAILED;
  8393. data[3] = 1;
  8394. }
  8395. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8396. etest->flags |= ETH_TEST_FL_FAILED;
  8397. tg3_full_unlock(tp);
  8398. if (tg3_test_interrupt(tp) != 0) {
  8399. etest->flags |= ETH_TEST_FL_FAILED;
  8400. data[5] = 1;
  8401. }
  8402. tg3_full_lock(tp, 0);
  8403. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8404. if (netif_running(dev)) {
  8405. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8406. err2 = tg3_restart_hw(tp, 1);
  8407. if (!err2)
  8408. tg3_netif_start(tp);
  8409. }
  8410. tg3_full_unlock(tp);
  8411. if (irq_sync && !err2)
  8412. tg3_phy_start(tp);
  8413. }
  8414. if (tp->link_config.phy_is_low_power)
  8415. tg3_set_power_state(tp, PCI_D3hot);
  8416. }
  8417. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8418. {
  8419. struct mii_ioctl_data *data = if_mii(ifr);
  8420. struct tg3 *tp = netdev_priv(dev);
  8421. int err;
  8422. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8423. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8424. return -EAGAIN;
  8425. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8426. }
  8427. switch(cmd) {
  8428. case SIOCGMIIPHY:
  8429. data->phy_id = PHY_ADDR;
  8430. /* fallthru */
  8431. case SIOCGMIIREG: {
  8432. u32 mii_regval;
  8433. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8434. break; /* We have no PHY */
  8435. if (tp->link_config.phy_is_low_power)
  8436. return -EAGAIN;
  8437. spin_lock_bh(&tp->lock);
  8438. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8439. spin_unlock_bh(&tp->lock);
  8440. data->val_out = mii_regval;
  8441. return err;
  8442. }
  8443. case SIOCSMIIREG:
  8444. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8445. break; /* We have no PHY */
  8446. if (!capable(CAP_NET_ADMIN))
  8447. return -EPERM;
  8448. if (tp->link_config.phy_is_low_power)
  8449. return -EAGAIN;
  8450. spin_lock_bh(&tp->lock);
  8451. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8452. spin_unlock_bh(&tp->lock);
  8453. return err;
  8454. default:
  8455. /* do nothing */
  8456. break;
  8457. }
  8458. return -EOPNOTSUPP;
  8459. }
  8460. #if TG3_VLAN_TAG_USED
  8461. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8462. {
  8463. struct tg3 *tp = netdev_priv(dev);
  8464. if (!netif_running(dev)) {
  8465. tp->vlgrp = grp;
  8466. return;
  8467. }
  8468. tg3_netif_stop(tp);
  8469. tg3_full_lock(tp, 0);
  8470. tp->vlgrp = grp;
  8471. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8472. __tg3_set_rx_mode(dev);
  8473. tg3_netif_start(tp);
  8474. tg3_full_unlock(tp);
  8475. }
  8476. #endif
  8477. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8478. {
  8479. struct tg3 *tp = netdev_priv(dev);
  8480. memcpy(ec, &tp->coal, sizeof(*ec));
  8481. return 0;
  8482. }
  8483. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8484. {
  8485. struct tg3 *tp = netdev_priv(dev);
  8486. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8487. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8488. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8489. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8490. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8491. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8492. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8493. }
  8494. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8495. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8496. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8497. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8498. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8499. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8500. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8501. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8502. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8503. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8504. return -EINVAL;
  8505. /* No rx interrupts will be generated if both are zero */
  8506. if ((ec->rx_coalesce_usecs == 0) &&
  8507. (ec->rx_max_coalesced_frames == 0))
  8508. return -EINVAL;
  8509. /* No tx interrupts will be generated if both are zero */
  8510. if ((ec->tx_coalesce_usecs == 0) &&
  8511. (ec->tx_max_coalesced_frames == 0))
  8512. return -EINVAL;
  8513. /* Only copy relevant parameters, ignore all others. */
  8514. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8515. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8516. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8517. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8518. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8519. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8520. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8521. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8522. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8523. if (netif_running(dev)) {
  8524. tg3_full_lock(tp, 0);
  8525. __tg3_set_coalesce(tp, &tp->coal);
  8526. tg3_full_unlock(tp);
  8527. }
  8528. return 0;
  8529. }
  8530. static const struct ethtool_ops tg3_ethtool_ops = {
  8531. .get_settings = tg3_get_settings,
  8532. .set_settings = tg3_set_settings,
  8533. .get_drvinfo = tg3_get_drvinfo,
  8534. .get_regs_len = tg3_get_regs_len,
  8535. .get_regs = tg3_get_regs,
  8536. .get_wol = tg3_get_wol,
  8537. .set_wol = tg3_set_wol,
  8538. .get_msglevel = tg3_get_msglevel,
  8539. .set_msglevel = tg3_set_msglevel,
  8540. .nway_reset = tg3_nway_reset,
  8541. .get_link = ethtool_op_get_link,
  8542. .get_eeprom_len = tg3_get_eeprom_len,
  8543. .get_eeprom = tg3_get_eeprom,
  8544. .set_eeprom = tg3_set_eeprom,
  8545. .get_ringparam = tg3_get_ringparam,
  8546. .set_ringparam = tg3_set_ringparam,
  8547. .get_pauseparam = tg3_get_pauseparam,
  8548. .set_pauseparam = tg3_set_pauseparam,
  8549. .get_rx_csum = tg3_get_rx_csum,
  8550. .set_rx_csum = tg3_set_rx_csum,
  8551. .set_tx_csum = tg3_set_tx_csum,
  8552. .set_sg = ethtool_op_set_sg,
  8553. .set_tso = tg3_set_tso,
  8554. .self_test = tg3_self_test,
  8555. .get_strings = tg3_get_strings,
  8556. .phys_id = tg3_phys_id,
  8557. .get_ethtool_stats = tg3_get_ethtool_stats,
  8558. .get_coalesce = tg3_get_coalesce,
  8559. .set_coalesce = tg3_set_coalesce,
  8560. .get_sset_count = tg3_get_sset_count,
  8561. };
  8562. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8563. {
  8564. u32 cursize, val, magic;
  8565. tp->nvram_size = EEPROM_CHIP_SIZE;
  8566. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8567. return;
  8568. if ((magic != TG3_EEPROM_MAGIC) &&
  8569. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8570. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8571. return;
  8572. /*
  8573. * Size the chip by reading offsets at increasing powers of two.
  8574. * When we encounter our validation signature, we know the addressing
  8575. * has wrapped around, and thus have our chip size.
  8576. */
  8577. cursize = 0x10;
  8578. while (cursize < tp->nvram_size) {
  8579. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8580. return;
  8581. if (val == magic)
  8582. break;
  8583. cursize <<= 1;
  8584. }
  8585. tp->nvram_size = cursize;
  8586. }
  8587. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8588. {
  8589. u32 val;
  8590. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8591. tg3_nvram_read(tp, 0, &val) != 0)
  8592. return;
  8593. /* Selfboot format */
  8594. if (val != TG3_EEPROM_MAGIC) {
  8595. tg3_get_eeprom_size(tp);
  8596. return;
  8597. }
  8598. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8599. if (val != 0) {
  8600. /* This is confusing. We want to operate on the
  8601. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8602. * call will read from NVRAM and byteswap the data
  8603. * according to the byteswapping settings for all
  8604. * other register accesses. This ensures the data we
  8605. * want will always reside in the lower 16-bits.
  8606. * However, the data in NVRAM is in LE format, which
  8607. * means the data from the NVRAM read will always be
  8608. * opposite the endianness of the CPU. The 16-bit
  8609. * byteswap then brings the data to CPU endianness.
  8610. */
  8611. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8612. return;
  8613. }
  8614. }
  8615. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8616. }
  8617. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8618. {
  8619. u32 nvcfg1;
  8620. nvcfg1 = tr32(NVRAM_CFG1);
  8621. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8622. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8623. } else {
  8624. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8625. tw32(NVRAM_CFG1, nvcfg1);
  8626. }
  8627. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8628. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8629. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8630. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8631. tp->nvram_jedecnum = JEDEC_ATMEL;
  8632. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8633. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8634. break;
  8635. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8636. tp->nvram_jedecnum = JEDEC_ATMEL;
  8637. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8638. break;
  8639. case FLASH_VENDOR_ATMEL_EEPROM:
  8640. tp->nvram_jedecnum = JEDEC_ATMEL;
  8641. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8642. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8643. break;
  8644. case FLASH_VENDOR_ST:
  8645. tp->nvram_jedecnum = JEDEC_ST;
  8646. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8647. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8648. break;
  8649. case FLASH_VENDOR_SAIFUN:
  8650. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8651. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8652. break;
  8653. case FLASH_VENDOR_SST_SMALL:
  8654. case FLASH_VENDOR_SST_LARGE:
  8655. tp->nvram_jedecnum = JEDEC_SST;
  8656. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8657. break;
  8658. }
  8659. } else {
  8660. tp->nvram_jedecnum = JEDEC_ATMEL;
  8661. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8662. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8663. }
  8664. }
  8665. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8666. {
  8667. u32 nvcfg1;
  8668. nvcfg1 = tr32(NVRAM_CFG1);
  8669. /* NVRAM protection for TPM */
  8670. if (nvcfg1 & (1 << 27))
  8671. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8672. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8673. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8674. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8675. tp->nvram_jedecnum = JEDEC_ATMEL;
  8676. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8677. break;
  8678. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8679. tp->nvram_jedecnum = JEDEC_ATMEL;
  8680. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8681. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8682. break;
  8683. case FLASH_5752VENDOR_ST_M45PE10:
  8684. case FLASH_5752VENDOR_ST_M45PE20:
  8685. case FLASH_5752VENDOR_ST_M45PE40:
  8686. tp->nvram_jedecnum = JEDEC_ST;
  8687. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8688. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8689. break;
  8690. }
  8691. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8692. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8693. case FLASH_5752PAGE_SIZE_256:
  8694. tp->nvram_pagesize = 256;
  8695. break;
  8696. case FLASH_5752PAGE_SIZE_512:
  8697. tp->nvram_pagesize = 512;
  8698. break;
  8699. case FLASH_5752PAGE_SIZE_1K:
  8700. tp->nvram_pagesize = 1024;
  8701. break;
  8702. case FLASH_5752PAGE_SIZE_2K:
  8703. tp->nvram_pagesize = 2048;
  8704. break;
  8705. case FLASH_5752PAGE_SIZE_4K:
  8706. tp->nvram_pagesize = 4096;
  8707. break;
  8708. case FLASH_5752PAGE_SIZE_264:
  8709. tp->nvram_pagesize = 264;
  8710. break;
  8711. }
  8712. } else {
  8713. /* For eeprom, set pagesize to maximum eeprom size */
  8714. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8715. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8716. tw32(NVRAM_CFG1, nvcfg1);
  8717. }
  8718. }
  8719. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8720. {
  8721. u32 nvcfg1, protect = 0;
  8722. nvcfg1 = tr32(NVRAM_CFG1);
  8723. /* NVRAM protection for TPM */
  8724. if (nvcfg1 & (1 << 27)) {
  8725. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8726. protect = 1;
  8727. }
  8728. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8729. switch (nvcfg1) {
  8730. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8731. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8732. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8733. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8734. tp->nvram_jedecnum = JEDEC_ATMEL;
  8735. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8736. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8737. tp->nvram_pagesize = 264;
  8738. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8739. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8740. tp->nvram_size = (protect ? 0x3e200 :
  8741. TG3_NVRAM_SIZE_512KB);
  8742. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8743. tp->nvram_size = (protect ? 0x1f200 :
  8744. TG3_NVRAM_SIZE_256KB);
  8745. else
  8746. tp->nvram_size = (protect ? 0x1f200 :
  8747. TG3_NVRAM_SIZE_128KB);
  8748. break;
  8749. case FLASH_5752VENDOR_ST_M45PE10:
  8750. case FLASH_5752VENDOR_ST_M45PE20:
  8751. case FLASH_5752VENDOR_ST_M45PE40:
  8752. tp->nvram_jedecnum = JEDEC_ST;
  8753. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8754. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8755. tp->nvram_pagesize = 256;
  8756. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8757. tp->nvram_size = (protect ?
  8758. TG3_NVRAM_SIZE_64KB :
  8759. TG3_NVRAM_SIZE_128KB);
  8760. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8761. tp->nvram_size = (protect ?
  8762. TG3_NVRAM_SIZE_64KB :
  8763. TG3_NVRAM_SIZE_256KB);
  8764. else
  8765. tp->nvram_size = (protect ?
  8766. TG3_NVRAM_SIZE_128KB :
  8767. TG3_NVRAM_SIZE_512KB);
  8768. break;
  8769. }
  8770. }
  8771. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8772. {
  8773. u32 nvcfg1;
  8774. nvcfg1 = tr32(NVRAM_CFG1);
  8775. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8776. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8777. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8778. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8779. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8780. tp->nvram_jedecnum = JEDEC_ATMEL;
  8781. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8782. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8783. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8784. tw32(NVRAM_CFG1, nvcfg1);
  8785. break;
  8786. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8787. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8788. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8789. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8790. tp->nvram_jedecnum = JEDEC_ATMEL;
  8791. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8792. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8793. tp->nvram_pagesize = 264;
  8794. break;
  8795. case FLASH_5752VENDOR_ST_M45PE10:
  8796. case FLASH_5752VENDOR_ST_M45PE20:
  8797. case FLASH_5752VENDOR_ST_M45PE40:
  8798. tp->nvram_jedecnum = JEDEC_ST;
  8799. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8800. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8801. tp->nvram_pagesize = 256;
  8802. break;
  8803. }
  8804. }
  8805. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8806. {
  8807. u32 nvcfg1, protect = 0;
  8808. nvcfg1 = tr32(NVRAM_CFG1);
  8809. /* NVRAM protection for TPM */
  8810. if (nvcfg1 & (1 << 27)) {
  8811. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8812. protect = 1;
  8813. }
  8814. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8815. switch (nvcfg1) {
  8816. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8817. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8818. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8819. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8820. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8821. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8822. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8823. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8824. tp->nvram_jedecnum = JEDEC_ATMEL;
  8825. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8826. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8827. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8828. tp->nvram_pagesize = 256;
  8829. break;
  8830. case FLASH_5761VENDOR_ST_A_M45PE20:
  8831. case FLASH_5761VENDOR_ST_A_M45PE40:
  8832. case FLASH_5761VENDOR_ST_A_M45PE80:
  8833. case FLASH_5761VENDOR_ST_A_M45PE16:
  8834. case FLASH_5761VENDOR_ST_M_M45PE20:
  8835. case FLASH_5761VENDOR_ST_M_M45PE40:
  8836. case FLASH_5761VENDOR_ST_M_M45PE80:
  8837. case FLASH_5761VENDOR_ST_M_M45PE16:
  8838. tp->nvram_jedecnum = JEDEC_ST;
  8839. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8840. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8841. tp->nvram_pagesize = 256;
  8842. break;
  8843. }
  8844. if (protect) {
  8845. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8846. } else {
  8847. switch (nvcfg1) {
  8848. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8849. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8850. case FLASH_5761VENDOR_ST_A_M45PE16:
  8851. case FLASH_5761VENDOR_ST_M_M45PE16:
  8852. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8853. break;
  8854. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8855. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8856. case FLASH_5761VENDOR_ST_A_M45PE80:
  8857. case FLASH_5761VENDOR_ST_M_M45PE80:
  8858. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8859. break;
  8860. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8861. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8862. case FLASH_5761VENDOR_ST_A_M45PE40:
  8863. case FLASH_5761VENDOR_ST_M_M45PE40:
  8864. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8865. break;
  8866. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8867. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8868. case FLASH_5761VENDOR_ST_A_M45PE20:
  8869. case FLASH_5761VENDOR_ST_M_M45PE20:
  8870. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8871. break;
  8872. }
  8873. }
  8874. }
  8875. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8876. {
  8877. tp->nvram_jedecnum = JEDEC_ATMEL;
  8878. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8879. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8880. }
  8881. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8882. {
  8883. u32 nvcfg1;
  8884. nvcfg1 = tr32(NVRAM_CFG1);
  8885. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8886. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8887. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8888. tp->nvram_jedecnum = JEDEC_ATMEL;
  8889. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8890. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8891. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8892. tw32(NVRAM_CFG1, nvcfg1);
  8893. return;
  8894. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8895. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8896. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8897. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8898. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8899. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8900. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8901. tp->nvram_jedecnum = JEDEC_ATMEL;
  8902. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8903. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8904. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8905. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8906. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8907. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8908. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8909. break;
  8910. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8911. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8912. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8913. break;
  8914. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8915. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8916. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8917. break;
  8918. }
  8919. break;
  8920. case FLASH_5752VENDOR_ST_M45PE10:
  8921. case FLASH_5752VENDOR_ST_M45PE20:
  8922. case FLASH_5752VENDOR_ST_M45PE40:
  8923. tp->nvram_jedecnum = JEDEC_ST;
  8924. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8925. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8926. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8927. case FLASH_5752VENDOR_ST_M45PE10:
  8928. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8929. break;
  8930. case FLASH_5752VENDOR_ST_M45PE20:
  8931. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8932. break;
  8933. case FLASH_5752VENDOR_ST_M45PE40:
  8934. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8935. break;
  8936. }
  8937. break;
  8938. default:
  8939. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  8940. return;
  8941. }
  8942. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8943. case FLASH_5752PAGE_SIZE_256:
  8944. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8945. tp->nvram_pagesize = 256;
  8946. break;
  8947. case FLASH_5752PAGE_SIZE_512:
  8948. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8949. tp->nvram_pagesize = 512;
  8950. break;
  8951. case FLASH_5752PAGE_SIZE_1K:
  8952. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8953. tp->nvram_pagesize = 1024;
  8954. break;
  8955. case FLASH_5752PAGE_SIZE_2K:
  8956. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8957. tp->nvram_pagesize = 2048;
  8958. break;
  8959. case FLASH_5752PAGE_SIZE_4K:
  8960. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8961. tp->nvram_pagesize = 4096;
  8962. break;
  8963. case FLASH_5752PAGE_SIZE_264:
  8964. tp->nvram_pagesize = 264;
  8965. break;
  8966. case FLASH_5752PAGE_SIZE_528:
  8967. tp->nvram_pagesize = 528;
  8968. break;
  8969. }
  8970. }
  8971. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8972. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8973. {
  8974. tw32_f(GRC_EEPROM_ADDR,
  8975. (EEPROM_ADDR_FSM_RESET |
  8976. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8977. EEPROM_ADDR_CLKPERD_SHIFT)));
  8978. msleep(1);
  8979. /* Enable seeprom accesses. */
  8980. tw32_f(GRC_LOCAL_CTRL,
  8981. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8982. udelay(100);
  8983. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8984. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8985. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8986. if (tg3_nvram_lock(tp)) {
  8987. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8988. "tg3_nvram_init failed.\n", tp->dev->name);
  8989. return;
  8990. }
  8991. tg3_enable_nvram_access(tp);
  8992. tp->nvram_size = 0;
  8993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8994. tg3_get_5752_nvram_info(tp);
  8995. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8996. tg3_get_5755_nvram_info(tp);
  8997. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8998. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8999. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9000. tg3_get_5787_nvram_info(tp);
  9001. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9002. tg3_get_5761_nvram_info(tp);
  9003. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9004. tg3_get_5906_nvram_info(tp);
  9005. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9006. tg3_get_57780_nvram_info(tp);
  9007. else
  9008. tg3_get_nvram_info(tp);
  9009. if (tp->nvram_size == 0)
  9010. tg3_get_nvram_size(tp);
  9011. tg3_disable_nvram_access(tp);
  9012. tg3_nvram_unlock(tp);
  9013. } else {
  9014. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9015. tg3_get_eeprom_size(tp);
  9016. }
  9017. }
  9018. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9019. u32 offset, u32 len, u8 *buf)
  9020. {
  9021. int i, j, rc = 0;
  9022. u32 val;
  9023. for (i = 0; i < len; i += 4) {
  9024. u32 addr;
  9025. __be32 data;
  9026. addr = offset + i;
  9027. memcpy(&data, buf + i, 4);
  9028. /*
  9029. * The SEEPROM interface expects the data to always be opposite
  9030. * the native endian format. We accomplish this by reversing
  9031. * all the operations that would have been performed on the
  9032. * data from a call to tg3_nvram_read_be32().
  9033. */
  9034. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9035. val = tr32(GRC_EEPROM_ADDR);
  9036. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9037. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9038. EEPROM_ADDR_READ);
  9039. tw32(GRC_EEPROM_ADDR, val |
  9040. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9041. (addr & EEPROM_ADDR_ADDR_MASK) |
  9042. EEPROM_ADDR_START |
  9043. EEPROM_ADDR_WRITE);
  9044. for (j = 0; j < 1000; j++) {
  9045. val = tr32(GRC_EEPROM_ADDR);
  9046. if (val & EEPROM_ADDR_COMPLETE)
  9047. break;
  9048. msleep(1);
  9049. }
  9050. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9051. rc = -EBUSY;
  9052. break;
  9053. }
  9054. }
  9055. return rc;
  9056. }
  9057. /* offset and length are dword aligned */
  9058. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9059. u8 *buf)
  9060. {
  9061. int ret = 0;
  9062. u32 pagesize = tp->nvram_pagesize;
  9063. u32 pagemask = pagesize - 1;
  9064. u32 nvram_cmd;
  9065. u8 *tmp;
  9066. tmp = kmalloc(pagesize, GFP_KERNEL);
  9067. if (tmp == NULL)
  9068. return -ENOMEM;
  9069. while (len) {
  9070. int j;
  9071. u32 phy_addr, page_off, size;
  9072. phy_addr = offset & ~pagemask;
  9073. for (j = 0; j < pagesize; j += 4) {
  9074. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9075. (__be32 *) (tmp + j));
  9076. if (ret)
  9077. break;
  9078. }
  9079. if (ret)
  9080. break;
  9081. page_off = offset & pagemask;
  9082. size = pagesize;
  9083. if (len < size)
  9084. size = len;
  9085. len -= size;
  9086. memcpy(tmp + page_off, buf, size);
  9087. offset = offset + (pagesize - page_off);
  9088. tg3_enable_nvram_access(tp);
  9089. /*
  9090. * Before we can erase the flash page, we need
  9091. * to issue a special "write enable" command.
  9092. */
  9093. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9094. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9095. break;
  9096. /* Erase the target page */
  9097. tw32(NVRAM_ADDR, phy_addr);
  9098. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9099. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9100. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9101. break;
  9102. /* Issue another write enable to start the write. */
  9103. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9104. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9105. break;
  9106. for (j = 0; j < pagesize; j += 4) {
  9107. __be32 data;
  9108. data = *((__be32 *) (tmp + j));
  9109. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9110. tw32(NVRAM_ADDR, phy_addr + j);
  9111. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9112. NVRAM_CMD_WR;
  9113. if (j == 0)
  9114. nvram_cmd |= NVRAM_CMD_FIRST;
  9115. else if (j == (pagesize - 4))
  9116. nvram_cmd |= NVRAM_CMD_LAST;
  9117. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9118. break;
  9119. }
  9120. if (ret)
  9121. break;
  9122. }
  9123. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9124. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9125. kfree(tmp);
  9126. return ret;
  9127. }
  9128. /* offset and length are dword aligned */
  9129. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9130. u8 *buf)
  9131. {
  9132. int i, ret = 0;
  9133. for (i = 0; i < len; i += 4, offset += 4) {
  9134. u32 page_off, phy_addr, nvram_cmd;
  9135. __be32 data;
  9136. memcpy(&data, buf + i, 4);
  9137. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9138. page_off = offset % tp->nvram_pagesize;
  9139. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9140. tw32(NVRAM_ADDR, phy_addr);
  9141. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9142. if ((page_off == 0) || (i == 0))
  9143. nvram_cmd |= NVRAM_CMD_FIRST;
  9144. if (page_off == (tp->nvram_pagesize - 4))
  9145. nvram_cmd |= NVRAM_CMD_LAST;
  9146. if (i == (len - 4))
  9147. nvram_cmd |= NVRAM_CMD_LAST;
  9148. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9149. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9150. (tp->nvram_jedecnum == JEDEC_ST) &&
  9151. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9152. if ((ret = tg3_nvram_exec_cmd(tp,
  9153. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9154. NVRAM_CMD_DONE)))
  9155. break;
  9156. }
  9157. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9158. /* We always do complete word writes to eeprom. */
  9159. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9160. }
  9161. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9162. break;
  9163. }
  9164. return ret;
  9165. }
  9166. /* offset and length are dword aligned */
  9167. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9168. {
  9169. int ret;
  9170. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9171. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9172. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9173. udelay(40);
  9174. }
  9175. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9176. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9177. }
  9178. else {
  9179. u32 grc_mode;
  9180. ret = tg3_nvram_lock(tp);
  9181. if (ret)
  9182. return ret;
  9183. tg3_enable_nvram_access(tp);
  9184. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9185. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9186. tw32(NVRAM_WRITE1, 0x406);
  9187. grc_mode = tr32(GRC_MODE);
  9188. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9189. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9190. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9191. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9192. buf);
  9193. }
  9194. else {
  9195. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9196. buf);
  9197. }
  9198. grc_mode = tr32(GRC_MODE);
  9199. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9200. tg3_disable_nvram_access(tp);
  9201. tg3_nvram_unlock(tp);
  9202. }
  9203. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9204. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9205. udelay(40);
  9206. }
  9207. return ret;
  9208. }
  9209. struct subsys_tbl_ent {
  9210. u16 subsys_vendor, subsys_devid;
  9211. u32 phy_id;
  9212. };
  9213. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9214. /* Broadcom boards. */
  9215. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9216. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9217. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9218. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9219. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9220. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9221. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9222. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9223. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9224. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9225. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9226. /* 3com boards. */
  9227. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9228. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9229. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9230. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9231. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9232. /* DELL boards. */
  9233. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9234. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9235. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9236. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9237. /* Compaq boards. */
  9238. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9239. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9240. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9241. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9242. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9243. /* IBM boards. */
  9244. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9245. };
  9246. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9247. {
  9248. int i;
  9249. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9250. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9251. tp->pdev->subsystem_vendor) &&
  9252. (subsys_id_to_phy_id[i].subsys_devid ==
  9253. tp->pdev->subsystem_device))
  9254. return &subsys_id_to_phy_id[i];
  9255. }
  9256. return NULL;
  9257. }
  9258. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9259. {
  9260. u32 val;
  9261. u16 pmcsr;
  9262. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9263. * so need make sure we're in D0.
  9264. */
  9265. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9266. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9267. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9268. msleep(1);
  9269. /* Make sure register accesses (indirect or otherwise)
  9270. * will function correctly.
  9271. */
  9272. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9273. tp->misc_host_ctrl);
  9274. /* The memory arbiter has to be enabled in order for SRAM accesses
  9275. * to succeed. Normally on powerup the tg3 chip firmware will make
  9276. * sure it is enabled, but other entities such as system netboot
  9277. * code might disable it.
  9278. */
  9279. val = tr32(MEMARB_MODE);
  9280. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9281. tp->phy_id = PHY_ID_INVALID;
  9282. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9283. /* Assume an onboard device and WOL capable by default. */
  9284. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9286. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9287. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9288. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9289. }
  9290. val = tr32(VCPU_CFGSHDW);
  9291. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9292. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9293. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9294. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9295. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9296. goto done;
  9297. }
  9298. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9299. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9300. u32 nic_cfg, led_cfg;
  9301. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9302. int eeprom_phy_serdes = 0;
  9303. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9304. tp->nic_sram_data_cfg = nic_cfg;
  9305. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9306. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9307. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9308. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9309. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9310. (ver > 0) && (ver < 0x100))
  9311. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9312. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9313. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9314. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9315. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9316. eeprom_phy_serdes = 1;
  9317. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9318. if (nic_phy_id != 0) {
  9319. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9320. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9321. eeprom_phy_id = (id1 >> 16) << 10;
  9322. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9323. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9324. } else
  9325. eeprom_phy_id = 0;
  9326. tp->phy_id = eeprom_phy_id;
  9327. if (eeprom_phy_serdes) {
  9328. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9329. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9330. else
  9331. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9332. }
  9333. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9334. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9335. SHASTA_EXT_LED_MODE_MASK);
  9336. else
  9337. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9338. switch (led_cfg) {
  9339. default:
  9340. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9341. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9342. break;
  9343. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9344. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9345. break;
  9346. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9347. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9348. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9349. * read on some older 5700/5701 bootcode.
  9350. */
  9351. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9352. ASIC_REV_5700 ||
  9353. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9354. ASIC_REV_5701)
  9355. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9356. break;
  9357. case SHASTA_EXT_LED_SHARED:
  9358. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9359. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9360. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9361. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9362. LED_CTRL_MODE_PHY_2);
  9363. break;
  9364. case SHASTA_EXT_LED_MAC:
  9365. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9366. break;
  9367. case SHASTA_EXT_LED_COMBO:
  9368. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9369. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9370. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9371. LED_CTRL_MODE_PHY_2);
  9372. break;
  9373. }
  9374. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9376. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9377. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9378. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9379. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9380. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9381. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9382. if ((tp->pdev->subsystem_vendor ==
  9383. PCI_VENDOR_ID_ARIMA) &&
  9384. (tp->pdev->subsystem_device == 0x205a ||
  9385. tp->pdev->subsystem_device == 0x2063))
  9386. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9387. } else {
  9388. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9389. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9390. }
  9391. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9392. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9393. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9394. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9395. }
  9396. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9397. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9398. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9399. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9400. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9401. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9402. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9403. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9404. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9405. if (cfg2 & (1 << 17))
  9406. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9407. /* serdes signal pre-emphasis in register 0x590 set by */
  9408. /* bootcode if bit 18 is set */
  9409. if (cfg2 & (1 << 18))
  9410. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9411. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9412. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9413. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9414. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9415. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9416. u32 cfg3;
  9417. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9418. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9419. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9420. }
  9421. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9422. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9423. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9424. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9425. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9426. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9427. }
  9428. done:
  9429. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9430. device_set_wakeup_enable(&tp->pdev->dev,
  9431. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9432. }
  9433. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9434. {
  9435. int i;
  9436. u32 val;
  9437. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9438. tw32(OTP_CTRL, cmd);
  9439. /* Wait for up to 1 ms for command to execute. */
  9440. for (i = 0; i < 100; i++) {
  9441. val = tr32(OTP_STATUS);
  9442. if (val & OTP_STATUS_CMD_DONE)
  9443. break;
  9444. udelay(10);
  9445. }
  9446. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9447. }
  9448. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9449. * configuration is a 32-bit value that straddles the alignment boundary.
  9450. * We do two 32-bit reads and then shift and merge the results.
  9451. */
  9452. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9453. {
  9454. u32 bhalf_otp, thalf_otp;
  9455. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9456. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9457. return 0;
  9458. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9459. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9460. return 0;
  9461. thalf_otp = tr32(OTP_READ_DATA);
  9462. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9463. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9464. return 0;
  9465. bhalf_otp = tr32(OTP_READ_DATA);
  9466. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9467. }
  9468. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9469. {
  9470. u32 hw_phy_id_1, hw_phy_id_2;
  9471. u32 hw_phy_id, hw_phy_id_masked;
  9472. int err;
  9473. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9474. return tg3_phy_init(tp);
  9475. /* Reading the PHY ID register can conflict with ASF
  9476. * firmware access to the PHY hardware.
  9477. */
  9478. err = 0;
  9479. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9480. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9481. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9482. } else {
  9483. /* Now read the physical PHY_ID from the chip and verify
  9484. * that it is sane. If it doesn't look good, we fall back
  9485. * to either the hard-coded table based PHY_ID and failing
  9486. * that the value found in the eeprom area.
  9487. */
  9488. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9489. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9490. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9491. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9492. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9493. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9494. }
  9495. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9496. tp->phy_id = hw_phy_id;
  9497. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9498. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9499. else
  9500. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9501. } else {
  9502. if (tp->phy_id != PHY_ID_INVALID) {
  9503. /* Do nothing, phy ID already set up in
  9504. * tg3_get_eeprom_hw_cfg().
  9505. */
  9506. } else {
  9507. struct subsys_tbl_ent *p;
  9508. /* No eeprom signature? Try the hardcoded
  9509. * subsys device table.
  9510. */
  9511. p = lookup_by_subsys(tp);
  9512. if (!p)
  9513. return -ENODEV;
  9514. tp->phy_id = p->phy_id;
  9515. if (!tp->phy_id ||
  9516. tp->phy_id == PHY_ID_BCM8002)
  9517. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9518. }
  9519. }
  9520. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9521. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9522. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9523. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9524. tg3_readphy(tp, MII_BMSR, &bmsr);
  9525. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9526. (bmsr & BMSR_LSTATUS))
  9527. goto skip_phy_reset;
  9528. err = tg3_phy_reset(tp);
  9529. if (err)
  9530. return err;
  9531. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9532. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9533. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9534. tg3_ctrl = 0;
  9535. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9536. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9537. MII_TG3_CTRL_ADV_1000_FULL);
  9538. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9539. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9540. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9541. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9542. }
  9543. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9544. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9545. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9546. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9547. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9548. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9549. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9550. tg3_writephy(tp, MII_BMCR,
  9551. BMCR_ANENABLE | BMCR_ANRESTART);
  9552. }
  9553. tg3_phy_set_wirespeed(tp);
  9554. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9555. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9556. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9557. }
  9558. skip_phy_reset:
  9559. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9560. err = tg3_init_5401phy_dsp(tp);
  9561. if (err)
  9562. return err;
  9563. }
  9564. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9565. err = tg3_init_5401phy_dsp(tp);
  9566. }
  9567. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9568. tp->link_config.advertising =
  9569. (ADVERTISED_1000baseT_Half |
  9570. ADVERTISED_1000baseT_Full |
  9571. ADVERTISED_Autoneg |
  9572. ADVERTISED_FIBRE);
  9573. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9574. tp->link_config.advertising &=
  9575. ~(ADVERTISED_1000baseT_Half |
  9576. ADVERTISED_1000baseT_Full);
  9577. return err;
  9578. }
  9579. static void __devinit tg3_read_partno(struct tg3 *tp)
  9580. {
  9581. unsigned char vpd_data[256]; /* in little-endian format */
  9582. unsigned int i;
  9583. u32 magic;
  9584. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9585. tg3_nvram_read(tp, 0x0, &magic))
  9586. goto out_not_found;
  9587. if (magic == TG3_EEPROM_MAGIC) {
  9588. for (i = 0; i < 256; i += 4) {
  9589. u32 tmp;
  9590. /* The data is in little-endian format in NVRAM.
  9591. * Use the big-endian read routines to preserve
  9592. * the byte order as it exists in NVRAM.
  9593. */
  9594. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9595. goto out_not_found;
  9596. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9597. }
  9598. } else {
  9599. int vpd_cap;
  9600. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9601. for (i = 0; i < 256; i += 4) {
  9602. u32 tmp, j = 0;
  9603. __le32 v;
  9604. u16 tmp16;
  9605. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9606. i);
  9607. while (j++ < 100) {
  9608. pci_read_config_word(tp->pdev, vpd_cap +
  9609. PCI_VPD_ADDR, &tmp16);
  9610. if (tmp16 & 0x8000)
  9611. break;
  9612. msleep(1);
  9613. }
  9614. if (!(tmp16 & 0x8000))
  9615. goto out_not_found;
  9616. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9617. &tmp);
  9618. v = cpu_to_le32(tmp);
  9619. memcpy(&vpd_data[i], &v, sizeof(v));
  9620. }
  9621. }
  9622. /* Now parse and find the part number. */
  9623. for (i = 0; i < 254; ) {
  9624. unsigned char val = vpd_data[i];
  9625. unsigned int block_end;
  9626. if (val == 0x82 || val == 0x91) {
  9627. i = (i + 3 +
  9628. (vpd_data[i + 1] +
  9629. (vpd_data[i + 2] << 8)));
  9630. continue;
  9631. }
  9632. if (val != 0x90)
  9633. goto out_not_found;
  9634. block_end = (i + 3 +
  9635. (vpd_data[i + 1] +
  9636. (vpd_data[i + 2] << 8)));
  9637. i += 3;
  9638. if (block_end > 256)
  9639. goto out_not_found;
  9640. while (i < (block_end - 2)) {
  9641. if (vpd_data[i + 0] == 'P' &&
  9642. vpd_data[i + 1] == 'N') {
  9643. int partno_len = vpd_data[i + 2];
  9644. i += 3;
  9645. if (partno_len > 24 || (partno_len + i) > 256)
  9646. goto out_not_found;
  9647. memcpy(tp->board_part_number,
  9648. &vpd_data[i], partno_len);
  9649. /* Success. */
  9650. return;
  9651. }
  9652. i += 3 + vpd_data[i + 2];
  9653. }
  9654. /* Part number not found. */
  9655. goto out_not_found;
  9656. }
  9657. out_not_found:
  9658. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9659. strcpy(tp->board_part_number, "BCM95906");
  9660. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9661. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9662. strcpy(tp->board_part_number, "BCM57780");
  9663. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9664. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9665. strcpy(tp->board_part_number, "BCM57760");
  9666. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9667. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9668. strcpy(tp->board_part_number, "BCM57790");
  9669. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9670. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  9671. strcpy(tp->board_part_number, "BCM57788");
  9672. else
  9673. strcpy(tp->board_part_number, "none");
  9674. }
  9675. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9676. {
  9677. u32 val;
  9678. if (tg3_nvram_read(tp, offset, &val) ||
  9679. (val & 0xfc000000) != 0x0c000000 ||
  9680. tg3_nvram_read(tp, offset + 4, &val) ||
  9681. val != 0)
  9682. return 0;
  9683. return 1;
  9684. }
  9685. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9686. {
  9687. u32 val, offset, start, ver_offset;
  9688. int i;
  9689. bool newver = false;
  9690. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9691. tg3_nvram_read(tp, 0x4, &start))
  9692. return;
  9693. offset = tg3_nvram_logical_addr(tp, offset);
  9694. if (tg3_nvram_read(tp, offset, &val))
  9695. return;
  9696. if ((val & 0xfc000000) == 0x0c000000) {
  9697. if (tg3_nvram_read(tp, offset + 4, &val))
  9698. return;
  9699. if (val == 0)
  9700. newver = true;
  9701. }
  9702. if (newver) {
  9703. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9704. return;
  9705. offset = offset + ver_offset - start;
  9706. for (i = 0; i < 16; i += 4) {
  9707. __be32 v;
  9708. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9709. return;
  9710. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9711. }
  9712. } else {
  9713. u32 major, minor;
  9714. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9715. return;
  9716. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9717. TG3_NVM_BCVER_MAJSFT;
  9718. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9719. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9720. }
  9721. }
  9722. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9723. {
  9724. u32 val, major, minor;
  9725. /* Use native endian representation */
  9726. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9727. return;
  9728. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9729. TG3_NVM_HWSB_CFG1_MAJSFT;
  9730. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9731. TG3_NVM_HWSB_CFG1_MINSFT;
  9732. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9733. }
  9734. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9735. {
  9736. u32 offset, major, minor, build;
  9737. tp->fw_ver[0] = 's';
  9738. tp->fw_ver[1] = 'b';
  9739. tp->fw_ver[2] = '\0';
  9740. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9741. return;
  9742. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9743. case TG3_EEPROM_SB_REVISION_0:
  9744. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9745. break;
  9746. case TG3_EEPROM_SB_REVISION_2:
  9747. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9748. break;
  9749. case TG3_EEPROM_SB_REVISION_3:
  9750. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9751. break;
  9752. default:
  9753. return;
  9754. }
  9755. if (tg3_nvram_read(tp, offset, &val))
  9756. return;
  9757. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9758. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9759. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9760. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9761. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9762. if (minor > 99 || build > 26)
  9763. return;
  9764. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9765. if (build > 0) {
  9766. tp->fw_ver[8] = 'a' + build - 1;
  9767. tp->fw_ver[9] = '\0';
  9768. }
  9769. }
  9770. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9771. {
  9772. u32 val, offset, start;
  9773. int i, vlen;
  9774. for (offset = TG3_NVM_DIR_START;
  9775. offset < TG3_NVM_DIR_END;
  9776. offset += TG3_NVM_DIRENT_SIZE) {
  9777. if (tg3_nvram_read(tp, offset, &val))
  9778. return;
  9779. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9780. break;
  9781. }
  9782. if (offset == TG3_NVM_DIR_END)
  9783. return;
  9784. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9785. start = 0x08000000;
  9786. else if (tg3_nvram_read(tp, offset - 4, &start))
  9787. return;
  9788. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9789. !tg3_fw_img_is_valid(tp, offset) ||
  9790. tg3_nvram_read(tp, offset + 8, &val))
  9791. return;
  9792. offset += val - start;
  9793. vlen = strlen(tp->fw_ver);
  9794. tp->fw_ver[vlen++] = ',';
  9795. tp->fw_ver[vlen++] = ' ';
  9796. for (i = 0; i < 4; i++) {
  9797. __be32 v;
  9798. if (tg3_nvram_read_be32(tp, offset, &v))
  9799. return;
  9800. offset += sizeof(v);
  9801. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9802. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9803. break;
  9804. }
  9805. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9806. vlen += sizeof(v);
  9807. }
  9808. }
  9809. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9810. {
  9811. int vlen;
  9812. u32 apedata;
  9813. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9814. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9815. return;
  9816. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9817. if (apedata != APE_SEG_SIG_MAGIC)
  9818. return;
  9819. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9820. if (!(apedata & APE_FW_STATUS_READY))
  9821. return;
  9822. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9823. vlen = strlen(tp->fw_ver);
  9824. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  9825. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  9826. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  9827. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  9828. (apedata & APE_FW_VERSION_BLDMSK));
  9829. }
  9830. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9831. {
  9832. u32 val;
  9833. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  9834. tp->fw_ver[0] = 's';
  9835. tp->fw_ver[1] = 'b';
  9836. tp->fw_ver[2] = '\0';
  9837. return;
  9838. }
  9839. if (tg3_nvram_read(tp, 0, &val))
  9840. return;
  9841. if (val == TG3_EEPROM_MAGIC)
  9842. tg3_read_bc_ver(tp);
  9843. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9844. tg3_read_sb_ver(tp, val);
  9845. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9846. tg3_read_hwsb_ver(tp);
  9847. else
  9848. return;
  9849. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9850. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9851. return;
  9852. tg3_read_mgmtfw_ver(tp);
  9853. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9854. }
  9855. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9856. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9857. {
  9858. static struct pci_device_id write_reorder_chipsets[] = {
  9859. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9860. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9861. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9862. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9863. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9864. PCI_DEVICE_ID_VIA_8385_0) },
  9865. { },
  9866. };
  9867. u32 misc_ctrl_reg;
  9868. u32 pci_state_reg, grc_misc_cfg;
  9869. u32 val;
  9870. u16 pci_cmd;
  9871. int err;
  9872. /* Force memory write invalidate off. If we leave it on,
  9873. * then on 5700_BX chips we have to enable a workaround.
  9874. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9875. * to match the cacheline size. The Broadcom driver have this
  9876. * workaround but turns MWI off all the times so never uses
  9877. * it. This seems to suggest that the workaround is insufficient.
  9878. */
  9879. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9880. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9881. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9882. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9883. * has the register indirect write enable bit set before
  9884. * we try to access any of the MMIO registers. It is also
  9885. * critical that the PCI-X hw workaround situation is decided
  9886. * before that as well.
  9887. */
  9888. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9889. &misc_ctrl_reg);
  9890. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9891. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9893. u32 prod_id_asic_rev;
  9894. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9895. &prod_id_asic_rev);
  9896. tp->pci_chip_rev_id = prod_id_asic_rev;
  9897. }
  9898. /* Wrong chip ID in 5752 A0. This code can be removed later
  9899. * as A0 is not in production.
  9900. */
  9901. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9902. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9903. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9904. * we need to disable memory and use config. cycles
  9905. * only to access all registers. The 5702/03 chips
  9906. * can mistakenly decode the special cycles from the
  9907. * ICH chipsets as memory write cycles, causing corruption
  9908. * of register and memory space. Only certain ICH bridges
  9909. * will drive special cycles with non-zero data during the
  9910. * address phase which can fall within the 5703's address
  9911. * range. This is not an ICH bug as the PCI spec allows
  9912. * non-zero address during special cycles. However, only
  9913. * these ICH bridges are known to drive non-zero addresses
  9914. * during special cycles.
  9915. *
  9916. * Since special cycles do not cross PCI bridges, we only
  9917. * enable this workaround if the 5703 is on the secondary
  9918. * bus of these ICH bridges.
  9919. */
  9920. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9921. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9922. static struct tg3_dev_id {
  9923. u32 vendor;
  9924. u32 device;
  9925. u32 rev;
  9926. } ich_chipsets[] = {
  9927. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9928. PCI_ANY_ID },
  9929. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9930. PCI_ANY_ID },
  9931. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9932. 0xa },
  9933. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9934. PCI_ANY_ID },
  9935. { },
  9936. };
  9937. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9938. struct pci_dev *bridge = NULL;
  9939. while (pci_id->vendor != 0) {
  9940. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9941. bridge);
  9942. if (!bridge) {
  9943. pci_id++;
  9944. continue;
  9945. }
  9946. if (pci_id->rev != PCI_ANY_ID) {
  9947. if (bridge->revision > pci_id->rev)
  9948. continue;
  9949. }
  9950. if (bridge->subordinate &&
  9951. (bridge->subordinate->number ==
  9952. tp->pdev->bus->number)) {
  9953. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9954. pci_dev_put(bridge);
  9955. break;
  9956. }
  9957. }
  9958. }
  9959. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9960. static struct tg3_dev_id {
  9961. u32 vendor;
  9962. u32 device;
  9963. } bridge_chipsets[] = {
  9964. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9965. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9966. { },
  9967. };
  9968. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9969. struct pci_dev *bridge = NULL;
  9970. while (pci_id->vendor != 0) {
  9971. bridge = pci_get_device(pci_id->vendor,
  9972. pci_id->device,
  9973. bridge);
  9974. if (!bridge) {
  9975. pci_id++;
  9976. continue;
  9977. }
  9978. if (bridge->subordinate &&
  9979. (bridge->subordinate->number <=
  9980. tp->pdev->bus->number) &&
  9981. (bridge->subordinate->subordinate >=
  9982. tp->pdev->bus->number)) {
  9983. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9984. pci_dev_put(bridge);
  9985. break;
  9986. }
  9987. }
  9988. }
  9989. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9990. * DMA addresses > 40-bit. This bridge may have other additional
  9991. * 57xx devices behind it in some 4-port NIC designs for example.
  9992. * Any tg3 device found behind the bridge will also need the 40-bit
  9993. * DMA workaround.
  9994. */
  9995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9997. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9998. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9999. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10000. }
  10001. else {
  10002. struct pci_dev *bridge = NULL;
  10003. do {
  10004. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10005. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10006. bridge);
  10007. if (bridge && bridge->subordinate &&
  10008. (bridge->subordinate->number <=
  10009. tp->pdev->bus->number) &&
  10010. (bridge->subordinate->subordinate >=
  10011. tp->pdev->bus->number)) {
  10012. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10013. pci_dev_put(bridge);
  10014. break;
  10015. }
  10016. } while (bridge);
  10017. }
  10018. /* Initialize misc host control in PCI block. */
  10019. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10020. MISC_HOST_CTRL_CHIPREV);
  10021. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10022. tp->misc_host_ctrl);
  10023. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10024. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10025. tp->pdev_peer = tg3_find_peer(tp);
  10026. /* Intentionally exclude ASIC_REV_5906 */
  10027. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10030. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10031. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10032. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10033. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10034. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10037. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10038. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10039. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10040. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10041. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10042. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10043. /* 5700 B0 chips do not support checksumming correctly due
  10044. * to hardware bugs.
  10045. */
  10046. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10047. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10048. else {
  10049. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10050. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10051. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10052. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10053. }
  10054. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10055. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10056. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10057. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10058. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10059. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10060. tp->pdev_peer == tp->pdev))
  10061. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10062. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10063. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10064. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10065. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10066. } else {
  10067. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10068. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10069. ASIC_REV_5750 &&
  10070. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10071. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10072. }
  10073. }
  10074. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10075. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10076. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10077. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10078. &pci_state_reg);
  10079. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10080. if (tp->pcie_cap != 0) {
  10081. u16 lnkctl;
  10082. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10083. pcie_set_readrq(tp->pdev, 4096);
  10084. pci_read_config_word(tp->pdev,
  10085. tp->pcie_cap + PCI_EXP_LNKCTL,
  10086. &lnkctl);
  10087. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10089. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10090. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10092. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10093. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10094. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10095. }
  10096. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10097. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10098. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10099. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10100. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10101. if (!tp->pcix_cap) {
  10102. printk(KERN_ERR PFX "Cannot find PCI-X "
  10103. "capability, aborting.\n");
  10104. return -EIO;
  10105. }
  10106. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10107. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10108. }
  10109. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10110. * reordering to the mailbox registers done by the host
  10111. * controller can cause major troubles. We read back from
  10112. * every mailbox register write to force the writes to be
  10113. * posted to the chip in order.
  10114. */
  10115. if (pci_dev_present(write_reorder_chipsets) &&
  10116. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10117. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10118. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10119. &tp->pci_cacheline_sz);
  10120. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10121. &tp->pci_lat_timer);
  10122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10123. tp->pci_lat_timer < 64) {
  10124. tp->pci_lat_timer = 64;
  10125. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10126. tp->pci_lat_timer);
  10127. }
  10128. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10129. /* 5700 BX chips need to have their TX producer index
  10130. * mailboxes written twice to workaround a bug.
  10131. */
  10132. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10133. /* If we are in PCI-X mode, enable register write workaround.
  10134. *
  10135. * The workaround is to use indirect register accesses
  10136. * for all chip writes not to mailbox registers.
  10137. */
  10138. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10139. u32 pm_reg;
  10140. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10141. /* The chip can have it's power management PCI config
  10142. * space registers clobbered due to this bug.
  10143. * So explicitly force the chip into D0 here.
  10144. */
  10145. pci_read_config_dword(tp->pdev,
  10146. tp->pm_cap + PCI_PM_CTRL,
  10147. &pm_reg);
  10148. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10149. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10150. pci_write_config_dword(tp->pdev,
  10151. tp->pm_cap + PCI_PM_CTRL,
  10152. pm_reg);
  10153. /* Also, force SERR#/PERR# in PCI command. */
  10154. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10155. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10156. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10157. }
  10158. }
  10159. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10160. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10161. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10162. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10163. /* Chip-specific fixup from Broadcom driver */
  10164. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10165. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10166. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10167. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10168. }
  10169. /* Default fast path register access methods */
  10170. tp->read32 = tg3_read32;
  10171. tp->write32 = tg3_write32;
  10172. tp->read32_mbox = tg3_read32;
  10173. tp->write32_mbox = tg3_write32;
  10174. tp->write32_tx_mbox = tg3_write32;
  10175. tp->write32_rx_mbox = tg3_write32;
  10176. /* Various workaround register access methods */
  10177. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10178. tp->write32 = tg3_write_indirect_reg32;
  10179. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10180. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10181. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10182. /*
  10183. * Back to back register writes can cause problems on these
  10184. * chips, the workaround is to read back all reg writes
  10185. * except those to mailbox regs.
  10186. *
  10187. * See tg3_write_indirect_reg32().
  10188. */
  10189. tp->write32 = tg3_write_flush_reg32;
  10190. }
  10191. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10192. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10193. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10194. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10195. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10196. }
  10197. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10198. tp->read32 = tg3_read_indirect_reg32;
  10199. tp->write32 = tg3_write_indirect_reg32;
  10200. tp->read32_mbox = tg3_read_indirect_mbox;
  10201. tp->write32_mbox = tg3_write_indirect_mbox;
  10202. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10203. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10204. iounmap(tp->regs);
  10205. tp->regs = NULL;
  10206. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10207. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10208. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10209. }
  10210. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10211. tp->read32_mbox = tg3_read32_mbox_5906;
  10212. tp->write32_mbox = tg3_write32_mbox_5906;
  10213. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10214. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10215. }
  10216. if (tp->write32 == tg3_write_indirect_reg32 ||
  10217. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10218. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10220. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10221. /* Get eeprom hw config before calling tg3_set_power_state().
  10222. * In particular, the TG3_FLG2_IS_NIC flag must be
  10223. * determined before calling tg3_set_power_state() so that
  10224. * we know whether or not to switch out of Vaux power.
  10225. * When the flag is set, it means that GPIO1 is used for eeprom
  10226. * write protect and also implies that it is a LOM where GPIOs
  10227. * are not used to switch power.
  10228. */
  10229. tg3_get_eeprom_hw_cfg(tp);
  10230. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10231. /* Allow reads and writes to the
  10232. * APE register and memory space.
  10233. */
  10234. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10235. PCISTATE_ALLOW_APE_SHMEM_WR;
  10236. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10237. pci_state_reg);
  10238. }
  10239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10240. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10241. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10243. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10244. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10245. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10246. * It is also used as eeprom write protect on LOMs.
  10247. */
  10248. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10249. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10250. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10251. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10252. GRC_LCLCTRL_GPIO_OUTPUT1);
  10253. /* Unused GPIO3 must be driven as output on 5752 because there
  10254. * are no pull-up resistors on unused GPIO pins.
  10255. */
  10256. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10257. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10259. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10260. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10261. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10262. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10263. /* Turn off the debug UART. */
  10264. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10265. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10266. /* Keep VMain power. */
  10267. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10268. GRC_LCLCTRL_GPIO_OUTPUT0;
  10269. }
  10270. /* Force the chip into D0. */
  10271. err = tg3_set_power_state(tp, PCI_D0);
  10272. if (err) {
  10273. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10274. pci_name(tp->pdev));
  10275. return err;
  10276. }
  10277. /* Derive initial jumbo mode from MTU assigned in
  10278. * ether_setup() via the alloc_etherdev() call
  10279. */
  10280. if (tp->dev->mtu > ETH_DATA_LEN &&
  10281. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10282. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10283. /* Determine WakeOnLan speed to use. */
  10284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10285. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10286. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10287. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10288. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10289. } else {
  10290. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10291. }
  10292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10293. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10294. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10295. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10296. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10297. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10298. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10299. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10300. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10301. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10302. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10303. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10304. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10305. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10306. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10307. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10308. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10309. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10310. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10311. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10312. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10313. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10315. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10316. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10317. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10318. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10319. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10320. } else
  10321. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10322. }
  10323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10324. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10325. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10326. if (tp->phy_otp == 0)
  10327. tp->phy_otp = TG3_OTP_DEFAULT;
  10328. }
  10329. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10330. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10331. else
  10332. tp->mi_mode = MAC_MI_MODE_BASE;
  10333. tp->coalesce_mode = 0;
  10334. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10335. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10336. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10339. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10340. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10341. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10342. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10343. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10344. err = tg3_mdio_init(tp);
  10345. if (err)
  10346. return err;
  10347. /* Initialize data/descriptor byte/word swapping. */
  10348. val = tr32(GRC_MODE);
  10349. val &= GRC_MODE_HOST_STACKUP;
  10350. tw32(GRC_MODE, val | tp->grc_mode);
  10351. tg3_switch_clocks(tp);
  10352. /* Clear this out for sanity. */
  10353. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10354. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10355. &pci_state_reg);
  10356. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10357. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10358. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10359. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10360. chiprevid == CHIPREV_ID_5701_B0 ||
  10361. chiprevid == CHIPREV_ID_5701_B2 ||
  10362. chiprevid == CHIPREV_ID_5701_B5) {
  10363. void __iomem *sram_base;
  10364. /* Write some dummy words into the SRAM status block
  10365. * area, see if it reads back correctly. If the return
  10366. * value is bad, force enable the PCIX workaround.
  10367. */
  10368. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10369. writel(0x00000000, sram_base);
  10370. writel(0x00000000, sram_base + 4);
  10371. writel(0xffffffff, sram_base + 4);
  10372. if (readl(sram_base) != 0x00000000)
  10373. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10374. }
  10375. }
  10376. udelay(50);
  10377. tg3_nvram_init(tp);
  10378. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10379. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10381. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10382. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10383. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10384. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10385. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10386. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10387. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10388. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10389. HOSTCC_MODE_CLRTICK_TXBD);
  10390. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10391. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10392. tp->misc_host_ctrl);
  10393. }
  10394. /* Preserve the APE MAC_MODE bits */
  10395. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10396. tp->mac_mode = tr32(MAC_MODE) |
  10397. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10398. else
  10399. tp->mac_mode = TG3_DEF_MAC_MODE;
  10400. /* these are limited to 10/100 only */
  10401. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10402. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10403. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10404. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10405. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10406. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10407. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10408. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10409. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10410. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10411. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10412. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10413. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10414. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10415. err = tg3_phy_probe(tp);
  10416. if (err) {
  10417. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10418. pci_name(tp->pdev), err);
  10419. /* ... but do not return immediately ... */
  10420. tg3_mdio_fini(tp);
  10421. }
  10422. tg3_read_partno(tp);
  10423. tg3_read_fw_ver(tp);
  10424. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10425. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10426. } else {
  10427. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10428. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10429. else
  10430. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10431. }
  10432. /* 5700 {AX,BX} chips have a broken status block link
  10433. * change bit implementation, so we must use the
  10434. * status register in those cases.
  10435. */
  10436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10437. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10438. else
  10439. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10440. /* The led_ctrl is set during tg3_phy_probe, here we might
  10441. * have to force the link status polling mechanism based
  10442. * upon subsystem IDs.
  10443. */
  10444. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10445. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10446. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10447. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10448. TG3_FLAG_USE_LINKCHG_REG);
  10449. }
  10450. /* For all SERDES we poll the MAC status register. */
  10451. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10452. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10453. else
  10454. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10455. tp->rx_offset = NET_IP_ALIGN;
  10456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10457. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10458. tp->rx_offset = 0;
  10459. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10460. /* Increment the rx prod index on the rx std ring by at most
  10461. * 8 for these chips to workaround hw errata.
  10462. */
  10463. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10464. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10465. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10466. tp->rx_std_max_post = 8;
  10467. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10468. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10469. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10470. return err;
  10471. }
  10472. #ifdef CONFIG_SPARC
  10473. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10474. {
  10475. struct net_device *dev = tp->dev;
  10476. struct pci_dev *pdev = tp->pdev;
  10477. struct device_node *dp = pci_device_to_OF_node(pdev);
  10478. const unsigned char *addr;
  10479. int len;
  10480. addr = of_get_property(dp, "local-mac-address", &len);
  10481. if (addr && len == 6) {
  10482. memcpy(dev->dev_addr, addr, 6);
  10483. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10484. return 0;
  10485. }
  10486. return -ENODEV;
  10487. }
  10488. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10489. {
  10490. struct net_device *dev = tp->dev;
  10491. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10492. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10493. return 0;
  10494. }
  10495. #endif
  10496. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10497. {
  10498. struct net_device *dev = tp->dev;
  10499. u32 hi, lo, mac_offset;
  10500. int addr_ok = 0;
  10501. #ifdef CONFIG_SPARC
  10502. if (!tg3_get_macaddr_sparc(tp))
  10503. return 0;
  10504. #endif
  10505. mac_offset = 0x7c;
  10506. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10507. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10508. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10509. mac_offset = 0xcc;
  10510. if (tg3_nvram_lock(tp))
  10511. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10512. else
  10513. tg3_nvram_unlock(tp);
  10514. }
  10515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10516. mac_offset = 0x10;
  10517. /* First try to get it from MAC address mailbox. */
  10518. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10519. if ((hi >> 16) == 0x484b) {
  10520. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10521. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10522. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10523. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10524. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10525. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10526. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10527. /* Some old bootcode may report a 0 MAC address in SRAM */
  10528. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10529. }
  10530. if (!addr_ok) {
  10531. /* Next, try NVRAM. */
  10532. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10533. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10534. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10535. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10536. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10537. }
  10538. /* Finally just fetch it out of the MAC control regs. */
  10539. else {
  10540. hi = tr32(MAC_ADDR_0_HIGH);
  10541. lo = tr32(MAC_ADDR_0_LOW);
  10542. dev->dev_addr[5] = lo & 0xff;
  10543. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10544. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10545. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10546. dev->dev_addr[1] = hi & 0xff;
  10547. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10548. }
  10549. }
  10550. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10551. #ifdef CONFIG_SPARC
  10552. if (!tg3_get_default_macaddr_sparc(tp))
  10553. return 0;
  10554. #endif
  10555. return -EINVAL;
  10556. }
  10557. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10558. return 0;
  10559. }
  10560. #define BOUNDARY_SINGLE_CACHELINE 1
  10561. #define BOUNDARY_MULTI_CACHELINE 2
  10562. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10563. {
  10564. int cacheline_size;
  10565. u8 byte;
  10566. int goal;
  10567. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10568. if (byte == 0)
  10569. cacheline_size = 1024;
  10570. else
  10571. cacheline_size = (int) byte * 4;
  10572. /* On 5703 and later chips, the boundary bits have no
  10573. * effect.
  10574. */
  10575. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10576. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10577. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10578. goto out;
  10579. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10580. goal = BOUNDARY_MULTI_CACHELINE;
  10581. #else
  10582. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10583. goal = BOUNDARY_SINGLE_CACHELINE;
  10584. #else
  10585. goal = 0;
  10586. #endif
  10587. #endif
  10588. if (!goal)
  10589. goto out;
  10590. /* PCI controllers on most RISC systems tend to disconnect
  10591. * when a device tries to burst across a cache-line boundary.
  10592. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10593. *
  10594. * Unfortunately, for PCI-E there are only limited
  10595. * write-side controls for this, and thus for reads
  10596. * we will still get the disconnects. We'll also waste
  10597. * these PCI cycles for both read and write for chips
  10598. * other than 5700 and 5701 which do not implement the
  10599. * boundary bits.
  10600. */
  10601. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10602. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10603. switch (cacheline_size) {
  10604. case 16:
  10605. case 32:
  10606. case 64:
  10607. case 128:
  10608. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10609. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10610. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10611. } else {
  10612. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10613. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10614. }
  10615. break;
  10616. case 256:
  10617. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10618. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10619. break;
  10620. default:
  10621. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10622. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10623. break;
  10624. }
  10625. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10626. switch (cacheline_size) {
  10627. case 16:
  10628. case 32:
  10629. case 64:
  10630. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10631. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10632. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10633. break;
  10634. }
  10635. /* fallthrough */
  10636. case 128:
  10637. default:
  10638. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10639. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10640. break;
  10641. }
  10642. } else {
  10643. switch (cacheline_size) {
  10644. case 16:
  10645. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10646. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10647. DMA_RWCTRL_WRITE_BNDRY_16);
  10648. break;
  10649. }
  10650. /* fallthrough */
  10651. case 32:
  10652. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10653. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10654. DMA_RWCTRL_WRITE_BNDRY_32);
  10655. break;
  10656. }
  10657. /* fallthrough */
  10658. case 64:
  10659. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10660. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10661. DMA_RWCTRL_WRITE_BNDRY_64);
  10662. break;
  10663. }
  10664. /* fallthrough */
  10665. case 128:
  10666. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10667. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10668. DMA_RWCTRL_WRITE_BNDRY_128);
  10669. break;
  10670. }
  10671. /* fallthrough */
  10672. case 256:
  10673. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10674. DMA_RWCTRL_WRITE_BNDRY_256);
  10675. break;
  10676. case 512:
  10677. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10678. DMA_RWCTRL_WRITE_BNDRY_512);
  10679. break;
  10680. case 1024:
  10681. default:
  10682. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10683. DMA_RWCTRL_WRITE_BNDRY_1024);
  10684. break;
  10685. }
  10686. }
  10687. out:
  10688. return val;
  10689. }
  10690. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10691. {
  10692. struct tg3_internal_buffer_desc test_desc;
  10693. u32 sram_dma_descs;
  10694. int i, ret;
  10695. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10696. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10697. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10698. tw32(RDMAC_STATUS, 0);
  10699. tw32(WDMAC_STATUS, 0);
  10700. tw32(BUFMGR_MODE, 0);
  10701. tw32(FTQ_RESET, 0);
  10702. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10703. test_desc.addr_lo = buf_dma & 0xffffffff;
  10704. test_desc.nic_mbuf = 0x00002100;
  10705. test_desc.len = size;
  10706. /*
  10707. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10708. * the *second* time the tg3 driver was getting loaded after an
  10709. * initial scan.
  10710. *
  10711. * Broadcom tells me:
  10712. * ...the DMA engine is connected to the GRC block and a DMA
  10713. * reset may affect the GRC block in some unpredictable way...
  10714. * The behavior of resets to individual blocks has not been tested.
  10715. *
  10716. * Broadcom noted the GRC reset will also reset all sub-components.
  10717. */
  10718. if (to_device) {
  10719. test_desc.cqid_sqid = (13 << 8) | 2;
  10720. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10721. udelay(40);
  10722. } else {
  10723. test_desc.cqid_sqid = (16 << 8) | 7;
  10724. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10725. udelay(40);
  10726. }
  10727. test_desc.flags = 0x00000005;
  10728. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10729. u32 val;
  10730. val = *(((u32 *)&test_desc) + i);
  10731. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10732. sram_dma_descs + (i * sizeof(u32)));
  10733. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10734. }
  10735. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10736. if (to_device) {
  10737. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10738. } else {
  10739. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10740. }
  10741. ret = -ENODEV;
  10742. for (i = 0; i < 40; i++) {
  10743. u32 val;
  10744. if (to_device)
  10745. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10746. else
  10747. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10748. if ((val & 0xffff) == sram_dma_descs) {
  10749. ret = 0;
  10750. break;
  10751. }
  10752. udelay(100);
  10753. }
  10754. return ret;
  10755. }
  10756. #define TEST_BUFFER_SIZE 0x2000
  10757. static int __devinit tg3_test_dma(struct tg3 *tp)
  10758. {
  10759. dma_addr_t buf_dma;
  10760. u32 *buf, saved_dma_rwctrl;
  10761. int ret;
  10762. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10763. if (!buf) {
  10764. ret = -ENOMEM;
  10765. goto out_nofree;
  10766. }
  10767. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10768. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10769. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10770. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10771. /* DMA read watermark not used on PCIE */
  10772. tp->dma_rwctrl |= 0x00180000;
  10773. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10775. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10776. tp->dma_rwctrl |= 0x003f0000;
  10777. else
  10778. tp->dma_rwctrl |= 0x003f000f;
  10779. } else {
  10780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10782. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10783. u32 read_water = 0x7;
  10784. /* If the 5704 is behind the EPB bridge, we can
  10785. * do the less restrictive ONE_DMA workaround for
  10786. * better performance.
  10787. */
  10788. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10790. tp->dma_rwctrl |= 0x8000;
  10791. else if (ccval == 0x6 || ccval == 0x7)
  10792. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10794. read_water = 4;
  10795. /* Set bit 23 to enable PCIX hw bug fix */
  10796. tp->dma_rwctrl |=
  10797. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10798. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10799. (1 << 23);
  10800. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10801. /* 5780 always in PCIX mode */
  10802. tp->dma_rwctrl |= 0x00144000;
  10803. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10804. /* 5714 always in PCIX mode */
  10805. tp->dma_rwctrl |= 0x00148000;
  10806. } else {
  10807. tp->dma_rwctrl |= 0x001b000f;
  10808. }
  10809. }
  10810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10812. tp->dma_rwctrl &= 0xfffffff0;
  10813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10815. /* Remove this if it causes problems for some boards. */
  10816. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10817. /* On 5700/5701 chips, we need to set this bit.
  10818. * Otherwise the chip will issue cacheline transactions
  10819. * to streamable DMA memory with not all the byte
  10820. * enables turned on. This is an error on several
  10821. * RISC PCI controllers, in particular sparc64.
  10822. *
  10823. * On 5703/5704 chips, this bit has been reassigned
  10824. * a different meaning. In particular, it is used
  10825. * on those chips to enable a PCI-X workaround.
  10826. */
  10827. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10828. }
  10829. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10830. #if 0
  10831. /* Unneeded, already done by tg3_get_invariants. */
  10832. tg3_switch_clocks(tp);
  10833. #endif
  10834. ret = 0;
  10835. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10836. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10837. goto out;
  10838. /* It is best to perform DMA test with maximum write burst size
  10839. * to expose the 5700/5701 write DMA bug.
  10840. */
  10841. saved_dma_rwctrl = tp->dma_rwctrl;
  10842. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10843. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10844. while (1) {
  10845. u32 *p = buf, i;
  10846. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10847. p[i] = i;
  10848. /* Send the buffer to the chip. */
  10849. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10850. if (ret) {
  10851. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10852. break;
  10853. }
  10854. #if 0
  10855. /* validate data reached card RAM correctly. */
  10856. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10857. u32 val;
  10858. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10859. if (le32_to_cpu(val) != p[i]) {
  10860. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10861. /* ret = -ENODEV here? */
  10862. }
  10863. p[i] = 0;
  10864. }
  10865. #endif
  10866. /* Now read it back. */
  10867. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10868. if (ret) {
  10869. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10870. break;
  10871. }
  10872. /* Verify it. */
  10873. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10874. if (p[i] == i)
  10875. continue;
  10876. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10877. DMA_RWCTRL_WRITE_BNDRY_16) {
  10878. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10879. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10880. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10881. break;
  10882. } else {
  10883. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10884. ret = -ENODEV;
  10885. goto out;
  10886. }
  10887. }
  10888. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10889. /* Success. */
  10890. ret = 0;
  10891. break;
  10892. }
  10893. }
  10894. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10895. DMA_RWCTRL_WRITE_BNDRY_16) {
  10896. static struct pci_device_id dma_wait_state_chipsets[] = {
  10897. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10898. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10899. { },
  10900. };
  10901. /* DMA test passed without adjusting DMA boundary,
  10902. * now look for chipsets that are known to expose the
  10903. * DMA bug without failing the test.
  10904. */
  10905. if (pci_dev_present(dma_wait_state_chipsets)) {
  10906. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10907. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10908. }
  10909. else
  10910. /* Safe to use the calculated DMA boundary. */
  10911. tp->dma_rwctrl = saved_dma_rwctrl;
  10912. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10913. }
  10914. out:
  10915. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10916. out_nofree:
  10917. return ret;
  10918. }
  10919. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10920. {
  10921. tp->link_config.advertising =
  10922. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10923. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10924. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10925. ADVERTISED_Autoneg | ADVERTISED_MII);
  10926. tp->link_config.speed = SPEED_INVALID;
  10927. tp->link_config.duplex = DUPLEX_INVALID;
  10928. tp->link_config.autoneg = AUTONEG_ENABLE;
  10929. tp->link_config.active_speed = SPEED_INVALID;
  10930. tp->link_config.active_duplex = DUPLEX_INVALID;
  10931. tp->link_config.phy_is_low_power = 0;
  10932. tp->link_config.orig_speed = SPEED_INVALID;
  10933. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10934. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10935. }
  10936. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10937. {
  10938. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10939. tp->bufmgr_config.mbuf_read_dma_low_water =
  10940. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10941. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10942. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10943. tp->bufmgr_config.mbuf_high_water =
  10944. DEFAULT_MB_HIGH_WATER_5705;
  10945. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10946. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10947. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10948. tp->bufmgr_config.mbuf_high_water =
  10949. DEFAULT_MB_HIGH_WATER_5906;
  10950. }
  10951. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10952. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10953. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10954. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10955. tp->bufmgr_config.mbuf_high_water_jumbo =
  10956. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10957. } else {
  10958. tp->bufmgr_config.mbuf_read_dma_low_water =
  10959. DEFAULT_MB_RDMA_LOW_WATER;
  10960. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10961. DEFAULT_MB_MACRX_LOW_WATER;
  10962. tp->bufmgr_config.mbuf_high_water =
  10963. DEFAULT_MB_HIGH_WATER;
  10964. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10965. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10966. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10967. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10968. tp->bufmgr_config.mbuf_high_water_jumbo =
  10969. DEFAULT_MB_HIGH_WATER_JUMBO;
  10970. }
  10971. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10972. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10973. }
  10974. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10975. {
  10976. switch (tp->phy_id & PHY_ID_MASK) {
  10977. case PHY_ID_BCM5400: return "5400";
  10978. case PHY_ID_BCM5401: return "5401";
  10979. case PHY_ID_BCM5411: return "5411";
  10980. case PHY_ID_BCM5701: return "5701";
  10981. case PHY_ID_BCM5703: return "5703";
  10982. case PHY_ID_BCM5704: return "5704";
  10983. case PHY_ID_BCM5705: return "5705";
  10984. case PHY_ID_BCM5750: return "5750";
  10985. case PHY_ID_BCM5752: return "5752";
  10986. case PHY_ID_BCM5714: return "5714";
  10987. case PHY_ID_BCM5780: return "5780";
  10988. case PHY_ID_BCM5755: return "5755";
  10989. case PHY_ID_BCM5787: return "5787";
  10990. case PHY_ID_BCM5784: return "5784";
  10991. case PHY_ID_BCM5756: return "5722/5756";
  10992. case PHY_ID_BCM5906: return "5906";
  10993. case PHY_ID_BCM5761: return "5761";
  10994. case PHY_ID_BCM8002: return "8002/serdes";
  10995. case 0: return "serdes";
  10996. default: return "unknown";
  10997. }
  10998. }
  10999. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11000. {
  11001. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11002. strcpy(str, "PCI Express");
  11003. return str;
  11004. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11005. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11006. strcpy(str, "PCIX:");
  11007. if ((clock_ctrl == 7) ||
  11008. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11009. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11010. strcat(str, "133MHz");
  11011. else if (clock_ctrl == 0)
  11012. strcat(str, "33MHz");
  11013. else if (clock_ctrl == 2)
  11014. strcat(str, "50MHz");
  11015. else if (clock_ctrl == 4)
  11016. strcat(str, "66MHz");
  11017. else if (clock_ctrl == 6)
  11018. strcat(str, "100MHz");
  11019. } else {
  11020. strcpy(str, "PCI:");
  11021. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11022. strcat(str, "66MHz");
  11023. else
  11024. strcat(str, "33MHz");
  11025. }
  11026. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11027. strcat(str, ":32-bit");
  11028. else
  11029. strcat(str, ":64-bit");
  11030. return str;
  11031. }
  11032. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11033. {
  11034. struct pci_dev *peer;
  11035. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11036. for (func = 0; func < 8; func++) {
  11037. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11038. if (peer && peer != tp->pdev)
  11039. break;
  11040. pci_dev_put(peer);
  11041. }
  11042. /* 5704 can be configured in single-port mode, set peer to
  11043. * tp->pdev in that case.
  11044. */
  11045. if (!peer) {
  11046. peer = tp->pdev;
  11047. return peer;
  11048. }
  11049. /*
  11050. * We don't need to keep the refcount elevated; there's no way
  11051. * to remove one half of this device without removing the other
  11052. */
  11053. pci_dev_put(peer);
  11054. return peer;
  11055. }
  11056. static void __devinit tg3_init_coal(struct tg3 *tp)
  11057. {
  11058. struct ethtool_coalesce *ec = &tp->coal;
  11059. memset(ec, 0, sizeof(*ec));
  11060. ec->cmd = ETHTOOL_GCOALESCE;
  11061. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11062. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11063. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11064. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11065. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11066. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11067. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11068. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11069. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11070. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11071. HOSTCC_MODE_CLRTICK_TXBD)) {
  11072. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11073. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11074. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11075. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11076. }
  11077. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11078. ec->rx_coalesce_usecs_irq = 0;
  11079. ec->tx_coalesce_usecs_irq = 0;
  11080. ec->stats_block_coalesce_usecs = 0;
  11081. }
  11082. }
  11083. static const struct net_device_ops tg3_netdev_ops = {
  11084. .ndo_open = tg3_open,
  11085. .ndo_stop = tg3_close,
  11086. .ndo_start_xmit = tg3_start_xmit,
  11087. .ndo_get_stats = tg3_get_stats,
  11088. .ndo_validate_addr = eth_validate_addr,
  11089. .ndo_set_multicast_list = tg3_set_rx_mode,
  11090. .ndo_set_mac_address = tg3_set_mac_addr,
  11091. .ndo_do_ioctl = tg3_ioctl,
  11092. .ndo_tx_timeout = tg3_tx_timeout,
  11093. .ndo_change_mtu = tg3_change_mtu,
  11094. #if TG3_VLAN_TAG_USED
  11095. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11096. #endif
  11097. #ifdef CONFIG_NET_POLL_CONTROLLER
  11098. .ndo_poll_controller = tg3_poll_controller,
  11099. #endif
  11100. };
  11101. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11102. .ndo_open = tg3_open,
  11103. .ndo_stop = tg3_close,
  11104. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11105. .ndo_get_stats = tg3_get_stats,
  11106. .ndo_validate_addr = eth_validate_addr,
  11107. .ndo_set_multicast_list = tg3_set_rx_mode,
  11108. .ndo_set_mac_address = tg3_set_mac_addr,
  11109. .ndo_do_ioctl = tg3_ioctl,
  11110. .ndo_tx_timeout = tg3_tx_timeout,
  11111. .ndo_change_mtu = tg3_change_mtu,
  11112. #if TG3_VLAN_TAG_USED
  11113. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11114. #endif
  11115. #ifdef CONFIG_NET_POLL_CONTROLLER
  11116. .ndo_poll_controller = tg3_poll_controller,
  11117. #endif
  11118. };
  11119. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11120. const struct pci_device_id *ent)
  11121. {
  11122. static int tg3_version_printed = 0;
  11123. struct net_device *dev;
  11124. struct tg3 *tp;
  11125. int err, pm_cap;
  11126. char str[40];
  11127. u64 dma_mask, persist_dma_mask;
  11128. if (tg3_version_printed++ == 0)
  11129. printk(KERN_INFO "%s", version);
  11130. err = pci_enable_device(pdev);
  11131. if (err) {
  11132. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11133. "aborting.\n");
  11134. return err;
  11135. }
  11136. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11137. if (err) {
  11138. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11139. "aborting.\n");
  11140. goto err_out_disable_pdev;
  11141. }
  11142. pci_set_master(pdev);
  11143. /* Find power-management capability. */
  11144. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11145. if (pm_cap == 0) {
  11146. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11147. "aborting.\n");
  11148. err = -EIO;
  11149. goto err_out_free_res;
  11150. }
  11151. dev = alloc_etherdev(sizeof(*tp));
  11152. if (!dev) {
  11153. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11154. err = -ENOMEM;
  11155. goto err_out_free_res;
  11156. }
  11157. SET_NETDEV_DEV(dev, &pdev->dev);
  11158. #if TG3_VLAN_TAG_USED
  11159. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11160. #endif
  11161. tp = netdev_priv(dev);
  11162. tp->pdev = pdev;
  11163. tp->dev = dev;
  11164. tp->pm_cap = pm_cap;
  11165. tp->rx_mode = TG3_DEF_RX_MODE;
  11166. tp->tx_mode = TG3_DEF_TX_MODE;
  11167. if (tg3_debug > 0)
  11168. tp->msg_enable = tg3_debug;
  11169. else
  11170. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11171. /* The word/byte swap controls here control register access byte
  11172. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11173. * setting below.
  11174. */
  11175. tp->misc_host_ctrl =
  11176. MISC_HOST_CTRL_MASK_PCI_INT |
  11177. MISC_HOST_CTRL_WORD_SWAP |
  11178. MISC_HOST_CTRL_INDIR_ACCESS |
  11179. MISC_HOST_CTRL_PCISTATE_RW;
  11180. /* The NONFRM (non-frame) byte/word swap controls take effect
  11181. * on descriptor entries, anything which isn't packet data.
  11182. *
  11183. * The StrongARM chips on the board (one for tx, one for rx)
  11184. * are running in big-endian mode.
  11185. */
  11186. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11187. GRC_MODE_WSWAP_NONFRM_DATA);
  11188. #ifdef __BIG_ENDIAN
  11189. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11190. #endif
  11191. spin_lock_init(&tp->lock);
  11192. spin_lock_init(&tp->indirect_lock);
  11193. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11194. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11195. if (!tp->regs) {
  11196. printk(KERN_ERR PFX "Cannot map device registers, "
  11197. "aborting.\n");
  11198. err = -ENOMEM;
  11199. goto err_out_free_dev;
  11200. }
  11201. tg3_init_link_config(tp);
  11202. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11203. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11204. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11205. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11206. dev->ethtool_ops = &tg3_ethtool_ops;
  11207. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11208. dev->irq = pdev->irq;
  11209. err = tg3_get_invariants(tp);
  11210. if (err) {
  11211. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11212. "aborting.\n");
  11213. goto err_out_iounmap;
  11214. }
  11215. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11216. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11217. dev->netdev_ops = &tg3_netdev_ops;
  11218. else
  11219. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11220. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11221. * device behind the EPB cannot support DMA addresses > 40-bit.
  11222. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11223. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11224. * do DMA address check in tg3_start_xmit().
  11225. */
  11226. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11227. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11228. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11229. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11230. #ifdef CONFIG_HIGHMEM
  11231. dma_mask = DMA_BIT_MASK(64);
  11232. #endif
  11233. } else
  11234. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11235. /* Configure DMA attributes. */
  11236. if (dma_mask > DMA_BIT_MASK(32)) {
  11237. err = pci_set_dma_mask(pdev, dma_mask);
  11238. if (!err) {
  11239. dev->features |= NETIF_F_HIGHDMA;
  11240. err = pci_set_consistent_dma_mask(pdev,
  11241. persist_dma_mask);
  11242. if (err < 0) {
  11243. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11244. "DMA for consistent allocations\n");
  11245. goto err_out_iounmap;
  11246. }
  11247. }
  11248. }
  11249. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11250. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11251. if (err) {
  11252. printk(KERN_ERR PFX "No usable DMA configuration, "
  11253. "aborting.\n");
  11254. goto err_out_iounmap;
  11255. }
  11256. }
  11257. tg3_init_bufmgr_config(tp);
  11258. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11259. tp->fw_needed = FIRMWARE_TG3;
  11260. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11261. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11262. }
  11263. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11265. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11266. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11267. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11268. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11269. } else {
  11270. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11272. tp->fw_needed = FIRMWARE_TG3TSO5;
  11273. else
  11274. tp->fw_needed = FIRMWARE_TG3TSO;
  11275. }
  11276. /* TSO is on by default on chips that support hardware TSO.
  11277. * Firmware TSO on older chips gives lower performance, so it
  11278. * is off by default, but can be enabled using ethtool.
  11279. */
  11280. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11281. if (dev->features & NETIF_F_IP_CSUM)
  11282. dev->features |= NETIF_F_TSO;
  11283. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11284. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11285. dev->features |= NETIF_F_TSO6;
  11286. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11287. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11288. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11290. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11291. dev->features |= NETIF_F_TSO_ECN;
  11292. }
  11293. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11294. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11295. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11296. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11297. tp->rx_pending = 63;
  11298. }
  11299. err = tg3_get_device_address(tp);
  11300. if (err) {
  11301. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11302. "aborting.\n");
  11303. goto err_out_fw;
  11304. }
  11305. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11306. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11307. if (!tp->aperegs) {
  11308. printk(KERN_ERR PFX "Cannot map APE registers, "
  11309. "aborting.\n");
  11310. err = -ENOMEM;
  11311. goto err_out_fw;
  11312. }
  11313. tg3_ape_lock_init(tp);
  11314. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11315. tg3_read_dash_ver(tp);
  11316. }
  11317. /*
  11318. * Reset chip in case UNDI or EFI driver did not shutdown
  11319. * DMA self test will enable WDMAC and we'll see (spurious)
  11320. * pending DMA on the PCI bus at that point.
  11321. */
  11322. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11323. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11324. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11325. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11326. }
  11327. err = tg3_test_dma(tp);
  11328. if (err) {
  11329. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11330. goto err_out_apeunmap;
  11331. }
  11332. /* flow control autonegotiation is default behavior */
  11333. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11334. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11335. tg3_init_coal(tp);
  11336. pci_set_drvdata(pdev, dev);
  11337. err = register_netdev(dev);
  11338. if (err) {
  11339. printk(KERN_ERR PFX "Cannot register net device, "
  11340. "aborting.\n");
  11341. goto err_out_apeunmap;
  11342. }
  11343. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11344. dev->name,
  11345. tp->board_part_number,
  11346. tp->pci_chip_rev_id,
  11347. tg3_bus_string(tp, str),
  11348. dev->dev_addr);
  11349. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11350. printk(KERN_INFO
  11351. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11352. tp->dev->name,
  11353. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11354. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11355. else
  11356. printk(KERN_INFO
  11357. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11358. tp->dev->name, tg3_phy_string(tp),
  11359. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11360. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11361. "10/100/1000Base-T")),
  11362. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11363. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11364. dev->name,
  11365. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11366. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11367. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11368. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11369. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11370. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11371. dev->name, tp->dma_rwctrl,
  11372. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11373. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11374. return 0;
  11375. err_out_apeunmap:
  11376. if (tp->aperegs) {
  11377. iounmap(tp->aperegs);
  11378. tp->aperegs = NULL;
  11379. }
  11380. err_out_fw:
  11381. if (tp->fw)
  11382. release_firmware(tp->fw);
  11383. err_out_iounmap:
  11384. if (tp->regs) {
  11385. iounmap(tp->regs);
  11386. tp->regs = NULL;
  11387. }
  11388. err_out_free_dev:
  11389. free_netdev(dev);
  11390. err_out_free_res:
  11391. pci_release_regions(pdev);
  11392. err_out_disable_pdev:
  11393. pci_disable_device(pdev);
  11394. pci_set_drvdata(pdev, NULL);
  11395. return err;
  11396. }
  11397. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11398. {
  11399. struct net_device *dev = pci_get_drvdata(pdev);
  11400. if (dev) {
  11401. struct tg3 *tp = netdev_priv(dev);
  11402. if (tp->fw)
  11403. release_firmware(tp->fw);
  11404. flush_scheduled_work();
  11405. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11406. tg3_phy_fini(tp);
  11407. tg3_mdio_fini(tp);
  11408. }
  11409. unregister_netdev(dev);
  11410. if (tp->aperegs) {
  11411. iounmap(tp->aperegs);
  11412. tp->aperegs = NULL;
  11413. }
  11414. if (tp->regs) {
  11415. iounmap(tp->regs);
  11416. tp->regs = NULL;
  11417. }
  11418. free_netdev(dev);
  11419. pci_release_regions(pdev);
  11420. pci_disable_device(pdev);
  11421. pci_set_drvdata(pdev, NULL);
  11422. }
  11423. }
  11424. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11425. {
  11426. struct net_device *dev = pci_get_drvdata(pdev);
  11427. struct tg3 *tp = netdev_priv(dev);
  11428. pci_power_t target_state;
  11429. int err;
  11430. /* PCI register 4 needs to be saved whether netif_running() or not.
  11431. * MSI address and data need to be saved if using MSI and
  11432. * netif_running().
  11433. */
  11434. pci_save_state(pdev);
  11435. if (!netif_running(dev))
  11436. return 0;
  11437. flush_scheduled_work();
  11438. tg3_phy_stop(tp);
  11439. tg3_netif_stop(tp);
  11440. del_timer_sync(&tp->timer);
  11441. tg3_full_lock(tp, 1);
  11442. tg3_disable_ints(tp);
  11443. tg3_full_unlock(tp);
  11444. netif_device_detach(dev);
  11445. tg3_full_lock(tp, 0);
  11446. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11447. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11448. tg3_full_unlock(tp);
  11449. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11450. err = tg3_set_power_state(tp, target_state);
  11451. if (err) {
  11452. int err2;
  11453. tg3_full_lock(tp, 0);
  11454. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11455. err2 = tg3_restart_hw(tp, 1);
  11456. if (err2)
  11457. goto out;
  11458. tp->timer.expires = jiffies + tp->timer_offset;
  11459. add_timer(&tp->timer);
  11460. netif_device_attach(dev);
  11461. tg3_netif_start(tp);
  11462. out:
  11463. tg3_full_unlock(tp);
  11464. if (!err2)
  11465. tg3_phy_start(tp);
  11466. }
  11467. return err;
  11468. }
  11469. static int tg3_resume(struct pci_dev *pdev)
  11470. {
  11471. struct net_device *dev = pci_get_drvdata(pdev);
  11472. struct tg3 *tp = netdev_priv(dev);
  11473. int err;
  11474. pci_restore_state(tp->pdev);
  11475. if (!netif_running(dev))
  11476. return 0;
  11477. err = tg3_set_power_state(tp, PCI_D0);
  11478. if (err)
  11479. return err;
  11480. netif_device_attach(dev);
  11481. tg3_full_lock(tp, 0);
  11482. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11483. err = tg3_restart_hw(tp, 1);
  11484. if (err)
  11485. goto out;
  11486. tp->timer.expires = jiffies + tp->timer_offset;
  11487. add_timer(&tp->timer);
  11488. tg3_netif_start(tp);
  11489. out:
  11490. tg3_full_unlock(tp);
  11491. if (!err)
  11492. tg3_phy_start(tp);
  11493. return err;
  11494. }
  11495. static struct pci_driver tg3_driver = {
  11496. .name = DRV_MODULE_NAME,
  11497. .id_table = tg3_pci_tbl,
  11498. .probe = tg3_init_one,
  11499. .remove = __devexit_p(tg3_remove_one),
  11500. .suspend = tg3_suspend,
  11501. .resume = tg3_resume
  11502. };
  11503. static int __init tg3_init(void)
  11504. {
  11505. return pci_register_driver(&tg3_driver);
  11506. }
  11507. static void __exit tg3_cleanup(void)
  11508. {
  11509. pci_unregister_driver(&tg3_driver);
  11510. }
  11511. module_init(tg3_init);
  11512. module_exit(tg3_cleanup);