imx28.dtsi 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. interrupt-parent = <&icoll>;
  14. aliases {
  15. ethernet0 = &mac0;
  16. ethernet1 = &mac1;
  17. gpio0 = &gpio0;
  18. gpio1 = &gpio1;
  19. gpio2 = &gpio2;
  20. gpio3 = &gpio3;
  21. gpio4 = &gpio4;
  22. saif0 = &saif0;
  23. saif1 = &saif1;
  24. serial0 = &auart0;
  25. serial1 = &auart1;
  26. serial2 = &auart2;
  27. serial3 = &auart3;
  28. serial4 = &auart4;
  29. spi0 = &ssp1;
  30. spi1 = &ssp2;
  31. };
  32. cpus {
  33. #address-cells = <0>;
  34. #size-cells = <0>;
  35. cpu {
  36. compatible = "arm,arm926ej-s";
  37. device_type = "cpu";
  38. };
  39. };
  40. apb@80000000 {
  41. compatible = "simple-bus";
  42. #address-cells = <1>;
  43. #size-cells = <1>;
  44. reg = <0x80000000 0x80000>;
  45. ranges;
  46. apbh@80000000 {
  47. compatible = "simple-bus";
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. reg = <0x80000000 0x3c900>;
  51. ranges;
  52. icoll: interrupt-controller@80000000 {
  53. compatible = "fsl,imx28-icoll", "fsl,icoll";
  54. interrupt-controller;
  55. #interrupt-cells = <1>;
  56. reg = <0x80000000 0x2000>;
  57. };
  58. hsadc@80002000 {
  59. reg = <0x80002000 0x2000>;
  60. interrupts = <13>;
  61. dmas = <&dma_apbh 12>;
  62. dma-names = "rx";
  63. status = "disabled";
  64. };
  65. dma_apbh: dma-apbh@80004000 {
  66. compatible = "fsl,imx28-dma-apbh";
  67. reg = <0x80004000 0x2000>;
  68. interrupts = <82 83 84 85
  69. 88 88 88 88
  70. 88 88 88 88
  71. 87 86 0 0>;
  72. interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
  73. "gpmi0", "gmpi1", "gpmi2", "gmpi3",
  74. "gpmi4", "gmpi5", "gpmi6", "gmpi7",
  75. "hsadc", "lcdif", "empty", "empty";
  76. #dma-cells = <1>;
  77. dma-channels = <16>;
  78. clocks = <&clks 25>;
  79. };
  80. perfmon@80006000 {
  81. reg = <0x80006000 0x800>;
  82. interrupts = <27>;
  83. status = "disabled";
  84. };
  85. gpmi-nand@8000c000 {
  86. compatible = "fsl,imx28-gpmi-nand";
  87. #address-cells = <1>;
  88. #size-cells = <1>;
  89. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  90. reg-names = "gpmi-nand", "bch";
  91. interrupts = <41>;
  92. interrupt-names = "bch";
  93. clocks = <&clks 50>;
  94. clock-names = "gpmi_io";
  95. dmas = <&dma_apbh 4>;
  96. dma-names = "rx-tx";
  97. status = "disabled";
  98. };
  99. ssp0: ssp@80010000 {
  100. #address-cells = <1>;
  101. #size-cells = <0>;
  102. reg = <0x80010000 0x2000>;
  103. interrupts = <96>;
  104. clocks = <&clks 46>;
  105. dmas = <&dma_apbh 0>;
  106. dma-names = "rx-tx";
  107. status = "disabled";
  108. };
  109. ssp1: ssp@80012000 {
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. reg = <0x80012000 0x2000>;
  113. interrupts = <97>;
  114. clocks = <&clks 47>;
  115. dmas = <&dma_apbh 1>;
  116. dma-names = "rx-tx";
  117. status = "disabled";
  118. };
  119. ssp2: ssp@80014000 {
  120. #address-cells = <1>;
  121. #size-cells = <0>;
  122. reg = <0x80014000 0x2000>;
  123. interrupts = <98>;
  124. clocks = <&clks 48>;
  125. dmas = <&dma_apbh 2>;
  126. dma-names = "rx-tx";
  127. status = "disabled";
  128. };
  129. ssp3: ssp@80016000 {
  130. #address-cells = <1>;
  131. #size-cells = <0>;
  132. reg = <0x80016000 0x2000>;
  133. interrupts = <99>;
  134. clocks = <&clks 49>;
  135. dmas = <&dma_apbh 3>;
  136. dma-names = "rx-tx";
  137. status = "disabled";
  138. };
  139. pinctrl@80018000 {
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. compatible = "fsl,imx28-pinctrl", "simple-bus";
  143. reg = <0x80018000 0x2000>;
  144. gpio0: gpio@0 {
  145. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  146. interrupts = <127>;
  147. gpio-controller;
  148. #gpio-cells = <2>;
  149. interrupt-controller;
  150. #interrupt-cells = <2>;
  151. };
  152. gpio1: gpio@1 {
  153. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  154. interrupts = <126>;
  155. gpio-controller;
  156. #gpio-cells = <2>;
  157. interrupt-controller;
  158. #interrupt-cells = <2>;
  159. };
  160. gpio2: gpio@2 {
  161. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  162. interrupts = <125>;
  163. gpio-controller;
  164. #gpio-cells = <2>;
  165. interrupt-controller;
  166. #interrupt-cells = <2>;
  167. };
  168. gpio3: gpio@3 {
  169. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  170. interrupts = <124>;
  171. gpio-controller;
  172. #gpio-cells = <2>;
  173. interrupt-controller;
  174. #interrupt-cells = <2>;
  175. };
  176. gpio4: gpio@4 {
  177. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  178. interrupts = <123>;
  179. gpio-controller;
  180. #gpio-cells = <2>;
  181. interrupt-controller;
  182. #interrupt-cells = <2>;
  183. };
  184. duart_pins_a: duart@0 {
  185. reg = <0>;
  186. fsl,pinmux-ids = <
  187. 0x3102 /* MX28_PAD_PWM0__DUART_RX */
  188. 0x3112 /* MX28_PAD_PWM1__DUART_TX */
  189. >;
  190. fsl,drive-strength = <0>;
  191. fsl,voltage = <1>;
  192. fsl,pull-up = <0>;
  193. };
  194. duart_pins_b: duart@1 {
  195. reg = <1>;
  196. fsl,pinmux-ids = <
  197. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  198. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  199. >;
  200. fsl,drive-strength = <0>;
  201. fsl,voltage = <1>;
  202. fsl,pull-up = <0>;
  203. };
  204. duart_4pins_a: duart-4pins@0 {
  205. reg = <0>;
  206. fsl,pinmux-ids = <
  207. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  208. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  209. 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
  210. 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
  211. >;
  212. fsl,drive-strength = <0>;
  213. fsl,voltage = <1>;
  214. fsl,pull-up = <0>;
  215. };
  216. gpmi_pins_a: gpmi-nand@0 {
  217. reg = <0>;
  218. fsl,pinmux-ids = <
  219. 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
  220. 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
  221. 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
  222. 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
  223. 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
  224. 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
  225. 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
  226. 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
  227. 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
  228. 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
  229. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  230. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  231. 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
  232. 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
  233. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  234. >;
  235. fsl,drive-strength = <0>;
  236. fsl,voltage = <1>;
  237. fsl,pull-up = <0>;
  238. };
  239. gpmi_status_cfg: gpmi-status-cfg {
  240. fsl,pinmux-ids = <
  241. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  242. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  243. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  244. >;
  245. fsl,drive-strength = <2>;
  246. };
  247. auart0_pins_a: auart0@0 {
  248. reg = <0>;
  249. fsl,pinmux-ids = <
  250. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  251. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  252. 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
  253. 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
  254. >;
  255. fsl,drive-strength = <0>;
  256. fsl,voltage = <1>;
  257. fsl,pull-up = <0>;
  258. };
  259. auart0_2pins_a: auart0-2pins@0 {
  260. reg = <0>;
  261. fsl,pinmux-ids = <
  262. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  263. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  264. >;
  265. fsl,drive-strength = <0>;
  266. fsl,voltage = <1>;
  267. fsl,pull-up = <0>;
  268. };
  269. auart1_pins_a: auart1@0 {
  270. reg = <0>;
  271. fsl,pinmux-ids = <
  272. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  273. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  274. 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
  275. 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
  276. >;
  277. fsl,drive-strength = <0>;
  278. fsl,voltage = <1>;
  279. fsl,pull-up = <0>;
  280. };
  281. auart1_2pins_a: auart1-2pins@0 {
  282. reg = <0>;
  283. fsl,pinmux-ids = <
  284. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  285. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  286. >;
  287. fsl,drive-strength = <0>;
  288. fsl,voltage = <1>;
  289. fsl,pull-up = <0>;
  290. };
  291. auart2_2pins_a: auart2-2pins@0 {
  292. reg = <0>;
  293. fsl,pinmux-ids = <
  294. 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
  295. 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
  296. >;
  297. fsl,drive-strength = <0>;
  298. fsl,voltage = <1>;
  299. fsl,pull-up = <0>;
  300. };
  301. auart2_2pins_b: auart2-2pins@1 {
  302. reg = <1>;
  303. fsl,pinmux-ids = <
  304. 0x3080 /* MX28_PAD_AUART2_RX__AUART2_RX */
  305. 0x3090 /* MX28_PAD_AUART2_TX__AUART2_TX */
  306. >;
  307. fsl,drive-strength = <0>;
  308. fsl,voltage = <1>;
  309. fsl,pull-up = <0>;
  310. };
  311. auart3_pins_a: auart3@0 {
  312. reg = <0>;
  313. fsl,pinmux-ids = <
  314. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  315. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  316. 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
  317. 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
  318. >;
  319. fsl,drive-strength = <0>;
  320. fsl,voltage = <1>;
  321. fsl,pull-up = <0>;
  322. };
  323. auart3_2pins_a: auart3-2pins@0 {
  324. reg = <0>;
  325. fsl,pinmux-ids = <
  326. 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
  327. 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
  328. >;
  329. fsl,drive-strength = <0>;
  330. fsl,voltage = <1>;
  331. fsl,pull-up = <0>;
  332. };
  333. auart3_2pins_b: auart3-2pins@1 {
  334. reg = <1>;
  335. fsl,pinmux-ids = <
  336. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  337. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  338. >;
  339. fsl,drive-strength = <0>;
  340. fsl,voltage = <1>;
  341. fsl,pull-up = <0>;
  342. };
  343. auart4_2pins_a: auart4@0 {
  344. reg = <0>;
  345. fsl,pinmux-ids = <
  346. 0x2181 /* MX28_PAD_SSP3_SCK__AUART4_TX */
  347. 0x2191 /* MX28_PAD_SSP3_MOSI__AUART4_RX */
  348. >;
  349. fsl,drive-strength = <0>;
  350. fsl,voltage = <1>;
  351. fsl,pull-up = <0>;
  352. };
  353. mac0_pins_a: mac0@0 {
  354. reg = <0>;
  355. fsl,pinmux-ids = <
  356. 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
  357. 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
  358. 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
  359. 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
  360. 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
  361. 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
  362. 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
  363. 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
  364. 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
  365. >;
  366. fsl,drive-strength = <1>;
  367. fsl,voltage = <1>;
  368. fsl,pull-up = <1>;
  369. };
  370. mac1_pins_a: mac1@0 {
  371. reg = <0>;
  372. fsl,pinmux-ids = <
  373. 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
  374. 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
  375. 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
  376. 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
  377. 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
  378. 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
  379. >;
  380. fsl,drive-strength = <1>;
  381. fsl,voltage = <1>;
  382. fsl,pull-up = <1>;
  383. };
  384. mmc0_8bit_pins_a: mmc0-8bit@0 {
  385. reg = <0>;
  386. fsl,pinmux-ids = <
  387. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  388. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  389. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  390. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  391. 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
  392. 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
  393. 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
  394. 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
  395. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  396. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  397. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  398. >;
  399. fsl,drive-strength = <1>;
  400. fsl,voltage = <1>;
  401. fsl,pull-up = <1>;
  402. };
  403. mmc0_4bit_pins_a: mmc0-4bit@0 {
  404. reg = <0>;
  405. fsl,pinmux-ids = <
  406. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  407. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  408. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  409. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  410. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  411. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  412. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  413. >;
  414. fsl,drive-strength = <1>;
  415. fsl,voltage = <1>;
  416. fsl,pull-up = <1>;
  417. };
  418. mmc0_cd_cfg: mmc0-cd-cfg {
  419. fsl,pinmux-ids = <
  420. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  421. >;
  422. fsl,pull-up = <0>;
  423. };
  424. mmc0_sck_cfg: mmc0-sck-cfg {
  425. fsl,pinmux-ids = <
  426. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  427. >;
  428. fsl,drive-strength = <2>;
  429. fsl,pull-up = <0>;
  430. };
  431. i2c0_pins_a: i2c0@0 {
  432. reg = <0>;
  433. fsl,pinmux-ids = <
  434. 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
  435. 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
  436. >;
  437. fsl,drive-strength = <1>;
  438. fsl,voltage = <1>;
  439. fsl,pull-up = <1>;
  440. };
  441. i2c0_pins_b: i2c0@1 {
  442. reg = <1>;
  443. fsl,pinmux-ids = <
  444. 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
  445. 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
  446. >;
  447. fsl,drive-strength = <1>;
  448. fsl,voltage = <1>;
  449. fsl,pull-up = <1>;
  450. };
  451. i2c1_pins_a: i2c1@0 {
  452. reg = <0>;
  453. fsl,pinmux-ids = <
  454. 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
  455. 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
  456. >;
  457. fsl,drive-strength = <1>;
  458. fsl,voltage = <1>;
  459. fsl,pull-up = <1>;
  460. };
  461. saif0_pins_a: saif0@0 {
  462. reg = <0>;
  463. fsl,pinmux-ids = <
  464. 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
  465. 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
  466. 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
  467. 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
  468. >;
  469. fsl,drive-strength = <2>;
  470. fsl,voltage = <1>;
  471. fsl,pull-up = <1>;
  472. };
  473. saif1_pins_a: saif1@0 {
  474. reg = <0>;
  475. fsl,pinmux-ids = <
  476. 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
  477. >;
  478. fsl,drive-strength = <2>;
  479. fsl,voltage = <1>;
  480. fsl,pull-up = <1>;
  481. };
  482. pwm0_pins_a: pwm0@0 {
  483. reg = <0>;
  484. fsl,pinmux-ids = <
  485. 0x3100 /* MX28_PAD_PWM0__PWM_0 */
  486. >;
  487. fsl,drive-strength = <0>;
  488. fsl,voltage = <1>;
  489. fsl,pull-up = <0>;
  490. };
  491. pwm2_pins_a: pwm2@0 {
  492. reg = <0>;
  493. fsl,pinmux-ids = <
  494. 0x3120 /* MX28_PAD_PWM2__PWM_2 */
  495. >;
  496. fsl,drive-strength = <0>;
  497. fsl,voltage = <1>;
  498. fsl,pull-up = <0>;
  499. };
  500. pwm3_pins_a: pwm3@0 {
  501. reg = <0>;
  502. fsl,pinmux-ids = <
  503. 0x31c0 /* MX28_PAD_PWM3__PWM_3 */
  504. >;
  505. fsl,drive-strength = <0>;
  506. fsl,voltage = <1>;
  507. fsl,pull-up = <0>;
  508. };
  509. pwm3_pins_b: pwm3@1 {
  510. reg = <1>;
  511. fsl,pinmux-ids = <
  512. 0x3141 /* MX28_PAD_SAIF0_MCLK__PWM3 */
  513. >;
  514. fsl,drive-strength = <0>;
  515. fsl,voltage = <1>;
  516. fsl,pull-up = <0>;
  517. };
  518. pwm4_pins_a: pwm4@0 {
  519. reg = <0>;
  520. fsl,pinmux-ids = <
  521. 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
  522. >;
  523. fsl,drive-strength = <0>;
  524. fsl,voltage = <1>;
  525. fsl,pull-up = <0>;
  526. };
  527. lcdif_24bit_pins_a: lcdif-24bit@0 {
  528. reg = <0>;
  529. fsl,pinmux-ids = <
  530. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  531. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  532. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  533. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  534. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  535. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  536. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  537. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  538. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  539. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  540. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  541. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  542. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  543. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  544. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  545. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  546. 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
  547. 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
  548. 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
  549. 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
  550. 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
  551. 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
  552. 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
  553. 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
  554. >;
  555. fsl,drive-strength = <0>;
  556. fsl,voltage = <1>;
  557. fsl,pull-up = <0>;
  558. };
  559. lcdif_16bit_pins_a: lcdif-16bit@0 {
  560. reg = <0>;
  561. fsl,pinmux-ids = <
  562. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  563. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  564. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  565. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  566. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  567. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  568. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  569. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  570. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  571. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  572. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  573. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  574. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  575. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  576. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  577. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  578. >;
  579. fsl,drive-strength = <0>;
  580. fsl,voltage = <1>;
  581. fsl,pull-up = <0>;
  582. };
  583. can0_pins_a: can0@0 {
  584. reg = <0>;
  585. fsl,pinmux-ids = <
  586. 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
  587. 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
  588. >;
  589. fsl,drive-strength = <0>;
  590. fsl,voltage = <1>;
  591. fsl,pull-up = <0>;
  592. };
  593. can1_pins_a: can1@0 {
  594. reg = <0>;
  595. fsl,pinmux-ids = <
  596. 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
  597. 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
  598. >;
  599. fsl,drive-strength = <0>;
  600. fsl,voltage = <1>;
  601. fsl,pull-up = <0>;
  602. };
  603. spi2_pins_a: spi2@0 {
  604. reg = <0>;
  605. fsl,pinmux-ids = <
  606. 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
  607. 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
  608. 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
  609. 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
  610. >;
  611. fsl,drive-strength = <1>;
  612. fsl,voltage = <1>;
  613. fsl,pull-up = <1>;
  614. };
  615. usbphy0_pins_a: usbphy0@0 {
  616. reg = <0>;
  617. fsl,pinmux-ids = <
  618. 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
  619. >;
  620. fsl,drive-strength = <2>;
  621. fsl,voltage = <1>;
  622. fsl,pull-up = <0>;
  623. };
  624. usbphy0_pins_b: usbphy0@1 {
  625. reg = <1>;
  626. fsl,pinmux-ids = <
  627. 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
  628. >;
  629. fsl,drive-strength = <2>;
  630. fsl,voltage = <1>;
  631. fsl,pull-up = <0>;
  632. };
  633. usbphy1_pins_a: usbphy1@0 {
  634. reg = <0>;
  635. fsl,pinmux-ids = <
  636. 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
  637. >;
  638. fsl,drive-strength = <2>;
  639. fsl,voltage = <1>;
  640. fsl,pull-up = <0>;
  641. };
  642. };
  643. digctl@8001c000 {
  644. compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
  645. reg = <0x8001c000 0x2000>;
  646. interrupts = <89>;
  647. status = "disabled";
  648. };
  649. etm@80022000 {
  650. reg = <0x80022000 0x2000>;
  651. status = "disabled";
  652. };
  653. dma_apbx: dma-apbx@80024000 {
  654. compatible = "fsl,imx28-dma-apbx";
  655. reg = <0x80024000 0x2000>;
  656. interrupts = <78 79 66 0
  657. 80 81 68 69
  658. 70 71 72 73
  659. 74 75 76 77>;
  660. interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
  661. "saif0", "saif1", "i2c0", "i2c1",
  662. "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
  663. "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
  664. #dma-cells = <1>;
  665. dma-channels = <16>;
  666. clocks = <&clks 26>;
  667. };
  668. dcp@80028000 {
  669. reg = <0x80028000 0x2000>;
  670. interrupts = <52 53 54>;
  671. compatible = "fsl-dcp";
  672. };
  673. pxp@8002a000 {
  674. reg = <0x8002a000 0x2000>;
  675. interrupts = <39>;
  676. status = "disabled";
  677. };
  678. ocotp@8002c000 {
  679. compatible = "fsl,ocotp";
  680. reg = <0x8002c000 0x2000>;
  681. status = "disabled";
  682. };
  683. axi-ahb@8002e000 {
  684. reg = <0x8002e000 0x2000>;
  685. status = "disabled";
  686. };
  687. lcdif@80030000 {
  688. compatible = "fsl,imx28-lcdif";
  689. reg = <0x80030000 0x2000>;
  690. interrupts = <38>;
  691. clocks = <&clks 55>;
  692. dmas = <&dma_apbh 13>;
  693. dma-names = "rx";
  694. status = "disabled";
  695. };
  696. can0: can@80032000 {
  697. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  698. reg = <0x80032000 0x2000>;
  699. interrupts = <8>;
  700. clocks = <&clks 58>, <&clks 58>;
  701. clock-names = "ipg", "per";
  702. status = "disabled";
  703. };
  704. can1: can@80034000 {
  705. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  706. reg = <0x80034000 0x2000>;
  707. interrupts = <9>;
  708. clocks = <&clks 59>, <&clks 59>;
  709. clock-names = "ipg", "per";
  710. status = "disabled";
  711. };
  712. simdbg@8003c000 {
  713. reg = <0x8003c000 0x200>;
  714. status = "disabled";
  715. };
  716. simgpmisel@8003c200 {
  717. reg = <0x8003c200 0x100>;
  718. status = "disabled";
  719. };
  720. simsspsel@8003c300 {
  721. reg = <0x8003c300 0x100>;
  722. status = "disabled";
  723. };
  724. simmemsel@8003c400 {
  725. reg = <0x8003c400 0x100>;
  726. status = "disabled";
  727. };
  728. gpiomon@8003c500 {
  729. reg = <0x8003c500 0x100>;
  730. status = "disabled";
  731. };
  732. simenet@8003c700 {
  733. reg = <0x8003c700 0x100>;
  734. status = "disabled";
  735. };
  736. armjtag@8003c800 {
  737. reg = <0x8003c800 0x100>;
  738. status = "disabled";
  739. };
  740. };
  741. apbx@80040000 {
  742. compatible = "simple-bus";
  743. #address-cells = <1>;
  744. #size-cells = <1>;
  745. reg = <0x80040000 0x40000>;
  746. ranges;
  747. clks: clkctrl@80040000 {
  748. compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
  749. reg = <0x80040000 0x2000>;
  750. #clock-cells = <1>;
  751. };
  752. saif0: saif@80042000 {
  753. compatible = "fsl,imx28-saif";
  754. reg = <0x80042000 0x2000>;
  755. interrupts = <59>;
  756. #clock-cells = <0>;
  757. clocks = <&clks 53>;
  758. dmas = <&dma_apbx 4>;
  759. dma-names = "rx-tx";
  760. status = "disabled";
  761. };
  762. power@80044000 {
  763. reg = <0x80044000 0x2000>;
  764. status = "disabled";
  765. };
  766. saif1: saif@80046000 {
  767. compatible = "fsl,imx28-saif";
  768. reg = <0x80046000 0x2000>;
  769. interrupts = <58>;
  770. clocks = <&clks 54>;
  771. dmas = <&dma_apbx 5>;
  772. dma-names = "rx-tx";
  773. status = "disabled";
  774. };
  775. lradc@80050000 {
  776. compatible = "fsl,imx28-lradc";
  777. reg = <0x80050000 0x2000>;
  778. interrupts = <10 14 15 16 17 18 19
  779. 20 21 22 23 24 25>;
  780. status = "disabled";
  781. };
  782. spdif@80054000 {
  783. reg = <0x80054000 0x2000>;
  784. interrupts = <45>;
  785. dmas = <&dma_apbx 2>;
  786. dma-names = "tx";
  787. status = "disabled";
  788. };
  789. rtc@80056000 {
  790. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  791. reg = <0x80056000 0x2000>;
  792. interrupts = <29>;
  793. };
  794. i2c0: i2c@80058000 {
  795. #address-cells = <1>;
  796. #size-cells = <0>;
  797. compatible = "fsl,imx28-i2c";
  798. reg = <0x80058000 0x2000>;
  799. interrupts = <111>;
  800. clock-frequency = <100000>;
  801. dmas = <&dma_apbx 6>;
  802. dma-names = "rx-tx";
  803. status = "disabled";
  804. };
  805. i2c1: i2c@8005a000 {
  806. #address-cells = <1>;
  807. #size-cells = <0>;
  808. compatible = "fsl,imx28-i2c";
  809. reg = <0x8005a000 0x2000>;
  810. interrupts = <110>;
  811. clock-frequency = <100000>;
  812. dmas = <&dma_apbx 7>;
  813. dma-names = "rx-tx";
  814. status = "disabled";
  815. };
  816. pwm: pwm@80064000 {
  817. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  818. reg = <0x80064000 0x2000>;
  819. clocks = <&clks 44>;
  820. #pwm-cells = <2>;
  821. fsl,pwm-number = <8>;
  822. status = "disabled";
  823. };
  824. timrot@80068000 {
  825. compatible = "fsl,imx28-timrot", "fsl,timrot";
  826. reg = <0x80068000 0x2000>;
  827. interrupts = <48 49 50 51>;
  828. clocks = <&clks 26>;
  829. };
  830. auart0: serial@8006a000 {
  831. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  832. reg = <0x8006a000 0x2000>;
  833. interrupts = <112>;
  834. dmas = <&dma_apbx 8>, <&dma_apbx 9>;
  835. dma-names = "rx", "tx";
  836. clocks = <&clks 45>;
  837. status = "disabled";
  838. };
  839. auart1: serial@8006c000 {
  840. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  841. reg = <0x8006c000 0x2000>;
  842. interrupts = <113>;
  843. dmas = <&dma_apbx 10>, <&dma_apbx 11>;
  844. dma-names = "rx", "tx";
  845. clocks = <&clks 45>;
  846. status = "disabled";
  847. };
  848. auart2: serial@8006e000 {
  849. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  850. reg = <0x8006e000 0x2000>;
  851. interrupts = <114>;
  852. dmas = <&dma_apbx 12>, <&dma_apbx 13>;
  853. dma-names = "rx", "tx";
  854. clocks = <&clks 45>;
  855. status = "disabled";
  856. };
  857. auart3: serial@80070000 {
  858. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  859. reg = <0x80070000 0x2000>;
  860. interrupts = <115>;
  861. dmas = <&dma_apbx 14>, <&dma_apbx 15>;
  862. dma-names = "rx", "tx";
  863. clocks = <&clks 45>;
  864. status = "disabled";
  865. };
  866. auart4: serial@80072000 {
  867. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  868. reg = <0x80072000 0x2000>;
  869. interrupts = <116>;
  870. dmas = <&dma_apbx 0>, <&dma_apbx 1>;
  871. dma-names = "rx", "tx";
  872. clocks = <&clks 45>;
  873. status = "disabled";
  874. };
  875. duart: serial@80074000 {
  876. compatible = "arm,pl011", "arm,primecell";
  877. reg = <0x80074000 0x1000>;
  878. interrupts = <47>;
  879. clocks = <&clks 45>, <&clks 26>;
  880. clock-names = "uart", "apb_pclk";
  881. status = "disabled";
  882. };
  883. usbphy0: usbphy@8007c000 {
  884. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  885. reg = <0x8007c000 0x2000>;
  886. clocks = <&clks 62>;
  887. status = "disabled";
  888. };
  889. usbphy1: usbphy@8007e000 {
  890. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  891. reg = <0x8007e000 0x2000>;
  892. clocks = <&clks 63>;
  893. status = "disabled";
  894. };
  895. };
  896. };
  897. ahb@80080000 {
  898. compatible = "simple-bus";
  899. #address-cells = <1>;
  900. #size-cells = <1>;
  901. reg = <0x80080000 0x80000>;
  902. ranges;
  903. usb0: usb@80080000 {
  904. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  905. reg = <0x80080000 0x10000>;
  906. interrupts = <93>;
  907. clocks = <&clks 60>;
  908. fsl,usbphy = <&usbphy0>;
  909. status = "disabled";
  910. };
  911. usb1: usb@80090000 {
  912. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  913. reg = <0x80090000 0x10000>;
  914. interrupts = <92>;
  915. clocks = <&clks 61>;
  916. fsl,usbphy = <&usbphy1>;
  917. status = "disabled";
  918. };
  919. dflpt@800c0000 {
  920. reg = <0x800c0000 0x10000>;
  921. status = "disabled";
  922. };
  923. mac0: ethernet@800f0000 {
  924. compatible = "fsl,imx28-fec";
  925. reg = <0x800f0000 0x4000>;
  926. interrupts = <101>;
  927. clocks = <&clks 57>, <&clks 57>, <&clks 64>;
  928. clock-names = "ipg", "ahb", "enet_out";
  929. status = "disabled";
  930. };
  931. mac1: ethernet@800f4000 {
  932. compatible = "fsl,imx28-fec";
  933. reg = <0x800f4000 0x4000>;
  934. interrupts = <102>;
  935. clocks = <&clks 57>, <&clks 57>;
  936. clock-names = "ipg", "ahb";
  937. status = "disabled";
  938. };
  939. switch@800f8000 {
  940. reg = <0x800f8000 0x8000>;
  941. status = "disabled";
  942. };
  943. };
  944. };