qlcnic_83xx_hw.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  64. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  65. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  66. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  67. };
  68. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  69. 0x38CC, /* Global Reset */
  70. 0x38F0, /* Wildcard */
  71. 0x38FC, /* Informant */
  72. 0x3038, /* Host MBX ctrl */
  73. 0x303C, /* FW MBX ctrl */
  74. 0x355C, /* BOOT LOADER ADDRESS REG */
  75. 0x3560, /* BOOT LOADER SIZE REG */
  76. 0x3564, /* FW IMAGE ADDR REG */
  77. 0x1000, /* MBX intr enable */
  78. 0x1200, /* Default Intr mask */
  79. 0x1204, /* Default Interrupt ID */
  80. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  81. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  82. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  83. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  84. 0x3790, /* QLC_83XX_IDC_CTRL */
  85. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  86. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  87. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  88. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  89. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  90. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  91. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  92. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  93. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  94. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  95. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  96. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  97. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  98. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  99. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  100. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  101. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  102. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  103. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  104. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  105. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  106. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  107. 0x37F4, /* QLC_83XX_VNIC_STATE */
  108. 0x3868, /* QLC_83XX_DRV_LOCK */
  109. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  110. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  111. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  112. };
  113. const u32 qlcnic_83xx_reg_tbl[] = {
  114. 0x34A8, /* PEG_HALT_STAT1 */
  115. 0x34AC, /* PEG_HALT_STAT2 */
  116. 0x34B0, /* FW_HEARTBEAT */
  117. 0x3500, /* FLASH LOCK_ID */
  118. 0x3528, /* FW_CAPABILITIES */
  119. 0x3538, /* Driver active, DRV_REG0 */
  120. 0x3540, /* Device state, DRV_REG1 */
  121. 0x3544, /* Driver state, DRV_REG2 */
  122. 0x3548, /* Driver scratch, DRV_REG3 */
  123. 0x354C, /* Device partiton info, DRV_REG4 */
  124. 0x3524, /* Driver IDC ver, DRV_REG5 */
  125. 0x3550, /* FW_VER_MAJOR */
  126. 0x3554, /* FW_VER_MINOR */
  127. 0x3558, /* FW_VER_SUB */
  128. 0x359C, /* NPAR STATE */
  129. 0x35FC, /* FW_IMG_VALID */
  130. 0x3650, /* CMD_PEG_STATE */
  131. 0x373C, /* RCV_PEG_STATE */
  132. 0x37B4, /* ASIC TEMP */
  133. 0x356C, /* FW API */
  134. 0x3570, /* DRV OP MODE */
  135. 0x3850, /* FLASH LOCK */
  136. 0x3854, /* FLASH UNLOCK */
  137. };
  138. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  139. .read_crb = qlcnic_83xx_read_crb,
  140. .write_crb = qlcnic_83xx_write_crb,
  141. .read_reg = qlcnic_83xx_rd_reg_indirect,
  142. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  143. .get_mac_address = qlcnic_83xx_get_mac_address,
  144. .setup_intr = qlcnic_83xx_setup_intr,
  145. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  146. .mbx_cmd = qlcnic_83xx_issue_cmd,
  147. .get_func_no = qlcnic_83xx_get_func_no,
  148. .api_lock = qlcnic_83xx_cam_lock,
  149. .api_unlock = qlcnic_83xx_cam_unlock,
  150. .add_sysfs = qlcnic_83xx_add_sysfs,
  151. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  152. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  153. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  154. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  155. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  156. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  157. .setup_link_event = qlcnic_83xx_setup_link_event,
  158. .get_nic_info = qlcnic_83xx_get_nic_info,
  159. .get_pci_info = qlcnic_83xx_get_pci_info,
  160. .set_nic_info = qlcnic_83xx_set_nic_info,
  161. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  162. .napi_enable = qlcnic_83xx_napi_enable,
  163. .napi_disable = qlcnic_83xx_napi_disable,
  164. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  165. .config_rss = qlcnic_83xx_config_rss,
  166. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  167. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  168. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  169. .get_board_info = qlcnic_83xx_get_port_info,
  170. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  171. .free_mac_list = qlcnic_82xx_free_mac_list,
  172. };
  173. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  174. .config_bridged_mode = qlcnic_config_bridged_mode,
  175. .config_led = qlcnic_config_led,
  176. .request_reset = qlcnic_83xx_idc_request_reset,
  177. .cancel_idc_work = qlcnic_83xx_idc_exit,
  178. .napi_add = qlcnic_83xx_napi_add,
  179. .napi_del = qlcnic_83xx_napi_del,
  180. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  181. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  182. .shutdown = qlcnic_83xx_shutdown,
  183. .resume = qlcnic_83xx_resume,
  184. };
  185. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  186. {
  187. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  188. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  189. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  190. }
  191. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  192. {
  193. u32 fw_major, fw_minor, fw_build;
  194. struct pci_dev *pdev = adapter->pdev;
  195. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  196. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  197. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  198. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  199. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  200. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  201. return adapter->fw_version;
  202. }
  203. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  204. {
  205. void __iomem *base;
  206. u32 val;
  207. base = adapter->ahw->pci_base0 +
  208. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  209. writel(addr, base);
  210. val = readl(base);
  211. if (val != addr)
  212. return -EIO;
  213. return 0;
  214. }
  215. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  216. int *err)
  217. {
  218. struct qlcnic_hardware_context *ahw = adapter->ahw;
  219. *err = __qlcnic_set_win_base(adapter, (u32) addr);
  220. if (!*err) {
  221. return QLCRDX(ahw, QLCNIC_WILDCARD);
  222. } else {
  223. dev_err(&adapter->pdev->dev,
  224. "%s failed, addr = 0x%lx\n", __func__, addr);
  225. return -EIO;
  226. }
  227. }
  228. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  229. u32 data)
  230. {
  231. int err;
  232. struct qlcnic_hardware_context *ahw = adapter->ahw;
  233. err = __qlcnic_set_win_base(adapter, (u32) addr);
  234. if (!err) {
  235. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  236. return 0;
  237. } else {
  238. dev_err(&adapter->pdev->dev,
  239. "%s failed, addr = 0x%x data = 0x%x\n",
  240. __func__, (int)addr, data);
  241. return err;
  242. }
  243. }
  244. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr, int txq)
  245. {
  246. int err, i, num_msix;
  247. struct qlcnic_hardware_context *ahw = adapter->ahw;
  248. if (!num_intr)
  249. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  250. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  251. num_intr));
  252. /* account for AEN interrupt MSI-X based interrupts */
  253. num_msix += 1;
  254. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  255. num_msix += adapter->max_drv_tx_rings;
  256. err = qlcnic_enable_msix(adapter, num_msix);
  257. if (err == -ENOMEM)
  258. return err;
  259. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  260. num_msix = adapter->ahw->num_msix;
  261. else {
  262. if (qlcnic_sriov_vf_check(adapter))
  263. return -EINVAL;
  264. num_msix = 1;
  265. }
  266. /* setup interrupt mapping table for fw */
  267. ahw->intr_tbl = vzalloc(num_msix *
  268. sizeof(struct qlcnic_intrpt_config));
  269. if (!ahw->intr_tbl)
  270. return -ENOMEM;
  271. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  272. /* MSI-X enablement failed, use legacy interrupt */
  273. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  274. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  275. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  276. adapter->msix_entries[0].vector = adapter->pdev->irq;
  277. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  278. }
  279. for (i = 0; i < num_msix; i++) {
  280. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  281. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  282. else
  283. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  284. ahw->intr_tbl[i].id = i;
  285. ahw->intr_tbl[i].src = 0;
  286. }
  287. return 0;
  288. }
  289. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  290. {
  291. writel(0, adapter->tgt_mask_reg);
  292. }
  293. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  294. {
  295. writel(1, adapter->tgt_mask_reg);
  296. }
  297. /* Enable MSI-x and INT-x interrupts */
  298. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  299. struct qlcnic_host_sds_ring *sds_ring)
  300. {
  301. writel(0, sds_ring->crb_intr_mask);
  302. }
  303. /* Disable MSI-x and INT-x interrupts */
  304. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  305. struct qlcnic_host_sds_ring *sds_ring)
  306. {
  307. writel(1, sds_ring->crb_intr_mask);
  308. }
  309. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  310. *adapter)
  311. {
  312. u32 mask;
  313. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  314. * source register. We could be here before contexts are created
  315. * and sds_ring->crb_intr_mask has not been initialized, calculate
  316. * BAR offset for Interrupt Source Register
  317. */
  318. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  319. writel(0, adapter->ahw->pci_base0 + mask);
  320. }
  321. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  322. {
  323. u32 mask;
  324. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  325. writel(1, adapter->ahw->pci_base0 + mask);
  326. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  327. }
  328. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  329. struct qlcnic_cmd_args *cmd)
  330. {
  331. int i;
  332. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  333. return;
  334. for (i = 0; i < cmd->rsp.num; i++)
  335. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  336. }
  337. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  338. {
  339. u32 intr_val;
  340. struct qlcnic_hardware_context *ahw = adapter->ahw;
  341. int retries = 0;
  342. intr_val = readl(adapter->tgt_status_reg);
  343. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  344. return IRQ_NONE;
  345. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  346. adapter->stats.spurious_intr++;
  347. return IRQ_NONE;
  348. }
  349. /* The barrier is required to ensure writes to the registers */
  350. wmb();
  351. /* clear the interrupt trigger control register */
  352. writel(0, adapter->isr_int_vec);
  353. intr_val = readl(adapter->isr_int_vec);
  354. do {
  355. intr_val = readl(adapter->tgt_status_reg);
  356. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  357. break;
  358. retries++;
  359. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  360. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  361. return IRQ_HANDLED;
  362. }
  363. static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox *mbx)
  364. {
  365. atomic_set(&mbx->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  366. complete(&mbx->completion);
  367. }
  368. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  369. {
  370. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  371. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  372. unsigned long flags;
  373. spin_lock_irqsave(&mbx->aen_lock, flags);
  374. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  375. if (!(resp & QLCNIC_SET_OWNER))
  376. goto out;
  377. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  378. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  379. __qlcnic_83xx_process_aen(adapter);
  380. } else {
  381. if (atomic_read(&mbx->rsp_status) != rsp_status)
  382. qlcnic_83xx_notify_mbx_response(mbx);
  383. }
  384. out:
  385. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  386. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  387. }
  388. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  389. {
  390. struct qlcnic_adapter *adapter = data;
  391. struct qlcnic_host_sds_ring *sds_ring;
  392. struct qlcnic_hardware_context *ahw = adapter->ahw;
  393. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  394. return IRQ_NONE;
  395. qlcnic_83xx_poll_process_aen(adapter);
  396. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  397. ahw->diag_cnt++;
  398. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  399. return IRQ_HANDLED;
  400. }
  401. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  402. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  403. } else {
  404. sds_ring = &adapter->recv_ctx->sds_rings[0];
  405. napi_schedule(&sds_ring->napi);
  406. }
  407. return IRQ_HANDLED;
  408. }
  409. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  410. {
  411. struct qlcnic_host_sds_ring *sds_ring = data;
  412. struct qlcnic_adapter *adapter = sds_ring->adapter;
  413. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  414. goto done;
  415. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  416. return IRQ_NONE;
  417. done:
  418. adapter->ahw->diag_cnt++;
  419. qlcnic_83xx_enable_intr(adapter, sds_ring);
  420. return IRQ_HANDLED;
  421. }
  422. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  423. {
  424. u32 num_msix;
  425. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  426. qlcnic_83xx_set_legacy_intr_mask(adapter);
  427. qlcnic_83xx_disable_mbx_intr(adapter);
  428. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  429. num_msix = adapter->ahw->num_msix - 1;
  430. else
  431. num_msix = 0;
  432. msleep(20);
  433. synchronize_irq(adapter->msix_entries[num_msix].vector);
  434. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  435. }
  436. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  437. {
  438. irq_handler_t handler;
  439. u32 val;
  440. int err = 0;
  441. unsigned long flags = 0;
  442. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  443. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  444. flags |= IRQF_SHARED;
  445. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  446. handler = qlcnic_83xx_handle_aen;
  447. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  448. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  449. if (err) {
  450. dev_err(&adapter->pdev->dev,
  451. "failed to register MBX interrupt\n");
  452. return err;
  453. }
  454. } else {
  455. handler = qlcnic_83xx_intr;
  456. val = adapter->msix_entries[0].vector;
  457. err = request_irq(val, handler, flags, "qlcnic", adapter);
  458. if (err) {
  459. dev_err(&adapter->pdev->dev,
  460. "failed to register INTx interrupt\n");
  461. return err;
  462. }
  463. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  464. }
  465. /* Enable mailbox interrupt */
  466. qlcnic_83xx_enable_mbx_interrupt(adapter);
  467. return err;
  468. }
  469. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  470. {
  471. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  472. adapter->ahw->pci_func = (val >> 24) & 0xff;
  473. }
  474. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  475. {
  476. void __iomem *addr;
  477. u32 val, limit = 0;
  478. struct qlcnic_hardware_context *ahw = adapter->ahw;
  479. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  480. do {
  481. val = readl(addr);
  482. if (val) {
  483. /* write the function number to register */
  484. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  485. ahw->pci_func);
  486. return 0;
  487. }
  488. usleep_range(1000, 2000);
  489. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  490. return -EIO;
  491. }
  492. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  493. {
  494. void __iomem *addr;
  495. u32 val;
  496. struct qlcnic_hardware_context *ahw = adapter->ahw;
  497. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  498. val = readl(addr);
  499. }
  500. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  501. loff_t offset, size_t size)
  502. {
  503. int ret = 0;
  504. u32 data;
  505. if (qlcnic_api_lock(adapter)) {
  506. dev_err(&adapter->pdev->dev,
  507. "%s: failed to acquire lock. addr offset 0x%x\n",
  508. __func__, (u32)offset);
  509. return;
  510. }
  511. data = QLCRD32(adapter, (u32) offset, &ret);
  512. qlcnic_api_unlock(adapter);
  513. if (ret == -EIO) {
  514. dev_err(&adapter->pdev->dev,
  515. "%s: failed. addr offset 0x%x\n",
  516. __func__, (u32)offset);
  517. return;
  518. }
  519. memcpy(buf, &data, size);
  520. }
  521. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  522. loff_t offset, size_t size)
  523. {
  524. u32 data;
  525. memcpy(&data, buf, size);
  526. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  527. }
  528. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  529. {
  530. int status;
  531. status = qlcnic_83xx_get_port_config(adapter);
  532. if (status) {
  533. dev_err(&adapter->pdev->dev,
  534. "Get Port Info failed\n");
  535. } else {
  536. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  537. adapter->ahw->port_type = QLCNIC_XGBE;
  538. else
  539. adapter->ahw->port_type = QLCNIC_GBE;
  540. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  541. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  542. }
  543. return status;
  544. }
  545. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  546. {
  547. struct qlcnic_hardware_context *ahw = adapter->ahw;
  548. u16 act_pci_fn = ahw->act_pci_func;
  549. u16 count;
  550. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  551. if (act_pci_fn <= 2)
  552. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  553. act_pci_fn;
  554. else
  555. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  556. act_pci_fn;
  557. ahw->max_uc_count = count;
  558. }
  559. void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter *adapter)
  560. {
  561. u32 val;
  562. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  563. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  564. else
  565. val = BIT_2;
  566. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  567. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  568. }
  569. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  570. const struct pci_device_id *ent)
  571. {
  572. u32 op_mode, priv_level;
  573. struct qlcnic_hardware_context *ahw = adapter->ahw;
  574. ahw->fw_hal_version = 2;
  575. qlcnic_get_func_no(adapter);
  576. if (qlcnic_sriov_vf_check(adapter)) {
  577. qlcnic_sriov_vf_set_ops(adapter);
  578. return;
  579. }
  580. /* Determine function privilege level */
  581. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  582. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  583. priv_level = QLCNIC_MGMT_FUNC;
  584. else
  585. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  586. ahw->pci_func);
  587. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  588. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  589. dev_info(&adapter->pdev->dev,
  590. "HAL Version: %d Non Privileged function\n",
  591. ahw->fw_hal_version);
  592. adapter->nic_ops = &qlcnic_vf_ops;
  593. } else {
  594. if (pci_find_ext_capability(adapter->pdev,
  595. PCI_EXT_CAP_ID_SRIOV))
  596. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  597. adapter->nic_ops = &qlcnic_83xx_ops;
  598. }
  599. }
  600. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  601. u32 data[]);
  602. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  603. u32 data[]);
  604. void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  605. struct qlcnic_cmd_args *cmd)
  606. {
  607. int i;
  608. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  609. return;
  610. dev_info(&adapter->pdev->dev,
  611. "Host MBX regs(%d)\n", cmd->req.num);
  612. for (i = 0; i < cmd->req.num; i++) {
  613. if (i && !(i % 8))
  614. pr_info("\n");
  615. pr_info("%08x ", cmd->req.arg[i]);
  616. }
  617. pr_info("\n");
  618. dev_info(&adapter->pdev->dev,
  619. "FW MBX regs(%d)\n", cmd->rsp.num);
  620. for (i = 0; i < cmd->rsp.num; i++) {
  621. if (i && !(i % 8))
  622. pr_info("\n");
  623. pr_info("%08x ", cmd->rsp.arg[i]);
  624. }
  625. pr_info("\n");
  626. }
  627. static inline void
  628. qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter *adapter,
  629. struct qlcnic_cmd_args *cmd)
  630. {
  631. struct qlcnic_hardware_context *ahw = adapter->ahw;
  632. int opcode = LSW(cmd->req.arg[0]);
  633. unsigned long max_loops;
  634. max_loops = cmd->total_cmds * QLC_83XX_MBX_CMD_LOOP;
  635. for (; max_loops; max_loops--) {
  636. if (atomic_read(&cmd->rsp_status) ==
  637. QLC_83XX_MBX_RESPONSE_ARRIVED)
  638. return;
  639. udelay(1);
  640. }
  641. dev_err(&adapter->pdev->dev,
  642. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  643. __func__, opcode, cmd->type, ahw->pci_func, ahw->op_mode);
  644. flush_workqueue(ahw->mailbox->work_q);
  645. return;
  646. }
  647. int qlcnic_83xx_issue_cmd(struct qlcnic_adapter *adapter,
  648. struct qlcnic_cmd_args *cmd)
  649. {
  650. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  651. struct qlcnic_hardware_context *ahw = adapter->ahw;
  652. int cmd_type, err, opcode;
  653. unsigned long timeout;
  654. opcode = LSW(cmd->req.arg[0]);
  655. cmd_type = cmd->type;
  656. err = mbx->ops->enqueue_cmd(adapter, cmd, &timeout);
  657. if (err) {
  658. dev_err(&adapter->pdev->dev,
  659. "%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  660. __func__, opcode, cmd->type, ahw->pci_func,
  661. ahw->op_mode);
  662. return err;
  663. }
  664. switch (cmd_type) {
  665. case QLC_83XX_MBX_CMD_WAIT:
  666. if (!wait_for_completion_timeout(&cmd->completion, timeout)) {
  667. dev_err(&adapter->pdev->dev,
  668. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  669. __func__, opcode, cmd_type, ahw->pci_func,
  670. ahw->op_mode);
  671. flush_workqueue(mbx->work_q);
  672. }
  673. break;
  674. case QLC_83XX_MBX_CMD_NO_WAIT:
  675. return 0;
  676. case QLC_83XX_MBX_CMD_BUSY_WAIT:
  677. qlcnic_83xx_poll_for_mbx_completion(adapter, cmd);
  678. break;
  679. default:
  680. dev_err(&adapter->pdev->dev,
  681. "%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  682. __func__, opcode, cmd_type, ahw->pci_func,
  683. ahw->op_mode);
  684. qlcnic_83xx_detach_mailbox_work(adapter);
  685. }
  686. return cmd->rsp_opcode;
  687. }
  688. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  689. struct qlcnic_adapter *adapter, u32 type)
  690. {
  691. int i, size;
  692. u32 temp;
  693. const struct qlcnic_mailbox_metadata *mbx_tbl;
  694. memset(mbx, 0, sizeof(struct qlcnic_cmd_args));
  695. mbx_tbl = qlcnic_83xx_mbx_tbl;
  696. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  697. for (i = 0; i < size; i++) {
  698. if (type == mbx_tbl[i].cmd) {
  699. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  700. mbx->req.num = mbx_tbl[i].in_args;
  701. mbx->rsp.num = mbx_tbl[i].out_args;
  702. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  703. GFP_ATOMIC);
  704. if (!mbx->req.arg)
  705. return -ENOMEM;
  706. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  707. GFP_ATOMIC);
  708. if (!mbx->rsp.arg) {
  709. kfree(mbx->req.arg);
  710. mbx->req.arg = NULL;
  711. return -ENOMEM;
  712. }
  713. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  714. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  715. temp = adapter->ahw->fw_hal_version << 29;
  716. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  717. mbx->cmd_op = type;
  718. return 0;
  719. }
  720. }
  721. return -EINVAL;
  722. }
  723. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  724. {
  725. struct qlcnic_adapter *adapter;
  726. struct qlcnic_cmd_args cmd;
  727. int i, err = 0;
  728. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  729. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  730. if (err)
  731. return;
  732. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  733. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  734. err = qlcnic_issue_cmd(adapter, &cmd);
  735. if (err)
  736. dev_info(&adapter->pdev->dev,
  737. "%s: Mailbox IDC ACK failed.\n", __func__);
  738. qlcnic_free_mbx_args(&cmd);
  739. }
  740. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  741. u32 data[])
  742. {
  743. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  744. QLCNIC_MBX_RSP(data[0]));
  745. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  746. return;
  747. }
  748. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  749. {
  750. struct qlcnic_hardware_context *ahw = adapter->ahw;
  751. u32 event[QLC_83XX_MBX_AEN_CNT];
  752. int i;
  753. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  754. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  755. switch (QLCNIC_MBX_RSP(event[0])) {
  756. case QLCNIC_MBX_LINK_EVENT:
  757. qlcnic_83xx_handle_link_aen(adapter, event);
  758. break;
  759. case QLCNIC_MBX_COMP_EVENT:
  760. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  761. break;
  762. case QLCNIC_MBX_REQUEST_EVENT:
  763. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  764. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  765. queue_delayed_work(adapter->qlcnic_wq,
  766. &adapter->idc_aen_work, 0);
  767. break;
  768. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  769. ahw->extend_lb_time = event[1] >> 8 & 0xf;
  770. break;
  771. case QLCNIC_MBX_BC_EVENT:
  772. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  773. break;
  774. case QLCNIC_MBX_SFP_INSERT_EVENT:
  775. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  776. QLCNIC_MBX_RSP(event[0]));
  777. break;
  778. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  779. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  780. QLCNIC_MBX_RSP(event[0]));
  781. break;
  782. default:
  783. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  784. QLCNIC_MBX_RSP(event[0]));
  785. break;
  786. }
  787. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  788. }
  789. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  790. {
  791. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  792. struct qlcnic_hardware_context *ahw = adapter->ahw;
  793. struct qlcnic_mailbox *mbx = ahw->mailbox;
  794. unsigned long flags;
  795. spin_lock_irqsave(&mbx->aen_lock, flags);
  796. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  797. if (resp & QLCNIC_SET_OWNER) {
  798. event = readl(QLCNIC_MBX_FW(ahw, 0));
  799. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  800. __qlcnic_83xx_process_aen(adapter);
  801. } else {
  802. if (atomic_read(&mbx->rsp_status) != rsp_status)
  803. qlcnic_83xx_notify_mbx_response(mbx);
  804. }
  805. }
  806. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  807. }
  808. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  809. {
  810. struct qlcnic_adapter *adapter;
  811. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  812. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  813. return;
  814. qlcnic_83xx_process_aen(adapter);
  815. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  816. (HZ / 10));
  817. }
  818. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  819. {
  820. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  821. return;
  822. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  823. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work, 0);
  824. }
  825. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  826. {
  827. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  828. return;
  829. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  830. }
  831. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  832. {
  833. int index, i, err, sds_mbx_size;
  834. u32 *buf, intrpt_id, intr_mask;
  835. u16 context_id;
  836. u8 num_sds;
  837. struct qlcnic_cmd_args cmd;
  838. struct qlcnic_host_sds_ring *sds;
  839. struct qlcnic_sds_mbx sds_mbx;
  840. struct qlcnic_add_rings_mbx_out *mbx_out;
  841. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  842. struct qlcnic_hardware_context *ahw = adapter->ahw;
  843. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  844. context_id = recv_ctx->context_id;
  845. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  846. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  847. QLCNIC_CMD_ADD_RCV_RINGS);
  848. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  849. /* set up status rings, mbx 2-81 */
  850. index = 2;
  851. for (i = 8; i < adapter->max_sds_rings; i++) {
  852. memset(&sds_mbx, 0, sds_mbx_size);
  853. sds = &recv_ctx->sds_rings[i];
  854. sds->consumer = 0;
  855. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  856. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  857. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  858. sds_mbx.sds_ring_size = sds->num_desc;
  859. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  860. intrpt_id = ahw->intr_tbl[i].id;
  861. else
  862. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  863. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  864. sds_mbx.intrpt_id = intrpt_id;
  865. else
  866. sds_mbx.intrpt_id = 0xffff;
  867. sds_mbx.intrpt_val = 0;
  868. buf = &cmd.req.arg[index];
  869. memcpy(buf, &sds_mbx, sds_mbx_size);
  870. index += sds_mbx_size / sizeof(u32);
  871. }
  872. /* send the mailbox command */
  873. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  874. if (err) {
  875. dev_err(&adapter->pdev->dev,
  876. "Failed to add rings %d\n", err);
  877. goto out;
  878. }
  879. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  880. index = 0;
  881. /* status descriptor ring */
  882. for (i = 8; i < adapter->max_sds_rings; i++) {
  883. sds = &recv_ctx->sds_rings[i];
  884. sds->crb_sts_consumer = ahw->pci_base0 +
  885. mbx_out->host_csmr[index];
  886. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  887. intr_mask = ahw->intr_tbl[i].src;
  888. else
  889. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  890. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  891. index++;
  892. }
  893. out:
  894. qlcnic_free_mbx_args(&cmd);
  895. return err;
  896. }
  897. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  898. {
  899. int err;
  900. u32 temp = 0;
  901. struct qlcnic_cmd_args cmd;
  902. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  903. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  904. return;
  905. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  906. cmd.req.arg[0] |= (0x3 << 29);
  907. if (qlcnic_sriov_pf_check(adapter))
  908. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  909. cmd.req.arg[1] = recv_ctx->context_id | temp;
  910. err = qlcnic_issue_cmd(adapter, &cmd);
  911. if (err)
  912. dev_err(&adapter->pdev->dev,
  913. "Failed to destroy rx ctx in firmware\n");
  914. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  915. qlcnic_free_mbx_args(&cmd);
  916. }
  917. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  918. {
  919. int i, err, index, sds_mbx_size, rds_mbx_size;
  920. u8 num_sds, num_rds;
  921. u32 *buf, intrpt_id, intr_mask, cap = 0;
  922. struct qlcnic_host_sds_ring *sds;
  923. struct qlcnic_host_rds_ring *rds;
  924. struct qlcnic_sds_mbx sds_mbx;
  925. struct qlcnic_rds_mbx rds_mbx;
  926. struct qlcnic_cmd_args cmd;
  927. struct qlcnic_rcv_mbx_out *mbx_out;
  928. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  929. struct qlcnic_hardware_context *ahw = adapter->ahw;
  930. num_rds = adapter->max_rds_rings;
  931. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  932. num_sds = adapter->max_sds_rings;
  933. else
  934. num_sds = QLCNIC_MAX_RING_SETS;
  935. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  936. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  937. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  938. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  939. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  940. /* set mailbox hdr and capabilities */
  941. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  942. QLCNIC_CMD_CREATE_RX_CTX);
  943. if (err)
  944. return err;
  945. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  946. cmd.req.arg[0] |= (0x3 << 29);
  947. cmd.req.arg[1] = cap;
  948. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  949. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  950. if (qlcnic_sriov_pf_check(adapter))
  951. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  952. &cmd.req.arg[6]);
  953. /* set up status rings, mbx 8-57/87 */
  954. index = QLC_83XX_HOST_SDS_MBX_IDX;
  955. for (i = 0; i < num_sds; i++) {
  956. memset(&sds_mbx, 0, sds_mbx_size);
  957. sds = &recv_ctx->sds_rings[i];
  958. sds->consumer = 0;
  959. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  960. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  961. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  962. sds_mbx.sds_ring_size = sds->num_desc;
  963. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  964. intrpt_id = ahw->intr_tbl[i].id;
  965. else
  966. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  967. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  968. sds_mbx.intrpt_id = intrpt_id;
  969. else
  970. sds_mbx.intrpt_id = 0xffff;
  971. sds_mbx.intrpt_val = 0;
  972. buf = &cmd.req.arg[index];
  973. memcpy(buf, &sds_mbx, sds_mbx_size);
  974. index += sds_mbx_size / sizeof(u32);
  975. }
  976. /* set up receive rings, mbx 88-111/135 */
  977. index = QLCNIC_HOST_RDS_MBX_IDX;
  978. rds = &recv_ctx->rds_rings[0];
  979. rds->producer = 0;
  980. memset(&rds_mbx, 0, rds_mbx_size);
  981. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  982. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  983. rds_mbx.reg_ring_sz = rds->dma_size;
  984. rds_mbx.reg_ring_len = rds->num_desc;
  985. /* Jumbo ring */
  986. rds = &recv_ctx->rds_rings[1];
  987. rds->producer = 0;
  988. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  989. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  990. rds_mbx.jmb_ring_sz = rds->dma_size;
  991. rds_mbx.jmb_ring_len = rds->num_desc;
  992. buf = &cmd.req.arg[index];
  993. memcpy(buf, &rds_mbx, rds_mbx_size);
  994. /* send the mailbox command */
  995. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  996. if (err) {
  997. dev_err(&adapter->pdev->dev,
  998. "Failed to create Rx ctx in firmware%d\n", err);
  999. goto out;
  1000. }
  1001. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1002. recv_ctx->context_id = mbx_out->ctx_id;
  1003. recv_ctx->state = mbx_out->state;
  1004. recv_ctx->virt_port = mbx_out->vport_id;
  1005. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1006. recv_ctx->context_id, recv_ctx->state);
  1007. /* Receive descriptor ring */
  1008. /* Standard ring */
  1009. rds = &recv_ctx->rds_rings[0];
  1010. rds->crb_rcv_producer = ahw->pci_base0 +
  1011. mbx_out->host_prod[0].reg_buf;
  1012. /* Jumbo ring */
  1013. rds = &recv_ctx->rds_rings[1];
  1014. rds->crb_rcv_producer = ahw->pci_base0 +
  1015. mbx_out->host_prod[0].jmb_buf;
  1016. /* status descriptor ring */
  1017. for (i = 0; i < num_sds; i++) {
  1018. sds = &recv_ctx->sds_rings[i];
  1019. sds->crb_sts_consumer = ahw->pci_base0 +
  1020. mbx_out->host_csmr[i];
  1021. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1022. intr_mask = ahw->intr_tbl[i].src;
  1023. else
  1024. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1025. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1026. }
  1027. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1028. err = qlcnic_83xx_add_rings(adapter);
  1029. out:
  1030. qlcnic_free_mbx_args(&cmd);
  1031. return err;
  1032. }
  1033. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1034. struct qlcnic_host_tx_ring *tx_ring)
  1035. {
  1036. struct qlcnic_cmd_args cmd;
  1037. u32 temp = 0;
  1038. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1039. return;
  1040. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1041. cmd.req.arg[0] |= (0x3 << 29);
  1042. if (qlcnic_sriov_pf_check(adapter))
  1043. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1044. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1045. if (qlcnic_issue_cmd(adapter, &cmd))
  1046. dev_err(&adapter->pdev->dev,
  1047. "Failed to destroy tx ctx in firmware\n");
  1048. qlcnic_free_mbx_args(&cmd);
  1049. }
  1050. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1051. struct qlcnic_host_tx_ring *tx, int ring)
  1052. {
  1053. int err;
  1054. u16 msix_id;
  1055. u32 *buf, intr_mask, temp = 0;
  1056. struct qlcnic_cmd_args cmd;
  1057. struct qlcnic_tx_mbx mbx;
  1058. struct qlcnic_tx_mbx_out *mbx_out;
  1059. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1060. u32 msix_vector;
  1061. /* Reset host resources */
  1062. tx->producer = 0;
  1063. tx->sw_consumer = 0;
  1064. *(tx->hw_consumer) = 0;
  1065. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1066. /* setup mailbox inbox registerss */
  1067. mbx.phys_addr_low = LSD(tx->phys_addr);
  1068. mbx.phys_addr_high = MSD(tx->phys_addr);
  1069. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1070. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1071. mbx.size = tx->num_desc;
  1072. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1073. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1074. msix_vector = adapter->max_sds_rings + ring;
  1075. else
  1076. msix_vector = adapter->max_sds_rings - 1;
  1077. msix_id = ahw->intr_tbl[msix_vector].id;
  1078. } else {
  1079. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1080. }
  1081. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1082. mbx.intr_id = msix_id;
  1083. else
  1084. mbx.intr_id = 0xffff;
  1085. mbx.src = 0;
  1086. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1087. if (err)
  1088. return err;
  1089. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1090. cmd.req.arg[0] |= (0x3 << 29);
  1091. if (qlcnic_sriov_pf_check(adapter))
  1092. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1093. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1094. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1095. buf = &cmd.req.arg[6];
  1096. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1097. /* send the mailbox command*/
  1098. err = qlcnic_issue_cmd(adapter, &cmd);
  1099. if (err) {
  1100. dev_err(&adapter->pdev->dev,
  1101. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1102. goto out;
  1103. }
  1104. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1105. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1106. tx->ctx_id = mbx_out->ctx_id;
  1107. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1108. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1109. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1110. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1111. }
  1112. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1113. tx->ctx_id, mbx_out->state);
  1114. out:
  1115. qlcnic_free_mbx_args(&cmd);
  1116. return err;
  1117. }
  1118. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1119. int num_sds_ring)
  1120. {
  1121. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1122. struct qlcnic_host_sds_ring *sds_ring;
  1123. struct qlcnic_host_rds_ring *rds_ring;
  1124. u16 adapter_state = adapter->is_up;
  1125. u8 ring;
  1126. int ret;
  1127. netif_device_detach(netdev);
  1128. if (netif_running(netdev))
  1129. __qlcnic_down(adapter, netdev);
  1130. qlcnic_detach(adapter);
  1131. adapter->max_sds_rings = 1;
  1132. adapter->ahw->diag_test = test;
  1133. adapter->ahw->linkup = 0;
  1134. ret = qlcnic_attach(adapter);
  1135. if (ret) {
  1136. netif_device_attach(netdev);
  1137. return ret;
  1138. }
  1139. ret = qlcnic_fw_create_ctx(adapter);
  1140. if (ret) {
  1141. qlcnic_detach(adapter);
  1142. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1143. adapter->max_sds_rings = num_sds_ring;
  1144. qlcnic_attach(adapter);
  1145. }
  1146. netif_device_attach(netdev);
  1147. return ret;
  1148. }
  1149. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1150. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1151. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1152. }
  1153. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1154. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1155. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1156. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1157. }
  1158. }
  1159. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1160. /* disable and free mailbox interrupt */
  1161. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1162. qlcnic_83xx_enable_mbx_poll(adapter);
  1163. qlcnic_83xx_free_mbx_intr(adapter);
  1164. }
  1165. adapter->ahw->loopback_state = 0;
  1166. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1167. }
  1168. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1169. return 0;
  1170. }
  1171. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1172. int max_sds_rings)
  1173. {
  1174. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1175. struct qlcnic_host_sds_ring *sds_ring;
  1176. int ring, err;
  1177. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1178. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1179. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1180. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1181. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1182. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1183. qlcnic_83xx_enable_mbx_poll(adapter);
  1184. }
  1185. }
  1186. qlcnic_fw_destroy_ctx(adapter);
  1187. qlcnic_detach(adapter);
  1188. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1189. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1190. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1191. qlcnic_83xx_disable_mbx_poll(adapter);
  1192. if (err) {
  1193. dev_err(&adapter->pdev->dev,
  1194. "%s: failed to setup mbx interrupt\n",
  1195. __func__);
  1196. goto out;
  1197. }
  1198. }
  1199. }
  1200. adapter->ahw->diag_test = 0;
  1201. adapter->max_sds_rings = max_sds_rings;
  1202. if (qlcnic_attach(adapter))
  1203. goto out;
  1204. if (netif_running(netdev))
  1205. __qlcnic_up(adapter, netdev);
  1206. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST &&
  1207. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  1208. qlcnic_83xx_disable_mbx_poll(adapter);
  1209. out:
  1210. netif_device_attach(netdev);
  1211. }
  1212. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1213. u32 beacon)
  1214. {
  1215. struct qlcnic_cmd_args cmd;
  1216. u32 mbx_in;
  1217. int i, status = 0;
  1218. if (state) {
  1219. /* Get LED configuration */
  1220. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1221. QLCNIC_CMD_GET_LED_CONFIG);
  1222. if (status)
  1223. return status;
  1224. status = qlcnic_issue_cmd(adapter, &cmd);
  1225. if (status) {
  1226. dev_err(&adapter->pdev->dev,
  1227. "Get led config failed.\n");
  1228. goto mbx_err;
  1229. } else {
  1230. for (i = 0; i < 4; i++)
  1231. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1232. }
  1233. qlcnic_free_mbx_args(&cmd);
  1234. /* Set LED Configuration */
  1235. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1236. LSW(QLC_83XX_LED_CONFIG);
  1237. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1238. QLCNIC_CMD_SET_LED_CONFIG);
  1239. if (status)
  1240. return status;
  1241. cmd.req.arg[1] = mbx_in;
  1242. cmd.req.arg[2] = mbx_in;
  1243. cmd.req.arg[3] = mbx_in;
  1244. if (beacon)
  1245. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1246. status = qlcnic_issue_cmd(adapter, &cmd);
  1247. if (status) {
  1248. dev_err(&adapter->pdev->dev,
  1249. "Set led config failed.\n");
  1250. }
  1251. mbx_err:
  1252. qlcnic_free_mbx_args(&cmd);
  1253. return status;
  1254. } else {
  1255. /* Restoring default LED configuration */
  1256. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1257. QLCNIC_CMD_SET_LED_CONFIG);
  1258. if (status)
  1259. return status;
  1260. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1261. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1262. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1263. if (beacon)
  1264. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1265. status = qlcnic_issue_cmd(adapter, &cmd);
  1266. if (status)
  1267. dev_err(&adapter->pdev->dev,
  1268. "Restoring led config failed.\n");
  1269. qlcnic_free_mbx_args(&cmd);
  1270. return status;
  1271. }
  1272. }
  1273. int qlcnic_83xx_set_led(struct net_device *netdev,
  1274. enum ethtool_phys_id_state state)
  1275. {
  1276. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1277. int err = -EIO, active = 1;
  1278. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1279. netdev_warn(netdev,
  1280. "LED test is not supported in non-privileged mode\n");
  1281. return -EOPNOTSUPP;
  1282. }
  1283. switch (state) {
  1284. case ETHTOOL_ID_ACTIVE:
  1285. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1286. return -EBUSY;
  1287. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1288. break;
  1289. err = qlcnic_83xx_config_led(adapter, active, 0);
  1290. if (err)
  1291. netdev_err(netdev, "Failed to set LED blink state\n");
  1292. break;
  1293. case ETHTOOL_ID_INACTIVE:
  1294. active = 0;
  1295. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1296. break;
  1297. err = qlcnic_83xx_config_led(adapter, active, 0);
  1298. if (err)
  1299. netdev_err(netdev, "Failed to reset LED blink state\n");
  1300. break;
  1301. default:
  1302. return -EINVAL;
  1303. }
  1304. if (!active || err)
  1305. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1306. return err;
  1307. }
  1308. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1309. int enable)
  1310. {
  1311. struct qlcnic_cmd_args cmd;
  1312. int status;
  1313. if (qlcnic_sriov_vf_check(adapter))
  1314. return;
  1315. if (enable) {
  1316. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1317. QLCNIC_CMD_INIT_NIC_FUNC);
  1318. if (status)
  1319. return;
  1320. cmd.req.arg[1] = BIT_0 | BIT_31;
  1321. } else {
  1322. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1323. QLCNIC_CMD_STOP_NIC_FUNC);
  1324. if (status)
  1325. return;
  1326. cmd.req.arg[1] = BIT_0 | BIT_31;
  1327. }
  1328. status = qlcnic_issue_cmd(adapter, &cmd);
  1329. if (status)
  1330. dev_err(&adapter->pdev->dev,
  1331. "Failed to %s in NIC IDC function event.\n",
  1332. (enable ? "register" : "unregister"));
  1333. qlcnic_free_mbx_args(&cmd);
  1334. }
  1335. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1336. {
  1337. struct qlcnic_cmd_args cmd;
  1338. int err;
  1339. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1340. if (err)
  1341. return err;
  1342. cmd.req.arg[1] = adapter->ahw->port_config;
  1343. err = qlcnic_issue_cmd(adapter, &cmd);
  1344. if (err)
  1345. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1346. qlcnic_free_mbx_args(&cmd);
  1347. return err;
  1348. }
  1349. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1350. {
  1351. struct qlcnic_cmd_args cmd;
  1352. int err;
  1353. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1354. if (err)
  1355. return err;
  1356. err = qlcnic_issue_cmd(adapter, &cmd);
  1357. if (err)
  1358. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1359. else
  1360. adapter->ahw->port_config = cmd.rsp.arg[1];
  1361. qlcnic_free_mbx_args(&cmd);
  1362. return err;
  1363. }
  1364. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1365. {
  1366. int err;
  1367. u32 temp;
  1368. struct qlcnic_cmd_args cmd;
  1369. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1370. if (err)
  1371. return err;
  1372. temp = adapter->recv_ctx->context_id << 16;
  1373. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1374. err = qlcnic_issue_cmd(adapter, &cmd);
  1375. if (err)
  1376. dev_info(&adapter->pdev->dev,
  1377. "Setup linkevent mailbox failed\n");
  1378. qlcnic_free_mbx_args(&cmd);
  1379. return err;
  1380. }
  1381. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1382. u32 *interface_id)
  1383. {
  1384. if (qlcnic_sriov_pf_check(adapter)) {
  1385. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1386. } else {
  1387. if (!qlcnic_sriov_vf_check(adapter))
  1388. *interface_id = adapter->recv_ctx->context_id << 16;
  1389. }
  1390. }
  1391. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1392. {
  1393. struct qlcnic_cmd_args *cmd = NULL;
  1394. u32 temp = 0;
  1395. int err;
  1396. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1397. return -EIO;
  1398. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1399. if (!cmd)
  1400. return -ENOMEM;
  1401. err = qlcnic_alloc_mbx_args(cmd, adapter,
  1402. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1403. if (err)
  1404. goto out;
  1405. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1406. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1407. cmd->req.arg[1] = (mode ? 1 : 0) | temp;
  1408. err = qlcnic_issue_cmd(adapter, cmd);
  1409. if (!err)
  1410. return err;
  1411. qlcnic_free_mbx_args(cmd);
  1412. out:
  1413. kfree(cmd);
  1414. return err;
  1415. }
  1416. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1417. {
  1418. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1419. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1420. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1421. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1422. netdev_warn(netdev,
  1423. "Loopback test not supported in non privileged mode\n");
  1424. return -ENOTSUPP;
  1425. }
  1426. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1427. netdev_info(netdev, "Device is resetting\n");
  1428. return -EBUSY;
  1429. }
  1430. if (qlcnic_get_diag_lock(adapter)) {
  1431. netdev_info(netdev, "Device is in diagnostics mode\n");
  1432. return -EBUSY;
  1433. }
  1434. netdev_info(netdev, "%s loopback test in progress\n",
  1435. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1436. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1437. max_sds_rings);
  1438. if (ret)
  1439. goto fail_diag_alloc;
  1440. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1441. if (ret)
  1442. goto free_diag_res;
  1443. /* Poll for link up event before running traffic */
  1444. do {
  1445. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1446. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1447. netdev_info(netdev,
  1448. "Device is resetting, free LB test resources\n");
  1449. ret = -EBUSY;
  1450. goto free_diag_res;
  1451. }
  1452. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1453. netdev_info(netdev,
  1454. "Firmware didn't sent link up event to loopback request\n");
  1455. ret = -ETIMEDOUT;
  1456. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1457. goto free_diag_res;
  1458. }
  1459. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1460. /* Make sure carrier is off and queue is stopped during loopback */
  1461. if (netif_running(netdev)) {
  1462. netif_carrier_off(netdev);
  1463. netif_tx_stop_all_queues(netdev);
  1464. }
  1465. ret = qlcnic_do_lb_test(adapter, mode);
  1466. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1467. free_diag_res:
  1468. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1469. fail_diag_alloc:
  1470. adapter->max_sds_rings = max_sds_rings;
  1471. qlcnic_release_diag_lock(adapter);
  1472. return ret;
  1473. }
  1474. static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter *adapter,
  1475. u32 *max_wait_count)
  1476. {
  1477. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1478. int temp;
  1479. netdev_info(adapter->netdev, "Recieved loopback IDC time extend event for 0x%x seconds\n",
  1480. ahw->extend_lb_time);
  1481. temp = ahw->extend_lb_time * 1000;
  1482. *max_wait_count += temp / QLC_83XX_LB_MSLEEP_COUNT;
  1483. ahw->extend_lb_time = 0;
  1484. }
  1485. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1486. {
  1487. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1488. struct net_device *netdev = adapter->netdev;
  1489. u32 config, max_wait_count;
  1490. int status = 0, loop = 0;
  1491. ahw->extend_lb_time = 0;
  1492. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1493. status = qlcnic_83xx_get_port_config(adapter);
  1494. if (status)
  1495. return status;
  1496. config = ahw->port_config;
  1497. /* Check if port is already in loopback mode */
  1498. if ((config & QLC_83XX_CFG_LOOPBACK_HSS) ||
  1499. (config & QLC_83XX_CFG_LOOPBACK_EXT)) {
  1500. netdev_err(netdev,
  1501. "Port already in Loopback mode.\n");
  1502. return -EINPROGRESS;
  1503. }
  1504. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1505. if (mode == QLCNIC_ILB_MODE)
  1506. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1507. if (mode == QLCNIC_ELB_MODE)
  1508. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1509. status = qlcnic_83xx_set_port_config(adapter);
  1510. if (status) {
  1511. netdev_err(netdev,
  1512. "Failed to Set Loopback Mode = 0x%x.\n",
  1513. ahw->port_config);
  1514. ahw->port_config = config;
  1515. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1516. return status;
  1517. }
  1518. /* Wait for Link and IDC Completion AEN */
  1519. do {
  1520. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1521. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1522. netdev_info(netdev,
  1523. "Device is resetting, free LB test resources\n");
  1524. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1525. return -EBUSY;
  1526. }
  1527. if (ahw->extend_lb_time)
  1528. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1529. &max_wait_count);
  1530. if (loop++ > max_wait_count) {
  1531. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1532. __func__);
  1533. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1534. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1535. return -ETIMEDOUT;
  1536. }
  1537. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1538. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1539. QLCNIC_MAC_ADD);
  1540. return status;
  1541. }
  1542. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1543. {
  1544. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1545. u32 config = ahw->port_config, max_wait_count;
  1546. struct net_device *netdev = adapter->netdev;
  1547. int status = 0, loop = 0;
  1548. ahw->extend_lb_time = 0;
  1549. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1550. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1551. if (mode == QLCNIC_ILB_MODE)
  1552. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1553. if (mode == QLCNIC_ELB_MODE)
  1554. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1555. status = qlcnic_83xx_set_port_config(adapter);
  1556. if (status) {
  1557. netdev_err(netdev,
  1558. "Failed to Clear Loopback Mode = 0x%x.\n",
  1559. ahw->port_config);
  1560. ahw->port_config = config;
  1561. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1562. return status;
  1563. }
  1564. /* Wait for Link and IDC Completion AEN */
  1565. do {
  1566. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1567. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1568. netdev_info(netdev,
  1569. "Device is resetting, free LB test resources\n");
  1570. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1571. return -EBUSY;
  1572. }
  1573. if (ahw->extend_lb_time)
  1574. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1575. &max_wait_count);
  1576. if (loop++ > max_wait_count) {
  1577. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1578. __func__);
  1579. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1580. return -ETIMEDOUT;
  1581. }
  1582. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1583. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1584. QLCNIC_MAC_DEL);
  1585. return status;
  1586. }
  1587. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1588. u32 *interface_id)
  1589. {
  1590. if (qlcnic_sriov_pf_check(adapter)) {
  1591. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1592. } else {
  1593. if (!qlcnic_sriov_vf_check(adapter))
  1594. *interface_id = adapter->recv_ctx->context_id << 16;
  1595. }
  1596. }
  1597. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1598. int mode)
  1599. {
  1600. int err;
  1601. u32 temp = 0, temp_ip;
  1602. struct qlcnic_cmd_args cmd;
  1603. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1604. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1605. if (err)
  1606. return;
  1607. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1608. if (mode == QLCNIC_IP_UP)
  1609. cmd.req.arg[1] = 1 | temp;
  1610. else
  1611. cmd.req.arg[1] = 2 | temp;
  1612. /*
  1613. * Adapter needs IP address in network byte order.
  1614. * But hardware mailbox registers go through writel(), hence IP address
  1615. * gets swapped on big endian architecture.
  1616. * To negate swapping of writel() on big endian architecture
  1617. * use swab32(value).
  1618. */
  1619. temp_ip = swab32(ntohl(ip));
  1620. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1621. err = qlcnic_issue_cmd(adapter, &cmd);
  1622. if (err != QLCNIC_RCODE_SUCCESS)
  1623. dev_err(&adapter->netdev->dev,
  1624. "could not notify %s IP 0x%x request\n",
  1625. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1626. qlcnic_free_mbx_args(&cmd);
  1627. }
  1628. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1629. {
  1630. int err;
  1631. u32 temp, arg1;
  1632. struct qlcnic_cmd_args cmd;
  1633. int lro_bit_mask;
  1634. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1635. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1636. return 0;
  1637. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1638. if (err)
  1639. return err;
  1640. temp = adapter->recv_ctx->context_id << 16;
  1641. arg1 = lro_bit_mask | temp;
  1642. cmd.req.arg[1] = arg1;
  1643. err = qlcnic_issue_cmd(adapter, &cmd);
  1644. if (err)
  1645. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1646. qlcnic_free_mbx_args(&cmd);
  1647. return err;
  1648. }
  1649. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1650. {
  1651. int err;
  1652. u32 word;
  1653. struct qlcnic_cmd_args cmd;
  1654. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1655. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1656. 0x255b0ec26d5a56daULL };
  1657. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1658. if (err)
  1659. return err;
  1660. /*
  1661. * RSS request:
  1662. * bits 3-0: Rsvd
  1663. * 5-4: hash_type_ipv4
  1664. * 7-6: hash_type_ipv6
  1665. * 8: enable
  1666. * 9: use indirection table
  1667. * 16-31: indirection table mask
  1668. */
  1669. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1670. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1671. ((u32)(enable & 0x1) << 8) |
  1672. ((0x7ULL) << 16);
  1673. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1674. cmd.req.arg[2] = word;
  1675. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1676. err = qlcnic_issue_cmd(adapter, &cmd);
  1677. if (err)
  1678. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1679. qlcnic_free_mbx_args(&cmd);
  1680. return err;
  1681. }
  1682. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1683. u32 *interface_id)
  1684. {
  1685. if (qlcnic_sriov_pf_check(adapter)) {
  1686. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1687. } else {
  1688. if (!qlcnic_sriov_vf_check(adapter))
  1689. *interface_id = adapter->recv_ctx->context_id << 16;
  1690. }
  1691. }
  1692. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1693. u16 vlan_id, u8 op)
  1694. {
  1695. struct qlcnic_cmd_args *cmd = NULL;
  1696. struct qlcnic_macvlan_mbx mv;
  1697. u32 *buf, temp = 0;
  1698. int err;
  1699. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1700. return -EIO;
  1701. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1702. if (!cmd)
  1703. return -ENOMEM;
  1704. err = qlcnic_alloc_mbx_args(cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1705. if (err)
  1706. goto out;
  1707. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1708. if (vlan_id)
  1709. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1710. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1711. cmd->req.arg[1] = op | (1 << 8);
  1712. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1713. cmd->req.arg[1] |= temp;
  1714. mv.vlan = vlan_id;
  1715. mv.mac_addr0 = addr[0];
  1716. mv.mac_addr1 = addr[1];
  1717. mv.mac_addr2 = addr[2];
  1718. mv.mac_addr3 = addr[3];
  1719. mv.mac_addr4 = addr[4];
  1720. mv.mac_addr5 = addr[5];
  1721. buf = &cmd->req.arg[2];
  1722. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1723. err = qlcnic_issue_cmd(adapter, cmd);
  1724. if (!err)
  1725. return err;
  1726. qlcnic_free_mbx_args(cmd);
  1727. out:
  1728. kfree(cmd);
  1729. return err;
  1730. }
  1731. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1732. u16 vlan_id)
  1733. {
  1734. u8 mac[ETH_ALEN];
  1735. memcpy(&mac, addr, ETH_ALEN);
  1736. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1737. }
  1738. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1739. u8 type, struct qlcnic_cmd_args *cmd)
  1740. {
  1741. switch (type) {
  1742. case QLCNIC_SET_STATION_MAC:
  1743. case QLCNIC_SET_FAC_DEF_MAC:
  1744. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1745. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1746. break;
  1747. }
  1748. cmd->req.arg[1] = type;
  1749. }
  1750. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
  1751. u8 function)
  1752. {
  1753. int err, i;
  1754. struct qlcnic_cmd_args cmd;
  1755. u32 mac_low, mac_high;
  1756. function = 0;
  1757. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1758. if (err)
  1759. return err;
  1760. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1761. err = qlcnic_issue_cmd(adapter, &cmd);
  1762. if (err == QLCNIC_RCODE_SUCCESS) {
  1763. mac_low = cmd.rsp.arg[1];
  1764. mac_high = cmd.rsp.arg[2];
  1765. for (i = 0; i < 2; i++)
  1766. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1767. for (i = 2; i < 6; i++)
  1768. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1769. } else {
  1770. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1771. err);
  1772. err = -EIO;
  1773. }
  1774. qlcnic_free_mbx_args(&cmd);
  1775. return err;
  1776. }
  1777. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1778. {
  1779. int err;
  1780. u16 temp;
  1781. struct qlcnic_cmd_args cmd;
  1782. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1783. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1784. return;
  1785. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1786. if (err)
  1787. return;
  1788. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1789. temp = adapter->recv_ctx->context_id;
  1790. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1791. temp = coal->rx_time_us;
  1792. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1793. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1794. temp = adapter->tx_ring->ctx_id;
  1795. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1796. temp = coal->tx_time_us;
  1797. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1798. }
  1799. cmd.req.arg[3] = coal->flag;
  1800. err = qlcnic_issue_cmd(adapter, &cmd);
  1801. if (err != QLCNIC_RCODE_SUCCESS)
  1802. dev_info(&adapter->pdev->dev,
  1803. "Failed to send interrupt coalescence parameters\n");
  1804. qlcnic_free_mbx_args(&cmd);
  1805. }
  1806. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1807. u32 data[])
  1808. {
  1809. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1810. u8 link_status, duplex;
  1811. /* link speed */
  1812. link_status = LSB(data[3]) & 1;
  1813. if (link_status) {
  1814. ahw->link_speed = MSW(data[2]);
  1815. duplex = LSB(MSW(data[3]));
  1816. if (duplex)
  1817. ahw->link_duplex = DUPLEX_FULL;
  1818. else
  1819. ahw->link_duplex = DUPLEX_HALF;
  1820. } else {
  1821. ahw->link_speed = SPEED_UNKNOWN;
  1822. ahw->link_duplex = DUPLEX_UNKNOWN;
  1823. }
  1824. ahw->link_autoneg = MSB(MSW(data[3]));
  1825. ahw->module_type = MSB(LSW(data[3]));
  1826. ahw->has_link_events = 1;
  1827. qlcnic_advert_link_change(adapter, link_status);
  1828. }
  1829. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1830. {
  1831. struct qlcnic_adapter *adapter = data;
  1832. struct qlcnic_mailbox *mbx;
  1833. u32 mask, resp, event;
  1834. unsigned long flags;
  1835. mbx = adapter->ahw->mailbox;
  1836. spin_lock_irqsave(&mbx->aen_lock, flags);
  1837. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1838. if (!(resp & QLCNIC_SET_OWNER))
  1839. goto out;
  1840. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1841. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1842. __qlcnic_83xx_process_aen(adapter);
  1843. else
  1844. qlcnic_83xx_notify_mbx_response(mbx);
  1845. out:
  1846. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1847. writel(0, adapter->ahw->pci_base0 + mask);
  1848. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  1849. return IRQ_HANDLED;
  1850. }
  1851. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1852. {
  1853. int err = -EIO;
  1854. struct qlcnic_cmd_args cmd;
  1855. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1856. dev_err(&adapter->pdev->dev,
  1857. "%s: Error, invoked by non management func\n",
  1858. __func__);
  1859. return err;
  1860. }
  1861. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1862. if (err)
  1863. return err;
  1864. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1865. err = qlcnic_issue_cmd(adapter, &cmd);
  1866. if (err != QLCNIC_RCODE_SUCCESS) {
  1867. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1868. err);
  1869. err = -EIO;
  1870. }
  1871. qlcnic_free_mbx_args(&cmd);
  1872. return err;
  1873. }
  1874. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1875. struct qlcnic_info *nic)
  1876. {
  1877. int i, err = -EIO;
  1878. struct qlcnic_cmd_args cmd;
  1879. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1880. dev_err(&adapter->pdev->dev,
  1881. "%s: Error, invoked by non management func\n",
  1882. __func__);
  1883. return err;
  1884. }
  1885. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1886. if (err)
  1887. return err;
  1888. cmd.req.arg[1] = (nic->pci_func << 16);
  1889. cmd.req.arg[2] = 0x1 << 16;
  1890. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1891. cmd.req.arg[4] = nic->capabilities;
  1892. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1893. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1894. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1895. for (i = 8; i < 32; i++)
  1896. cmd.req.arg[i] = 0;
  1897. err = qlcnic_issue_cmd(adapter, &cmd);
  1898. if (err != QLCNIC_RCODE_SUCCESS) {
  1899. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1900. err);
  1901. err = -EIO;
  1902. }
  1903. qlcnic_free_mbx_args(&cmd);
  1904. return err;
  1905. }
  1906. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1907. struct qlcnic_info *npar_info, u8 func_id)
  1908. {
  1909. int err;
  1910. u32 temp;
  1911. u8 op = 0;
  1912. struct qlcnic_cmd_args cmd;
  1913. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1914. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1915. if (err)
  1916. return err;
  1917. if (func_id != ahw->pci_func) {
  1918. temp = func_id << 16;
  1919. cmd.req.arg[1] = op | BIT_31 | temp;
  1920. } else {
  1921. cmd.req.arg[1] = ahw->pci_func << 16;
  1922. }
  1923. err = qlcnic_issue_cmd(adapter, &cmd);
  1924. if (err) {
  1925. dev_info(&adapter->pdev->dev,
  1926. "Failed to get nic info %d\n", err);
  1927. goto out;
  1928. }
  1929. npar_info->op_type = cmd.rsp.arg[1];
  1930. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1931. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1932. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1933. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1934. npar_info->capabilities = cmd.rsp.arg[4];
  1935. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1936. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1937. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1938. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1939. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1940. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1941. if (cmd.rsp.arg[8] & 0x1)
  1942. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1943. if (cmd.rsp.arg[8] & 0x10000) {
  1944. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1945. npar_info->max_linkspeed_reg_offset = temp;
  1946. }
  1947. if (npar_info->capabilities & QLCNIC_FW_CAPABILITY_MORE_CAPS)
  1948. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  1949. sizeof(ahw->extra_capability));
  1950. out:
  1951. qlcnic_free_mbx_args(&cmd);
  1952. return err;
  1953. }
  1954. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1955. struct qlcnic_pci_info *pci_info)
  1956. {
  1957. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1958. struct device *dev = &adapter->pdev->dev;
  1959. struct qlcnic_cmd_args cmd;
  1960. int i, err = 0, j = 0;
  1961. u32 temp;
  1962. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1963. if (err)
  1964. return err;
  1965. err = qlcnic_issue_cmd(adapter, &cmd);
  1966. ahw->act_pci_func = 0;
  1967. if (err == QLCNIC_RCODE_SUCCESS) {
  1968. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1969. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1970. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1971. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1972. i++;
  1973. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1974. if (pci_info->type == QLCNIC_TYPE_NIC)
  1975. ahw->act_pci_func++;
  1976. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1977. pci_info->default_port = temp;
  1978. i++;
  1979. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1980. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1981. pci_info->tx_max_bw = temp;
  1982. i = i + 2;
  1983. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1984. i++;
  1985. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1986. i = i + 3;
  1987. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1988. dev_info(dev, "id = %d active = %d type = %d\n"
  1989. "\tport = %d min bw = %d max bw = %d\n"
  1990. "\tmac_addr = %pM\n", pci_info->id,
  1991. pci_info->active, pci_info->type,
  1992. pci_info->default_port,
  1993. pci_info->tx_min_bw,
  1994. pci_info->tx_max_bw, pci_info->mac);
  1995. }
  1996. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1997. dev_info(dev, "Max vNIC functions = %d, active vNIC functions = %d\n",
  1998. ahw->max_pci_func, ahw->act_pci_func);
  1999. } else {
  2000. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  2001. err = -EIO;
  2002. }
  2003. qlcnic_free_mbx_args(&cmd);
  2004. return err;
  2005. }
  2006. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  2007. {
  2008. int i, index, err;
  2009. u8 max_ints;
  2010. u32 val, temp, type;
  2011. struct qlcnic_cmd_args cmd;
  2012. max_ints = adapter->ahw->num_msix - 1;
  2013. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  2014. if (err)
  2015. return err;
  2016. cmd.req.arg[1] = max_ints;
  2017. if (qlcnic_sriov_vf_check(adapter))
  2018. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  2019. for (i = 0, index = 2; i < max_ints; i++) {
  2020. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  2021. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  2022. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  2023. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2024. cmd.req.arg[index++] = val;
  2025. }
  2026. err = qlcnic_issue_cmd(adapter, &cmd);
  2027. if (err) {
  2028. dev_err(&adapter->pdev->dev,
  2029. "Failed to configure interrupts 0x%x\n", err);
  2030. goto out;
  2031. }
  2032. max_ints = cmd.rsp.arg[1];
  2033. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2034. val = cmd.rsp.arg[index];
  2035. if (LSB(val)) {
  2036. dev_info(&adapter->pdev->dev,
  2037. "Can't configure interrupt %d\n",
  2038. adapter->ahw->intr_tbl[i].id);
  2039. continue;
  2040. }
  2041. if (op_type) {
  2042. adapter->ahw->intr_tbl[i].id = MSW(val);
  2043. adapter->ahw->intr_tbl[i].enabled = 1;
  2044. temp = cmd.rsp.arg[index + 1];
  2045. adapter->ahw->intr_tbl[i].src = temp;
  2046. } else {
  2047. adapter->ahw->intr_tbl[i].id = i;
  2048. adapter->ahw->intr_tbl[i].enabled = 0;
  2049. adapter->ahw->intr_tbl[i].src = 0;
  2050. }
  2051. }
  2052. out:
  2053. qlcnic_free_mbx_args(&cmd);
  2054. return err;
  2055. }
  2056. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2057. {
  2058. int id, timeout = 0;
  2059. u32 status = 0;
  2060. while (status == 0) {
  2061. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2062. if (status)
  2063. break;
  2064. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2065. id = QLC_SHARED_REG_RD32(adapter,
  2066. QLCNIC_FLASH_LOCK_OWNER);
  2067. dev_err(&adapter->pdev->dev,
  2068. "%s: failed, lock held by %d\n", __func__, id);
  2069. return -EIO;
  2070. }
  2071. usleep_range(1000, 2000);
  2072. }
  2073. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2074. return 0;
  2075. }
  2076. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2077. {
  2078. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2079. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2080. }
  2081. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2082. u32 flash_addr, u8 *p_data,
  2083. int count)
  2084. {
  2085. u32 word, range, flash_offset, addr = flash_addr, ret;
  2086. ulong indirect_add, direct_window;
  2087. int i, err = 0;
  2088. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2089. if (addr & 0x3) {
  2090. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2091. return -EIO;
  2092. }
  2093. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2094. (addr));
  2095. range = flash_offset + (count * sizeof(u32));
  2096. /* Check if data is spread across multiple sectors */
  2097. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2098. /* Multi sector read */
  2099. for (i = 0; i < count; i++) {
  2100. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2101. ret = QLCRD32(adapter, indirect_add, &err);
  2102. if (err == -EIO)
  2103. return err;
  2104. word = ret;
  2105. *(u32 *)p_data = word;
  2106. p_data = p_data + 4;
  2107. addr = addr + 4;
  2108. flash_offset = flash_offset + 4;
  2109. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2110. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2111. /* This write is needed once for each sector */
  2112. qlcnic_83xx_wrt_reg_indirect(adapter,
  2113. direct_window,
  2114. (addr));
  2115. flash_offset = 0;
  2116. }
  2117. }
  2118. } else {
  2119. /* Single sector read */
  2120. for (i = 0; i < count; i++) {
  2121. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2122. ret = QLCRD32(adapter, indirect_add, &err);
  2123. if (err == -EIO)
  2124. return err;
  2125. word = ret;
  2126. *(u32 *)p_data = word;
  2127. p_data = p_data + 4;
  2128. addr = addr + 4;
  2129. }
  2130. }
  2131. return 0;
  2132. }
  2133. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2134. {
  2135. u32 status;
  2136. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2137. int err = 0;
  2138. do {
  2139. status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
  2140. if (err == -EIO)
  2141. return err;
  2142. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2143. QLC_83XX_FLASH_STATUS_READY)
  2144. break;
  2145. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2146. } while (--retries);
  2147. if (!retries)
  2148. return -EIO;
  2149. return 0;
  2150. }
  2151. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2152. {
  2153. int ret;
  2154. u32 cmd;
  2155. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2156. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2157. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2158. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2159. adapter->ahw->fdt.write_enable_bits);
  2160. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2161. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2162. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2163. if (ret)
  2164. return -EIO;
  2165. return 0;
  2166. }
  2167. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2168. {
  2169. int ret;
  2170. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2171. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2172. adapter->ahw->fdt.write_statusreg_cmd));
  2173. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2174. adapter->ahw->fdt.write_disable_bits);
  2175. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2176. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2177. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2178. if (ret)
  2179. return -EIO;
  2180. return 0;
  2181. }
  2182. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2183. {
  2184. int ret, err = 0;
  2185. u32 mfg_id;
  2186. if (qlcnic_83xx_lock_flash(adapter))
  2187. return -EIO;
  2188. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2189. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2190. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2191. QLC_83XX_FLASH_READ_CTRL);
  2192. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2193. if (ret) {
  2194. qlcnic_83xx_unlock_flash(adapter);
  2195. return -EIO;
  2196. }
  2197. mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2198. if (err == -EIO) {
  2199. qlcnic_83xx_unlock_flash(adapter);
  2200. return err;
  2201. }
  2202. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2203. qlcnic_83xx_unlock_flash(adapter);
  2204. return 0;
  2205. }
  2206. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2207. {
  2208. int count, fdt_size, ret = 0;
  2209. fdt_size = sizeof(struct qlcnic_fdt);
  2210. count = fdt_size / sizeof(u32);
  2211. if (qlcnic_83xx_lock_flash(adapter))
  2212. return -EIO;
  2213. memset(&adapter->ahw->fdt, 0, fdt_size);
  2214. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2215. (u8 *)&adapter->ahw->fdt,
  2216. count);
  2217. qlcnic_83xx_unlock_flash(adapter);
  2218. return ret;
  2219. }
  2220. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2221. u32 sector_start_addr)
  2222. {
  2223. u32 reversed_addr, addr1, addr2, cmd;
  2224. int ret = -EIO;
  2225. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2226. return -EIO;
  2227. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2228. ret = qlcnic_83xx_enable_flash_write(adapter);
  2229. if (ret) {
  2230. qlcnic_83xx_unlock_flash(adapter);
  2231. dev_err(&adapter->pdev->dev,
  2232. "%s failed at %d\n",
  2233. __func__, __LINE__);
  2234. return ret;
  2235. }
  2236. }
  2237. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2238. if (ret) {
  2239. qlcnic_83xx_unlock_flash(adapter);
  2240. dev_err(&adapter->pdev->dev,
  2241. "%s: failed at %d\n", __func__, __LINE__);
  2242. return -EIO;
  2243. }
  2244. addr1 = (sector_start_addr & 0xFF) << 16;
  2245. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2246. reversed_addr = addr1 | addr2;
  2247. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2248. reversed_addr);
  2249. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2250. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2251. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2252. else
  2253. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2254. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2255. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2256. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2257. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2258. if (ret) {
  2259. qlcnic_83xx_unlock_flash(adapter);
  2260. dev_err(&adapter->pdev->dev,
  2261. "%s: failed at %d\n", __func__, __LINE__);
  2262. return -EIO;
  2263. }
  2264. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2265. ret = qlcnic_83xx_disable_flash_write(adapter);
  2266. if (ret) {
  2267. qlcnic_83xx_unlock_flash(adapter);
  2268. dev_err(&adapter->pdev->dev,
  2269. "%s: failed at %d\n", __func__, __LINE__);
  2270. return ret;
  2271. }
  2272. }
  2273. qlcnic_83xx_unlock_flash(adapter);
  2274. return 0;
  2275. }
  2276. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2277. u32 *p_data)
  2278. {
  2279. int ret = -EIO;
  2280. u32 addr1 = 0x00800000 | (addr >> 2);
  2281. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2282. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2283. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2284. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2285. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2286. if (ret) {
  2287. dev_err(&adapter->pdev->dev,
  2288. "%s: failed at %d\n", __func__, __LINE__);
  2289. return -EIO;
  2290. }
  2291. return 0;
  2292. }
  2293. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2294. u32 *p_data, int count)
  2295. {
  2296. u32 temp;
  2297. int ret = -EIO, err = 0;
  2298. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2299. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2300. dev_err(&adapter->pdev->dev,
  2301. "%s: Invalid word count\n", __func__);
  2302. return -EIO;
  2303. }
  2304. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2305. if (err == -EIO)
  2306. return err;
  2307. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2308. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2309. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2310. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2311. /* First DWORD write */
  2312. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2313. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2314. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2315. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2316. if (ret) {
  2317. dev_err(&adapter->pdev->dev,
  2318. "%s: failed at %d\n", __func__, __LINE__);
  2319. return -EIO;
  2320. }
  2321. count--;
  2322. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2323. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2324. /* Second to N-1 DWORD writes */
  2325. while (count != 1) {
  2326. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2327. *p_data++);
  2328. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2329. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2330. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2331. if (ret) {
  2332. dev_err(&adapter->pdev->dev,
  2333. "%s: failed at %d\n", __func__, __LINE__);
  2334. return -EIO;
  2335. }
  2336. count--;
  2337. }
  2338. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2339. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2340. (addr >> 2));
  2341. /* Last DWORD write */
  2342. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2343. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2344. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2345. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2346. if (ret) {
  2347. dev_err(&adapter->pdev->dev,
  2348. "%s: failed at %d\n", __func__, __LINE__);
  2349. return -EIO;
  2350. }
  2351. ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
  2352. if (err == -EIO)
  2353. return err;
  2354. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2355. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2356. __func__, __LINE__);
  2357. /* Operation failed, clear error bit */
  2358. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2359. if (err == -EIO)
  2360. return err;
  2361. qlcnic_83xx_wrt_reg_indirect(adapter,
  2362. QLC_83XX_FLASH_SPI_CONTROL,
  2363. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2364. }
  2365. return 0;
  2366. }
  2367. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2368. {
  2369. u32 val, id;
  2370. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2371. /* Check if recovery need to be performed by the calling function */
  2372. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2373. val = val & ~0x3F;
  2374. val = val | ((adapter->portnum << 2) |
  2375. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2376. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2377. dev_info(&adapter->pdev->dev,
  2378. "%s: lock recovery initiated\n", __func__);
  2379. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2380. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2381. id = ((val >> 2) & 0xF);
  2382. if (id == adapter->portnum) {
  2383. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2384. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2385. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2386. /* Force release the lock */
  2387. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2388. /* Clear recovery bits */
  2389. val = val & ~0x3F;
  2390. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2391. dev_info(&adapter->pdev->dev,
  2392. "%s: lock recovery completed\n", __func__);
  2393. } else {
  2394. dev_info(&adapter->pdev->dev,
  2395. "%s: func %d to resume lock recovery process\n",
  2396. __func__, id);
  2397. }
  2398. } else {
  2399. dev_info(&adapter->pdev->dev,
  2400. "%s: lock recovery initiated by other functions\n",
  2401. __func__);
  2402. }
  2403. }
  2404. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2405. {
  2406. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2407. int max_attempt = 0;
  2408. while (status == 0) {
  2409. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2410. if (status)
  2411. break;
  2412. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2413. i++;
  2414. if (i == 1)
  2415. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2416. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2417. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2418. if (val == temp) {
  2419. id = val & 0xFF;
  2420. dev_info(&adapter->pdev->dev,
  2421. "%s: lock to be recovered from %d\n",
  2422. __func__, id);
  2423. qlcnic_83xx_recover_driver_lock(adapter);
  2424. i = 0;
  2425. max_attempt++;
  2426. } else {
  2427. dev_err(&adapter->pdev->dev,
  2428. "%s: failed to get lock\n", __func__);
  2429. return -EIO;
  2430. }
  2431. }
  2432. /* Force exit from while loop after few attempts */
  2433. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2434. dev_err(&adapter->pdev->dev,
  2435. "%s: failed to get lock\n", __func__);
  2436. return -EIO;
  2437. }
  2438. }
  2439. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2440. lock_alive_counter = val >> 8;
  2441. lock_alive_counter++;
  2442. val = lock_alive_counter << 8 | adapter->portnum;
  2443. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2444. return 0;
  2445. }
  2446. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2447. {
  2448. u32 val, lock_alive_counter, id;
  2449. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2450. id = val & 0xFF;
  2451. lock_alive_counter = val >> 8;
  2452. if (id != adapter->portnum)
  2453. dev_err(&adapter->pdev->dev,
  2454. "%s:Warning func %d is unlocking lock owned by %d\n",
  2455. __func__, adapter->portnum, id);
  2456. val = (lock_alive_counter << 8) | 0xFF;
  2457. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2458. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2459. }
  2460. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2461. u32 *data, u32 count)
  2462. {
  2463. int i, j, ret = 0;
  2464. u32 temp;
  2465. int err = 0;
  2466. /* Check alignment */
  2467. if (addr & 0xF)
  2468. return -EIO;
  2469. mutex_lock(&adapter->ahw->mem_lock);
  2470. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2471. for (i = 0; i < count; i++, addr += 16) {
  2472. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2473. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2474. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2475. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2476. mutex_unlock(&adapter->ahw->mem_lock);
  2477. return -EIO;
  2478. }
  2479. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2480. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2481. *data++);
  2482. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2483. *data++);
  2484. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2485. *data++);
  2486. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2487. *data++);
  2488. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2489. QLCNIC_TA_WRITE_ENABLE);
  2490. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2491. QLCNIC_TA_WRITE_START);
  2492. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2493. temp = QLCRD32(adapter, QLCNIC_MS_CTRL, &err);
  2494. if (err == -EIO) {
  2495. mutex_unlock(&adapter->ahw->mem_lock);
  2496. return err;
  2497. }
  2498. if ((temp & TA_CTL_BUSY) == 0)
  2499. break;
  2500. }
  2501. /* Status check failure */
  2502. if (j >= MAX_CTL_CHECK) {
  2503. printk_ratelimited(KERN_WARNING
  2504. "MS memory write failed\n");
  2505. mutex_unlock(&adapter->ahw->mem_lock);
  2506. return -EIO;
  2507. }
  2508. }
  2509. mutex_unlock(&adapter->ahw->mem_lock);
  2510. return ret;
  2511. }
  2512. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2513. u8 *p_data, int count)
  2514. {
  2515. u32 word, addr = flash_addr, ret;
  2516. ulong indirect_addr;
  2517. int i, err = 0;
  2518. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2519. return -EIO;
  2520. if (addr & 0x3) {
  2521. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2522. qlcnic_83xx_unlock_flash(adapter);
  2523. return -EIO;
  2524. }
  2525. for (i = 0; i < count; i++) {
  2526. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2527. QLC_83XX_FLASH_DIRECT_WINDOW,
  2528. (addr))) {
  2529. qlcnic_83xx_unlock_flash(adapter);
  2530. return -EIO;
  2531. }
  2532. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2533. ret = QLCRD32(adapter, indirect_addr, &err);
  2534. if (err == -EIO)
  2535. return err;
  2536. word = ret;
  2537. *(u32 *)p_data = word;
  2538. p_data = p_data + 4;
  2539. addr = addr + 4;
  2540. }
  2541. qlcnic_83xx_unlock_flash(adapter);
  2542. return 0;
  2543. }
  2544. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2545. {
  2546. u8 pci_func;
  2547. int err;
  2548. u32 config = 0, state;
  2549. struct qlcnic_cmd_args cmd;
  2550. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2551. if (qlcnic_sriov_vf_check(adapter))
  2552. pci_func = adapter->portnum;
  2553. else
  2554. pci_func = ahw->pci_func;
  2555. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2556. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2557. dev_info(&adapter->pdev->dev, "link state down\n");
  2558. return config;
  2559. }
  2560. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2561. if (err)
  2562. return err;
  2563. err = qlcnic_issue_cmd(adapter, &cmd);
  2564. if (err) {
  2565. dev_info(&adapter->pdev->dev,
  2566. "Get Link Status Command failed: 0x%x\n", err);
  2567. goto out;
  2568. } else {
  2569. config = cmd.rsp.arg[1];
  2570. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2571. case QLC_83XX_10M_LINK:
  2572. ahw->link_speed = SPEED_10;
  2573. break;
  2574. case QLC_83XX_100M_LINK:
  2575. ahw->link_speed = SPEED_100;
  2576. break;
  2577. case QLC_83XX_1G_LINK:
  2578. ahw->link_speed = SPEED_1000;
  2579. break;
  2580. case QLC_83XX_10G_LINK:
  2581. ahw->link_speed = SPEED_10000;
  2582. break;
  2583. default:
  2584. ahw->link_speed = 0;
  2585. break;
  2586. }
  2587. config = cmd.rsp.arg[3];
  2588. if (QLC_83XX_SFP_PRESENT(config)) {
  2589. switch (ahw->module_type) {
  2590. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2591. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2592. case LINKEVENT_MODULE_OPTICAL_LRM:
  2593. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2594. ahw->supported_type = PORT_FIBRE;
  2595. break;
  2596. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2597. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2598. case LINKEVENT_MODULE_TWINAX:
  2599. ahw->supported_type = PORT_TP;
  2600. break;
  2601. default:
  2602. ahw->supported_type = PORT_OTHER;
  2603. }
  2604. }
  2605. if (config & 1)
  2606. err = 1;
  2607. }
  2608. out:
  2609. qlcnic_free_mbx_args(&cmd);
  2610. return config;
  2611. }
  2612. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2613. struct ethtool_cmd *ecmd)
  2614. {
  2615. u32 config = 0;
  2616. int status = 0;
  2617. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2618. /* Get port configuration info */
  2619. status = qlcnic_83xx_get_port_info(adapter);
  2620. /* Get Link Status related info */
  2621. config = qlcnic_83xx_test_link(adapter);
  2622. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2623. /* hard code until there is a way to get it from flash */
  2624. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2625. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2626. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2627. ecmd->duplex = ahw->link_duplex;
  2628. ecmd->autoneg = ahw->link_autoneg;
  2629. } else {
  2630. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2631. ecmd->duplex = DUPLEX_UNKNOWN;
  2632. ecmd->autoneg = AUTONEG_DISABLE;
  2633. }
  2634. if (ahw->port_type == QLCNIC_XGBE) {
  2635. ecmd->supported = SUPPORTED_10000baseT_Full;
  2636. ecmd->advertising = ADVERTISED_10000baseT_Full;
  2637. } else {
  2638. ecmd->supported = (SUPPORTED_10baseT_Half |
  2639. SUPPORTED_10baseT_Full |
  2640. SUPPORTED_100baseT_Half |
  2641. SUPPORTED_100baseT_Full |
  2642. SUPPORTED_1000baseT_Half |
  2643. SUPPORTED_1000baseT_Full);
  2644. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2645. ADVERTISED_100baseT_Full |
  2646. ADVERTISED_1000baseT_Half |
  2647. ADVERTISED_1000baseT_Full);
  2648. }
  2649. switch (ahw->supported_type) {
  2650. case PORT_FIBRE:
  2651. ecmd->supported |= SUPPORTED_FIBRE;
  2652. ecmd->advertising |= ADVERTISED_FIBRE;
  2653. ecmd->port = PORT_FIBRE;
  2654. ecmd->transceiver = XCVR_EXTERNAL;
  2655. break;
  2656. case PORT_TP:
  2657. ecmd->supported |= SUPPORTED_TP;
  2658. ecmd->advertising |= ADVERTISED_TP;
  2659. ecmd->port = PORT_TP;
  2660. ecmd->transceiver = XCVR_INTERNAL;
  2661. break;
  2662. default:
  2663. ecmd->supported |= SUPPORTED_FIBRE;
  2664. ecmd->advertising |= ADVERTISED_FIBRE;
  2665. ecmd->port = PORT_OTHER;
  2666. ecmd->transceiver = XCVR_EXTERNAL;
  2667. break;
  2668. }
  2669. ecmd->phy_address = ahw->physical_port;
  2670. return status;
  2671. }
  2672. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2673. struct ethtool_cmd *ecmd)
  2674. {
  2675. int status = 0;
  2676. u32 config = adapter->ahw->port_config;
  2677. if (ecmd->autoneg)
  2678. adapter->ahw->port_config |= BIT_15;
  2679. switch (ethtool_cmd_speed(ecmd)) {
  2680. case SPEED_10:
  2681. adapter->ahw->port_config |= BIT_8;
  2682. break;
  2683. case SPEED_100:
  2684. adapter->ahw->port_config |= BIT_9;
  2685. break;
  2686. case SPEED_1000:
  2687. adapter->ahw->port_config |= BIT_10;
  2688. break;
  2689. case SPEED_10000:
  2690. adapter->ahw->port_config |= BIT_11;
  2691. break;
  2692. default:
  2693. return -EINVAL;
  2694. }
  2695. status = qlcnic_83xx_set_port_config(adapter);
  2696. if (status) {
  2697. dev_info(&adapter->pdev->dev,
  2698. "Faild to Set Link Speed and autoneg.\n");
  2699. adapter->ahw->port_config = config;
  2700. }
  2701. return status;
  2702. }
  2703. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2704. u64 *data, int index)
  2705. {
  2706. u32 low, hi;
  2707. u64 val;
  2708. low = cmd->rsp.arg[index];
  2709. hi = cmd->rsp.arg[index + 1];
  2710. val = (((u64) low) | (((u64) hi) << 32));
  2711. *data++ = val;
  2712. return data;
  2713. }
  2714. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2715. struct qlcnic_cmd_args *cmd, u64 *data,
  2716. int type, int *ret)
  2717. {
  2718. int err, k, total_regs;
  2719. *ret = 0;
  2720. err = qlcnic_issue_cmd(adapter, cmd);
  2721. if (err != QLCNIC_RCODE_SUCCESS) {
  2722. dev_info(&adapter->pdev->dev,
  2723. "Error in get statistics mailbox command\n");
  2724. *ret = -EIO;
  2725. return data;
  2726. }
  2727. total_regs = cmd->rsp.num;
  2728. switch (type) {
  2729. case QLC_83XX_STAT_MAC:
  2730. /* fill in MAC tx counters */
  2731. for (k = 2; k < 28; k += 2)
  2732. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2733. /* skip 24 bytes of reserved area */
  2734. /* fill in MAC rx counters */
  2735. for (k += 6; k < 60; k += 2)
  2736. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2737. /* skip 24 bytes of reserved area */
  2738. /* fill in MAC rx frame stats */
  2739. for (k += 6; k < 80; k += 2)
  2740. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2741. /* fill in eSwitch stats */
  2742. for (; k < total_regs; k += 2)
  2743. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2744. break;
  2745. case QLC_83XX_STAT_RX:
  2746. for (k = 2; k < 8; k += 2)
  2747. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2748. /* skip 8 bytes of reserved data */
  2749. for (k += 2; k < 24; k += 2)
  2750. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2751. /* skip 8 bytes containing RE1FBQ error data */
  2752. for (k += 2; k < total_regs; k += 2)
  2753. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2754. break;
  2755. case QLC_83XX_STAT_TX:
  2756. for (k = 2; k < 10; k += 2)
  2757. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2758. /* skip 8 bytes of reserved data */
  2759. for (k += 2; k < total_regs; k += 2)
  2760. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2761. break;
  2762. default:
  2763. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2764. *ret = -EIO;
  2765. }
  2766. return data;
  2767. }
  2768. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2769. {
  2770. struct qlcnic_cmd_args cmd;
  2771. struct net_device *netdev = adapter->netdev;
  2772. int ret = 0;
  2773. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2774. if (ret)
  2775. return;
  2776. /* Get Tx stats */
  2777. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2778. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2779. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2780. QLC_83XX_STAT_TX, &ret);
  2781. if (ret) {
  2782. netdev_err(netdev, "Error getting Tx stats\n");
  2783. goto out;
  2784. }
  2785. /* Get MAC stats */
  2786. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2787. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2788. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2789. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2790. QLC_83XX_STAT_MAC, &ret);
  2791. if (ret) {
  2792. netdev_err(netdev, "Error getting MAC stats\n");
  2793. goto out;
  2794. }
  2795. /* Get Rx stats */
  2796. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2797. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2798. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2799. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2800. QLC_83XX_STAT_RX, &ret);
  2801. if (ret)
  2802. netdev_err(netdev, "Error getting Rx stats\n");
  2803. out:
  2804. qlcnic_free_mbx_args(&cmd);
  2805. }
  2806. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2807. {
  2808. u32 major, minor, sub;
  2809. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2810. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2811. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2812. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2813. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2814. __func__);
  2815. return 1;
  2816. }
  2817. return 0;
  2818. }
  2819. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2820. {
  2821. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2822. sizeof(adapter->ahw->ext_reg_tbl)) +
  2823. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2824. sizeof(adapter->ahw->reg_tbl));
  2825. }
  2826. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2827. {
  2828. int i, j = 0;
  2829. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2830. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2831. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2832. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2833. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2834. return i;
  2835. }
  2836. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2837. {
  2838. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2839. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2840. struct qlcnic_cmd_args cmd;
  2841. u32 data;
  2842. u16 intrpt_id, id;
  2843. u8 val;
  2844. int ret, max_sds_rings = adapter->max_sds_rings;
  2845. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  2846. netdev_info(netdev, "Device is resetting\n");
  2847. return -EBUSY;
  2848. }
  2849. if (qlcnic_get_diag_lock(adapter)) {
  2850. netdev_info(netdev, "Device in diagnostics mode\n");
  2851. return -EBUSY;
  2852. }
  2853. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2854. max_sds_rings);
  2855. if (ret)
  2856. goto fail_diag_irq;
  2857. ahw->diag_cnt = 0;
  2858. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2859. if (ret)
  2860. goto fail_diag_irq;
  2861. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2862. intrpt_id = ahw->intr_tbl[0].id;
  2863. else
  2864. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2865. cmd.req.arg[1] = 1;
  2866. cmd.req.arg[2] = intrpt_id;
  2867. cmd.req.arg[3] = BIT_0;
  2868. ret = qlcnic_issue_cmd(adapter, &cmd);
  2869. data = cmd.rsp.arg[2];
  2870. id = LSW(data);
  2871. val = LSB(MSW(data));
  2872. if (id != intrpt_id)
  2873. dev_info(&adapter->pdev->dev,
  2874. "Interrupt generated: 0x%x, requested:0x%x\n",
  2875. id, intrpt_id);
  2876. if (val)
  2877. dev_err(&adapter->pdev->dev,
  2878. "Interrupt test error: 0x%x\n", val);
  2879. if (ret)
  2880. goto done;
  2881. msleep(20);
  2882. ret = !ahw->diag_cnt;
  2883. done:
  2884. qlcnic_free_mbx_args(&cmd);
  2885. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2886. fail_diag_irq:
  2887. adapter->max_sds_rings = max_sds_rings;
  2888. qlcnic_release_diag_lock(adapter);
  2889. return ret;
  2890. }
  2891. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2892. struct ethtool_pauseparam *pause)
  2893. {
  2894. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2895. int status = 0;
  2896. u32 config;
  2897. status = qlcnic_83xx_get_port_config(adapter);
  2898. if (status) {
  2899. dev_err(&adapter->pdev->dev,
  2900. "%s: Get Pause Config failed\n", __func__);
  2901. return;
  2902. }
  2903. config = ahw->port_config;
  2904. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2905. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2906. pause->tx_pause = 1;
  2907. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2908. pause->rx_pause = 1;
  2909. }
  2910. if (QLC_83XX_AUTONEG(config))
  2911. pause->autoneg = 1;
  2912. }
  2913. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2914. struct ethtool_pauseparam *pause)
  2915. {
  2916. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2917. int status = 0;
  2918. u32 config;
  2919. status = qlcnic_83xx_get_port_config(adapter);
  2920. if (status) {
  2921. dev_err(&adapter->pdev->dev,
  2922. "%s: Get Pause Config failed.\n", __func__);
  2923. return status;
  2924. }
  2925. config = ahw->port_config;
  2926. if (ahw->port_type == QLCNIC_GBE) {
  2927. if (pause->autoneg)
  2928. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2929. if (!pause->autoneg)
  2930. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2931. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2932. return -EOPNOTSUPP;
  2933. }
  2934. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2935. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2936. if (pause->rx_pause && pause->tx_pause) {
  2937. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2938. } else if (pause->rx_pause && !pause->tx_pause) {
  2939. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2940. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2941. } else if (pause->tx_pause && !pause->rx_pause) {
  2942. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2943. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2944. } else if (!pause->rx_pause && !pause->tx_pause) {
  2945. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2946. }
  2947. status = qlcnic_83xx_set_port_config(adapter);
  2948. if (status) {
  2949. dev_err(&adapter->pdev->dev,
  2950. "%s: Set Pause Config failed.\n", __func__);
  2951. ahw->port_config = config;
  2952. }
  2953. return status;
  2954. }
  2955. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2956. {
  2957. int ret, err = 0;
  2958. u32 temp;
  2959. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2960. QLC_83XX_FLASH_OEM_READ_SIG);
  2961. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2962. QLC_83XX_FLASH_READ_CTRL);
  2963. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2964. if (ret)
  2965. return -EIO;
  2966. temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2967. if (err == -EIO)
  2968. return err;
  2969. return temp & 0xFF;
  2970. }
  2971. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2972. {
  2973. int status;
  2974. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2975. if (status == -EIO) {
  2976. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2977. __func__);
  2978. return 1;
  2979. }
  2980. return 0;
  2981. }
  2982. int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  2983. {
  2984. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  2985. struct net_device *netdev = adapter->netdev;
  2986. int retval;
  2987. netif_device_detach(netdev);
  2988. qlcnic_cancel_idc_work(adapter);
  2989. if (netif_running(netdev))
  2990. qlcnic_down(adapter, netdev);
  2991. qlcnic_83xx_disable_mbx_intr(adapter);
  2992. cancel_delayed_work_sync(&adapter->idc_aen_work);
  2993. retval = pci_save_state(pdev);
  2994. if (retval)
  2995. return retval;
  2996. return 0;
  2997. }
  2998. int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  2999. {
  3000. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3001. struct qlc_83xx_idc *idc = &ahw->idc;
  3002. int err = 0;
  3003. err = qlcnic_83xx_idc_init(adapter);
  3004. if (err)
  3005. return err;
  3006. if (ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE) {
  3007. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  3008. qlcnic_83xx_set_vnic_opmode(adapter);
  3009. } else {
  3010. err = qlcnic_83xx_check_vnic_state(adapter);
  3011. if (err)
  3012. return err;
  3013. }
  3014. }
  3015. err = qlcnic_83xx_idc_reattach_driver(adapter);
  3016. if (err)
  3017. return err;
  3018. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  3019. idc->delay);
  3020. return err;
  3021. }
  3022. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx)
  3023. {
  3024. INIT_COMPLETION(mbx->completion);
  3025. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3026. }
  3027. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx)
  3028. {
  3029. destroy_workqueue(mbx->work_q);
  3030. kfree(mbx);
  3031. }
  3032. static inline void
  3033. qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter *adapter,
  3034. struct qlcnic_cmd_args *cmd)
  3035. {
  3036. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  3037. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  3038. qlcnic_free_mbx_args(cmd);
  3039. kfree(cmd);
  3040. return;
  3041. }
  3042. complete(&cmd->completion);
  3043. }
  3044. static inline void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter *adapter)
  3045. {
  3046. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3047. struct list_head *head = &mbx->cmd_q;
  3048. struct qlcnic_cmd_args *cmd = NULL;
  3049. spin_lock(&mbx->queue_lock);
  3050. while (!list_empty(head)) {
  3051. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3052. dev_info(&adapter->pdev->dev, "%s: Mailbox command 0x%x\n",
  3053. __func__, cmd->cmd_op);
  3054. list_del(&cmd->list);
  3055. mbx->num_cmds--;
  3056. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3057. }
  3058. spin_unlock(&mbx->queue_lock);
  3059. }
  3060. static inline int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter *adapter)
  3061. {
  3062. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3063. struct qlcnic_mailbox *mbx = ahw->mailbox;
  3064. u32 host_mbx_ctrl;
  3065. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status))
  3066. return -EBUSY;
  3067. host_mbx_ctrl = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  3068. if (host_mbx_ctrl) {
  3069. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3070. ahw->idc.collect_dump = 1;
  3071. return -EIO;
  3072. }
  3073. return 0;
  3074. }
  3075. static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter *adapter,
  3076. u8 issue_cmd)
  3077. {
  3078. if (issue_cmd)
  3079. QLCWRX(adapter->ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  3080. else
  3081. QLCWRX(adapter->ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  3082. }
  3083. static inline void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter *adapter,
  3084. struct qlcnic_cmd_args *cmd)
  3085. {
  3086. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3087. spin_lock(&mbx->queue_lock);
  3088. list_del(&cmd->list);
  3089. mbx->num_cmds--;
  3090. spin_unlock(&mbx->queue_lock);
  3091. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3092. }
  3093. static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter *adapter,
  3094. struct qlcnic_cmd_args *cmd)
  3095. {
  3096. u32 mbx_cmd, fw_hal_version, hdr_size, total_size, tmp;
  3097. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3098. int i, j;
  3099. if (cmd->op_type != QLC_83XX_MBX_POST_BC_OP) {
  3100. mbx_cmd = cmd->req.arg[0];
  3101. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3102. for (i = 1; i < cmd->req.num; i++)
  3103. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  3104. } else {
  3105. fw_hal_version = ahw->fw_hal_version;
  3106. hdr_size = sizeof(struct qlcnic_bc_hdr) / sizeof(u32);
  3107. total_size = cmd->pay_size + hdr_size;
  3108. tmp = QLCNIC_CMD_BC_EVENT_SETUP | total_size << 16;
  3109. mbx_cmd = tmp | fw_hal_version << 29;
  3110. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3111. /* Back channel specific operations bits */
  3112. mbx_cmd = 0x1 | 1 << 4;
  3113. if (qlcnic_sriov_pf_check(adapter))
  3114. mbx_cmd |= cmd->func_num << 5;
  3115. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  3116. for (i = 2, j = 0; j < hdr_size; i++, j++)
  3117. writel(*(cmd->hdr++), QLCNIC_MBX_HOST(ahw, i));
  3118. for (j = 0; j < cmd->pay_size; j++, i++)
  3119. writel(*(cmd->pay++), QLCNIC_MBX_HOST(ahw, i));
  3120. }
  3121. }
  3122. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *adapter)
  3123. {
  3124. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3125. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3126. complete(&mbx->completion);
  3127. cancel_work_sync(&mbx->work);
  3128. flush_workqueue(mbx->work_q);
  3129. qlcnic_83xx_flush_mbx_queue(adapter);
  3130. }
  3131. static inline int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter *adapter,
  3132. struct qlcnic_cmd_args *cmd,
  3133. unsigned long *timeout)
  3134. {
  3135. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3136. if (test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  3137. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3138. init_completion(&cmd->completion);
  3139. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_UNKNOWN;
  3140. spin_lock(&mbx->queue_lock);
  3141. list_add_tail(&cmd->list, &mbx->cmd_q);
  3142. mbx->num_cmds++;
  3143. cmd->total_cmds = mbx->num_cmds;
  3144. *timeout = cmd->total_cmds * QLC_83XX_MBX_TIMEOUT;
  3145. queue_work(mbx->work_q, &mbx->work);
  3146. spin_unlock(&mbx->queue_lock);
  3147. return 0;
  3148. }
  3149. return -EBUSY;
  3150. }
  3151. static inline int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter *adapter,
  3152. struct qlcnic_cmd_args *cmd)
  3153. {
  3154. u8 mac_cmd_rcode;
  3155. u32 fw_data;
  3156. if (cmd->cmd_op == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  3157. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  3158. mac_cmd_rcode = (u8)fw_data;
  3159. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  3160. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  3161. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  3162. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3163. return QLCNIC_RCODE_SUCCESS;
  3164. }
  3165. }
  3166. return -EINVAL;
  3167. }
  3168. static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter *adapter,
  3169. struct qlcnic_cmd_args *cmd)
  3170. {
  3171. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3172. struct device *dev = &adapter->pdev->dev;
  3173. u8 mbx_err_code;
  3174. u32 fw_data;
  3175. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  3176. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  3177. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3178. switch (mbx_err_code) {
  3179. case QLCNIC_MBX_RSP_OK:
  3180. case QLCNIC_MBX_PORT_RSP_OK:
  3181. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3182. break;
  3183. default:
  3184. if (!qlcnic_83xx_check_mac_rcode(adapter, cmd))
  3185. break;
  3186. dev_err(dev, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
  3187. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3188. ahw->op_mode, mbx_err_code);
  3189. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_FAILED;
  3190. qlcnic_dump_mbx(adapter, cmd);
  3191. }
  3192. return;
  3193. }
  3194. static void qlcnic_83xx_mailbox_worker(struct work_struct *work)
  3195. {
  3196. struct qlcnic_mailbox *mbx = container_of(work, struct qlcnic_mailbox,
  3197. work);
  3198. struct qlcnic_adapter *adapter = mbx->adapter;
  3199. struct qlcnic_mbx_ops *mbx_ops = mbx->ops;
  3200. struct device *dev = &adapter->pdev->dev;
  3201. atomic_t *rsp_status = &mbx->rsp_status;
  3202. struct list_head *head = &mbx->cmd_q;
  3203. struct qlcnic_hardware_context *ahw;
  3204. struct qlcnic_cmd_args *cmd = NULL;
  3205. ahw = adapter->ahw;
  3206. while (true) {
  3207. if (qlcnic_83xx_check_mbx_status(adapter)) {
  3208. qlcnic_83xx_flush_mbx_queue(adapter);
  3209. return;
  3210. }
  3211. atomic_set(rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3212. spin_lock(&mbx->queue_lock);
  3213. if (list_empty(head)) {
  3214. spin_unlock(&mbx->queue_lock);
  3215. return;
  3216. }
  3217. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3218. spin_unlock(&mbx->queue_lock);
  3219. mbx_ops->encode_cmd(adapter, cmd);
  3220. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_REQUEST);
  3221. if (wait_for_completion_timeout(&mbx->completion,
  3222. QLC_83XX_MBX_TIMEOUT)) {
  3223. mbx_ops->decode_resp(adapter, cmd);
  3224. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_COMPLETION);
  3225. } else {
  3226. dev_err(dev, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
  3227. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3228. ahw->op_mode);
  3229. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3230. qlcnic_dump_mbx(adapter, cmd);
  3231. qlcnic_83xx_idc_request_reset(adapter,
  3232. QLCNIC_FORCE_FW_DUMP_KEY);
  3233. cmd->rsp_opcode = QLCNIC_RCODE_TIMEOUT;
  3234. }
  3235. mbx_ops->dequeue_cmd(adapter, cmd);
  3236. }
  3237. }
  3238. static struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops = {
  3239. .enqueue_cmd = qlcnic_83xx_enqueue_mbx_cmd,
  3240. .dequeue_cmd = qlcnic_83xx_dequeue_mbx_cmd,
  3241. .decode_resp = qlcnic_83xx_decode_mbx_rsp,
  3242. .encode_cmd = qlcnic_83xx_encode_mbx_cmd,
  3243. .nofity_fw = qlcnic_83xx_signal_mbx_cmd,
  3244. };
  3245. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *adapter)
  3246. {
  3247. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3248. struct qlcnic_mailbox *mbx;
  3249. ahw->mailbox = kzalloc(sizeof(*mbx), GFP_KERNEL);
  3250. if (!ahw->mailbox)
  3251. return -ENOMEM;
  3252. mbx = ahw->mailbox;
  3253. mbx->ops = &qlcnic_83xx_mbx_ops;
  3254. mbx->adapter = adapter;
  3255. spin_lock_init(&mbx->queue_lock);
  3256. spin_lock_init(&mbx->aen_lock);
  3257. INIT_LIST_HEAD(&mbx->cmd_q);
  3258. init_completion(&mbx->completion);
  3259. mbx->work_q = create_singlethread_workqueue("qlcnic_mailbox");
  3260. if (mbx->work_q == NULL) {
  3261. kfree(mbx);
  3262. return -ENOMEM;
  3263. }
  3264. INIT_WORK(&mbx->work, qlcnic_83xx_mailbox_worker);
  3265. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3266. return 0;
  3267. }