qlcnic.h 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #include "qlcnic_hw.h"
  31. #include "qlcnic_83xx_hw.h"
  32. #define _QLCNIC_LINUX_MAJOR 5
  33. #define _QLCNIC_LINUX_MINOR 3
  34. #define _QLCNIC_LINUX_SUBVERSION 47
  35. #define QLCNIC_LINUX_VERSIONID "5.3.47"
  36. #define QLCNIC_DRV_IDC_VER 0x01
  37. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  38. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  39. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  40. #define _major(v) (((v) >> 24) & 0xff)
  41. #define _minor(v) (((v) >> 16) & 0xff)
  42. #define _build(v) ((v) & 0xffff)
  43. /* version in image has weird encoding:
  44. * 7:0 - major
  45. * 15:8 - minor
  46. * 31:16 - build (little endian)
  47. */
  48. #define QLCNIC_DECODE_VERSION(v) \
  49. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  50. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  51. #define QLCNIC_NUM_FLASH_SECTORS (64)
  52. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  53. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  54. * QLCNIC_FLASH_SECTOR_SIZE)
  55. #define RCV_DESC_RINGSIZE(rds_ring) \
  56. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  57. #define RCV_BUFF_RINGSIZE(rds_ring) \
  58. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  59. #define STATUS_DESC_RINGSIZE(sds_ring) \
  60. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  61. #define TX_BUFF_RINGSIZE(tx_ring) \
  62. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  63. #define TX_DESC_RINGSIZE(tx_ring) \
  64. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  65. #define QLCNIC_P3P_A0 0x50
  66. #define QLCNIC_P3P_C0 0x58
  67. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  68. #define FIRST_PAGE_GROUP_START 0
  69. #define FIRST_PAGE_GROUP_END 0x100000
  70. #define P3P_MAX_MTU (9600)
  71. #define P3P_MIN_MTU (68)
  72. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  73. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  74. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  75. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  76. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  77. /* Tx defines */
  78. #define QLCNIC_MAX_FRAGS_PER_TX 14
  79. #define MAX_TSO_HEADER_DESC 2
  80. #define MGMT_CMD_DESC_RESV 4
  81. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  82. + MGMT_CMD_DESC_RESV)
  83. #define QLCNIC_MAX_TX_TIMEOUTS 2
  84. #define QLCNIC_MAX_TX_RINGS 8
  85. #define QLCNIC_MAX_SDS_RINGS 8
  86. /*
  87. * Following are the states of the Phantom. Phantom will set them and
  88. * Host will read to check if the fields are correct.
  89. */
  90. #define PHAN_INITIALIZE_FAILED 0xffff
  91. #define PHAN_INITIALIZE_COMPLETE 0xff01
  92. /* Host writes the following to notify that it has done the init-handshake */
  93. #define PHAN_INITIALIZE_ACK 0xf00f
  94. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  95. #define NUM_RCV_DESC_RINGS 3
  96. #define RCV_RING_NORMAL 0
  97. #define RCV_RING_JUMBO 1
  98. #define MIN_CMD_DESCRIPTORS 64
  99. #define MIN_RCV_DESCRIPTORS 64
  100. #define MIN_JUMBO_DESCRIPTORS 32
  101. #define MAX_CMD_DESCRIPTORS 1024
  102. #define MAX_RCV_DESCRIPTORS_1G 4096
  103. #define MAX_RCV_DESCRIPTORS_10G 8192
  104. #define MAX_RCV_DESCRIPTORS_VF 2048
  105. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  106. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  107. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  108. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  109. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  110. #define MAX_RDS_RINGS 2
  111. #define get_next_index(index, length) \
  112. (((index) + 1) & ((length) - 1))
  113. /*
  114. * Following data structures describe the descriptors that will be used.
  115. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  116. * we are doing LSO (above the 1500 size packet) only.
  117. */
  118. struct cmd_desc_type0 {
  119. u8 tcp_hdr_offset; /* For LSO only */
  120. u8 ip_hdr_offset; /* For LSO only */
  121. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  122. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  123. __le64 addr_buffer2;
  124. __le16 reference_handle;
  125. __le16 mss;
  126. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  127. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  128. __le16 conn_id; /* IPSec offoad only */
  129. __le64 addr_buffer3;
  130. __le64 addr_buffer1;
  131. __le16 buffer_length[4];
  132. __le64 addr_buffer4;
  133. u8 eth_addr[ETH_ALEN];
  134. __le16 vlan_TCI;
  135. } __attribute__ ((aligned(64)));
  136. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  137. struct rcv_desc {
  138. __le16 reference_handle;
  139. __le16 reserved;
  140. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  141. __le64 addr_buffer;
  142. } __packed;
  143. struct status_desc {
  144. __le64 status_desc_data[2];
  145. } __attribute__ ((aligned(16)));
  146. /* UNIFIED ROMIMAGE */
  147. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  148. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  149. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  150. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  151. /*Offsets */
  152. #define QLCNIC_UNI_CHIP_REV_OFF 10
  153. #define QLCNIC_UNI_FLAGS_OFF 11
  154. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  155. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  156. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  157. struct uni_table_desc{
  158. __le32 findex;
  159. __le32 num_entries;
  160. __le32 entry_size;
  161. __le32 reserved[5];
  162. };
  163. struct uni_data_desc{
  164. __le32 findex;
  165. __le32 size;
  166. __le32 reserved[5];
  167. };
  168. /* Flash Defines and Structures */
  169. #define QLCNIC_FLT_LOCATION 0x3F1000
  170. #define QLCNIC_FDT_LOCATION 0x3F0000
  171. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  172. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  173. #define QLCNIC_BOOTLD_REGION 0X72
  174. struct qlcnic_flt_header {
  175. u16 version;
  176. u16 len;
  177. u16 checksum;
  178. u16 reserved;
  179. };
  180. struct qlcnic_flt_entry {
  181. u8 region;
  182. u8 reserved0;
  183. u8 attrib;
  184. u8 reserved1;
  185. u32 size;
  186. u32 start_addr;
  187. u32 end_addr;
  188. };
  189. /* Flash Descriptor Table */
  190. struct qlcnic_fdt {
  191. u32 valid;
  192. u16 ver;
  193. u16 len;
  194. u16 cksum;
  195. u16 unused;
  196. u8 model[16];
  197. u16 mfg_id;
  198. u16 id;
  199. u8 flag;
  200. u8 erase_cmd;
  201. u8 alt_erase_cmd;
  202. u8 write_enable_cmd;
  203. u8 write_enable_bits;
  204. u8 write_statusreg_cmd;
  205. u8 unprotected_sec_cmd;
  206. u8 read_manuf_cmd;
  207. u32 block_size;
  208. u32 alt_block_size;
  209. u32 flash_size;
  210. u32 write_enable_data;
  211. u8 readid_addr_len;
  212. u8 write_disable_bits;
  213. u8 read_dev_id_len;
  214. u8 chip_erase_cmd;
  215. u16 read_timeo;
  216. u8 protected_sec_cmd;
  217. u8 resvd[65];
  218. };
  219. /* Magic number to let user know flash is programmed */
  220. #define QLCNIC_BDINFO_MAGIC 0x12345678
  221. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  222. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  223. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  224. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  225. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  226. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  227. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  228. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  229. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  230. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  231. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  232. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  233. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  234. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  235. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  236. /* Flash memory map */
  237. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  238. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  239. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  240. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  241. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  242. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  243. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  244. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  245. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  246. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  247. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  248. #define QLCNIC_UNIFIED_ROMIMAGE 0
  249. #define QLCNIC_FLASH_ROMIMAGE 1
  250. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  251. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  252. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  253. extern char qlcnic_driver_name[];
  254. extern int qlcnic_use_msi;
  255. extern int qlcnic_use_msi_x;
  256. extern int qlcnic_auto_fw_reset;
  257. extern int qlcnic_load_fw_file;
  258. /* Number of status descriptors to handle per interrupt */
  259. #define MAX_STATUS_HANDLE (64)
  260. /*
  261. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  262. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  263. */
  264. struct qlcnic_skb_frag {
  265. u64 dma;
  266. u64 length;
  267. };
  268. /* Following defines are for the state of the buffers */
  269. #define QLCNIC_BUFFER_FREE 0
  270. #define QLCNIC_BUFFER_BUSY 1
  271. /*
  272. * There will be one qlcnic_buffer per skb packet. These will be
  273. * used to save the dma info for pci_unmap_page()
  274. */
  275. struct qlcnic_cmd_buffer {
  276. struct sk_buff *skb;
  277. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  278. u32 frag_count;
  279. };
  280. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  281. struct qlcnic_rx_buffer {
  282. u16 ref_handle;
  283. struct sk_buff *skb;
  284. struct list_head list;
  285. u64 dma;
  286. };
  287. /* Board types */
  288. #define QLCNIC_GBE 0x01
  289. #define QLCNIC_XGBE 0x02
  290. /*
  291. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  292. * adjusted based on configured MTU.
  293. */
  294. #define QLCNIC_INTR_COAL_TYPE_RX 1
  295. #define QLCNIC_INTR_COAL_TYPE_TX 2
  296. #define QLCNIC_DEF_INTR_COALESCE_RX_TIME_US 3
  297. #define QLCNIC_DEF_INTR_COALESCE_RX_PACKETS 256
  298. #define QLCNIC_DEF_INTR_COALESCE_TX_TIME_US 64
  299. #define QLCNIC_DEF_INTR_COALESCE_TX_PACKETS 64
  300. #define QLCNIC_INTR_DEFAULT 0x04
  301. #define QLCNIC_CONFIG_INTR_COALESCE 3
  302. #define QLCNIC_DEV_INFO_SIZE 1
  303. struct qlcnic_nic_intr_coalesce {
  304. u8 type;
  305. u8 sts_ring_mask;
  306. u16 rx_packets;
  307. u16 rx_time_us;
  308. u16 tx_packets;
  309. u16 tx_time_us;
  310. u16 flag;
  311. u32 timer_out;
  312. };
  313. struct qlcnic_dump_template_hdr {
  314. u32 type;
  315. u32 offset;
  316. u32 size;
  317. u32 cap_mask;
  318. u32 num_entries;
  319. u32 version;
  320. u32 timestamp;
  321. u32 checksum;
  322. u32 drv_cap_mask;
  323. u32 sys_info[3];
  324. u32 saved_state[16];
  325. u32 cap_sizes[8];
  326. u32 ocm_wnd_reg[16];
  327. u32 rsvd[0];
  328. };
  329. struct qlcnic_fw_dump {
  330. u8 clr; /* flag to indicate if dump is cleared */
  331. u8 enable; /* enable/disable dump */
  332. u32 size; /* total size of the dump */
  333. void *data; /* dump data area */
  334. struct qlcnic_dump_template_hdr *tmpl_hdr;
  335. dma_addr_t phys_addr;
  336. void *dma_buffer;
  337. bool use_pex_dma;
  338. };
  339. /*
  340. * One hardware_context{} per adapter
  341. * contains interrupt info as well shared hardware info.
  342. */
  343. struct qlcnic_hardware_context {
  344. void __iomem *pci_base0;
  345. void __iomem *ocm_win_crb;
  346. unsigned long pci_len0;
  347. rwlock_t crb_lock;
  348. struct mutex mem_lock;
  349. u8 revision_id;
  350. u8 pci_func;
  351. u8 linkup;
  352. u8 loopback_state;
  353. u8 beacon_state;
  354. u8 has_link_events;
  355. u8 fw_type;
  356. u8 physical_port;
  357. u8 reset_context;
  358. u8 msix_supported;
  359. u8 max_mac_filters;
  360. u8 mc_enabled;
  361. u8 max_mc_count;
  362. u8 diag_test;
  363. u8 num_msix;
  364. u8 nic_mode;
  365. char diag_cnt;
  366. u16 max_uc_count;
  367. u16 port_type;
  368. u16 board_type;
  369. u16 supported_type;
  370. u16 link_speed;
  371. u16 link_duplex;
  372. u16 link_autoneg;
  373. u16 module_type;
  374. u16 op_mode;
  375. u16 switch_mode;
  376. u16 max_tx_ques;
  377. u16 max_rx_ques;
  378. u16 max_mtu;
  379. u32 msg_enable;
  380. u16 act_pci_func;
  381. u16 max_pci_func;
  382. u32 capabilities;
  383. u32 extra_capability[3];
  384. u32 temp;
  385. u32 int_vec_bit;
  386. u32 fw_hal_version;
  387. u32 port_config;
  388. struct qlcnic_hardware_ops *hw_ops;
  389. struct qlcnic_nic_intr_coalesce coal;
  390. struct qlcnic_fw_dump fw_dump;
  391. struct qlcnic_fdt fdt;
  392. struct qlc_83xx_reset reset;
  393. struct qlc_83xx_idc idc;
  394. struct qlc_83xx_fw_info fw_info;
  395. struct qlcnic_intrpt_config *intr_tbl;
  396. struct qlcnic_sriov *sriov;
  397. u32 *reg_tbl;
  398. u32 *ext_reg_tbl;
  399. u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
  400. u32 mbox_reg[4];
  401. struct qlcnic_mailbox *mailbox;
  402. u8 extend_lb_time;
  403. u8 phys_port_id[ETH_ALEN];
  404. };
  405. struct qlcnic_adapter_stats {
  406. u64 xmitcalled;
  407. u64 xmitfinished;
  408. u64 rxdropped;
  409. u64 txdropped;
  410. u64 csummed;
  411. u64 rx_pkts;
  412. u64 lro_pkts;
  413. u64 rxbytes;
  414. u64 txbytes;
  415. u64 lrobytes;
  416. u64 lso_frames;
  417. u64 xmit_on;
  418. u64 xmit_off;
  419. u64 skb_alloc_failure;
  420. u64 null_rxbuf;
  421. u64 rx_dma_map_error;
  422. u64 tx_dma_map_error;
  423. u64 spurious_intr;
  424. u64 mac_filter_limit_overrun;
  425. };
  426. /*
  427. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  428. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  429. */
  430. struct qlcnic_host_rds_ring {
  431. void __iomem *crb_rcv_producer;
  432. struct rcv_desc *desc_head;
  433. struct qlcnic_rx_buffer *rx_buf_arr;
  434. u32 num_desc;
  435. u32 producer;
  436. u32 dma_size;
  437. u32 skb_size;
  438. u32 flags;
  439. struct list_head free_list;
  440. spinlock_t lock;
  441. dma_addr_t phys_addr;
  442. } ____cacheline_internodealigned_in_smp;
  443. struct qlcnic_host_sds_ring {
  444. u32 consumer;
  445. u32 num_desc;
  446. void __iomem *crb_sts_consumer;
  447. struct qlcnic_host_tx_ring *tx_ring;
  448. struct status_desc *desc_head;
  449. struct qlcnic_adapter *adapter;
  450. struct napi_struct napi;
  451. struct list_head free_list[NUM_RCV_DESC_RINGS];
  452. void __iomem *crb_intr_mask;
  453. int irq;
  454. dma_addr_t phys_addr;
  455. char name[IFNAMSIZ + 12];
  456. } ____cacheline_internodealigned_in_smp;
  457. struct qlcnic_host_tx_ring {
  458. int irq;
  459. void __iomem *crb_intr_mask;
  460. char name[IFNAMSIZ + 12];
  461. u16 ctx_id;
  462. u32 state;
  463. u32 producer;
  464. u32 sw_consumer;
  465. u32 num_desc;
  466. u64 xmit_on;
  467. u64 xmit_off;
  468. u64 xmit_called;
  469. u64 xmit_finished;
  470. void __iomem *crb_cmd_producer;
  471. struct cmd_desc_type0 *desc_head;
  472. struct qlcnic_adapter *adapter;
  473. struct napi_struct napi;
  474. struct qlcnic_cmd_buffer *cmd_buf_arr;
  475. __le32 *hw_consumer;
  476. dma_addr_t phys_addr;
  477. dma_addr_t hw_cons_phys_addr;
  478. struct netdev_queue *txq;
  479. } ____cacheline_internodealigned_in_smp;
  480. /*
  481. * Receive context. There is one such structure per instance of the
  482. * receive processing. Any state information that is relevant to
  483. * the receive, and is must be in this structure. The global data may be
  484. * present elsewhere.
  485. */
  486. struct qlcnic_recv_context {
  487. struct qlcnic_host_rds_ring *rds_rings;
  488. struct qlcnic_host_sds_ring *sds_rings;
  489. u32 state;
  490. u16 context_id;
  491. u16 virt_port;
  492. };
  493. /* HW context creation */
  494. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  495. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  496. /*
  497. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  498. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  499. */
  500. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  501. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  502. #define QLCNIC_CDRP_RSP_OK 0x00000001
  503. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  504. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  505. /*
  506. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  507. * the crb QLCNIC_CDRP_CRB_OFFSET.
  508. */
  509. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  510. #define QLCNIC_RCODE_SUCCESS 0
  511. #define QLCNIC_RCODE_INVALID_ARGS 6
  512. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  513. #define QLCNIC_RCODE_NOT_PERMITTED 10
  514. #define QLCNIC_RCODE_NOT_IMPL 15
  515. #define QLCNIC_RCODE_INVALID 16
  516. #define QLCNIC_RCODE_TIMEOUT 17
  517. #define QLCNIC_DESTROY_CTX_RESET 0
  518. /*
  519. * Capabilities Announced
  520. */
  521. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  522. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  523. #define QLCNIC_CAP0_LSO (1 << 6)
  524. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  525. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  526. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  527. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  528. #define QLCNIC_CAP0_TX_MULTI (1 << 22)
  529. /*
  530. * Context state
  531. */
  532. #define QLCNIC_HOST_CTX_STATE_FREED 0
  533. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  534. /*
  535. * Rx context
  536. */
  537. struct qlcnic_hostrq_sds_ring {
  538. __le64 host_phys_addr; /* Ring base addr */
  539. __le32 ring_size; /* Ring entries */
  540. __le16 msi_index;
  541. __le16 rsvd; /* Padding */
  542. } __packed;
  543. struct qlcnic_hostrq_rds_ring {
  544. __le64 host_phys_addr; /* Ring base addr */
  545. __le64 buff_size; /* Packet buffer size */
  546. __le32 ring_size; /* Ring entries */
  547. __le32 ring_kind; /* Class of ring */
  548. } __packed;
  549. struct qlcnic_hostrq_rx_ctx {
  550. __le64 host_rsp_dma_addr; /* Response dma'd here */
  551. __le32 capabilities[4]; /* Flag bit vector */
  552. __le32 host_int_crb_mode; /* Interrupt crb usage */
  553. __le32 host_rds_crb_mode; /* RDS crb usage */
  554. /* These ring offsets are relative to data[0] below */
  555. __le32 rds_ring_offset; /* Offset to RDS config */
  556. __le32 sds_ring_offset; /* Offset to SDS config */
  557. __le16 num_rds_rings; /* Count of RDS rings */
  558. __le16 num_sds_rings; /* Count of SDS rings */
  559. __le16 valid_field_offset;
  560. u8 txrx_sds_binding;
  561. u8 msix_handler;
  562. u8 reserved[128]; /* reserve space for future expansion*/
  563. /* MUST BE 64-bit aligned.
  564. The following is packed:
  565. - N hostrq_rds_rings
  566. - N hostrq_sds_rings */
  567. char data[0];
  568. } __packed;
  569. struct qlcnic_cardrsp_rds_ring{
  570. __le32 host_producer_crb; /* Crb to use */
  571. __le32 rsvd1; /* Padding */
  572. } __packed;
  573. struct qlcnic_cardrsp_sds_ring {
  574. __le32 host_consumer_crb; /* Crb to use */
  575. __le32 interrupt_crb; /* Crb to use */
  576. } __packed;
  577. struct qlcnic_cardrsp_rx_ctx {
  578. /* These ring offsets are relative to data[0] below */
  579. __le32 rds_ring_offset; /* Offset to RDS config */
  580. __le32 sds_ring_offset; /* Offset to SDS config */
  581. __le32 host_ctx_state; /* Starting State */
  582. __le32 num_fn_per_port; /* How many PCI fn share the port */
  583. __le16 num_rds_rings; /* Count of RDS rings */
  584. __le16 num_sds_rings; /* Count of SDS rings */
  585. __le16 context_id; /* Handle for context */
  586. u8 phys_port; /* Physical id of port */
  587. u8 virt_port; /* Virtual/Logical id of port */
  588. u8 reserved[128]; /* save space for future expansion */
  589. /* MUST BE 64-bit aligned.
  590. The following is packed:
  591. - N cardrsp_rds_rings
  592. - N cardrs_sds_rings */
  593. char data[0];
  594. } __packed;
  595. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  596. (sizeof(HOSTRQ_RX) + \
  597. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  598. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  599. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  600. (sizeof(CARDRSP_RX) + \
  601. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  602. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  603. /*
  604. * Tx context
  605. */
  606. struct qlcnic_hostrq_cds_ring {
  607. __le64 host_phys_addr; /* Ring base addr */
  608. __le32 ring_size; /* Ring entries */
  609. __le32 rsvd; /* Padding */
  610. } __packed;
  611. struct qlcnic_hostrq_tx_ctx {
  612. __le64 host_rsp_dma_addr; /* Response dma'd here */
  613. __le64 cmd_cons_dma_addr; /* */
  614. __le64 dummy_dma_addr; /* */
  615. __le32 capabilities[4]; /* Flag bit vector */
  616. __le32 host_int_crb_mode; /* Interrupt crb usage */
  617. __le32 rsvd1; /* Padding */
  618. __le16 rsvd2; /* Padding */
  619. __le16 interrupt_ctl;
  620. __le16 msi_index;
  621. __le16 rsvd3; /* Padding */
  622. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  623. u8 reserved[128]; /* future expansion */
  624. } __packed;
  625. struct qlcnic_cardrsp_cds_ring {
  626. __le32 host_producer_crb; /* Crb to use */
  627. __le32 interrupt_crb; /* Crb to use */
  628. } __packed;
  629. struct qlcnic_cardrsp_tx_ctx {
  630. __le32 host_ctx_state; /* Starting state */
  631. __le16 context_id; /* Handle for context */
  632. u8 phys_port; /* Physical id of port */
  633. u8 virt_port; /* Virtual/Logical id of port */
  634. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  635. u8 reserved[128]; /* future expansion */
  636. } __packed;
  637. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  638. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  639. /* CRB */
  640. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  641. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  642. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  643. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  644. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  645. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  646. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  647. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  648. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  649. /* MAC */
  650. #define MC_COUNT_P3P 38
  651. #define QLCNIC_MAC_NOOP 0
  652. #define QLCNIC_MAC_ADD 1
  653. #define QLCNIC_MAC_DEL 2
  654. #define QLCNIC_MAC_VLAN_ADD 3
  655. #define QLCNIC_MAC_VLAN_DEL 4
  656. struct qlcnic_mac_list_s {
  657. struct list_head list;
  658. uint8_t mac_addr[ETH_ALEN+2];
  659. };
  660. /* MAC Learn */
  661. #define NO_MAC_LEARN 0
  662. #define DRV_MAC_LEARN 1
  663. #define FDB_MAC_LEARN 2
  664. #define QLCNIC_HOST_REQUEST 0x13
  665. #define QLCNIC_REQUEST 0x14
  666. #define QLCNIC_MAC_EVENT 0x1
  667. #define QLCNIC_IP_UP 2
  668. #define QLCNIC_IP_DOWN 3
  669. #define QLCNIC_ILB_MODE 0x1
  670. #define QLCNIC_ELB_MODE 0x2
  671. #define QLCNIC_LINKEVENT 0x1
  672. #define QLCNIC_LB_RESPONSE 0x2
  673. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  674. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  675. /*
  676. * Driver --> Firmware
  677. */
  678. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  679. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  680. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  681. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  682. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  683. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  684. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  685. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  686. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  687. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  688. /*
  689. * Firmware --> Driver
  690. */
  691. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  692. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
  693. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  694. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  695. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  696. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  697. /* Capabilites received */
  698. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  699. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  700. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  701. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  702. #define QLCNIC_FW_CAPABILITY_2_MULTI_TX BIT_4
  703. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  704. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  705. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  706. #define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
  707. #define QLCNIC_FW_CAPABILITY_SET_DRV_VER BIT_5
  708. #define QLCNIC_FW_CAPABILITY_2_BEACON BIT_7
  709. /* module types */
  710. #define LINKEVENT_MODULE_NOT_PRESENT 1
  711. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  712. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  713. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  714. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  715. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  716. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  717. #define LINKEVENT_MODULE_TWINAX 8
  718. #define LINKSPEED_10GBPS 10000
  719. #define LINKSPEED_1GBPS 1000
  720. #define LINKSPEED_100MBPS 100
  721. #define LINKSPEED_10MBPS 10
  722. #define LINKSPEED_ENCODED_10MBPS 0
  723. #define LINKSPEED_ENCODED_100MBPS 1
  724. #define LINKSPEED_ENCODED_1GBPS 2
  725. #define LINKEVENT_AUTONEG_DISABLED 0
  726. #define LINKEVENT_AUTONEG_ENABLED 1
  727. #define LINKEVENT_HALF_DUPLEX 0
  728. #define LINKEVENT_FULL_DUPLEX 1
  729. #define LINKEVENT_LINKSPEED_MBPS 0
  730. #define LINKEVENT_LINKSPEED_ENCODED 1
  731. /* firmware response header:
  732. * 63:58 - message type
  733. * 57:56 - owner
  734. * 55:53 - desc count
  735. * 52:48 - reserved
  736. * 47:40 - completion id
  737. * 39:32 - opcode
  738. * 31:16 - error code
  739. * 15:00 - reserved
  740. */
  741. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  742. ((msg_hdr >> 32) & 0xFF)
  743. struct qlcnic_fw_msg {
  744. union {
  745. struct {
  746. u64 hdr;
  747. u64 body[7];
  748. };
  749. u64 words[8];
  750. };
  751. };
  752. struct qlcnic_nic_req {
  753. __le64 qhdr;
  754. __le64 req_hdr;
  755. __le64 words[6];
  756. } __packed;
  757. struct qlcnic_mac_req {
  758. u8 op;
  759. u8 tag;
  760. u8 mac_addr[6];
  761. };
  762. struct qlcnic_vlan_req {
  763. __le16 vlan_id;
  764. __le16 rsvd[3];
  765. } __packed;
  766. struct qlcnic_ipaddr {
  767. __be32 ipv4;
  768. __be32 ipv6[4];
  769. };
  770. #define QLCNIC_MSI_ENABLED 0x02
  771. #define QLCNIC_MSIX_ENABLED 0x04
  772. #define QLCNIC_LRO_ENABLED 0x01
  773. #define QLCNIC_LRO_DISABLED 0x00
  774. #define QLCNIC_BRIDGE_ENABLED 0X10
  775. #define QLCNIC_DIAG_ENABLED 0x20
  776. #define QLCNIC_ESWITCH_ENABLED 0x40
  777. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  778. #define QLCNIC_TAGGING_ENABLED 0x100
  779. #define QLCNIC_MACSPOOF 0x200
  780. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  781. #define QLCNIC_PROMISC_DISABLED 0x800
  782. #define QLCNIC_NEED_FLR 0x1000
  783. #define QLCNIC_FW_RESET_OWNER 0x2000
  784. #define QLCNIC_FW_HANG 0x4000
  785. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  786. #define QLCNIC_TX_INTR_SHARED 0x10000
  787. #define QLCNIC_APP_CHANGED_FLAGS 0x20000
  788. #define QLCNIC_HAS_PHYS_PORT_ID 0x40000
  789. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  790. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  791. #define QLCNIC_IS_TSO_CAPABLE(adapter) \
  792. ((adapter)->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  793. #define QLCNIC_BEACON_EANBLE 0xC
  794. #define QLCNIC_BEACON_DISABLE 0xD
  795. #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
  796. #define QLCNIC_DEF_NUM_TX_RINGS 4
  797. #define QLCNIC_MSIX_TBL_SPACE 8192
  798. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  799. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  800. #define QLCNIC_NETDEV_WEIGHT 128
  801. #define QLCNIC_ADAPTER_UP_MAGIC 777
  802. #define __QLCNIC_FW_ATTACHED 0
  803. #define __QLCNIC_DEV_UP 1
  804. #define __QLCNIC_RESETTING 2
  805. #define __QLCNIC_START_FW 4
  806. #define __QLCNIC_AER 5
  807. #define __QLCNIC_DIAG_RES_ALLOC 6
  808. #define __QLCNIC_LED_ENABLE 7
  809. #define __QLCNIC_ELB_INPROGRESS 8
  810. #define __QLCNIC_MULTI_TX_UNIQUE 9
  811. #define __QLCNIC_SRIOV_ENABLE 10
  812. #define __QLCNIC_SRIOV_CAPABLE 11
  813. #define __QLCNIC_MBX_POLL_ENABLE 12
  814. #define __QLCNIC_DIAG_MODE 13
  815. #define QLCNIC_INTERRUPT_TEST 1
  816. #define QLCNIC_LOOPBACK_TEST 2
  817. #define QLCNIC_LED_TEST 3
  818. #define QLCNIC_FILTER_AGE 80
  819. #define QLCNIC_READD_AGE 20
  820. #define QLCNIC_LB_MAX_FILTERS 64
  821. #define QLCNIC_LB_BUCKET_SIZE 32
  822. #define QLCNIC_ILB_MAX_RCV_LOOP 10
  823. struct qlcnic_filter {
  824. struct hlist_node fnode;
  825. u8 faddr[ETH_ALEN];
  826. u16 vlan_id;
  827. unsigned long ftime;
  828. };
  829. struct qlcnic_filter_hash {
  830. struct hlist_head *fhead;
  831. u8 fnum;
  832. u16 fmax;
  833. u16 fbucket_size;
  834. };
  835. /* Mailbox specific data structures */
  836. struct qlcnic_mailbox {
  837. struct workqueue_struct *work_q;
  838. struct qlcnic_adapter *adapter;
  839. struct qlcnic_mbx_ops *ops;
  840. struct work_struct work;
  841. struct completion completion;
  842. struct list_head cmd_q;
  843. unsigned long status;
  844. spinlock_t queue_lock; /* Mailbox queue lock */
  845. spinlock_t aen_lock; /* Mailbox response/AEN lock */
  846. atomic_t rsp_status;
  847. u32 num_cmds;
  848. };
  849. struct qlcnic_adapter {
  850. struct qlcnic_hardware_context *ahw;
  851. struct qlcnic_recv_context *recv_ctx;
  852. struct qlcnic_host_tx_ring *tx_ring;
  853. struct net_device *netdev;
  854. struct pci_dev *pdev;
  855. unsigned long state;
  856. u32 flags;
  857. int max_drv_tx_rings;
  858. u16 num_txd;
  859. u16 num_rxd;
  860. u16 num_jumbo_rxd;
  861. u16 max_rxd;
  862. u16 max_jumbo_rxd;
  863. u8 max_rds_rings;
  864. u8 max_sds_rings;
  865. u8 rx_csum;
  866. u8 portnum;
  867. u8 fw_wait_cnt;
  868. u8 fw_fail_cnt;
  869. u8 tx_timeo_cnt;
  870. u8 need_fw_reset;
  871. u8 reset_ctx_cnt;
  872. u16 is_up;
  873. u16 rx_pvid;
  874. u16 tx_pvid;
  875. u32 irq;
  876. u32 heartbeat;
  877. u8 dev_state;
  878. u8 reset_ack_timeo;
  879. u8 dev_init_timeo;
  880. u8 mac_addr[ETH_ALEN];
  881. u64 dev_rst_time;
  882. bool drv_mac_learn;
  883. bool fdb_mac_learn;
  884. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  885. u8 flash_mfg_id;
  886. struct qlcnic_npar_info *npars;
  887. struct qlcnic_eswitch *eswitch;
  888. struct qlcnic_nic_template *nic_ops;
  889. struct qlcnic_adapter_stats stats;
  890. struct list_head mac_list;
  891. void __iomem *tgt_mask_reg;
  892. void __iomem *tgt_status_reg;
  893. void __iomem *crb_int_state_reg;
  894. void __iomem *isr_int_vec;
  895. struct msix_entry *msix_entries;
  896. struct workqueue_struct *qlcnic_wq;
  897. struct delayed_work fw_work;
  898. struct delayed_work idc_aen_work;
  899. struct delayed_work mbx_poll_work;
  900. struct qlcnic_filter_hash fhash;
  901. struct qlcnic_filter_hash rx_fhash;
  902. struct list_head vf_mc_list;
  903. spinlock_t tx_clean_lock;
  904. spinlock_t mac_learn_lock;
  905. /* spinlock for catching rcv filters for eswitch traffic */
  906. spinlock_t rx_mac_learn_lock;
  907. u32 file_prd_off; /*File fw product offset*/
  908. u32 fw_version;
  909. u32 offload_flags;
  910. const struct firmware *fw;
  911. };
  912. struct qlcnic_info_le {
  913. __le16 pci_func;
  914. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  915. __le16 phys_port;
  916. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  917. __le32 capabilities;
  918. u8 max_mac_filters;
  919. u8 reserved1;
  920. __le16 max_mtu;
  921. __le16 max_tx_ques;
  922. __le16 max_rx_ques;
  923. __le16 min_tx_bw;
  924. __le16 max_tx_bw;
  925. __le32 op_type;
  926. __le16 max_bw_reg_offset;
  927. __le16 max_linkspeed_reg_offset;
  928. __le32 capability1;
  929. __le32 capability2;
  930. __le32 capability3;
  931. __le16 max_tx_mac_filters;
  932. __le16 max_rx_mcast_mac_filters;
  933. __le16 max_rx_ucast_mac_filters;
  934. __le16 max_rx_ip_addr;
  935. __le16 max_rx_lro_flow;
  936. __le16 max_rx_status_rings;
  937. __le16 max_rx_buf_rings;
  938. __le16 max_tx_vlan_keys;
  939. u8 total_pf;
  940. u8 total_rss_engines;
  941. __le16 max_vports;
  942. __le16 linkstate_reg_offset;
  943. __le16 bit_offsets;
  944. __le16 max_local_ipv6_addrs;
  945. __le16 max_remote_ipv6_addrs;
  946. u8 reserved2[56];
  947. } __packed;
  948. struct qlcnic_info {
  949. u16 pci_func;
  950. u16 op_mode;
  951. u16 phys_port;
  952. u16 switch_mode;
  953. u32 capabilities;
  954. u8 max_mac_filters;
  955. u16 max_mtu;
  956. u16 max_tx_ques;
  957. u16 max_rx_ques;
  958. u16 min_tx_bw;
  959. u16 max_tx_bw;
  960. u32 op_type;
  961. u16 max_bw_reg_offset;
  962. u16 max_linkspeed_reg_offset;
  963. u32 capability1;
  964. u32 capability2;
  965. u32 capability3;
  966. u16 max_tx_mac_filters;
  967. u16 max_rx_mcast_mac_filters;
  968. u16 max_rx_ucast_mac_filters;
  969. u16 max_rx_ip_addr;
  970. u16 max_rx_lro_flow;
  971. u16 max_rx_status_rings;
  972. u16 max_rx_buf_rings;
  973. u16 max_tx_vlan_keys;
  974. u8 total_pf;
  975. u8 total_rss_engines;
  976. u16 max_vports;
  977. u16 linkstate_reg_offset;
  978. u16 bit_offsets;
  979. u16 max_local_ipv6_addrs;
  980. u16 max_remote_ipv6_addrs;
  981. };
  982. struct qlcnic_pci_info_le {
  983. __le16 id; /* pci function id */
  984. __le16 active; /* 1 = Enabled */
  985. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  986. __le16 default_port; /* default port number */
  987. __le16 tx_min_bw; /* Multiple of 100mbpc */
  988. __le16 tx_max_bw;
  989. __le16 reserved1[2];
  990. u8 mac[ETH_ALEN];
  991. __le16 func_count;
  992. u8 reserved2[104];
  993. } __packed;
  994. struct qlcnic_pci_info {
  995. u16 id;
  996. u16 active;
  997. u16 type;
  998. u16 default_port;
  999. u16 tx_min_bw;
  1000. u16 tx_max_bw;
  1001. u8 mac[ETH_ALEN];
  1002. u16 func_count;
  1003. };
  1004. struct qlcnic_npar_info {
  1005. u16 pvid;
  1006. u16 min_bw;
  1007. u16 max_bw;
  1008. u8 phy_port;
  1009. u8 type;
  1010. u8 active;
  1011. u8 enable_pm;
  1012. u8 dest_npar;
  1013. u8 discard_tagged;
  1014. u8 mac_override;
  1015. u8 mac_anti_spoof;
  1016. u8 promisc_mode;
  1017. u8 offload_flags;
  1018. u8 pci_func;
  1019. };
  1020. struct qlcnic_eswitch {
  1021. u8 port;
  1022. u8 active_vports;
  1023. u8 active_vlans;
  1024. u8 active_ucast_filters;
  1025. u8 max_ucast_filters;
  1026. u8 max_active_vlans;
  1027. u32 flags;
  1028. #define QLCNIC_SWITCH_ENABLE BIT_1
  1029. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  1030. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  1031. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  1032. };
  1033. /* Return codes for Error handling */
  1034. #define QL_STATUS_INVALID_PARAM -1
  1035. #define MAX_BW 100 /* % of link speed */
  1036. #define MAX_VLAN_ID 4095
  1037. #define MIN_VLAN_ID 2
  1038. #define DEFAULT_MAC_LEARN 1
  1039. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  1040. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  1041. struct qlcnic_pci_func_cfg {
  1042. u16 func_type;
  1043. u16 min_bw;
  1044. u16 max_bw;
  1045. u16 port_num;
  1046. u8 pci_func;
  1047. u8 func_state;
  1048. u8 def_mac_addr[6];
  1049. };
  1050. struct qlcnic_npar_func_cfg {
  1051. u32 fw_capab;
  1052. u16 port_num;
  1053. u16 min_bw;
  1054. u16 max_bw;
  1055. u16 max_tx_queues;
  1056. u16 max_rx_queues;
  1057. u8 pci_func;
  1058. u8 op_mode;
  1059. };
  1060. struct qlcnic_pm_func_cfg {
  1061. u8 pci_func;
  1062. u8 action;
  1063. u8 dest_npar;
  1064. u8 reserved[5];
  1065. };
  1066. struct qlcnic_esw_func_cfg {
  1067. u16 vlan_id;
  1068. u8 op_mode;
  1069. u8 op_type;
  1070. u8 pci_func;
  1071. u8 host_vlan_tag;
  1072. u8 promisc_mode;
  1073. u8 discard_tagged;
  1074. u8 mac_override;
  1075. u8 mac_anti_spoof;
  1076. u8 offload_flags;
  1077. u8 reserved[5];
  1078. };
  1079. #define QLCNIC_STATS_VERSION 1
  1080. #define QLCNIC_STATS_PORT 1
  1081. #define QLCNIC_STATS_ESWITCH 2
  1082. #define QLCNIC_QUERY_RX_COUNTER 0
  1083. #define QLCNIC_QUERY_TX_COUNTER 1
  1084. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  1085. #define QLCNIC_FILL_STATS(VAL1) \
  1086. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  1087. #define QLCNIC_MAC_STATS 1
  1088. #define QLCNIC_ESW_STATS 2
  1089. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  1090. do { \
  1091. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  1092. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1093. (VAL1) = (VAL2); \
  1094. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  1095. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1096. (VAL1) += (VAL2); \
  1097. } while (0)
  1098. struct qlcnic_mac_statistics_le {
  1099. __le64 mac_tx_frames;
  1100. __le64 mac_tx_bytes;
  1101. __le64 mac_tx_mcast_pkts;
  1102. __le64 mac_tx_bcast_pkts;
  1103. __le64 mac_tx_pause_cnt;
  1104. __le64 mac_tx_ctrl_pkt;
  1105. __le64 mac_tx_lt_64b_pkts;
  1106. __le64 mac_tx_lt_127b_pkts;
  1107. __le64 mac_tx_lt_255b_pkts;
  1108. __le64 mac_tx_lt_511b_pkts;
  1109. __le64 mac_tx_lt_1023b_pkts;
  1110. __le64 mac_tx_lt_1518b_pkts;
  1111. __le64 mac_tx_gt_1518b_pkts;
  1112. __le64 rsvd1[3];
  1113. __le64 mac_rx_frames;
  1114. __le64 mac_rx_bytes;
  1115. __le64 mac_rx_mcast_pkts;
  1116. __le64 mac_rx_bcast_pkts;
  1117. __le64 mac_rx_pause_cnt;
  1118. __le64 mac_rx_ctrl_pkt;
  1119. __le64 mac_rx_lt_64b_pkts;
  1120. __le64 mac_rx_lt_127b_pkts;
  1121. __le64 mac_rx_lt_255b_pkts;
  1122. __le64 mac_rx_lt_511b_pkts;
  1123. __le64 mac_rx_lt_1023b_pkts;
  1124. __le64 mac_rx_lt_1518b_pkts;
  1125. __le64 mac_rx_gt_1518b_pkts;
  1126. __le64 rsvd2[3];
  1127. __le64 mac_rx_length_error;
  1128. __le64 mac_rx_length_small;
  1129. __le64 mac_rx_length_large;
  1130. __le64 mac_rx_jabber;
  1131. __le64 mac_rx_dropped;
  1132. __le64 mac_rx_crc_error;
  1133. __le64 mac_align_error;
  1134. } __packed;
  1135. struct qlcnic_mac_statistics {
  1136. u64 mac_tx_frames;
  1137. u64 mac_tx_bytes;
  1138. u64 mac_tx_mcast_pkts;
  1139. u64 mac_tx_bcast_pkts;
  1140. u64 mac_tx_pause_cnt;
  1141. u64 mac_tx_ctrl_pkt;
  1142. u64 mac_tx_lt_64b_pkts;
  1143. u64 mac_tx_lt_127b_pkts;
  1144. u64 mac_tx_lt_255b_pkts;
  1145. u64 mac_tx_lt_511b_pkts;
  1146. u64 mac_tx_lt_1023b_pkts;
  1147. u64 mac_tx_lt_1518b_pkts;
  1148. u64 mac_tx_gt_1518b_pkts;
  1149. u64 rsvd1[3];
  1150. u64 mac_rx_frames;
  1151. u64 mac_rx_bytes;
  1152. u64 mac_rx_mcast_pkts;
  1153. u64 mac_rx_bcast_pkts;
  1154. u64 mac_rx_pause_cnt;
  1155. u64 mac_rx_ctrl_pkt;
  1156. u64 mac_rx_lt_64b_pkts;
  1157. u64 mac_rx_lt_127b_pkts;
  1158. u64 mac_rx_lt_255b_pkts;
  1159. u64 mac_rx_lt_511b_pkts;
  1160. u64 mac_rx_lt_1023b_pkts;
  1161. u64 mac_rx_lt_1518b_pkts;
  1162. u64 mac_rx_gt_1518b_pkts;
  1163. u64 rsvd2[3];
  1164. u64 mac_rx_length_error;
  1165. u64 mac_rx_length_small;
  1166. u64 mac_rx_length_large;
  1167. u64 mac_rx_jabber;
  1168. u64 mac_rx_dropped;
  1169. u64 mac_rx_crc_error;
  1170. u64 mac_align_error;
  1171. };
  1172. struct qlcnic_esw_stats_le {
  1173. __le16 context_id;
  1174. __le16 version;
  1175. __le16 size;
  1176. __le16 unused;
  1177. __le64 unicast_frames;
  1178. __le64 multicast_frames;
  1179. __le64 broadcast_frames;
  1180. __le64 dropped_frames;
  1181. __le64 errors;
  1182. __le64 local_frames;
  1183. __le64 numbytes;
  1184. __le64 rsvd[3];
  1185. } __packed;
  1186. struct __qlcnic_esw_statistics {
  1187. u16 context_id;
  1188. u16 version;
  1189. u16 size;
  1190. u16 unused;
  1191. u64 unicast_frames;
  1192. u64 multicast_frames;
  1193. u64 broadcast_frames;
  1194. u64 dropped_frames;
  1195. u64 errors;
  1196. u64 local_frames;
  1197. u64 numbytes;
  1198. u64 rsvd[3];
  1199. };
  1200. struct qlcnic_esw_statistics {
  1201. struct __qlcnic_esw_statistics rx;
  1202. struct __qlcnic_esw_statistics tx;
  1203. };
  1204. #define QLCNIC_DUMP_MASK_DEF 0x1f
  1205. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1206. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1207. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1208. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1209. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1210. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1211. struct _cdrp_cmd {
  1212. u32 num;
  1213. u32 *arg;
  1214. };
  1215. struct qlcnic_cmd_args {
  1216. struct completion completion;
  1217. struct list_head list;
  1218. struct _cdrp_cmd req;
  1219. struct _cdrp_cmd rsp;
  1220. atomic_t rsp_status;
  1221. int pay_size;
  1222. u32 rsp_opcode;
  1223. u32 total_cmds;
  1224. u32 op_type;
  1225. u32 type;
  1226. u32 cmd_op;
  1227. u32 *hdr; /* Back channel message header */
  1228. u32 *pay; /* Back channel message payload */
  1229. u8 func_num;
  1230. };
  1231. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1232. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1233. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1234. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1235. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1236. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1237. #define ADDR_IN_RANGE(addr, low, high) \
  1238. (((addr) < (high)) && ((addr) >= (low)))
  1239. #define QLCRD32(adapter, off, err) \
  1240. (adapter->ahw->hw_ops->read_reg)(adapter, off, err)
  1241. #define QLCWR32(adapter, off, val) \
  1242. adapter->ahw->hw_ops->write_reg(adapter, off, val)
  1243. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1244. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1245. #define qlcnic_rom_lock(a) \
  1246. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1247. #define qlcnic_rom_unlock(a) \
  1248. qlcnic_pcie_sem_unlock((a), 2)
  1249. #define qlcnic_phy_lock(a) \
  1250. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1251. #define qlcnic_phy_unlock(a) \
  1252. qlcnic_pcie_sem_unlock((a), 3)
  1253. #define qlcnic_sw_lock(a) \
  1254. qlcnic_pcie_sem_lock((a), 6, 0)
  1255. #define qlcnic_sw_unlock(a) \
  1256. qlcnic_pcie_sem_unlock((a), 6)
  1257. #define crb_win_lock(a) \
  1258. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1259. #define crb_win_unlock(a) \
  1260. qlcnic_pcie_sem_unlock((a), 7)
  1261. #define __QLCNIC_MAX_LED_RATE 0xf
  1262. #define __QLCNIC_MAX_LED_STATE 0x2
  1263. #define MAX_CTL_CHECK 1000
  1264. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1265. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1266. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1267. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1268. /* Functions from qlcnic_init.c */
  1269. void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
  1270. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1271. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1272. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1273. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1274. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1275. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1276. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1277. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1278. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1279. u8 *bytes, size_t size);
  1280. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1281. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1282. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
  1283. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1284. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1285. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1286. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1287. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1288. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1289. void qlcnic_release_tx_buffers(struct qlcnic_adapter *,
  1290. struct qlcnic_host_tx_ring *);
  1291. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1292. void qlcnic_watchdog_task(struct work_struct *work);
  1293. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1294. struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
  1295. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1296. void qlcnic_set_multi(struct net_device *netdev);
  1297. void __qlcnic_set_multi(struct net_device *, u16);
  1298. int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *, u16);
  1299. int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
  1300. void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter);
  1301. int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *);
  1302. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1303. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *, u32);
  1304. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1305. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1306. netdev_features_t features);
  1307. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1308. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1309. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1310. void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
  1311. /* Functions from qlcnic_ethtool.c */
  1312. int qlcnic_check_loopback_buff(unsigned char *, u8 []);
  1313. int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
  1314. int qlcnic_loopback_test(struct net_device *, u8);
  1315. /* Functions from qlcnic_main.c */
  1316. int qlcnic_reset_context(struct qlcnic_adapter *);
  1317. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1318. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1319. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1320. int qlcnic_set_max_rss(struct qlcnic_adapter *, u8, int);
  1321. int qlcnic_validate_max_rss(struct qlcnic_adapter *, __u32);
  1322. int qlcnic_validate_max_tx_rings(struct qlcnic_adapter *, int);
  1323. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1324. void qlcnic_82xx_set_mac_filter_count(struct qlcnic_adapter *);
  1325. int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
  1326. void qlcnic_set_drv_version(struct qlcnic_adapter *);
  1327. /* eSwitch management functions */
  1328. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1329. struct qlcnic_esw_func_cfg *);
  1330. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1331. struct qlcnic_esw_func_cfg *);
  1332. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1333. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1334. struct __qlcnic_esw_statistics *);
  1335. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1336. struct __qlcnic_esw_statistics *);
  1337. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1338. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1339. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
  1340. int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
  1341. void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
  1342. void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
  1343. void qlcnic_free_tx_rings(struct qlcnic_adapter *);
  1344. int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
  1345. void qlcnic_dump_mbx(struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1346. void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
  1347. void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
  1348. void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
  1349. void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
  1350. void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
  1351. void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
  1352. int qlcnic_82xx_get_settings(struct qlcnic_adapter *, struct ethtool_cmd *);
  1353. int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
  1354. int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
  1355. void qlcnic_set_vlan_config(struct qlcnic_adapter *,
  1356. struct qlcnic_esw_func_cfg *);
  1357. void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
  1358. struct qlcnic_esw_func_cfg *);
  1359. void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1360. int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1361. void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1362. void qlcnic_detach(struct qlcnic_adapter *);
  1363. void qlcnic_teardown_intr(struct qlcnic_adapter *);
  1364. int qlcnic_attach(struct qlcnic_adapter *);
  1365. int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1366. void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
  1367. int qlcnic_check_temp(struct qlcnic_adapter *);
  1368. int qlcnic_init_pci_info(struct qlcnic_adapter *);
  1369. int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
  1370. int qlcnic_reset_npar_config(struct qlcnic_adapter *);
  1371. int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
  1372. void qlcnic_add_lb_filter(struct qlcnic_adapter *, struct sk_buff *, int, u16);
  1373. int qlcnic_get_beacon_state(struct qlcnic_adapter *, u8 *);
  1374. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
  1375. int qlcnic_read_mac_addr(struct qlcnic_adapter *);
  1376. int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
  1377. void qlcnic_set_netdev_features(struct qlcnic_adapter *,
  1378. struct qlcnic_esw_func_cfg *);
  1379. void qlcnic_sriov_vf_schedule_multi(struct net_device *);
  1380. void qlcnic_vf_add_mc_list(struct net_device *, u16);
  1381. /*
  1382. * QLOGIC Board information
  1383. */
  1384. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1385. struct qlcnic_board_info {
  1386. unsigned short vendor;
  1387. unsigned short device;
  1388. unsigned short sub_vendor;
  1389. unsigned short sub_device;
  1390. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1391. };
  1392. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1393. {
  1394. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1395. return tx_ring->sw_consumer - tx_ring->producer;
  1396. else
  1397. return tx_ring->sw_consumer + tx_ring->num_desc -
  1398. tx_ring->producer;
  1399. }
  1400. static inline int qlcnic_set_real_num_queues(struct qlcnic_adapter *adapter,
  1401. struct net_device *netdev)
  1402. {
  1403. int err, tx_q;
  1404. tx_q = adapter->max_drv_tx_rings;
  1405. netdev->num_tx_queues = tx_q;
  1406. netdev->real_num_tx_queues = tx_q;
  1407. err = netif_set_real_num_tx_queues(netdev, tx_q);
  1408. if (err)
  1409. dev_err(&adapter->pdev->dev, "failed to set %d Tx queues\n",
  1410. tx_q);
  1411. else
  1412. dev_info(&adapter->pdev->dev, "set %d Tx queues\n", tx_q);
  1413. return err;
  1414. }
  1415. struct qlcnic_nic_template {
  1416. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1417. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1418. int (*start_firmware) (struct qlcnic_adapter *);
  1419. int (*init_driver) (struct qlcnic_adapter *);
  1420. void (*request_reset) (struct qlcnic_adapter *, u32);
  1421. void (*cancel_idc_work) (struct qlcnic_adapter *);
  1422. int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
  1423. void (*napi_del)(struct qlcnic_adapter *);
  1424. void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
  1425. irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
  1426. int (*shutdown)(struct pci_dev *);
  1427. int (*resume)(struct qlcnic_adapter *);
  1428. };
  1429. struct qlcnic_mbx_ops {
  1430. int (*enqueue_cmd) (struct qlcnic_adapter *,
  1431. struct qlcnic_cmd_args *, unsigned long *);
  1432. void (*dequeue_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1433. void (*decode_resp) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1434. void (*encode_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1435. void (*nofity_fw) (struct qlcnic_adapter *, u8);
  1436. };
  1437. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *);
  1438. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *);
  1439. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx);
  1440. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx);
  1441. /* Adapter hardware abstraction */
  1442. struct qlcnic_hardware_ops {
  1443. void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1444. void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1445. int (*read_reg) (struct qlcnic_adapter *, ulong, int *);
  1446. int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
  1447. void (*get_ocm_win) (struct qlcnic_hardware_context *);
  1448. int (*get_mac_address) (struct qlcnic_adapter *, u8 *, u8);
  1449. int (*setup_intr) (struct qlcnic_adapter *, u8, int);
  1450. int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
  1451. struct qlcnic_adapter *, u32);
  1452. int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1453. void (*get_func_no) (struct qlcnic_adapter *);
  1454. int (*api_lock) (struct qlcnic_adapter *);
  1455. void (*api_unlock) (struct qlcnic_adapter *);
  1456. void (*add_sysfs) (struct qlcnic_adapter *);
  1457. void (*remove_sysfs) (struct qlcnic_adapter *);
  1458. void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
  1459. int (*create_rx_ctx) (struct qlcnic_adapter *);
  1460. int (*create_tx_ctx) (struct qlcnic_adapter *,
  1461. struct qlcnic_host_tx_ring *, int);
  1462. void (*del_rx_ctx) (struct qlcnic_adapter *);
  1463. void (*del_tx_ctx) (struct qlcnic_adapter *,
  1464. struct qlcnic_host_tx_ring *);
  1465. int (*setup_link_event) (struct qlcnic_adapter *, int);
  1466. int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1467. int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
  1468. int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
  1469. int (*change_macvlan) (struct qlcnic_adapter *, u8*, u16, u8);
  1470. void (*napi_enable) (struct qlcnic_adapter *);
  1471. void (*napi_disable) (struct qlcnic_adapter *);
  1472. void (*config_intr_coal) (struct qlcnic_adapter *);
  1473. int (*config_rss) (struct qlcnic_adapter *, int);
  1474. int (*config_hw_lro) (struct qlcnic_adapter *, int);
  1475. int (*config_loopback) (struct qlcnic_adapter *, u8);
  1476. int (*clear_loopback) (struct qlcnic_adapter *, u8);
  1477. int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
  1478. void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, u16);
  1479. int (*get_board_info) (struct qlcnic_adapter *);
  1480. void (*set_mac_filter_count) (struct qlcnic_adapter *);
  1481. void (*free_mac_list) (struct qlcnic_adapter *);
  1482. int (*read_phys_port_id) (struct qlcnic_adapter *);
  1483. };
  1484. extern struct qlcnic_nic_template qlcnic_vf_ops;
  1485. static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
  1486. {
  1487. return adapter->nic_ops->start_firmware(adapter);
  1488. }
  1489. static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1490. loff_t offset, size_t size)
  1491. {
  1492. adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
  1493. }
  1494. static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1495. loff_t offset, size_t size)
  1496. {
  1497. adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
  1498. }
  1499. static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
  1500. ulong off, u32 data)
  1501. {
  1502. return adapter->ahw->hw_ops->write_reg(adapter, off, data);
  1503. }
  1504. static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
  1505. u8 *mac, u8 function)
  1506. {
  1507. return adapter->ahw->hw_ops->get_mac_address(adapter, mac, function);
  1508. }
  1509. static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter,
  1510. u8 num_intr, int txq)
  1511. {
  1512. return adapter->ahw->hw_ops->setup_intr(adapter, num_intr, txq);
  1513. }
  1514. static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  1515. struct qlcnic_adapter *adapter, u32 arg)
  1516. {
  1517. return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
  1518. }
  1519. static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1520. struct qlcnic_cmd_args *cmd)
  1521. {
  1522. if (adapter->ahw->hw_ops->mbx_cmd)
  1523. return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
  1524. return -EIO;
  1525. }
  1526. static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
  1527. {
  1528. adapter->ahw->hw_ops->get_func_no(adapter);
  1529. }
  1530. static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
  1531. {
  1532. return adapter->ahw->hw_ops->api_lock(adapter);
  1533. }
  1534. static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
  1535. {
  1536. adapter->ahw->hw_ops->api_unlock(adapter);
  1537. }
  1538. static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
  1539. {
  1540. if (adapter->ahw->hw_ops->add_sysfs)
  1541. adapter->ahw->hw_ops->add_sysfs(adapter);
  1542. }
  1543. static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
  1544. {
  1545. if (adapter->ahw->hw_ops->remove_sysfs)
  1546. adapter->ahw->hw_ops->remove_sysfs(adapter);
  1547. }
  1548. static inline void
  1549. qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
  1550. {
  1551. sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
  1552. }
  1553. static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  1554. {
  1555. return adapter->ahw->hw_ops->create_rx_ctx(adapter);
  1556. }
  1557. static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  1558. struct qlcnic_host_tx_ring *ptr,
  1559. int ring)
  1560. {
  1561. return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
  1562. }
  1563. static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
  1564. {
  1565. return adapter->ahw->hw_ops->del_rx_ctx(adapter);
  1566. }
  1567. static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
  1568. struct qlcnic_host_tx_ring *ptr)
  1569. {
  1570. return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
  1571. }
  1572. static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
  1573. int enable)
  1574. {
  1575. return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
  1576. }
  1577. static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  1578. struct qlcnic_info *info, u8 id)
  1579. {
  1580. return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
  1581. }
  1582. static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  1583. struct qlcnic_pci_info *info)
  1584. {
  1585. return adapter->ahw->hw_ops->get_pci_info(adapter, info);
  1586. }
  1587. static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
  1588. struct qlcnic_info *info)
  1589. {
  1590. return adapter->ahw->hw_ops->set_nic_info(adapter, info);
  1591. }
  1592. static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
  1593. u8 *addr, u16 id, u8 cmd)
  1594. {
  1595. return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
  1596. }
  1597. static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
  1598. struct net_device *netdev)
  1599. {
  1600. return adapter->nic_ops->napi_add(adapter, netdev);
  1601. }
  1602. static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
  1603. {
  1604. adapter->nic_ops->napi_del(adapter);
  1605. }
  1606. static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
  1607. {
  1608. adapter->ahw->hw_ops->napi_enable(adapter);
  1609. }
  1610. static inline int __qlcnic_shutdown(struct pci_dev *pdev)
  1611. {
  1612. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1613. return adapter->nic_ops->shutdown(pdev);
  1614. }
  1615. static inline int __qlcnic_resume(struct qlcnic_adapter *adapter)
  1616. {
  1617. return adapter->nic_ops->resume(adapter);
  1618. }
  1619. static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
  1620. {
  1621. adapter->ahw->hw_ops->napi_disable(adapter);
  1622. }
  1623. static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
  1624. {
  1625. adapter->ahw->hw_ops->config_intr_coal(adapter);
  1626. }
  1627. static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  1628. {
  1629. return adapter->ahw->hw_ops->config_rss(adapter, enable);
  1630. }
  1631. static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
  1632. int enable)
  1633. {
  1634. return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
  1635. }
  1636. static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1637. {
  1638. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1639. }
  1640. static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1641. {
  1642. return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
  1643. }
  1644. static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
  1645. u32 mode)
  1646. {
  1647. return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
  1648. }
  1649. static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
  1650. u64 *addr, u16 id)
  1651. {
  1652. adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
  1653. }
  1654. static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  1655. {
  1656. return adapter->ahw->hw_ops->get_board_info(adapter);
  1657. }
  1658. static inline void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  1659. {
  1660. return adapter->ahw->hw_ops->free_mac_list(adapter);
  1661. }
  1662. static inline void qlcnic_set_mac_filter_count(struct qlcnic_adapter *adapter)
  1663. {
  1664. if (adapter->ahw->hw_ops->set_mac_filter_count)
  1665. adapter->ahw->hw_ops->set_mac_filter_count(adapter);
  1666. }
  1667. static inline void qlcnic_read_phys_port_id(struct qlcnic_adapter *adapter)
  1668. {
  1669. if (adapter->ahw->hw_ops->read_phys_port_id)
  1670. adapter->ahw->hw_ops->read_phys_port_id(adapter);
  1671. }
  1672. static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
  1673. u32 key)
  1674. {
  1675. if (adapter->nic_ops->request_reset)
  1676. adapter->nic_ops->request_reset(adapter, key);
  1677. }
  1678. static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
  1679. {
  1680. if (adapter->nic_ops->cancel_idc_work)
  1681. adapter->nic_ops->cancel_idc_work(adapter);
  1682. }
  1683. static inline irqreturn_t
  1684. qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
  1685. {
  1686. return adapter->nic_ops->clear_legacy_intr(adapter);
  1687. }
  1688. static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
  1689. u32 rate)
  1690. {
  1691. return adapter->nic_ops->config_led(adapter, state, rate);
  1692. }
  1693. static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
  1694. __be32 ip, int cmd)
  1695. {
  1696. adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
  1697. }
  1698. static inline bool qlcnic_check_multi_tx(struct qlcnic_adapter *adapter)
  1699. {
  1700. return test_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1701. }
  1702. static inline void qlcnic_disable_multi_tx(struct qlcnic_adapter *adapter)
  1703. {
  1704. test_and_clear_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1705. adapter->max_drv_tx_rings = 1;
  1706. }
  1707. /* When operating in a muti tx mode, driver needs to write 0x1
  1708. * to src register, instead of 0x0 to disable receiving interrupt.
  1709. */
  1710. static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
  1711. {
  1712. struct qlcnic_adapter *adapter = sds_ring->adapter;
  1713. if (qlcnic_check_multi_tx(adapter) &&
  1714. !adapter->ahw->diag_test &&
  1715. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1716. writel(0x1, sds_ring->crb_intr_mask);
  1717. else
  1718. writel(0, sds_ring->crb_intr_mask);
  1719. }
  1720. /* When operating in a muti tx mode, driver needs to write 0x0
  1721. * to src register, instead of 0x1 to enable receiving interrupts.
  1722. */
  1723. static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
  1724. {
  1725. struct qlcnic_adapter *adapter = sds_ring->adapter;
  1726. if (qlcnic_check_multi_tx(adapter) &&
  1727. !adapter->ahw->diag_test &&
  1728. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1729. writel(0, sds_ring->crb_intr_mask);
  1730. else
  1731. writel(0x1, sds_ring->crb_intr_mask);
  1732. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  1733. writel(0xfbff, adapter->tgt_mask_reg);
  1734. }
  1735. static inline int qlcnic_get_diag_lock(struct qlcnic_adapter *adapter)
  1736. {
  1737. return test_and_set_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1738. }
  1739. static inline void qlcnic_release_diag_lock(struct qlcnic_adapter *adapter)
  1740. {
  1741. clear_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1742. }
  1743. static inline int qlcnic_check_diag_status(struct qlcnic_adapter *adapter)
  1744. {
  1745. return test_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1746. }
  1747. extern const struct ethtool_ops qlcnic_sriov_vf_ethtool_ops;
  1748. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1749. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1750. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1751. if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
  1752. printk(KERN_INFO "%s: %s: " _fmt, \
  1753. dev_name(&adapter->pdev->dev), \
  1754. __func__, ##_args); \
  1755. } while (0)
  1756. #define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
  1757. #define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
  1758. #define PCI_DEVICE_ID_QLOGIC_VF_QLE834X 0x8430
  1759. #define PCI_DEVICE_ID_QLOGIC_QLE844X 0x8040
  1760. #define PCI_DEVICE_ID_QLOGIC_VF_QLE844X 0x8440
  1761. static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
  1762. {
  1763. unsigned short device = adapter->pdev->device;
  1764. return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
  1765. }
  1766. static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
  1767. {
  1768. unsigned short device = adapter->pdev->device;
  1769. bool status;
  1770. status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
  1771. (device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1772. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X) ||
  1773. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X)) ? true : false;
  1774. return status;
  1775. }
  1776. static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
  1777. {
  1778. return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
  1779. }
  1780. static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
  1781. {
  1782. unsigned short device = adapter->pdev->device;
  1783. bool status;
  1784. status = ((device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
  1785. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1786. return status;
  1787. }
  1788. #endif /* __QLCNIC_H_ */