omap_hwmod.c 119 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/of.h>
  141. #include <linux/of_address.h>
  142. #include <asm/system_misc.h>
  143. #include "clock.h"
  144. #include "omap_hwmod.h"
  145. #include "soc.h"
  146. #include "common.h"
  147. #include "clockdomain.h"
  148. #include "powerdomain.h"
  149. #include "cm2xxx.h"
  150. #include "cm3xxx.h"
  151. #include "cminst44xx.h"
  152. #include "cm33xx.h"
  153. #include "prm.h"
  154. #include "prm3xxx.h"
  155. #include "prm44xx.h"
  156. #include "prm33xx.h"
  157. #include "prminst44xx.h"
  158. #include "mux.h"
  159. #include "pm.h"
  160. /* Name of the OMAP hwmod for the MPU */
  161. #define MPU_INITIATOR_NAME "mpu"
  162. /*
  163. * Number of struct omap_hwmod_link records per struct
  164. * omap_hwmod_ocp_if record (master->slave and slave->master)
  165. */
  166. #define LINKS_PER_OCP_IF 2
  167. /**
  168. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  169. * @enable_module: function to enable a module (via MODULEMODE)
  170. * @disable_module: function to disable a module (via MODULEMODE)
  171. *
  172. * XXX Eventually this functionality will be hidden inside the PRM/CM
  173. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  174. * conditionals in this code.
  175. */
  176. struct omap_hwmod_soc_ops {
  177. void (*enable_module)(struct omap_hwmod *oh);
  178. int (*disable_module)(struct omap_hwmod *oh);
  179. int (*wait_target_ready)(struct omap_hwmod *oh);
  180. int (*assert_hardreset)(struct omap_hwmod *oh,
  181. struct omap_hwmod_rst_info *ohri);
  182. int (*deassert_hardreset)(struct omap_hwmod *oh,
  183. struct omap_hwmod_rst_info *ohri);
  184. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  185. struct omap_hwmod_rst_info *ohri);
  186. int (*init_clkdm)(struct omap_hwmod *oh);
  187. void (*update_context_lost)(struct omap_hwmod *oh);
  188. int (*get_context_lost)(struct omap_hwmod *oh);
  189. };
  190. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  191. static struct omap_hwmod_soc_ops soc_ops;
  192. /* omap_hwmod_list contains all registered struct omap_hwmods */
  193. static LIST_HEAD(omap_hwmod_list);
  194. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  195. static struct omap_hwmod *mpu_oh;
  196. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  197. static DEFINE_SPINLOCK(io_chain_lock);
  198. /*
  199. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  200. * allocated from - used to reduce the number of small memory
  201. * allocations, which has a significant impact on performance
  202. */
  203. static struct omap_hwmod_link *linkspace;
  204. /*
  205. * free_ls, max_ls: array indexes into linkspace; representing the
  206. * next free struct omap_hwmod_link index, and the maximum number of
  207. * struct omap_hwmod_link records allocated (respectively)
  208. */
  209. static unsigned short free_ls, max_ls, ls_supp;
  210. /* inited: set to true once the hwmod code is initialized */
  211. static bool inited;
  212. /* Private functions */
  213. /**
  214. * _fetch_next_ocp_if - return the next OCP interface in a list
  215. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  216. * @i: pointer to the index of the element pointed to by @p in the list
  217. *
  218. * Return a pointer to the struct omap_hwmod_ocp_if record
  219. * containing the struct list_head pointed to by @p, and increment
  220. * @p such that a future call to this routine will return the next
  221. * record.
  222. */
  223. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  224. int *i)
  225. {
  226. struct omap_hwmod_ocp_if *oi;
  227. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  228. *p = (*p)->next;
  229. *i = *i + 1;
  230. return oi;
  231. }
  232. /**
  233. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  234. * @oh: struct omap_hwmod *
  235. *
  236. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  237. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  238. * OCP_SYSCONFIG register or 0 upon success.
  239. */
  240. static int _update_sysc_cache(struct omap_hwmod *oh)
  241. {
  242. if (!oh->class->sysc) {
  243. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  244. return -EINVAL;
  245. }
  246. /* XXX ensure module interface clock is up */
  247. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  248. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  249. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  250. return 0;
  251. }
  252. /**
  253. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  254. * @v: OCP_SYSCONFIG value to write
  255. * @oh: struct omap_hwmod *
  256. *
  257. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  258. * one. No return value.
  259. */
  260. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  261. {
  262. if (!oh->class->sysc) {
  263. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  264. return;
  265. }
  266. /* XXX ensure module interface clock is up */
  267. /* Module might have lost context, always update cache and register */
  268. oh->_sysc_cache = v;
  269. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  270. }
  271. /**
  272. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  273. * @oh: struct omap_hwmod *
  274. * @standbymode: MIDLEMODE field bits
  275. * @v: pointer to register contents to modify
  276. *
  277. * Update the master standby mode bits in @v to be @standbymode for
  278. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  279. * upon error or 0 upon success.
  280. */
  281. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  282. u32 *v)
  283. {
  284. u32 mstandby_mask;
  285. u8 mstandby_shift;
  286. if (!oh->class->sysc ||
  287. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  288. return -EINVAL;
  289. if (!oh->class->sysc->sysc_fields) {
  290. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  291. return -EINVAL;
  292. }
  293. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  294. mstandby_mask = (0x3 << mstandby_shift);
  295. *v &= ~mstandby_mask;
  296. *v |= __ffs(standbymode) << mstandby_shift;
  297. return 0;
  298. }
  299. /**
  300. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  301. * @oh: struct omap_hwmod *
  302. * @idlemode: SIDLEMODE field bits
  303. * @v: pointer to register contents to modify
  304. *
  305. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  306. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  307. * or 0 upon success.
  308. */
  309. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  310. {
  311. u32 sidle_mask;
  312. u8 sidle_shift;
  313. if (!oh->class->sysc ||
  314. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  315. return -EINVAL;
  316. if (!oh->class->sysc->sysc_fields) {
  317. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  318. return -EINVAL;
  319. }
  320. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  321. sidle_mask = (0x3 << sidle_shift);
  322. *v &= ~sidle_mask;
  323. *v |= __ffs(idlemode) << sidle_shift;
  324. return 0;
  325. }
  326. /**
  327. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  328. * @oh: struct omap_hwmod *
  329. * @clockact: CLOCKACTIVITY field bits
  330. * @v: pointer to register contents to modify
  331. *
  332. * Update the clockactivity mode bits in @v to be @clockact for the
  333. * @oh hwmod. Used for additional powersaving on some modules. Does
  334. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  335. * success.
  336. */
  337. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  338. {
  339. u32 clkact_mask;
  340. u8 clkact_shift;
  341. if (!oh->class->sysc ||
  342. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  343. return -EINVAL;
  344. if (!oh->class->sysc->sysc_fields) {
  345. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  346. return -EINVAL;
  347. }
  348. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  349. clkact_mask = (0x3 << clkact_shift);
  350. *v &= ~clkact_mask;
  351. *v |= clockact << clkact_shift;
  352. return 0;
  353. }
  354. /**
  355. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  356. * @oh: struct omap_hwmod *
  357. * @v: pointer to register contents to modify
  358. *
  359. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  360. * error or 0 upon success.
  361. */
  362. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  363. {
  364. u32 softrst_mask;
  365. if (!oh->class->sysc ||
  366. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  367. return -EINVAL;
  368. if (!oh->class->sysc->sysc_fields) {
  369. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  370. return -EINVAL;
  371. }
  372. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  373. *v |= softrst_mask;
  374. return 0;
  375. }
  376. /**
  377. * _wait_softreset_complete - wait for an OCP softreset to complete
  378. * @oh: struct omap_hwmod * to wait on
  379. *
  380. * Wait until the IP block represented by @oh reports that its OCP
  381. * softreset is complete. This can be triggered by software (see
  382. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  383. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  384. * microseconds. Returns the number of microseconds waited.
  385. */
  386. static int _wait_softreset_complete(struct omap_hwmod *oh)
  387. {
  388. struct omap_hwmod_class_sysconfig *sysc;
  389. u32 softrst_mask;
  390. int c = 0;
  391. sysc = oh->class->sysc;
  392. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  393. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  394. & SYSS_RESETDONE_MASK),
  395. MAX_MODULE_SOFTRESET_WAIT, c);
  396. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  397. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  398. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  399. & softrst_mask),
  400. MAX_MODULE_SOFTRESET_WAIT, c);
  401. }
  402. return c;
  403. }
  404. /**
  405. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  406. * @oh: struct omap_hwmod *
  407. *
  408. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  409. * of some modules. When the DMA must perform read/write accesses, the
  410. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  411. * for power management, software must set the DMADISABLE bit back to 1.
  412. *
  413. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  414. * error or 0 upon success.
  415. */
  416. static int _set_dmadisable(struct omap_hwmod *oh)
  417. {
  418. u32 v;
  419. u32 dmadisable_mask;
  420. if (!oh->class->sysc ||
  421. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  422. return -EINVAL;
  423. if (!oh->class->sysc->sysc_fields) {
  424. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  425. return -EINVAL;
  426. }
  427. /* clocks must be on for this operation */
  428. if (oh->_state != _HWMOD_STATE_ENABLED) {
  429. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  430. return -EINVAL;
  431. }
  432. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  433. v = oh->_sysc_cache;
  434. dmadisable_mask =
  435. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  436. v |= dmadisable_mask;
  437. _write_sysconfig(v, oh);
  438. return 0;
  439. }
  440. /**
  441. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  442. * @oh: struct omap_hwmod *
  443. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  444. * @v: pointer to register contents to modify
  445. *
  446. * Update the module autoidle bit in @v to be @autoidle for the @oh
  447. * hwmod. The autoidle bit controls whether the module can gate
  448. * internal clocks automatically when it isn't doing anything; the
  449. * exact function of this bit varies on a per-module basis. This
  450. * function does not write to the hardware. Returns -EINVAL upon
  451. * error or 0 upon success.
  452. */
  453. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  454. u32 *v)
  455. {
  456. u32 autoidle_mask;
  457. u8 autoidle_shift;
  458. if (!oh->class->sysc ||
  459. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  460. return -EINVAL;
  461. if (!oh->class->sysc->sysc_fields) {
  462. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  463. return -EINVAL;
  464. }
  465. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  466. autoidle_mask = (0x1 << autoidle_shift);
  467. *v &= ~autoidle_mask;
  468. *v |= autoidle << autoidle_shift;
  469. return 0;
  470. }
  471. /**
  472. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  473. * @oh: struct omap_hwmod *
  474. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  475. *
  476. * Set or clear the I/O pad wakeup flag in the mux entries for the
  477. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  478. * in memory. If the hwmod is currently idled, and the new idle
  479. * values don't match the previous ones, this function will also
  480. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  481. * currently idled, this function won't touch the hardware: the new
  482. * mux settings are written to the SCM PADCTRL registers when the
  483. * hwmod is idled. No return value.
  484. */
  485. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  486. {
  487. struct omap_device_pad *pad;
  488. bool change = false;
  489. u16 prev_idle;
  490. int j;
  491. if (!oh->mux || !oh->mux->enabled)
  492. return;
  493. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  494. pad = oh->mux->pads_dynamic[j];
  495. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  496. continue;
  497. prev_idle = pad->idle;
  498. if (set_wake)
  499. pad->idle |= OMAP_WAKEUP_EN;
  500. else
  501. pad->idle &= ~OMAP_WAKEUP_EN;
  502. if (prev_idle != pad->idle)
  503. change = true;
  504. }
  505. if (change && oh->_state == _HWMOD_STATE_IDLE)
  506. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  507. }
  508. /**
  509. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  510. * @oh: struct omap_hwmod *
  511. *
  512. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  513. * upon error or 0 upon success.
  514. */
  515. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  516. {
  517. if (!oh->class->sysc ||
  518. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  519. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  520. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  521. return -EINVAL;
  522. if (!oh->class->sysc->sysc_fields) {
  523. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  524. return -EINVAL;
  525. }
  526. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  527. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  528. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  529. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  530. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  531. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  532. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  533. return 0;
  534. }
  535. /**
  536. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  537. * @oh: struct omap_hwmod *
  538. *
  539. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  540. * upon error or 0 upon success.
  541. */
  542. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  543. {
  544. if (!oh->class->sysc ||
  545. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  546. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  547. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  548. return -EINVAL;
  549. if (!oh->class->sysc->sysc_fields) {
  550. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  551. return -EINVAL;
  552. }
  553. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  554. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  555. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  556. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  557. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  558. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  559. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  560. return 0;
  561. }
  562. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  563. {
  564. struct clk_hw_omap *clk;
  565. if (oh->clkdm) {
  566. return oh->clkdm;
  567. } else if (oh->_clk) {
  568. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  569. return clk->clkdm;
  570. }
  571. return NULL;
  572. }
  573. /**
  574. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  575. * @oh: struct omap_hwmod *
  576. *
  577. * Prevent the hardware module @oh from entering idle while the
  578. * hardare module initiator @init_oh is active. Useful when a module
  579. * will be accessed by a particular initiator (e.g., if a module will
  580. * be accessed by the IVA, there should be a sleepdep between the IVA
  581. * initiator and the module). Only applies to modules in smart-idle
  582. * mode. If the clockdomain is marked as not needing autodeps, return
  583. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  584. * passes along clkdm_add_sleepdep() value upon success.
  585. */
  586. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  587. {
  588. struct clockdomain *clkdm, *init_clkdm;
  589. clkdm = _get_clkdm(oh);
  590. init_clkdm = _get_clkdm(init_oh);
  591. if (!clkdm || !init_clkdm)
  592. return -EINVAL;
  593. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  594. return 0;
  595. return clkdm_add_sleepdep(clkdm, init_clkdm);
  596. }
  597. /**
  598. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  599. * @oh: struct omap_hwmod *
  600. *
  601. * Allow the hardware module @oh to enter idle while the hardare
  602. * module initiator @init_oh is active. Useful when a module will not
  603. * be accessed by a particular initiator (e.g., if a module will not
  604. * be accessed by the IVA, there should be no sleepdep between the IVA
  605. * initiator and the module). Only applies to modules in smart-idle
  606. * mode. If the clockdomain is marked as not needing autodeps, return
  607. * 0 without doing anything. Returns -EINVAL upon error or passes
  608. * along clkdm_del_sleepdep() value upon success.
  609. */
  610. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  611. {
  612. struct clockdomain *clkdm, *init_clkdm;
  613. clkdm = _get_clkdm(oh);
  614. init_clkdm = _get_clkdm(init_oh);
  615. if (!clkdm || !init_clkdm)
  616. return -EINVAL;
  617. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  618. return 0;
  619. return clkdm_del_sleepdep(clkdm, init_clkdm);
  620. }
  621. /**
  622. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  623. * @oh: struct omap_hwmod *
  624. *
  625. * Called from _init_clocks(). Populates the @oh _clk (main
  626. * functional clock pointer) if a main_clk is present. Returns 0 on
  627. * success or -EINVAL on error.
  628. */
  629. static int _init_main_clk(struct omap_hwmod *oh)
  630. {
  631. int ret = 0;
  632. if (!oh->main_clk)
  633. return 0;
  634. oh->_clk = clk_get(NULL, oh->main_clk);
  635. if (IS_ERR(oh->_clk)) {
  636. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  637. oh->name, oh->main_clk);
  638. return -EINVAL;
  639. }
  640. /*
  641. * HACK: This needs a re-visit once clk_prepare() is implemented
  642. * to do something meaningful. Today its just a no-op.
  643. * If clk_prepare() is used at some point to do things like
  644. * voltage scaling etc, then this would have to be moved to
  645. * some point where subsystems like i2c and pmic become
  646. * available.
  647. */
  648. clk_prepare(oh->_clk);
  649. if (!_get_clkdm(oh))
  650. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  651. oh->name, oh->main_clk);
  652. return ret;
  653. }
  654. /**
  655. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  656. * @oh: struct omap_hwmod *
  657. *
  658. * Called from _init_clocks(). Populates the @oh OCP slave interface
  659. * clock pointers. Returns 0 on success or -EINVAL on error.
  660. */
  661. static int _init_interface_clks(struct omap_hwmod *oh)
  662. {
  663. struct omap_hwmod_ocp_if *os;
  664. struct list_head *p;
  665. struct clk *c;
  666. int i = 0;
  667. int ret = 0;
  668. p = oh->slave_ports.next;
  669. while (i < oh->slaves_cnt) {
  670. os = _fetch_next_ocp_if(&p, &i);
  671. if (!os->clk)
  672. continue;
  673. c = clk_get(NULL, os->clk);
  674. if (IS_ERR(c)) {
  675. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  676. oh->name, os->clk);
  677. ret = -EINVAL;
  678. }
  679. os->_clk = c;
  680. /*
  681. * HACK: This needs a re-visit once clk_prepare() is implemented
  682. * to do something meaningful. Today its just a no-op.
  683. * If clk_prepare() is used at some point to do things like
  684. * voltage scaling etc, then this would have to be moved to
  685. * some point where subsystems like i2c and pmic become
  686. * available.
  687. */
  688. clk_prepare(os->_clk);
  689. }
  690. return ret;
  691. }
  692. /**
  693. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  694. * @oh: struct omap_hwmod *
  695. *
  696. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  697. * clock pointers. Returns 0 on success or -EINVAL on error.
  698. */
  699. static int _init_opt_clks(struct omap_hwmod *oh)
  700. {
  701. struct omap_hwmod_opt_clk *oc;
  702. struct clk *c;
  703. int i;
  704. int ret = 0;
  705. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  706. c = clk_get(NULL, oc->clk);
  707. if (IS_ERR(c)) {
  708. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  709. oh->name, oc->clk);
  710. ret = -EINVAL;
  711. }
  712. oc->_clk = c;
  713. /*
  714. * HACK: This needs a re-visit once clk_prepare() is implemented
  715. * to do something meaningful. Today its just a no-op.
  716. * If clk_prepare() is used at some point to do things like
  717. * voltage scaling etc, then this would have to be moved to
  718. * some point where subsystems like i2c and pmic become
  719. * available.
  720. */
  721. clk_prepare(oc->_clk);
  722. }
  723. return ret;
  724. }
  725. /**
  726. * _enable_clocks - enable hwmod main clock and interface clocks
  727. * @oh: struct omap_hwmod *
  728. *
  729. * Enables all clocks necessary for register reads and writes to succeed
  730. * on the hwmod @oh. Returns 0.
  731. */
  732. static int _enable_clocks(struct omap_hwmod *oh)
  733. {
  734. struct omap_hwmod_ocp_if *os;
  735. struct list_head *p;
  736. int i = 0;
  737. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  738. if (oh->_clk)
  739. clk_enable(oh->_clk);
  740. p = oh->slave_ports.next;
  741. while (i < oh->slaves_cnt) {
  742. os = _fetch_next_ocp_if(&p, &i);
  743. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  744. clk_enable(os->_clk);
  745. }
  746. /* The opt clocks are controlled by the device driver. */
  747. return 0;
  748. }
  749. /**
  750. * _disable_clocks - disable hwmod main clock and interface clocks
  751. * @oh: struct omap_hwmod *
  752. *
  753. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  754. */
  755. static int _disable_clocks(struct omap_hwmod *oh)
  756. {
  757. struct omap_hwmod_ocp_if *os;
  758. struct list_head *p;
  759. int i = 0;
  760. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  761. if (oh->_clk)
  762. clk_disable(oh->_clk);
  763. p = oh->slave_ports.next;
  764. while (i < oh->slaves_cnt) {
  765. os = _fetch_next_ocp_if(&p, &i);
  766. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  767. clk_disable(os->_clk);
  768. }
  769. /* The opt clocks are controlled by the device driver. */
  770. return 0;
  771. }
  772. static void _enable_optional_clocks(struct omap_hwmod *oh)
  773. {
  774. struct omap_hwmod_opt_clk *oc;
  775. int i;
  776. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  777. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  778. if (oc->_clk) {
  779. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  780. __clk_get_name(oc->_clk));
  781. clk_enable(oc->_clk);
  782. }
  783. }
  784. static void _disable_optional_clocks(struct omap_hwmod *oh)
  785. {
  786. struct omap_hwmod_opt_clk *oc;
  787. int i;
  788. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  789. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  790. if (oc->_clk) {
  791. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  792. __clk_get_name(oc->_clk));
  793. clk_disable(oc->_clk);
  794. }
  795. }
  796. /**
  797. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  798. * @oh: struct omap_hwmod *
  799. *
  800. * Enables the PRCM module mode related to the hwmod @oh.
  801. * No return value.
  802. */
  803. static void _omap4_enable_module(struct omap_hwmod *oh)
  804. {
  805. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  806. return;
  807. pr_debug("omap_hwmod: %s: %s: %d\n",
  808. oh->name, __func__, oh->prcm.omap4.modulemode);
  809. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  810. oh->clkdm->prcm_partition,
  811. oh->clkdm->cm_inst,
  812. oh->clkdm->clkdm_offs,
  813. oh->prcm.omap4.clkctrl_offs);
  814. }
  815. /**
  816. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  817. * @oh: struct omap_hwmod *
  818. *
  819. * Enables the PRCM module mode related to the hwmod @oh.
  820. * No return value.
  821. */
  822. static void _am33xx_enable_module(struct omap_hwmod *oh)
  823. {
  824. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  825. return;
  826. pr_debug("omap_hwmod: %s: %s: %d\n",
  827. oh->name, __func__, oh->prcm.omap4.modulemode);
  828. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  829. oh->clkdm->clkdm_offs,
  830. oh->prcm.omap4.clkctrl_offs);
  831. }
  832. /**
  833. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  834. * @oh: struct omap_hwmod *
  835. *
  836. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  837. * does not have an IDLEST bit or if the module successfully enters
  838. * slave idle; otherwise, pass along the return value of the
  839. * appropriate *_cm*_wait_module_idle() function.
  840. */
  841. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  842. {
  843. if (!oh)
  844. return -EINVAL;
  845. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  846. return 0;
  847. if (oh->flags & HWMOD_NO_IDLEST)
  848. return 0;
  849. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  850. oh->clkdm->cm_inst,
  851. oh->clkdm->clkdm_offs,
  852. oh->prcm.omap4.clkctrl_offs);
  853. }
  854. /**
  855. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  856. * @oh: struct omap_hwmod *
  857. *
  858. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  859. * does not have an IDLEST bit or if the module successfully enters
  860. * slave idle; otherwise, pass along the return value of the
  861. * appropriate *_cm*_wait_module_idle() function.
  862. */
  863. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  864. {
  865. if (!oh)
  866. return -EINVAL;
  867. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  868. return 0;
  869. if (oh->flags & HWMOD_NO_IDLEST)
  870. return 0;
  871. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  872. oh->clkdm->clkdm_offs,
  873. oh->prcm.omap4.clkctrl_offs);
  874. }
  875. /**
  876. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  877. * @oh: struct omap_hwmod *oh
  878. *
  879. * Count and return the number of MPU IRQs associated with the hwmod
  880. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  881. * NULL.
  882. */
  883. static int _count_mpu_irqs(struct omap_hwmod *oh)
  884. {
  885. struct omap_hwmod_irq_info *ohii;
  886. int i = 0;
  887. if (!oh || !oh->mpu_irqs)
  888. return 0;
  889. do {
  890. ohii = &oh->mpu_irqs[i++];
  891. } while (ohii->irq != -1);
  892. return i-1;
  893. }
  894. /**
  895. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  896. * @oh: struct omap_hwmod *oh
  897. *
  898. * Count and return the number of SDMA request lines associated with
  899. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  900. * if @oh is NULL.
  901. */
  902. static int _count_sdma_reqs(struct omap_hwmod *oh)
  903. {
  904. struct omap_hwmod_dma_info *ohdi;
  905. int i = 0;
  906. if (!oh || !oh->sdma_reqs)
  907. return 0;
  908. do {
  909. ohdi = &oh->sdma_reqs[i++];
  910. } while (ohdi->dma_req != -1);
  911. return i-1;
  912. }
  913. /**
  914. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  915. * @oh: struct omap_hwmod *oh
  916. *
  917. * Count and return the number of address space ranges associated with
  918. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  919. * if @oh is NULL.
  920. */
  921. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  922. {
  923. struct omap_hwmod_addr_space *mem;
  924. int i = 0;
  925. if (!os || !os->addr)
  926. return 0;
  927. do {
  928. mem = &os->addr[i++];
  929. } while (mem->pa_start != mem->pa_end);
  930. return i-1;
  931. }
  932. /**
  933. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  934. * @oh: struct omap_hwmod * to operate on
  935. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  936. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  937. *
  938. * Retrieve a MPU hardware IRQ line number named by @name associated
  939. * with the IP block pointed to by @oh. The IRQ number will be filled
  940. * into the address pointed to by @dma. When @name is non-null, the
  941. * IRQ line number associated with the named entry will be returned.
  942. * If @name is null, the first matching entry will be returned. Data
  943. * order is not meaningful in hwmod data, so callers are strongly
  944. * encouraged to use a non-null @name whenever possible to avoid
  945. * unpredictable effects if hwmod data is later added that causes data
  946. * ordering to change. Returns 0 upon success or a negative error
  947. * code upon error.
  948. */
  949. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  950. unsigned int *irq)
  951. {
  952. int i;
  953. bool found = false;
  954. if (!oh->mpu_irqs)
  955. return -ENOENT;
  956. i = 0;
  957. while (oh->mpu_irqs[i].irq != -1) {
  958. if (name == oh->mpu_irqs[i].name ||
  959. !strcmp(name, oh->mpu_irqs[i].name)) {
  960. found = true;
  961. break;
  962. }
  963. i++;
  964. }
  965. if (!found)
  966. return -ENOENT;
  967. *irq = oh->mpu_irqs[i].irq;
  968. return 0;
  969. }
  970. /**
  971. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  972. * @oh: struct omap_hwmod * to operate on
  973. * @name: pointer to the name of the SDMA request line to fetch (optional)
  974. * @dma: pointer to an unsigned int to store the request line ID to
  975. *
  976. * Retrieve an SDMA request line ID named by @name on the IP block
  977. * pointed to by @oh. The ID will be filled into the address pointed
  978. * to by @dma. When @name is non-null, the request line ID associated
  979. * with the named entry will be returned. If @name is null, the first
  980. * matching entry will be returned. Data order is not meaningful in
  981. * hwmod data, so callers are strongly encouraged to use a non-null
  982. * @name whenever possible to avoid unpredictable effects if hwmod
  983. * data is later added that causes data ordering to change. Returns 0
  984. * upon success or a negative error code upon error.
  985. */
  986. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  987. unsigned int *dma)
  988. {
  989. int i;
  990. bool found = false;
  991. if (!oh->sdma_reqs)
  992. return -ENOENT;
  993. i = 0;
  994. while (oh->sdma_reqs[i].dma_req != -1) {
  995. if (name == oh->sdma_reqs[i].name ||
  996. !strcmp(name, oh->sdma_reqs[i].name)) {
  997. found = true;
  998. break;
  999. }
  1000. i++;
  1001. }
  1002. if (!found)
  1003. return -ENOENT;
  1004. *dma = oh->sdma_reqs[i].dma_req;
  1005. return 0;
  1006. }
  1007. /**
  1008. * _get_addr_space_by_name - fetch address space start & end by name
  1009. * @oh: struct omap_hwmod * to operate on
  1010. * @name: pointer to the name of the address space to fetch (optional)
  1011. * @pa_start: pointer to a u32 to store the starting address to
  1012. * @pa_end: pointer to a u32 to store the ending address to
  1013. *
  1014. * Retrieve address space start and end addresses for the IP block
  1015. * pointed to by @oh. The data will be filled into the addresses
  1016. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1017. * address space data associated with the named entry will be
  1018. * returned. If @name is null, the first matching entry will be
  1019. * returned. Data order is not meaningful in hwmod data, so callers
  1020. * are strongly encouraged to use a non-null @name whenever possible
  1021. * to avoid unpredictable effects if hwmod data is later added that
  1022. * causes data ordering to change. Returns 0 upon success or a
  1023. * negative error code upon error.
  1024. */
  1025. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1026. u32 *pa_start, u32 *pa_end)
  1027. {
  1028. int i, j;
  1029. struct omap_hwmod_ocp_if *os;
  1030. struct list_head *p = NULL;
  1031. bool found = false;
  1032. p = oh->slave_ports.next;
  1033. i = 0;
  1034. while (i < oh->slaves_cnt) {
  1035. os = _fetch_next_ocp_if(&p, &i);
  1036. if (!os->addr)
  1037. return -ENOENT;
  1038. j = 0;
  1039. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1040. if (name == os->addr[j].name ||
  1041. !strcmp(name, os->addr[j].name)) {
  1042. found = true;
  1043. break;
  1044. }
  1045. j++;
  1046. }
  1047. if (found)
  1048. break;
  1049. }
  1050. if (!found)
  1051. return -ENOENT;
  1052. *pa_start = os->addr[j].pa_start;
  1053. *pa_end = os->addr[j].pa_end;
  1054. return 0;
  1055. }
  1056. /**
  1057. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1058. * @oh: struct omap_hwmod *
  1059. *
  1060. * Determines the array index of the OCP slave port that the MPU uses
  1061. * to address the device, and saves it into the struct omap_hwmod.
  1062. * Intended to be called during hwmod registration only. No return
  1063. * value.
  1064. */
  1065. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1066. {
  1067. struct omap_hwmod_ocp_if *os = NULL;
  1068. struct list_head *p;
  1069. int i = 0;
  1070. if (!oh)
  1071. return;
  1072. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1073. p = oh->slave_ports.next;
  1074. while (i < oh->slaves_cnt) {
  1075. os = _fetch_next_ocp_if(&p, &i);
  1076. if (os->user & OCP_USER_MPU) {
  1077. oh->_mpu_port = os;
  1078. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1079. break;
  1080. }
  1081. }
  1082. return;
  1083. }
  1084. /**
  1085. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1086. * @oh: struct omap_hwmod *
  1087. *
  1088. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1089. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1090. * communicate with the IP block. This interface need not be directly
  1091. * connected to the MPU (and almost certainly is not), but is directly
  1092. * connected to the IP block represented by @oh. Returns a pointer
  1093. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1094. * error or if there does not appear to be a path from the MPU to this
  1095. * IP block.
  1096. */
  1097. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1098. {
  1099. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1100. return NULL;
  1101. return oh->_mpu_port;
  1102. };
  1103. /**
  1104. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1105. * @oh: struct omap_hwmod *
  1106. *
  1107. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1108. * the register target MPU address space; or returns NULL upon error.
  1109. */
  1110. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1111. {
  1112. struct omap_hwmod_ocp_if *os;
  1113. struct omap_hwmod_addr_space *mem;
  1114. int found = 0, i = 0;
  1115. os = _find_mpu_rt_port(oh);
  1116. if (!os || !os->addr)
  1117. return NULL;
  1118. do {
  1119. mem = &os->addr[i++];
  1120. if (mem->flags & ADDR_TYPE_RT)
  1121. found = 1;
  1122. } while (!found && mem->pa_start != mem->pa_end);
  1123. return (found) ? mem : NULL;
  1124. }
  1125. /**
  1126. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1127. * @oh: struct omap_hwmod *
  1128. *
  1129. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1130. * by @oh is set to indicate to the PRCM that the IP block is active.
  1131. * Usually this means placing the module into smart-idle mode and
  1132. * smart-standby, but if there is a bug in the automatic idle handling
  1133. * for the IP block, it may need to be placed into the force-idle or
  1134. * no-idle variants of these modes. No return value.
  1135. */
  1136. static void _enable_sysc(struct omap_hwmod *oh)
  1137. {
  1138. u8 idlemode, sf;
  1139. u32 v;
  1140. bool clkdm_act;
  1141. struct clockdomain *clkdm;
  1142. if (!oh->class->sysc)
  1143. return;
  1144. /*
  1145. * Wait until reset has completed, this is needed as the IP
  1146. * block is reset automatically by hardware in some cases
  1147. * (off-mode for example), and the drivers require the
  1148. * IP to be ready when they access it
  1149. */
  1150. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1151. _enable_optional_clocks(oh);
  1152. _wait_softreset_complete(oh);
  1153. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1154. _disable_optional_clocks(oh);
  1155. v = oh->_sysc_cache;
  1156. sf = oh->class->sysc->sysc_flags;
  1157. clkdm = _get_clkdm(oh);
  1158. if (sf & SYSC_HAS_SIDLEMODE) {
  1159. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1160. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1161. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1162. idlemode = HWMOD_IDLEMODE_FORCE;
  1163. else
  1164. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  1165. HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
  1166. _set_slave_idlemode(oh, idlemode, &v);
  1167. }
  1168. if (sf & SYSC_HAS_MIDLEMODE) {
  1169. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1170. idlemode = HWMOD_IDLEMODE_NO;
  1171. } else {
  1172. if (sf & SYSC_HAS_ENAWAKEUP)
  1173. _enable_wakeup(oh, &v);
  1174. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1175. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1176. else
  1177. idlemode = HWMOD_IDLEMODE_SMART;
  1178. }
  1179. _set_master_standbymode(oh, idlemode, &v);
  1180. }
  1181. /*
  1182. * XXX The clock framework should handle this, by
  1183. * calling into this code. But this must wait until the
  1184. * clock structures are tagged with omap_hwmod entries
  1185. */
  1186. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1187. (sf & SYSC_HAS_CLOCKACTIVITY))
  1188. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1189. /* If slave is in SMARTIDLE, also enable wakeup */
  1190. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1191. _enable_wakeup(oh, &v);
  1192. _write_sysconfig(v, oh);
  1193. /*
  1194. * Set the autoidle bit only after setting the smartidle bit
  1195. * Setting this will not have any impact on the other modules.
  1196. */
  1197. if (sf & SYSC_HAS_AUTOIDLE) {
  1198. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1199. 0 : 1;
  1200. _set_module_autoidle(oh, idlemode, &v);
  1201. _write_sysconfig(v, oh);
  1202. }
  1203. }
  1204. /**
  1205. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1206. * @oh: struct omap_hwmod *
  1207. *
  1208. * If module is marked as SWSUP_SIDLE, force the module into slave
  1209. * idle; otherwise, configure it for smart-idle. If module is marked
  1210. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1211. * configure it for smart-standby. No return value.
  1212. */
  1213. static void _idle_sysc(struct omap_hwmod *oh)
  1214. {
  1215. u8 idlemode, sf;
  1216. u32 v;
  1217. if (!oh->class->sysc)
  1218. return;
  1219. v = oh->_sysc_cache;
  1220. sf = oh->class->sysc->sysc_flags;
  1221. if (sf & SYSC_HAS_SIDLEMODE) {
  1222. /* XXX What about HWMOD_IDLEMODE_SMART_WKUP? */
  1223. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1224. !(oh->class->sysc->idlemodes &
  1225. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1226. idlemode = HWMOD_IDLEMODE_FORCE;
  1227. else
  1228. idlemode = HWMOD_IDLEMODE_SMART;
  1229. _set_slave_idlemode(oh, idlemode, &v);
  1230. }
  1231. if (sf & SYSC_HAS_MIDLEMODE) {
  1232. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1233. idlemode = HWMOD_IDLEMODE_FORCE;
  1234. } else {
  1235. if (sf & SYSC_HAS_ENAWAKEUP)
  1236. _enable_wakeup(oh, &v);
  1237. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1238. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1239. else
  1240. idlemode = HWMOD_IDLEMODE_SMART;
  1241. }
  1242. _set_master_standbymode(oh, idlemode, &v);
  1243. }
  1244. /* If slave is in SMARTIDLE, also enable wakeup */
  1245. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1246. _enable_wakeup(oh, &v);
  1247. _write_sysconfig(v, oh);
  1248. }
  1249. /**
  1250. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1251. * @oh: struct omap_hwmod *
  1252. *
  1253. * Force the module into slave idle and master suspend. No return
  1254. * value.
  1255. */
  1256. static void _shutdown_sysc(struct omap_hwmod *oh)
  1257. {
  1258. u32 v;
  1259. u8 sf;
  1260. if (!oh->class->sysc)
  1261. return;
  1262. v = oh->_sysc_cache;
  1263. sf = oh->class->sysc->sysc_flags;
  1264. if (sf & SYSC_HAS_SIDLEMODE)
  1265. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1266. if (sf & SYSC_HAS_MIDLEMODE)
  1267. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1268. if (sf & SYSC_HAS_AUTOIDLE)
  1269. _set_module_autoidle(oh, 1, &v);
  1270. _write_sysconfig(v, oh);
  1271. }
  1272. /**
  1273. * _lookup - find an omap_hwmod by name
  1274. * @name: find an omap_hwmod by name
  1275. *
  1276. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1277. */
  1278. static struct omap_hwmod *_lookup(const char *name)
  1279. {
  1280. struct omap_hwmod *oh, *temp_oh;
  1281. oh = NULL;
  1282. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1283. if (!strcmp(name, temp_oh->name)) {
  1284. oh = temp_oh;
  1285. break;
  1286. }
  1287. }
  1288. return oh;
  1289. }
  1290. /**
  1291. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1292. * @oh: struct omap_hwmod *
  1293. *
  1294. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1295. * clockdomain pointer, and save it into the struct omap_hwmod.
  1296. * Return -EINVAL if the clkdm_name lookup failed.
  1297. */
  1298. static int _init_clkdm(struct omap_hwmod *oh)
  1299. {
  1300. if (!oh->clkdm_name) {
  1301. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1302. return 0;
  1303. }
  1304. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1305. if (!oh->clkdm) {
  1306. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1307. oh->name, oh->clkdm_name);
  1308. return -EINVAL;
  1309. }
  1310. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1311. oh->name, oh->clkdm_name);
  1312. return 0;
  1313. }
  1314. /**
  1315. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1316. * well the clockdomain.
  1317. * @oh: struct omap_hwmod *
  1318. * @data: not used; pass NULL
  1319. *
  1320. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1321. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1322. * success, or a negative error code on failure.
  1323. */
  1324. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1325. {
  1326. int ret = 0;
  1327. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1328. return 0;
  1329. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1330. if (soc_ops.init_clkdm)
  1331. ret |= soc_ops.init_clkdm(oh);
  1332. ret |= _init_main_clk(oh);
  1333. ret |= _init_interface_clks(oh);
  1334. ret |= _init_opt_clks(oh);
  1335. if (!ret)
  1336. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1337. else
  1338. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1339. return ret;
  1340. }
  1341. /**
  1342. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1343. * @oh: struct omap_hwmod *
  1344. * @name: name of the reset line in the context of this hwmod
  1345. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1346. *
  1347. * Return the bit position of the reset line that match the
  1348. * input name. Return -ENOENT if not found.
  1349. */
  1350. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1351. struct omap_hwmod_rst_info *ohri)
  1352. {
  1353. int i;
  1354. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1355. const char *rst_line = oh->rst_lines[i].name;
  1356. if (!strcmp(rst_line, name)) {
  1357. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1358. ohri->st_shift = oh->rst_lines[i].st_shift;
  1359. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1360. oh->name, __func__, rst_line, ohri->rst_shift,
  1361. ohri->st_shift);
  1362. return 0;
  1363. }
  1364. }
  1365. return -ENOENT;
  1366. }
  1367. /**
  1368. * _assert_hardreset - assert the HW reset line of submodules
  1369. * contained in the hwmod module.
  1370. * @oh: struct omap_hwmod *
  1371. * @name: name of the reset line to lookup and assert
  1372. *
  1373. * Some IP like dsp, ipu or iva contain processor that require an HW
  1374. * reset line to be assert / deassert in order to enable fully the IP.
  1375. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1376. * asserting the hardreset line on the currently-booted SoC, or passes
  1377. * along the return value from _lookup_hardreset() or the SoC's
  1378. * assert_hardreset code.
  1379. */
  1380. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1381. {
  1382. struct omap_hwmod_rst_info ohri;
  1383. int ret = -EINVAL;
  1384. if (!oh)
  1385. return -EINVAL;
  1386. if (!soc_ops.assert_hardreset)
  1387. return -ENOSYS;
  1388. ret = _lookup_hardreset(oh, name, &ohri);
  1389. if (ret < 0)
  1390. return ret;
  1391. ret = soc_ops.assert_hardreset(oh, &ohri);
  1392. return ret;
  1393. }
  1394. /**
  1395. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1396. * in the hwmod module.
  1397. * @oh: struct omap_hwmod *
  1398. * @name: name of the reset line to look up and deassert
  1399. *
  1400. * Some IP like dsp, ipu or iva contain processor that require an HW
  1401. * reset line to be assert / deassert in order to enable fully the IP.
  1402. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1403. * deasserting the hardreset line on the currently-booted SoC, or passes
  1404. * along the return value from _lookup_hardreset() or the SoC's
  1405. * deassert_hardreset code.
  1406. */
  1407. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1408. {
  1409. struct omap_hwmod_rst_info ohri;
  1410. int ret = -EINVAL;
  1411. int hwsup = 0;
  1412. if (!oh)
  1413. return -EINVAL;
  1414. if (!soc_ops.deassert_hardreset)
  1415. return -ENOSYS;
  1416. ret = _lookup_hardreset(oh, name, &ohri);
  1417. if (IS_ERR_VALUE(ret))
  1418. return ret;
  1419. if (oh->clkdm) {
  1420. /*
  1421. * A clockdomain must be in SW_SUP otherwise reset
  1422. * might not be completed. The clockdomain can be set
  1423. * in HW_AUTO only when the module become ready.
  1424. */
  1425. hwsup = clkdm_in_hwsup(oh->clkdm);
  1426. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1427. if (ret) {
  1428. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1429. oh->name, oh->clkdm->name, ret);
  1430. return ret;
  1431. }
  1432. }
  1433. _enable_clocks(oh);
  1434. if (soc_ops.enable_module)
  1435. soc_ops.enable_module(oh);
  1436. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1437. if (soc_ops.disable_module)
  1438. soc_ops.disable_module(oh);
  1439. _disable_clocks(oh);
  1440. if (ret == -EBUSY)
  1441. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1442. if (!ret) {
  1443. /*
  1444. * Set the clockdomain to HW_AUTO, assuming that the
  1445. * previous state was HW_AUTO.
  1446. */
  1447. if (oh->clkdm && hwsup)
  1448. clkdm_allow_idle(oh->clkdm);
  1449. } else {
  1450. if (oh->clkdm)
  1451. clkdm_hwmod_disable(oh->clkdm, oh);
  1452. }
  1453. return ret;
  1454. }
  1455. /**
  1456. * _read_hardreset - read the HW reset line state of submodules
  1457. * contained in the hwmod module
  1458. * @oh: struct omap_hwmod *
  1459. * @name: name of the reset line to look up and read
  1460. *
  1461. * Return the state of the reset line. Returns -EINVAL if @oh is
  1462. * null, -ENOSYS if we have no way of reading the hardreset line
  1463. * status on the currently-booted SoC, or passes along the return
  1464. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1465. * code.
  1466. */
  1467. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1468. {
  1469. struct omap_hwmod_rst_info ohri;
  1470. int ret = -EINVAL;
  1471. if (!oh)
  1472. return -EINVAL;
  1473. if (!soc_ops.is_hardreset_asserted)
  1474. return -ENOSYS;
  1475. ret = _lookup_hardreset(oh, name, &ohri);
  1476. if (ret < 0)
  1477. return ret;
  1478. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1479. }
  1480. /**
  1481. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1482. * @oh: struct omap_hwmod *
  1483. *
  1484. * If all hardreset lines associated with @oh are asserted, then return true.
  1485. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1486. * associated with @oh are asserted, then return false.
  1487. * This function is used to avoid executing some parts of the IP block
  1488. * enable/disable sequence if its hardreset line is set.
  1489. */
  1490. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1491. {
  1492. int i, rst_cnt = 0;
  1493. if (oh->rst_lines_cnt == 0)
  1494. return false;
  1495. for (i = 0; i < oh->rst_lines_cnt; i++)
  1496. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1497. rst_cnt++;
  1498. if (oh->rst_lines_cnt == rst_cnt)
  1499. return true;
  1500. return false;
  1501. }
  1502. /**
  1503. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1504. * hard-reset
  1505. * @oh: struct omap_hwmod *
  1506. *
  1507. * If any hardreset lines associated with @oh are asserted, then
  1508. * return true. Otherwise, if no hardreset lines associated with @oh
  1509. * are asserted, or if @oh has no hardreset lines, then return false.
  1510. * This function is used to avoid executing some parts of the IP block
  1511. * enable/disable sequence if any hardreset line is set.
  1512. */
  1513. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1514. {
  1515. int rst_cnt = 0;
  1516. int i;
  1517. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1518. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1519. rst_cnt++;
  1520. return (rst_cnt) ? true : false;
  1521. }
  1522. /**
  1523. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1524. * @oh: struct omap_hwmod *
  1525. *
  1526. * Disable the PRCM module mode related to the hwmod @oh.
  1527. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1528. */
  1529. static int _omap4_disable_module(struct omap_hwmod *oh)
  1530. {
  1531. int v;
  1532. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1533. return -EINVAL;
  1534. /*
  1535. * Since integration code might still be doing something, only
  1536. * disable if all lines are under hardreset.
  1537. */
  1538. if (_are_any_hardreset_lines_asserted(oh))
  1539. return 0;
  1540. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1541. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1542. oh->clkdm->cm_inst,
  1543. oh->clkdm->clkdm_offs,
  1544. oh->prcm.omap4.clkctrl_offs);
  1545. v = _omap4_wait_target_disable(oh);
  1546. if (v)
  1547. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1548. oh->name);
  1549. return 0;
  1550. }
  1551. /**
  1552. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1553. * @oh: struct omap_hwmod *
  1554. *
  1555. * Disable the PRCM module mode related to the hwmod @oh.
  1556. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1557. */
  1558. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1559. {
  1560. int v;
  1561. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1562. return -EINVAL;
  1563. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1564. if (_are_any_hardreset_lines_asserted(oh))
  1565. return 0;
  1566. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1567. oh->prcm.omap4.clkctrl_offs);
  1568. v = _am33xx_wait_target_disable(oh);
  1569. if (v)
  1570. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1571. oh->name);
  1572. return 0;
  1573. }
  1574. /**
  1575. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1576. * @oh: struct omap_hwmod *
  1577. *
  1578. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1579. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1580. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1581. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1582. *
  1583. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1584. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1585. * use the SYSCONFIG softreset bit to provide the status.
  1586. *
  1587. * Note that some IP like McBSP do have reset control but don't have
  1588. * reset status.
  1589. */
  1590. static int _ocp_softreset(struct omap_hwmod *oh)
  1591. {
  1592. u32 v;
  1593. int c = 0;
  1594. int ret = 0;
  1595. if (!oh->class->sysc ||
  1596. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1597. return -ENOENT;
  1598. /* clocks must be on for this operation */
  1599. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1600. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1601. oh->name);
  1602. return -EINVAL;
  1603. }
  1604. /* For some modules, all optionnal clocks need to be enabled as well */
  1605. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1606. _enable_optional_clocks(oh);
  1607. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1608. v = oh->_sysc_cache;
  1609. ret = _set_softreset(oh, &v);
  1610. if (ret)
  1611. goto dis_opt_clks;
  1612. _write_sysconfig(v, oh);
  1613. if (oh->class->sysc->srst_udelay)
  1614. udelay(oh->class->sysc->srst_udelay);
  1615. c = _wait_softreset_complete(oh);
  1616. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1617. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1618. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1619. else
  1620. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1621. /*
  1622. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1623. * _wait_target_ready() or _reset()
  1624. */
  1625. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1626. dis_opt_clks:
  1627. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1628. _disable_optional_clocks(oh);
  1629. return ret;
  1630. }
  1631. /**
  1632. * _reset - reset an omap_hwmod
  1633. * @oh: struct omap_hwmod *
  1634. *
  1635. * Resets an omap_hwmod @oh. If the module has a custom reset
  1636. * function pointer defined, then call it to reset the IP block, and
  1637. * pass along its return value to the caller. Otherwise, if the IP
  1638. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1639. * associated with it, call a function to reset the IP block via that
  1640. * method, and pass along the return value to the caller. Finally, if
  1641. * the IP block has some hardreset lines associated with it, assert
  1642. * all of those, but do _not_ deassert them. (This is because driver
  1643. * authors have expressed an apparent requirement to control the
  1644. * deassertion of the hardreset lines themselves.)
  1645. *
  1646. * The default software reset mechanism for most OMAP IP blocks is
  1647. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1648. * hwmods cannot be reset via this method. Some are not targets and
  1649. * therefore have no OCP header registers to access. Others (like the
  1650. * IVA) have idiosyncratic reset sequences. So for these relatively
  1651. * rare cases, custom reset code can be supplied in the struct
  1652. * omap_hwmod_class .reset function pointer.
  1653. *
  1654. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1655. * does not prevent idling of the system. This is necessary for cases
  1656. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1657. * kernel without disabling dma.
  1658. *
  1659. * Passes along the return value from either _ocp_softreset() or the
  1660. * custom reset function - these must return -EINVAL if the hwmod
  1661. * cannot be reset this way or if the hwmod is in the wrong state,
  1662. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1663. */
  1664. static int _reset(struct omap_hwmod *oh)
  1665. {
  1666. int i, r;
  1667. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1668. if (oh->class->reset) {
  1669. r = oh->class->reset(oh);
  1670. } else {
  1671. if (oh->rst_lines_cnt > 0) {
  1672. for (i = 0; i < oh->rst_lines_cnt; i++)
  1673. _assert_hardreset(oh, oh->rst_lines[i].name);
  1674. return 0;
  1675. } else {
  1676. r = _ocp_softreset(oh);
  1677. if (r == -ENOENT)
  1678. r = 0;
  1679. }
  1680. }
  1681. _set_dmadisable(oh);
  1682. /*
  1683. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1684. * softreset. The _enable() function should be split to avoid
  1685. * the rewrite of the OCP_SYSCONFIG register.
  1686. */
  1687. if (oh->class->sysc) {
  1688. _update_sysc_cache(oh);
  1689. _enable_sysc(oh);
  1690. }
  1691. return r;
  1692. }
  1693. /**
  1694. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1695. *
  1696. * Call the appropriate PRM function to clear any logged I/O chain
  1697. * wakeups and to reconfigure the chain. This apparently needs to be
  1698. * done upon every mux change. Since hwmods can be concurrently
  1699. * enabled and idled, hold a spinlock around the I/O chain
  1700. * reconfiguration sequence. No return value.
  1701. *
  1702. * XXX When the PRM code is moved to drivers, this function can be removed,
  1703. * as the PRM infrastructure should abstract this.
  1704. */
  1705. static void _reconfigure_io_chain(void)
  1706. {
  1707. unsigned long flags;
  1708. spin_lock_irqsave(&io_chain_lock, flags);
  1709. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1710. omap3xxx_prm_reconfigure_io_chain();
  1711. else if (cpu_is_omap44xx())
  1712. omap44xx_prm_reconfigure_io_chain();
  1713. spin_unlock_irqrestore(&io_chain_lock, flags);
  1714. }
  1715. /**
  1716. * _omap4_update_context_lost - increment hwmod context loss counter if
  1717. * hwmod context was lost, and clear hardware context loss reg
  1718. * @oh: hwmod to check for context loss
  1719. *
  1720. * If the PRCM indicates that the hwmod @oh lost context, increment
  1721. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1722. * bits. No return value.
  1723. */
  1724. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1725. {
  1726. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1727. return;
  1728. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1729. oh->clkdm->pwrdm.ptr->prcm_offs,
  1730. oh->prcm.omap4.context_offs))
  1731. return;
  1732. oh->prcm.omap4.context_lost_counter++;
  1733. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1734. oh->clkdm->pwrdm.ptr->prcm_offs,
  1735. oh->prcm.omap4.context_offs);
  1736. }
  1737. /**
  1738. * _omap4_get_context_lost - get context loss counter for a hwmod
  1739. * @oh: hwmod to get context loss counter for
  1740. *
  1741. * Returns the in-memory context loss counter for a hwmod.
  1742. */
  1743. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1744. {
  1745. return oh->prcm.omap4.context_lost_counter;
  1746. }
  1747. /**
  1748. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1749. * @oh: struct omap_hwmod *
  1750. *
  1751. * Some IP blocks (such as AESS) require some additional programming
  1752. * after enable before they can enter idle. If a function pointer to
  1753. * do so is present in the hwmod data, then call it and pass along the
  1754. * return value; otherwise, return 0.
  1755. */
  1756. static int __init _enable_preprogram(struct omap_hwmod *oh)
  1757. {
  1758. if (!oh->class->enable_preprogram)
  1759. return 0;
  1760. return oh->class->enable_preprogram(oh);
  1761. }
  1762. /**
  1763. * _enable - enable an omap_hwmod
  1764. * @oh: struct omap_hwmod *
  1765. *
  1766. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1767. * register target. Returns -EINVAL if the hwmod is in the wrong
  1768. * state or passes along the return value of _wait_target_ready().
  1769. */
  1770. static int _enable(struct omap_hwmod *oh)
  1771. {
  1772. int r;
  1773. int hwsup = 0;
  1774. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1775. /*
  1776. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1777. * state at init. Now that someone is really trying to enable
  1778. * them, just ensure that the hwmod mux is set.
  1779. */
  1780. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1781. /*
  1782. * If the caller has mux data populated, do the mux'ing
  1783. * which wouldn't have been done as part of the _enable()
  1784. * done during setup.
  1785. */
  1786. if (oh->mux)
  1787. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1788. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1789. return 0;
  1790. }
  1791. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1792. oh->_state != _HWMOD_STATE_IDLE &&
  1793. oh->_state != _HWMOD_STATE_DISABLED) {
  1794. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1795. oh->name);
  1796. return -EINVAL;
  1797. }
  1798. /*
  1799. * If an IP block contains HW reset lines and all of them are
  1800. * asserted, we let integration code associated with that
  1801. * block handle the enable. We've received very little
  1802. * information on what those driver authors need, and until
  1803. * detailed information is provided and the driver code is
  1804. * posted to the public lists, this is probably the best we
  1805. * can do.
  1806. */
  1807. if (_are_all_hardreset_lines_asserted(oh))
  1808. return 0;
  1809. /* Mux pins for device runtime if populated */
  1810. if (oh->mux && (!oh->mux->enabled ||
  1811. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1812. oh->mux->pads_dynamic))) {
  1813. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1814. _reconfigure_io_chain();
  1815. }
  1816. _add_initiator_dep(oh, mpu_oh);
  1817. if (oh->clkdm) {
  1818. /*
  1819. * A clockdomain must be in SW_SUP before enabling
  1820. * completely the module. The clockdomain can be set
  1821. * in HW_AUTO only when the module become ready.
  1822. */
  1823. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1824. !clkdm_missing_idle_reporting(oh->clkdm);
  1825. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1826. if (r) {
  1827. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1828. oh->name, oh->clkdm->name, r);
  1829. return r;
  1830. }
  1831. }
  1832. _enable_clocks(oh);
  1833. if (soc_ops.enable_module)
  1834. soc_ops.enable_module(oh);
  1835. if (oh->flags & HWMOD_BLOCK_WFI)
  1836. disable_hlt();
  1837. if (soc_ops.update_context_lost)
  1838. soc_ops.update_context_lost(oh);
  1839. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1840. -EINVAL;
  1841. if (!r) {
  1842. /*
  1843. * Set the clockdomain to HW_AUTO only if the target is ready,
  1844. * assuming that the previous state was HW_AUTO
  1845. */
  1846. if (oh->clkdm && hwsup)
  1847. clkdm_allow_idle(oh->clkdm);
  1848. oh->_state = _HWMOD_STATE_ENABLED;
  1849. /* Access the sysconfig only if the target is ready */
  1850. if (oh->class->sysc) {
  1851. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1852. _update_sysc_cache(oh);
  1853. _enable_sysc(oh);
  1854. }
  1855. r = _enable_preprogram(oh);
  1856. } else {
  1857. if (soc_ops.disable_module)
  1858. soc_ops.disable_module(oh);
  1859. _disable_clocks(oh);
  1860. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1861. oh->name, r);
  1862. if (oh->clkdm)
  1863. clkdm_hwmod_disable(oh->clkdm, oh);
  1864. }
  1865. return r;
  1866. }
  1867. /**
  1868. * _idle - idle an omap_hwmod
  1869. * @oh: struct omap_hwmod *
  1870. *
  1871. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1872. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1873. * state or returns 0.
  1874. */
  1875. static int _idle(struct omap_hwmod *oh)
  1876. {
  1877. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1878. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1879. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1880. oh->name);
  1881. return -EINVAL;
  1882. }
  1883. if (_are_all_hardreset_lines_asserted(oh))
  1884. return 0;
  1885. if (oh->class->sysc)
  1886. _idle_sysc(oh);
  1887. _del_initiator_dep(oh, mpu_oh);
  1888. if (oh->flags & HWMOD_BLOCK_WFI)
  1889. enable_hlt();
  1890. if (soc_ops.disable_module)
  1891. soc_ops.disable_module(oh);
  1892. /*
  1893. * The module must be in idle mode before disabling any parents
  1894. * clocks. Otherwise, the parent clock might be disabled before
  1895. * the module transition is done, and thus will prevent the
  1896. * transition to complete properly.
  1897. */
  1898. _disable_clocks(oh);
  1899. if (oh->clkdm)
  1900. clkdm_hwmod_disable(oh->clkdm, oh);
  1901. /* Mux pins for device idle if populated */
  1902. if (oh->mux && oh->mux->pads_dynamic) {
  1903. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1904. _reconfigure_io_chain();
  1905. }
  1906. oh->_state = _HWMOD_STATE_IDLE;
  1907. return 0;
  1908. }
  1909. /**
  1910. * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
  1911. * @oh: struct omap_hwmod *
  1912. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  1913. *
  1914. * Sets the IP block's OCP autoidle bit in hardware, and updates our
  1915. * local copy. Intended to be used by drivers that require
  1916. * direct manipulation of the AUTOIDLE bits.
  1917. * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
  1918. * along the return value from _set_module_autoidle().
  1919. *
  1920. * Any users of this function should be scrutinized carefully.
  1921. */
  1922. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
  1923. {
  1924. u32 v;
  1925. int retval = 0;
  1926. unsigned long flags;
  1927. if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
  1928. return -EINVAL;
  1929. spin_lock_irqsave(&oh->_lock, flags);
  1930. v = oh->_sysc_cache;
  1931. retval = _set_module_autoidle(oh, autoidle, &v);
  1932. if (!retval)
  1933. _write_sysconfig(v, oh);
  1934. spin_unlock_irqrestore(&oh->_lock, flags);
  1935. return retval;
  1936. }
  1937. /**
  1938. * _shutdown - shutdown an omap_hwmod
  1939. * @oh: struct omap_hwmod *
  1940. *
  1941. * Shut down an omap_hwmod @oh. This should be called when the driver
  1942. * used for the hwmod is removed or unloaded or if the driver is not
  1943. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1944. * state or returns 0.
  1945. */
  1946. static int _shutdown(struct omap_hwmod *oh)
  1947. {
  1948. int ret, i;
  1949. u8 prev_state;
  1950. if (oh->_state != _HWMOD_STATE_IDLE &&
  1951. oh->_state != _HWMOD_STATE_ENABLED) {
  1952. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1953. oh->name);
  1954. return -EINVAL;
  1955. }
  1956. if (_are_all_hardreset_lines_asserted(oh))
  1957. return 0;
  1958. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1959. if (oh->class->pre_shutdown) {
  1960. prev_state = oh->_state;
  1961. if (oh->_state == _HWMOD_STATE_IDLE)
  1962. _enable(oh);
  1963. ret = oh->class->pre_shutdown(oh);
  1964. if (ret) {
  1965. if (prev_state == _HWMOD_STATE_IDLE)
  1966. _idle(oh);
  1967. return ret;
  1968. }
  1969. }
  1970. if (oh->class->sysc) {
  1971. if (oh->_state == _HWMOD_STATE_IDLE)
  1972. _enable(oh);
  1973. _shutdown_sysc(oh);
  1974. }
  1975. /* clocks and deps are already disabled in idle */
  1976. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1977. _del_initiator_dep(oh, mpu_oh);
  1978. /* XXX what about the other system initiators here? dma, dsp */
  1979. if (oh->flags & HWMOD_BLOCK_WFI)
  1980. enable_hlt();
  1981. if (soc_ops.disable_module)
  1982. soc_ops.disable_module(oh);
  1983. _disable_clocks(oh);
  1984. if (oh->clkdm)
  1985. clkdm_hwmod_disable(oh->clkdm, oh);
  1986. }
  1987. /* XXX Should this code also force-disable the optional clocks? */
  1988. for (i = 0; i < oh->rst_lines_cnt; i++)
  1989. _assert_hardreset(oh, oh->rst_lines[i].name);
  1990. /* Mux pins to safe mode or use populated off mode values */
  1991. if (oh->mux)
  1992. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1993. oh->_state = _HWMOD_STATE_DISABLED;
  1994. return 0;
  1995. }
  1996. /**
  1997. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1998. * @np: struct device_node *
  1999. * @oh: struct omap_hwmod *
  2000. *
  2001. * Parse the dt blob and find out needed hwmod. Recursive function is
  2002. * implemented to take care hierarchical dt blob parsing.
  2003. * Return: The device node on success or NULL on failure.
  2004. */
  2005. static struct device_node *of_dev_hwmod_lookup(struct device_node *np,
  2006. struct omap_hwmod *oh)
  2007. {
  2008. struct device_node *np0 = NULL, *np1 = NULL;
  2009. const char *p;
  2010. for_each_child_of_node(np, np0) {
  2011. if (of_find_property(np0, "ti,hwmods", NULL)) {
  2012. p = of_get_property(np0, "ti,hwmods", NULL);
  2013. if (!strcmp(p, oh->name))
  2014. return np0;
  2015. np1 = of_dev_hwmod_lookup(np0, oh);
  2016. if (np1)
  2017. return np1;
  2018. }
  2019. }
  2020. return NULL;
  2021. }
  2022. /**
  2023. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2024. * @oh: struct omap_hwmod * to locate the virtual address
  2025. *
  2026. * Cache the virtual address used by the MPU to access this IP block's
  2027. * registers. This address is needed early so the OCP registers that
  2028. * are part of the device's address space can be ioremapped properly.
  2029. * No return value.
  2030. */
  2031. static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
  2032. {
  2033. struct omap_hwmod_addr_space *mem;
  2034. void __iomem *va_start = NULL;
  2035. struct device_node *np;
  2036. if (!oh)
  2037. return;
  2038. _save_mpu_port_index(oh);
  2039. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2040. return;
  2041. mem = _find_mpu_rt_addr_space(oh);
  2042. if (!mem) {
  2043. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2044. oh->name);
  2045. /* Extract the IO space from device tree blob */
  2046. if (!of_have_populated_dt())
  2047. return;
  2048. np = of_dev_hwmod_lookup(of_find_node_by_name(NULL, "ocp"), oh);
  2049. if (np)
  2050. va_start = of_iomap(np, 0);
  2051. } else {
  2052. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2053. }
  2054. if (!va_start) {
  2055. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2056. return;
  2057. }
  2058. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2059. oh->name, va_start);
  2060. oh->_mpu_rt_va = va_start;
  2061. }
  2062. /**
  2063. * _init - initialize internal data for the hwmod @oh
  2064. * @oh: struct omap_hwmod *
  2065. * @n: (unused)
  2066. *
  2067. * Look up the clocks and the address space used by the MPU to access
  2068. * registers belonging to the hwmod @oh. @oh must already be
  2069. * registered at this point. This is the first of two phases for
  2070. * hwmod initialization. Code called here does not touch any hardware
  2071. * registers, it simply prepares internal data structures. Returns 0
  2072. * upon success or if the hwmod isn't registered, or -EINVAL upon
  2073. * failure.
  2074. */
  2075. static int __init _init(struct omap_hwmod *oh, void *data)
  2076. {
  2077. int r;
  2078. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2079. return 0;
  2080. _init_mpu_rt_base(oh, NULL);
  2081. r = _init_clocks(oh, NULL);
  2082. if (IS_ERR_VALUE(r)) {
  2083. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2084. return -EINVAL;
  2085. }
  2086. oh->_state = _HWMOD_STATE_INITIALIZED;
  2087. return 0;
  2088. }
  2089. /**
  2090. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2091. * @oh: struct omap_hwmod *
  2092. *
  2093. * Set up the module's interface clocks. XXX This function is still mostly
  2094. * a stub; implementing this properly requires iclk autoidle usecounting in
  2095. * the clock code. No return value.
  2096. */
  2097. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2098. {
  2099. struct omap_hwmod_ocp_if *os;
  2100. struct list_head *p;
  2101. int i = 0;
  2102. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2103. return;
  2104. p = oh->slave_ports.next;
  2105. while (i < oh->slaves_cnt) {
  2106. os = _fetch_next_ocp_if(&p, &i);
  2107. if (!os->_clk)
  2108. continue;
  2109. if (os->flags & OCPIF_SWSUP_IDLE) {
  2110. /* XXX omap_iclk_deny_idle(c); */
  2111. } else {
  2112. /* XXX omap_iclk_allow_idle(c); */
  2113. clk_enable(os->_clk);
  2114. }
  2115. }
  2116. return;
  2117. }
  2118. /**
  2119. * _setup_reset - reset an IP block during the setup process
  2120. * @oh: struct omap_hwmod *
  2121. *
  2122. * Reset the IP block corresponding to the hwmod @oh during the setup
  2123. * process. The IP block is first enabled so it can be successfully
  2124. * reset. Returns 0 upon success or a negative error code upon
  2125. * failure.
  2126. */
  2127. static int __init _setup_reset(struct omap_hwmod *oh)
  2128. {
  2129. int r;
  2130. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2131. return -EINVAL;
  2132. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2133. return -EPERM;
  2134. if (oh->rst_lines_cnt == 0) {
  2135. r = _enable(oh);
  2136. if (r) {
  2137. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2138. oh->name, oh->_state);
  2139. return -EINVAL;
  2140. }
  2141. }
  2142. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2143. r = _reset(oh);
  2144. return r;
  2145. }
  2146. /**
  2147. * _setup_postsetup - transition to the appropriate state after _setup
  2148. * @oh: struct omap_hwmod *
  2149. *
  2150. * Place an IP block represented by @oh into a "post-setup" state --
  2151. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2152. * this function is called at the end of _setup().) The postsetup
  2153. * state for an IP block can be changed by calling
  2154. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2155. * before one of the omap_hwmod_setup*() functions are called for the
  2156. * IP block.
  2157. *
  2158. * The IP block stays in this state until a PM runtime-based driver is
  2159. * loaded for that IP block. A post-setup state of IDLE is
  2160. * appropriate for almost all IP blocks with runtime PM-enabled
  2161. * drivers, since those drivers are able to enable the IP block. A
  2162. * post-setup state of ENABLED is appropriate for kernels with PM
  2163. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2164. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2165. * included, since the WDTIMER starts running on reset and will reset
  2166. * the MPU if left active.
  2167. *
  2168. * This post-setup mechanism is deprecated. Once all of the OMAP
  2169. * drivers have been converted to use PM runtime, and all of the IP
  2170. * block data and interconnect data is available to the hwmod code, it
  2171. * should be possible to replace this mechanism with a "lazy reset"
  2172. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2173. * when the driver first probes, then all remaining IP blocks without
  2174. * drivers are either shut down or enabled after the drivers have
  2175. * loaded. However, this cannot take place until the above
  2176. * preconditions have been met, since otherwise the late reset code
  2177. * has no way of knowing which IP blocks are in use by drivers, and
  2178. * which ones are unused.
  2179. *
  2180. * No return value.
  2181. */
  2182. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2183. {
  2184. u8 postsetup_state;
  2185. if (oh->rst_lines_cnt > 0)
  2186. return;
  2187. postsetup_state = oh->_postsetup_state;
  2188. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2189. postsetup_state = _HWMOD_STATE_ENABLED;
  2190. /*
  2191. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2192. * it should be set by the core code as a runtime flag during startup
  2193. */
  2194. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2195. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2196. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2197. postsetup_state = _HWMOD_STATE_ENABLED;
  2198. }
  2199. if (postsetup_state == _HWMOD_STATE_IDLE)
  2200. _idle(oh);
  2201. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2202. _shutdown(oh);
  2203. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2204. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2205. oh->name, postsetup_state);
  2206. return;
  2207. }
  2208. /**
  2209. * _setup - prepare IP block hardware for use
  2210. * @oh: struct omap_hwmod *
  2211. * @n: (unused, pass NULL)
  2212. *
  2213. * Configure the IP block represented by @oh. This may include
  2214. * enabling the IP block, resetting it, and placing it into a
  2215. * post-setup state, depending on the type of IP block and applicable
  2216. * flags. IP blocks are reset to prevent any previous configuration
  2217. * by the bootloader or previous operating system from interfering
  2218. * with power management or other parts of the system. The reset can
  2219. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2220. * two phases for hwmod initialization. Code called here generally
  2221. * affects the IP block hardware, or system integration hardware
  2222. * associated with the IP block. Returns 0.
  2223. */
  2224. static int __init _setup(struct omap_hwmod *oh, void *data)
  2225. {
  2226. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2227. return 0;
  2228. _setup_iclk_autoidle(oh);
  2229. if (!_setup_reset(oh))
  2230. _setup_postsetup(oh);
  2231. return 0;
  2232. }
  2233. /**
  2234. * _register - register a struct omap_hwmod
  2235. * @oh: struct omap_hwmod *
  2236. *
  2237. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2238. * already has been registered by the same name; -EINVAL if the
  2239. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2240. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2241. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2242. * success.
  2243. *
  2244. * XXX The data should be copied into bootmem, so the original data
  2245. * should be marked __initdata and freed after init. This would allow
  2246. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2247. * that the copy process would be relatively complex due to the large number
  2248. * of substructures.
  2249. */
  2250. static int __init _register(struct omap_hwmod *oh)
  2251. {
  2252. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2253. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2254. return -EINVAL;
  2255. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2256. if (_lookup(oh->name))
  2257. return -EEXIST;
  2258. list_add_tail(&oh->node, &omap_hwmod_list);
  2259. INIT_LIST_HEAD(&oh->master_ports);
  2260. INIT_LIST_HEAD(&oh->slave_ports);
  2261. spin_lock_init(&oh->_lock);
  2262. oh->_state = _HWMOD_STATE_REGISTERED;
  2263. /*
  2264. * XXX Rather than doing a strcmp(), this should test a flag
  2265. * set in the hwmod data, inserted by the autogenerator code.
  2266. */
  2267. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2268. mpu_oh = oh;
  2269. return 0;
  2270. }
  2271. /**
  2272. * _alloc_links - return allocated memory for hwmod links
  2273. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2274. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2275. *
  2276. * Return pointers to two struct omap_hwmod_link records, via the
  2277. * addresses pointed to by @ml and @sl. Will first attempt to return
  2278. * memory allocated as part of a large initial block, but if that has
  2279. * been exhausted, will allocate memory itself. Since ideally this
  2280. * second allocation path will never occur, the number of these
  2281. * 'supplemental' allocations will be logged when debugging is
  2282. * enabled. Returns 0.
  2283. */
  2284. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2285. struct omap_hwmod_link **sl)
  2286. {
  2287. unsigned int sz;
  2288. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2289. *ml = &linkspace[free_ls++];
  2290. *sl = &linkspace[free_ls++];
  2291. return 0;
  2292. }
  2293. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2294. *sl = NULL;
  2295. *ml = alloc_bootmem(sz);
  2296. memset(*ml, 0, sz);
  2297. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2298. ls_supp++;
  2299. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2300. ls_supp * LINKS_PER_OCP_IF);
  2301. return 0;
  2302. };
  2303. /**
  2304. * _add_link - add an interconnect between two IP blocks
  2305. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2306. *
  2307. * Add struct omap_hwmod_link records connecting the master IP block
  2308. * specified in @oi->master to @oi, and connecting the slave IP block
  2309. * specified in @oi->slave to @oi. This code is assumed to run before
  2310. * preemption or SMP has been enabled, thus avoiding the need for
  2311. * locking in this code. Changes to this assumption will require
  2312. * additional locking. Returns 0.
  2313. */
  2314. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2315. {
  2316. struct omap_hwmod_link *ml, *sl;
  2317. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2318. oi->slave->name);
  2319. _alloc_links(&ml, &sl);
  2320. ml->ocp_if = oi;
  2321. INIT_LIST_HEAD(&ml->node);
  2322. list_add(&ml->node, &oi->master->master_ports);
  2323. oi->master->masters_cnt++;
  2324. sl->ocp_if = oi;
  2325. INIT_LIST_HEAD(&sl->node);
  2326. list_add(&sl->node, &oi->slave->slave_ports);
  2327. oi->slave->slaves_cnt++;
  2328. return 0;
  2329. }
  2330. /**
  2331. * _register_link - register a struct omap_hwmod_ocp_if
  2332. * @oi: struct omap_hwmod_ocp_if *
  2333. *
  2334. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2335. * has already been registered; -EINVAL if @oi is NULL or if the
  2336. * record pointed to by @oi is missing required fields; or 0 upon
  2337. * success.
  2338. *
  2339. * XXX The data should be copied into bootmem, so the original data
  2340. * should be marked __initdata and freed after init. This would allow
  2341. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2342. */
  2343. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2344. {
  2345. if (!oi || !oi->master || !oi->slave || !oi->user)
  2346. return -EINVAL;
  2347. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2348. return -EEXIST;
  2349. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2350. oi->master->name, oi->slave->name);
  2351. /*
  2352. * Register the connected hwmods, if they haven't been
  2353. * registered already
  2354. */
  2355. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2356. _register(oi->master);
  2357. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2358. _register(oi->slave);
  2359. _add_link(oi);
  2360. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2361. return 0;
  2362. }
  2363. /**
  2364. * _alloc_linkspace - allocate large block of hwmod links
  2365. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2366. *
  2367. * Allocate a large block of struct omap_hwmod_link records. This
  2368. * improves boot time significantly by avoiding the need to allocate
  2369. * individual records one by one. If the number of records to
  2370. * allocate in the block hasn't been manually specified, this function
  2371. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2372. * and use that to determine the allocation size. For SoC families
  2373. * that require multiple list registrations, such as OMAP3xxx, this
  2374. * estimation process isn't optimal, so manual estimation is advised
  2375. * in those cases. Returns -EEXIST if the allocation has already occurred
  2376. * or 0 upon success.
  2377. */
  2378. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2379. {
  2380. unsigned int i = 0;
  2381. unsigned int sz;
  2382. if (linkspace) {
  2383. WARN(1, "linkspace already allocated\n");
  2384. return -EEXIST;
  2385. }
  2386. if (max_ls == 0)
  2387. while (ois[i++])
  2388. max_ls += LINKS_PER_OCP_IF;
  2389. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2390. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2391. __func__, sz, max_ls);
  2392. linkspace = alloc_bootmem(sz);
  2393. memset(linkspace, 0, sz);
  2394. return 0;
  2395. }
  2396. /* Static functions intended only for use in soc_ops field function pointers */
  2397. /**
  2398. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2399. * @oh: struct omap_hwmod *
  2400. *
  2401. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2402. * does not have an IDLEST bit or if the module successfully leaves
  2403. * slave idle; otherwise, pass along the return value of the
  2404. * appropriate *_cm*_wait_module_ready() function.
  2405. */
  2406. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2407. {
  2408. if (!oh)
  2409. return -EINVAL;
  2410. if (oh->flags & HWMOD_NO_IDLEST)
  2411. return 0;
  2412. if (!_find_mpu_rt_port(oh))
  2413. return 0;
  2414. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2415. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2416. oh->prcm.omap2.idlest_reg_id,
  2417. oh->prcm.omap2.idlest_idle_bit);
  2418. }
  2419. /**
  2420. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2421. * @oh: struct omap_hwmod *
  2422. *
  2423. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2424. * does not have an IDLEST bit or if the module successfully leaves
  2425. * slave idle; otherwise, pass along the return value of the
  2426. * appropriate *_cm*_wait_module_ready() function.
  2427. */
  2428. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2429. {
  2430. if (!oh)
  2431. return -EINVAL;
  2432. if (oh->flags & HWMOD_NO_IDLEST)
  2433. return 0;
  2434. if (!_find_mpu_rt_port(oh))
  2435. return 0;
  2436. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2437. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2438. oh->prcm.omap2.idlest_reg_id,
  2439. oh->prcm.omap2.idlest_idle_bit);
  2440. }
  2441. /**
  2442. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2443. * @oh: struct omap_hwmod *
  2444. *
  2445. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2446. * does not have an IDLEST bit or if the module successfully leaves
  2447. * slave idle; otherwise, pass along the return value of the
  2448. * appropriate *_cm*_wait_module_ready() function.
  2449. */
  2450. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2451. {
  2452. if (!oh)
  2453. return -EINVAL;
  2454. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2455. return 0;
  2456. if (!_find_mpu_rt_port(oh))
  2457. return 0;
  2458. /* XXX check module SIDLEMODE, hardreset status */
  2459. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2460. oh->clkdm->cm_inst,
  2461. oh->clkdm->clkdm_offs,
  2462. oh->prcm.omap4.clkctrl_offs);
  2463. }
  2464. /**
  2465. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2466. * @oh: struct omap_hwmod *
  2467. *
  2468. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2469. * does not have an IDLEST bit or if the module successfully leaves
  2470. * slave idle; otherwise, pass along the return value of the
  2471. * appropriate *_cm*_wait_module_ready() function.
  2472. */
  2473. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2474. {
  2475. if (!oh || !oh->clkdm)
  2476. return -EINVAL;
  2477. if (oh->flags & HWMOD_NO_IDLEST)
  2478. return 0;
  2479. if (!_find_mpu_rt_port(oh))
  2480. return 0;
  2481. /* XXX check module SIDLEMODE, hardreset status */
  2482. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2483. oh->clkdm->clkdm_offs,
  2484. oh->prcm.omap4.clkctrl_offs);
  2485. }
  2486. /**
  2487. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2488. * @oh: struct omap_hwmod * to assert hardreset
  2489. * @ohri: hardreset line data
  2490. *
  2491. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2492. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2493. * use as an soc_ops function pointer. Passes along the return value
  2494. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2495. * for removal when the PRM code is moved into drivers/.
  2496. */
  2497. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2498. struct omap_hwmod_rst_info *ohri)
  2499. {
  2500. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2501. ohri->rst_shift);
  2502. }
  2503. /**
  2504. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2505. * @oh: struct omap_hwmod * to deassert hardreset
  2506. * @ohri: hardreset line data
  2507. *
  2508. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2509. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2510. * use as an soc_ops function pointer. Passes along the return value
  2511. * from omap2_prm_deassert_hardreset(). XXX This function is
  2512. * scheduled for removal when the PRM code is moved into drivers/.
  2513. */
  2514. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2515. struct omap_hwmod_rst_info *ohri)
  2516. {
  2517. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2518. ohri->rst_shift,
  2519. ohri->st_shift);
  2520. }
  2521. /**
  2522. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2523. * @oh: struct omap_hwmod * to test hardreset
  2524. * @ohri: hardreset line data
  2525. *
  2526. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2527. * from the hwmod @oh and the hardreset line data @ohri. Only
  2528. * intended for use as an soc_ops function pointer. Passes along the
  2529. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2530. * function is scheduled for removal when the PRM code is moved into
  2531. * drivers/.
  2532. */
  2533. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2534. struct omap_hwmod_rst_info *ohri)
  2535. {
  2536. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2537. ohri->st_shift);
  2538. }
  2539. /**
  2540. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2541. * @oh: struct omap_hwmod * to assert hardreset
  2542. * @ohri: hardreset line data
  2543. *
  2544. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2545. * from the hwmod @oh and the hardreset line data @ohri. Only
  2546. * intended for use as an soc_ops function pointer. Passes along the
  2547. * return value from omap4_prminst_assert_hardreset(). XXX This
  2548. * function is scheduled for removal when the PRM code is moved into
  2549. * drivers/.
  2550. */
  2551. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2552. struct omap_hwmod_rst_info *ohri)
  2553. {
  2554. if (!oh->clkdm)
  2555. return -EINVAL;
  2556. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2557. oh->clkdm->pwrdm.ptr->prcm_partition,
  2558. oh->clkdm->pwrdm.ptr->prcm_offs,
  2559. oh->prcm.omap4.rstctrl_offs);
  2560. }
  2561. /**
  2562. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2563. * @oh: struct omap_hwmod * to deassert hardreset
  2564. * @ohri: hardreset line data
  2565. *
  2566. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2567. * from the hwmod @oh and the hardreset line data @ohri. Only
  2568. * intended for use as an soc_ops function pointer. Passes along the
  2569. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2570. * function is scheduled for removal when the PRM code is moved into
  2571. * drivers/.
  2572. */
  2573. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2574. struct omap_hwmod_rst_info *ohri)
  2575. {
  2576. if (!oh->clkdm)
  2577. return -EINVAL;
  2578. if (ohri->st_shift)
  2579. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2580. oh->name, ohri->name);
  2581. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2582. oh->clkdm->pwrdm.ptr->prcm_partition,
  2583. oh->clkdm->pwrdm.ptr->prcm_offs,
  2584. oh->prcm.omap4.rstctrl_offs);
  2585. }
  2586. /**
  2587. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2588. * @oh: struct omap_hwmod * to test hardreset
  2589. * @ohri: hardreset line data
  2590. *
  2591. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2592. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2593. * Only intended for use as an soc_ops function pointer. Passes along
  2594. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2595. * This function is scheduled for removal when the PRM code is moved
  2596. * into drivers/.
  2597. */
  2598. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2599. struct omap_hwmod_rst_info *ohri)
  2600. {
  2601. if (!oh->clkdm)
  2602. return -EINVAL;
  2603. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2604. oh->clkdm->pwrdm.ptr->prcm_partition,
  2605. oh->clkdm->pwrdm.ptr->prcm_offs,
  2606. oh->prcm.omap4.rstctrl_offs);
  2607. }
  2608. /**
  2609. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2610. * @oh: struct omap_hwmod * to assert hardreset
  2611. * @ohri: hardreset line data
  2612. *
  2613. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2614. * from the hwmod @oh and the hardreset line data @ohri. Only
  2615. * intended for use as an soc_ops function pointer. Passes along the
  2616. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2617. * function is scheduled for removal when the PRM code is moved into
  2618. * drivers/.
  2619. */
  2620. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2621. struct omap_hwmod_rst_info *ohri)
  2622. {
  2623. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2624. oh->clkdm->pwrdm.ptr->prcm_offs,
  2625. oh->prcm.omap4.rstctrl_offs);
  2626. }
  2627. /**
  2628. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2629. * @oh: struct omap_hwmod * to deassert hardreset
  2630. * @ohri: hardreset line data
  2631. *
  2632. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2633. * from the hwmod @oh and the hardreset line data @ohri. Only
  2634. * intended for use as an soc_ops function pointer. Passes along the
  2635. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2636. * function is scheduled for removal when the PRM code is moved into
  2637. * drivers/.
  2638. */
  2639. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2640. struct omap_hwmod_rst_info *ohri)
  2641. {
  2642. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2643. ohri->st_shift,
  2644. oh->clkdm->pwrdm.ptr->prcm_offs,
  2645. oh->prcm.omap4.rstctrl_offs,
  2646. oh->prcm.omap4.rstst_offs);
  2647. }
  2648. /**
  2649. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2650. * @oh: struct omap_hwmod * to test hardreset
  2651. * @ohri: hardreset line data
  2652. *
  2653. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2654. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2655. * Only intended for use as an soc_ops function pointer. Passes along
  2656. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2657. * This function is scheduled for removal when the PRM code is moved
  2658. * into drivers/.
  2659. */
  2660. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2661. struct omap_hwmod_rst_info *ohri)
  2662. {
  2663. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2664. oh->clkdm->pwrdm.ptr->prcm_offs,
  2665. oh->prcm.omap4.rstctrl_offs);
  2666. }
  2667. /* Public functions */
  2668. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2669. {
  2670. if (oh->flags & HWMOD_16BIT_REG)
  2671. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2672. else
  2673. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2674. }
  2675. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2676. {
  2677. if (oh->flags & HWMOD_16BIT_REG)
  2678. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2679. else
  2680. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2681. }
  2682. /**
  2683. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2684. * @oh: struct omap_hwmod *
  2685. *
  2686. * This is a public function exposed to drivers. Some drivers may need to do
  2687. * some settings before and after resetting the device. Those drivers after
  2688. * doing the necessary settings could use this function to start a reset by
  2689. * setting the SYSCONFIG.SOFTRESET bit.
  2690. */
  2691. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2692. {
  2693. u32 v;
  2694. int ret;
  2695. if (!oh || !(oh->_sysc_cache))
  2696. return -EINVAL;
  2697. v = oh->_sysc_cache;
  2698. ret = _set_softreset(oh, &v);
  2699. if (ret)
  2700. goto error;
  2701. _write_sysconfig(v, oh);
  2702. error:
  2703. return ret;
  2704. }
  2705. /**
  2706. * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
  2707. * @oh: struct omap_hwmod *
  2708. * @idlemode: SIDLEMODE field bits (shifted to bit 0)
  2709. *
  2710. * Sets the IP block's OCP slave idlemode in hardware, and updates our
  2711. * local copy. Intended to be used by drivers that have some erratum
  2712. * that requires direct manipulation of the SIDLEMODE bits. Returns
  2713. * -EINVAL if @oh is null, or passes along the return value from
  2714. * _set_slave_idlemode().
  2715. *
  2716. * XXX Does this function have any current users? If not, we should
  2717. * remove it; it is better to let the rest of the hwmod code handle this.
  2718. * Any users of this function should be scrutinized carefully.
  2719. */
  2720. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
  2721. {
  2722. u32 v;
  2723. int retval = 0;
  2724. if (!oh)
  2725. return -EINVAL;
  2726. v = oh->_sysc_cache;
  2727. retval = _set_slave_idlemode(oh, idlemode, &v);
  2728. if (!retval)
  2729. _write_sysconfig(v, oh);
  2730. return retval;
  2731. }
  2732. /**
  2733. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2734. * @name: name of the omap_hwmod to look up
  2735. *
  2736. * Given a @name of an omap_hwmod, return a pointer to the registered
  2737. * struct omap_hwmod *, or NULL upon error.
  2738. */
  2739. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2740. {
  2741. struct omap_hwmod *oh;
  2742. if (!name)
  2743. return NULL;
  2744. oh = _lookup(name);
  2745. return oh;
  2746. }
  2747. /**
  2748. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2749. * @fn: pointer to a callback function
  2750. * @data: void * data to pass to callback function
  2751. *
  2752. * Call @fn for each registered omap_hwmod, passing @data to each
  2753. * function. @fn must return 0 for success or any other value for
  2754. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2755. * will stop and the non-zero return value will be passed to the
  2756. * caller of omap_hwmod_for_each(). @fn is called with
  2757. * omap_hwmod_for_each() held.
  2758. */
  2759. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2760. void *data)
  2761. {
  2762. struct omap_hwmod *temp_oh;
  2763. int ret = 0;
  2764. if (!fn)
  2765. return -EINVAL;
  2766. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2767. ret = (*fn)(temp_oh, data);
  2768. if (ret)
  2769. break;
  2770. }
  2771. return ret;
  2772. }
  2773. /**
  2774. * omap_hwmod_register_links - register an array of hwmod links
  2775. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2776. *
  2777. * Intended to be called early in boot before the clock framework is
  2778. * initialized. If @ois is not null, will register all omap_hwmods
  2779. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2780. * omap_hwmod_init() hasn't been called before calling this function,
  2781. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2782. * success.
  2783. */
  2784. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2785. {
  2786. int r, i;
  2787. if (!inited)
  2788. return -EINVAL;
  2789. if (!ois)
  2790. return 0;
  2791. if (!linkspace) {
  2792. if (_alloc_linkspace(ois)) {
  2793. pr_err("omap_hwmod: could not allocate link space\n");
  2794. return -ENOMEM;
  2795. }
  2796. }
  2797. i = 0;
  2798. do {
  2799. r = _register_link(ois[i]);
  2800. WARN(r && r != -EEXIST,
  2801. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2802. ois[i]->master->name, ois[i]->slave->name, r);
  2803. } while (ois[++i]);
  2804. return 0;
  2805. }
  2806. /**
  2807. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2808. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2809. *
  2810. * If the hwmod data corresponding to the MPU subsystem IP block
  2811. * hasn't been initialized and set up yet, do so now. This must be
  2812. * done first since sleep dependencies may be added from other hwmods
  2813. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2814. * return value.
  2815. */
  2816. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2817. {
  2818. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2819. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2820. __func__, MPU_INITIATOR_NAME);
  2821. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2822. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2823. }
  2824. /**
  2825. * omap_hwmod_setup_one - set up a single hwmod
  2826. * @oh_name: const char * name of the already-registered hwmod to set up
  2827. *
  2828. * Initialize and set up a single hwmod. Intended to be used for a
  2829. * small number of early devices, such as the timer IP blocks used for
  2830. * the scheduler clock. Must be called after omap2_clk_init().
  2831. * Resolves the struct clk names to struct clk pointers for each
  2832. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2833. * -EINVAL upon error or 0 upon success.
  2834. */
  2835. int __init omap_hwmod_setup_one(const char *oh_name)
  2836. {
  2837. struct omap_hwmod *oh;
  2838. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2839. oh = _lookup(oh_name);
  2840. if (!oh) {
  2841. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2842. return -EINVAL;
  2843. }
  2844. _ensure_mpu_hwmod_is_setup(oh);
  2845. _init(oh, NULL);
  2846. _setup(oh, NULL);
  2847. return 0;
  2848. }
  2849. /**
  2850. * omap_hwmod_setup_all - set up all registered IP blocks
  2851. *
  2852. * Initialize and set up all IP blocks registered with the hwmod code.
  2853. * Must be called after omap2_clk_init(). Resolves the struct clk
  2854. * names to struct clk pointers for each registered omap_hwmod. Also
  2855. * calls _setup() on each hwmod. Returns 0 upon success.
  2856. */
  2857. static int __init omap_hwmod_setup_all(void)
  2858. {
  2859. _ensure_mpu_hwmod_is_setup(NULL);
  2860. omap_hwmod_for_each(_init, NULL);
  2861. omap_hwmod_for_each(_setup, NULL);
  2862. return 0;
  2863. }
  2864. omap_core_initcall(omap_hwmod_setup_all);
  2865. /**
  2866. * omap_hwmod_enable - enable an omap_hwmod
  2867. * @oh: struct omap_hwmod *
  2868. *
  2869. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2870. * Returns -EINVAL on error or passes along the return value from _enable().
  2871. */
  2872. int omap_hwmod_enable(struct omap_hwmod *oh)
  2873. {
  2874. int r;
  2875. unsigned long flags;
  2876. if (!oh)
  2877. return -EINVAL;
  2878. spin_lock_irqsave(&oh->_lock, flags);
  2879. r = _enable(oh);
  2880. spin_unlock_irqrestore(&oh->_lock, flags);
  2881. return r;
  2882. }
  2883. /**
  2884. * omap_hwmod_idle - idle an omap_hwmod
  2885. * @oh: struct omap_hwmod *
  2886. *
  2887. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2888. * Returns -EINVAL on error or passes along the return value from _idle().
  2889. */
  2890. int omap_hwmod_idle(struct omap_hwmod *oh)
  2891. {
  2892. unsigned long flags;
  2893. if (!oh)
  2894. return -EINVAL;
  2895. spin_lock_irqsave(&oh->_lock, flags);
  2896. _idle(oh);
  2897. spin_unlock_irqrestore(&oh->_lock, flags);
  2898. return 0;
  2899. }
  2900. /**
  2901. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2902. * @oh: struct omap_hwmod *
  2903. *
  2904. * Shutdown an omap_hwmod @oh. Intended to be called by
  2905. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2906. * the return value from _shutdown().
  2907. */
  2908. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2909. {
  2910. unsigned long flags;
  2911. if (!oh)
  2912. return -EINVAL;
  2913. spin_lock_irqsave(&oh->_lock, flags);
  2914. _shutdown(oh);
  2915. spin_unlock_irqrestore(&oh->_lock, flags);
  2916. return 0;
  2917. }
  2918. /**
  2919. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2920. * @oh: struct omap_hwmod *oh
  2921. *
  2922. * Intended to be called by the omap_device code.
  2923. */
  2924. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2925. {
  2926. unsigned long flags;
  2927. spin_lock_irqsave(&oh->_lock, flags);
  2928. _enable_clocks(oh);
  2929. spin_unlock_irqrestore(&oh->_lock, flags);
  2930. return 0;
  2931. }
  2932. /**
  2933. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2934. * @oh: struct omap_hwmod *oh
  2935. *
  2936. * Intended to be called by the omap_device code.
  2937. */
  2938. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2939. {
  2940. unsigned long flags;
  2941. spin_lock_irqsave(&oh->_lock, flags);
  2942. _disable_clocks(oh);
  2943. spin_unlock_irqrestore(&oh->_lock, flags);
  2944. return 0;
  2945. }
  2946. /**
  2947. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2948. * @oh: struct omap_hwmod *oh
  2949. *
  2950. * Intended to be called by drivers and core code when all posted
  2951. * writes to a device must complete before continuing further
  2952. * execution (for example, after clearing some device IRQSTATUS
  2953. * register bits)
  2954. *
  2955. * XXX what about targets with multiple OCP threads?
  2956. */
  2957. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2958. {
  2959. BUG_ON(!oh);
  2960. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2961. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2962. oh->name);
  2963. return;
  2964. }
  2965. /*
  2966. * Forces posted writes to complete on the OCP thread handling
  2967. * register writes
  2968. */
  2969. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2970. }
  2971. /**
  2972. * omap_hwmod_reset - reset the hwmod
  2973. * @oh: struct omap_hwmod *
  2974. *
  2975. * Under some conditions, a driver may wish to reset the entire device.
  2976. * Called from omap_device code. Returns -EINVAL on error or passes along
  2977. * the return value from _reset().
  2978. */
  2979. int omap_hwmod_reset(struct omap_hwmod *oh)
  2980. {
  2981. int r;
  2982. unsigned long flags;
  2983. if (!oh)
  2984. return -EINVAL;
  2985. spin_lock_irqsave(&oh->_lock, flags);
  2986. r = _reset(oh);
  2987. spin_unlock_irqrestore(&oh->_lock, flags);
  2988. return r;
  2989. }
  2990. /*
  2991. * IP block data retrieval functions
  2992. */
  2993. /**
  2994. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2995. * @oh: struct omap_hwmod *
  2996. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2997. *
  2998. * Count the number of struct resource array elements necessary to
  2999. * contain omap_hwmod @oh resources. Intended to be called by code
  3000. * that registers omap_devices. Intended to be used to determine the
  3001. * size of a dynamically-allocated struct resource array, before
  3002. * calling omap_hwmod_fill_resources(). Returns the number of struct
  3003. * resource array elements needed.
  3004. *
  3005. * XXX This code is not optimized. It could attempt to merge adjacent
  3006. * resource IDs.
  3007. *
  3008. */
  3009. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  3010. {
  3011. int ret = 0;
  3012. if (flags & IORESOURCE_IRQ)
  3013. ret += _count_mpu_irqs(oh);
  3014. if (flags & IORESOURCE_DMA)
  3015. ret += _count_sdma_reqs(oh);
  3016. if (flags & IORESOURCE_MEM) {
  3017. int i = 0;
  3018. struct omap_hwmod_ocp_if *os;
  3019. struct list_head *p = oh->slave_ports.next;
  3020. while (i < oh->slaves_cnt) {
  3021. os = _fetch_next_ocp_if(&p, &i);
  3022. ret += _count_ocp_if_addr_spaces(os);
  3023. }
  3024. }
  3025. return ret;
  3026. }
  3027. /**
  3028. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  3029. * @oh: struct omap_hwmod *
  3030. * @res: pointer to the first element of an array of struct resource to fill
  3031. *
  3032. * Fill the struct resource array @res with resource data from the
  3033. * omap_hwmod @oh. Intended to be called by code that registers
  3034. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3035. * number of array elements filled.
  3036. */
  3037. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  3038. {
  3039. struct omap_hwmod_ocp_if *os;
  3040. struct list_head *p;
  3041. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  3042. int r = 0;
  3043. /* For each IRQ, DMA, memory area, fill in array.*/
  3044. mpu_irqs_cnt = _count_mpu_irqs(oh);
  3045. for (i = 0; i < mpu_irqs_cnt; i++) {
  3046. (res + r)->name = (oh->mpu_irqs + i)->name;
  3047. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3048. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3049. (res + r)->flags = IORESOURCE_IRQ;
  3050. r++;
  3051. }
  3052. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3053. for (i = 0; i < sdma_reqs_cnt; i++) {
  3054. (res + r)->name = (oh->sdma_reqs + i)->name;
  3055. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3056. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3057. (res + r)->flags = IORESOURCE_DMA;
  3058. r++;
  3059. }
  3060. p = oh->slave_ports.next;
  3061. i = 0;
  3062. while (i < oh->slaves_cnt) {
  3063. os = _fetch_next_ocp_if(&p, &i);
  3064. addr_cnt = _count_ocp_if_addr_spaces(os);
  3065. for (j = 0; j < addr_cnt; j++) {
  3066. (res + r)->name = (os->addr + j)->name;
  3067. (res + r)->start = (os->addr + j)->pa_start;
  3068. (res + r)->end = (os->addr + j)->pa_end;
  3069. (res + r)->flags = IORESOURCE_MEM;
  3070. r++;
  3071. }
  3072. }
  3073. return r;
  3074. }
  3075. /**
  3076. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3077. * @oh: struct omap_hwmod *
  3078. * @res: pointer to the array of struct resource to fill
  3079. *
  3080. * Fill the struct resource array @res with dma resource data from the
  3081. * omap_hwmod @oh. Intended to be called by code that registers
  3082. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3083. * number of array elements filled.
  3084. */
  3085. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3086. {
  3087. int i, sdma_reqs_cnt;
  3088. int r = 0;
  3089. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3090. for (i = 0; i < sdma_reqs_cnt; i++) {
  3091. (res + r)->name = (oh->sdma_reqs + i)->name;
  3092. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3093. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3094. (res + r)->flags = IORESOURCE_DMA;
  3095. r++;
  3096. }
  3097. return r;
  3098. }
  3099. /**
  3100. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3101. * @oh: struct omap_hwmod * to operate on
  3102. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3103. * @name: pointer to the name of the data to fetch (optional)
  3104. * @rsrc: pointer to a struct resource, allocated by the caller
  3105. *
  3106. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3107. * data for the IP block pointed to by @oh. The data will be filled
  3108. * into a struct resource record pointed to by @rsrc. The struct
  3109. * resource must be allocated by the caller. When @name is non-null,
  3110. * the data associated with the matching entry in the IRQ/SDMA/address
  3111. * space hwmod data arrays will be returned. If @name is null, the
  3112. * first array entry will be returned. Data order is not meaningful
  3113. * in hwmod data, so callers are strongly encouraged to use a non-null
  3114. * @name whenever possible to avoid unpredictable effects if hwmod
  3115. * data is later added that causes data ordering to change. This
  3116. * function is only intended for use by OMAP core code. Device
  3117. * drivers should not call this function - the appropriate bus-related
  3118. * data accessor functions should be used instead. Returns 0 upon
  3119. * success or a negative error code upon error.
  3120. */
  3121. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3122. const char *name, struct resource *rsrc)
  3123. {
  3124. int r;
  3125. unsigned int irq, dma;
  3126. u32 pa_start, pa_end;
  3127. if (!oh || !rsrc)
  3128. return -EINVAL;
  3129. if (type == IORESOURCE_IRQ) {
  3130. r = _get_mpu_irq_by_name(oh, name, &irq);
  3131. if (r)
  3132. return r;
  3133. rsrc->start = irq;
  3134. rsrc->end = irq;
  3135. } else if (type == IORESOURCE_DMA) {
  3136. r = _get_sdma_req_by_name(oh, name, &dma);
  3137. if (r)
  3138. return r;
  3139. rsrc->start = dma;
  3140. rsrc->end = dma;
  3141. } else if (type == IORESOURCE_MEM) {
  3142. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3143. if (r)
  3144. return r;
  3145. rsrc->start = pa_start;
  3146. rsrc->end = pa_end;
  3147. } else {
  3148. return -EINVAL;
  3149. }
  3150. rsrc->flags = type;
  3151. rsrc->name = name;
  3152. return 0;
  3153. }
  3154. /**
  3155. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3156. * @oh: struct omap_hwmod *
  3157. *
  3158. * Return the powerdomain pointer associated with the OMAP module
  3159. * @oh's main clock. If @oh does not have a main clk, return the
  3160. * powerdomain associated with the interface clock associated with the
  3161. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3162. * instead?) Returns NULL on error, or a struct powerdomain * on
  3163. * success.
  3164. */
  3165. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3166. {
  3167. struct clk *c;
  3168. struct omap_hwmod_ocp_if *oi;
  3169. struct clockdomain *clkdm;
  3170. struct clk_hw_omap *clk;
  3171. if (!oh)
  3172. return NULL;
  3173. if (oh->clkdm)
  3174. return oh->clkdm->pwrdm.ptr;
  3175. if (oh->_clk) {
  3176. c = oh->_clk;
  3177. } else {
  3178. oi = _find_mpu_rt_port(oh);
  3179. if (!oi)
  3180. return NULL;
  3181. c = oi->_clk;
  3182. }
  3183. clk = to_clk_hw_omap(__clk_get_hw(c));
  3184. clkdm = clk->clkdm;
  3185. if (!clkdm)
  3186. return NULL;
  3187. return clkdm->pwrdm.ptr;
  3188. }
  3189. /**
  3190. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3191. * @oh: struct omap_hwmod *
  3192. *
  3193. * Returns the virtual address corresponding to the beginning of the
  3194. * module's register target, in the address range that is intended to
  3195. * be used by the MPU. Returns the virtual address upon success or NULL
  3196. * upon error.
  3197. */
  3198. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3199. {
  3200. if (!oh)
  3201. return NULL;
  3202. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3203. return NULL;
  3204. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3205. return NULL;
  3206. return oh->_mpu_rt_va;
  3207. }
  3208. /**
  3209. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3210. * @oh: struct omap_hwmod *
  3211. * @init_oh: struct omap_hwmod * (initiator)
  3212. *
  3213. * Add a sleep dependency between the initiator @init_oh and @oh.
  3214. * Intended to be called by DSP/Bridge code via platform_data for the
  3215. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3216. * code needs to add/del initiator dependencies dynamically
  3217. * before/after accessing a device. Returns the return value from
  3218. * _add_initiator_dep().
  3219. *
  3220. * XXX Keep a usecount in the clockdomain code
  3221. */
  3222. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3223. struct omap_hwmod *init_oh)
  3224. {
  3225. return _add_initiator_dep(oh, init_oh);
  3226. }
  3227. /*
  3228. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3229. * for context save/restore operations?
  3230. */
  3231. /**
  3232. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3233. * @oh: struct omap_hwmod *
  3234. * @init_oh: struct omap_hwmod * (initiator)
  3235. *
  3236. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3237. * Intended to be called by DSP/Bridge code via platform_data for the
  3238. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3239. * code needs to add/del initiator dependencies dynamically
  3240. * before/after accessing a device. Returns the return value from
  3241. * _del_initiator_dep().
  3242. *
  3243. * XXX Keep a usecount in the clockdomain code
  3244. */
  3245. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3246. struct omap_hwmod *init_oh)
  3247. {
  3248. return _del_initiator_dep(oh, init_oh);
  3249. }
  3250. /**
  3251. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3252. * @oh: struct omap_hwmod *
  3253. *
  3254. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3255. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3256. * this IP block if it has dynamic mux entries. Eventually this
  3257. * should set PRCM wakeup registers to cause the PRCM to receive
  3258. * wakeup events from the module. Does not set any wakeup routing
  3259. * registers beyond this point - if the module is to wake up any other
  3260. * module or subsystem, that must be set separately. Called by
  3261. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3262. */
  3263. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3264. {
  3265. unsigned long flags;
  3266. u32 v;
  3267. spin_lock_irqsave(&oh->_lock, flags);
  3268. if (oh->class->sysc &&
  3269. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3270. v = oh->_sysc_cache;
  3271. _enable_wakeup(oh, &v);
  3272. _write_sysconfig(v, oh);
  3273. }
  3274. _set_idle_ioring_wakeup(oh, true);
  3275. spin_unlock_irqrestore(&oh->_lock, flags);
  3276. return 0;
  3277. }
  3278. /**
  3279. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3280. * @oh: struct omap_hwmod *
  3281. *
  3282. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3283. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3284. * events for this IP block if it has dynamic mux entries. Eventually
  3285. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3286. * wakeup events from the module. Does not set any wakeup routing
  3287. * registers beyond this point - if the module is to wake up any other
  3288. * module or subsystem, that must be set separately. Called by
  3289. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3290. */
  3291. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3292. {
  3293. unsigned long flags;
  3294. u32 v;
  3295. spin_lock_irqsave(&oh->_lock, flags);
  3296. if (oh->class->sysc &&
  3297. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3298. v = oh->_sysc_cache;
  3299. _disable_wakeup(oh, &v);
  3300. _write_sysconfig(v, oh);
  3301. }
  3302. _set_idle_ioring_wakeup(oh, false);
  3303. spin_unlock_irqrestore(&oh->_lock, flags);
  3304. return 0;
  3305. }
  3306. /**
  3307. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3308. * contained in the hwmod module.
  3309. * @oh: struct omap_hwmod *
  3310. * @name: name of the reset line to lookup and assert
  3311. *
  3312. * Some IP like dsp, ipu or iva contain processor that require
  3313. * an HW reset line to be assert / deassert in order to enable fully
  3314. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3315. * yet supported on this OMAP; otherwise, passes along the return value
  3316. * from _assert_hardreset().
  3317. */
  3318. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3319. {
  3320. int ret;
  3321. unsigned long flags;
  3322. if (!oh)
  3323. return -EINVAL;
  3324. spin_lock_irqsave(&oh->_lock, flags);
  3325. ret = _assert_hardreset(oh, name);
  3326. spin_unlock_irqrestore(&oh->_lock, flags);
  3327. return ret;
  3328. }
  3329. /**
  3330. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3331. * contained in the hwmod module.
  3332. * @oh: struct omap_hwmod *
  3333. * @name: name of the reset line to look up and deassert
  3334. *
  3335. * Some IP like dsp, ipu or iva contain processor that require
  3336. * an HW reset line to be assert / deassert in order to enable fully
  3337. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3338. * yet supported on this OMAP; otherwise, passes along the return value
  3339. * from _deassert_hardreset().
  3340. */
  3341. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3342. {
  3343. int ret;
  3344. unsigned long flags;
  3345. if (!oh)
  3346. return -EINVAL;
  3347. spin_lock_irqsave(&oh->_lock, flags);
  3348. ret = _deassert_hardreset(oh, name);
  3349. spin_unlock_irqrestore(&oh->_lock, flags);
  3350. return ret;
  3351. }
  3352. /**
  3353. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3354. * contained in the hwmod module
  3355. * @oh: struct omap_hwmod *
  3356. * @name: name of the reset line to look up and read
  3357. *
  3358. * Return the current state of the hwmod @oh's reset line named @name:
  3359. * returns -EINVAL upon parameter error or if this operation
  3360. * is unsupported on the current OMAP; otherwise, passes along the return
  3361. * value from _read_hardreset().
  3362. */
  3363. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3364. {
  3365. int ret;
  3366. unsigned long flags;
  3367. if (!oh)
  3368. return -EINVAL;
  3369. spin_lock_irqsave(&oh->_lock, flags);
  3370. ret = _read_hardreset(oh, name);
  3371. spin_unlock_irqrestore(&oh->_lock, flags);
  3372. return ret;
  3373. }
  3374. /**
  3375. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3376. * @classname: struct omap_hwmod_class name to search for
  3377. * @fn: callback function pointer to call for each hwmod in class @classname
  3378. * @user: arbitrary context data to pass to the callback function
  3379. *
  3380. * For each omap_hwmod of class @classname, call @fn.
  3381. * If the callback function returns something other than
  3382. * zero, the iterator is terminated, and the callback function's return
  3383. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3384. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3385. */
  3386. int omap_hwmod_for_each_by_class(const char *classname,
  3387. int (*fn)(struct omap_hwmod *oh,
  3388. void *user),
  3389. void *user)
  3390. {
  3391. struct omap_hwmod *temp_oh;
  3392. int ret = 0;
  3393. if (!classname || !fn)
  3394. return -EINVAL;
  3395. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3396. __func__, classname);
  3397. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3398. if (!strcmp(temp_oh->class->name, classname)) {
  3399. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3400. __func__, temp_oh->name);
  3401. ret = (*fn)(temp_oh, user);
  3402. if (ret)
  3403. break;
  3404. }
  3405. }
  3406. if (ret)
  3407. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3408. __func__, ret);
  3409. return ret;
  3410. }
  3411. /**
  3412. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3413. * @oh: struct omap_hwmod *
  3414. * @state: state that _setup() should leave the hwmod in
  3415. *
  3416. * Sets the hwmod state that @oh will enter at the end of _setup()
  3417. * (called by omap_hwmod_setup_*()). See also the documentation
  3418. * for _setup_postsetup(), above. Returns 0 upon success or
  3419. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3420. * in the wrong state.
  3421. */
  3422. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3423. {
  3424. int ret;
  3425. unsigned long flags;
  3426. if (!oh)
  3427. return -EINVAL;
  3428. if (state != _HWMOD_STATE_DISABLED &&
  3429. state != _HWMOD_STATE_ENABLED &&
  3430. state != _HWMOD_STATE_IDLE)
  3431. return -EINVAL;
  3432. spin_lock_irqsave(&oh->_lock, flags);
  3433. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3434. ret = -EINVAL;
  3435. goto ohsps_unlock;
  3436. }
  3437. oh->_postsetup_state = state;
  3438. ret = 0;
  3439. ohsps_unlock:
  3440. spin_unlock_irqrestore(&oh->_lock, flags);
  3441. return ret;
  3442. }
  3443. /**
  3444. * omap_hwmod_get_context_loss_count - get lost context count
  3445. * @oh: struct omap_hwmod *
  3446. *
  3447. * Returns the context loss count of associated @oh
  3448. * upon success, or zero if no context loss data is available.
  3449. *
  3450. * On OMAP4, this queries the per-hwmod context loss register,
  3451. * assuming one exists. If not, or on OMAP2/3, this queries the
  3452. * enclosing powerdomain context loss count.
  3453. */
  3454. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3455. {
  3456. struct powerdomain *pwrdm;
  3457. int ret = 0;
  3458. if (soc_ops.get_context_lost)
  3459. return soc_ops.get_context_lost(oh);
  3460. pwrdm = omap_hwmod_get_pwrdm(oh);
  3461. if (pwrdm)
  3462. ret = pwrdm_get_context_loss_count(pwrdm);
  3463. return ret;
  3464. }
  3465. /**
  3466. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3467. * @oh: struct omap_hwmod *
  3468. *
  3469. * Prevent the hwmod @oh from being reset during the setup process.
  3470. * Intended for use by board-*.c files on boards with devices that
  3471. * cannot tolerate being reset. Must be called before the hwmod has
  3472. * been set up. Returns 0 upon success or negative error code upon
  3473. * failure.
  3474. */
  3475. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3476. {
  3477. if (!oh)
  3478. return -EINVAL;
  3479. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3480. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3481. oh->name);
  3482. return -EINVAL;
  3483. }
  3484. oh->flags |= HWMOD_INIT_NO_RESET;
  3485. return 0;
  3486. }
  3487. /**
  3488. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3489. * @oh: struct omap_hwmod * containing hwmod mux entries
  3490. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3491. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3492. *
  3493. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3494. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3495. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3496. * this function is not called for a given pad_idx, then the ISR
  3497. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3498. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3499. * the _dynamic or wakeup_ entry: if there are other entries not
  3500. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3501. * entries are NOT COUNTED in the dynamic pad index. This function
  3502. * must be called separately for each pad that requires its interrupt
  3503. * to be re-routed this way. Returns -EINVAL if there is an argument
  3504. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3505. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3506. *
  3507. * XXX This function interface is fragile. Rather than using array
  3508. * indexes, which are subject to unpredictable change, it should be
  3509. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3510. * pad records.
  3511. */
  3512. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3513. {
  3514. int nr_irqs;
  3515. might_sleep();
  3516. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3517. pad_idx >= oh->mux->nr_pads_dynamic)
  3518. return -EINVAL;
  3519. /* Check the number of available mpu_irqs */
  3520. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3521. ;
  3522. if (irq_idx >= nr_irqs)
  3523. return -EINVAL;
  3524. if (!oh->mux->irqs) {
  3525. /* XXX What frees this? */
  3526. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3527. GFP_KERNEL);
  3528. if (!oh->mux->irqs)
  3529. return -ENOMEM;
  3530. }
  3531. oh->mux->irqs[pad_idx] = irq_idx;
  3532. return 0;
  3533. }
  3534. /**
  3535. * omap_hwmod_init - initialize the hwmod code
  3536. *
  3537. * Sets up some function pointers needed by the hwmod code to operate on the
  3538. * currently-booted SoC. Intended to be called once during kernel init
  3539. * before any hwmods are registered. No return value.
  3540. */
  3541. void __init omap_hwmod_init(void)
  3542. {
  3543. if (cpu_is_omap24xx()) {
  3544. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3545. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3546. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3547. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3548. } else if (cpu_is_omap34xx()) {
  3549. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3550. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3551. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3552. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3553. } else if (cpu_is_omap44xx() || soc_is_omap54xx()) {
  3554. soc_ops.enable_module = _omap4_enable_module;
  3555. soc_ops.disable_module = _omap4_disable_module;
  3556. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3557. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3558. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3559. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3560. soc_ops.init_clkdm = _init_clkdm;
  3561. soc_ops.update_context_lost = _omap4_update_context_lost;
  3562. soc_ops.get_context_lost = _omap4_get_context_lost;
  3563. } else if (soc_is_am33xx()) {
  3564. soc_ops.enable_module = _am33xx_enable_module;
  3565. soc_ops.disable_module = _am33xx_disable_module;
  3566. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3567. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3568. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3569. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3570. soc_ops.init_clkdm = _init_clkdm;
  3571. } else {
  3572. WARN(1, "omap_hwmod: unknown SoC type\n");
  3573. }
  3574. inited = true;
  3575. }
  3576. /**
  3577. * omap_hwmod_get_main_clk - get pointer to main clock name
  3578. * @oh: struct omap_hwmod *
  3579. *
  3580. * Returns the main clock name assocated with @oh upon success,
  3581. * or NULL if @oh is NULL.
  3582. */
  3583. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3584. {
  3585. if (!oh)
  3586. return NULL;
  3587. return oh->main_clk;
  3588. }