sleep34xx.S 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588
  1. /*
  2. * linux/arch/arm/mach-omap2/sleep.S
  3. *
  4. * (C) Copyright 2007
  5. * Texas Instruments
  6. * Karthik Dasu <karthik-dp@ti.com>
  7. *
  8. * (C) Copyright 2004
  9. * Texas Instruments, <www.ti.com>
  10. * Richard Woodruff <r-woodruff2@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <linux/linkage.h>
  28. #include <asm/assembler.h>
  29. #include <mach/io.h>
  30. #include <plat/control.h>
  31. #include "prm.h"
  32. #include "sdrc.h"
  33. #define PM_PREPWSTST_CORE_V OMAP34XX_PRM_REGADDR(CORE_MOD, \
  34. OMAP3430_PM_PREPWSTST)
  35. #define PM_PREPWSTST_CORE_P 0x48306AE8
  36. #define PM_PREPWSTST_MPU_V OMAP34XX_PRM_REGADDR(MPU_MOD, \
  37. OMAP3430_PM_PREPWSTST)
  38. #define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + PM_PWSTCTRL
  39. #define SRAM_BASE_P 0x40200000
  40. #define CONTROL_STAT 0x480022F0
  41. #define SCRATCHPAD_MEM_OFFS 0x310 /* Move this as correct place is
  42. * available */
  43. #define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE + OMAP343X_CONTROL_MEM_WKUP\
  44. + SCRATCHPAD_MEM_OFFS)
  45. #define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER)
  46. #define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
  47. #define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0)
  48. #define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0)
  49. #define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
  50. #define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1)
  51. #define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1)
  52. #define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
  53. .text
  54. /* Function call to get the restore pointer for resume from OFF */
  55. ENTRY(get_restore_pointer)
  56. stmfd sp!, {lr} @ save registers on stack
  57. adr r0, restore
  58. ldmfd sp!, {pc} @ restore regs and return
  59. ENTRY(get_restore_pointer_sz)
  60. .word . - get_restore_pointer
  61. .text
  62. /* Function call to get the restore pointer for for ES3 to resume from OFF */
  63. ENTRY(get_es3_restore_pointer)
  64. stmfd sp!, {lr} @ save registers on stack
  65. adr r0, restore_es3
  66. ldmfd sp!, {pc} @ restore regs and return
  67. ENTRY(get_es3_restore_pointer_sz)
  68. .word . - get_es3_restore_pointer
  69. ENTRY(es3_sdrc_fix)
  70. ldr r4, sdrc_syscfg @ get config addr
  71. ldr r5, [r4] @ get value
  72. tst r5, #0x100 @ is part access blocked
  73. it eq
  74. biceq r5, r5, #0x100 @ clear bit if set
  75. str r5, [r4] @ write back change
  76. ldr r4, sdrc_mr_0 @ get config addr
  77. ldr r5, [r4] @ get value
  78. str r5, [r4] @ write back change
  79. ldr r4, sdrc_emr2_0 @ get config addr
  80. ldr r5, [r4] @ get value
  81. str r5, [r4] @ write back change
  82. ldr r4, sdrc_manual_0 @ get config addr
  83. mov r5, #0x2 @ autorefresh command
  84. str r5, [r4] @ kick off refreshes
  85. ldr r4, sdrc_mr_1 @ get config addr
  86. ldr r5, [r4] @ get value
  87. str r5, [r4] @ write back change
  88. ldr r4, sdrc_emr2_1 @ get config addr
  89. ldr r5, [r4] @ get value
  90. str r5, [r4] @ write back change
  91. ldr r4, sdrc_manual_1 @ get config addr
  92. mov r5, #0x2 @ autorefresh command
  93. str r5, [r4] @ kick off refreshes
  94. bx lr
  95. sdrc_syscfg:
  96. .word SDRC_SYSCONFIG_P
  97. sdrc_mr_0:
  98. .word SDRC_MR_0_P
  99. sdrc_emr2_0:
  100. .word SDRC_EMR2_0_P
  101. sdrc_manual_0:
  102. .word SDRC_MANUAL_0_P
  103. sdrc_mr_1:
  104. .word SDRC_MR_1_P
  105. sdrc_emr2_1:
  106. .word SDRC_EMR2_1_P
  107. sdrc_manual_1:
  108. .word SDRC_MANUAL_1_P
  109. ENTRY(es3_sdrc_fix_sz)
  110. .word . - es3_sdrc_fix
  111. /* Function to call rom code to save secure ram context */
  112. ENTRY(save_secure_ram_context)
  113. stmfd sp!, {r1-r12, lr} @ save registers on stack
  114. save_secure_ram_debug:
  115. /* b save_secure_ram_debug */ @ enable to debug save code
  116. adr r3, api_params @ r3 points to parameters
  117. str r0, [r3,#0x4] @ r0 has sdram address
  118. ldr r12, high_mask
  119. and r3, r3, r12
  120. ldr r12, sram_phy_addr_mask
  121. orr r3, r3, r12
  122. mov r0, #25 @ set service ID for PPA
  123. mov r12, r0 @ copy secure service ID in r12
  124. mov r1, #0 @ set task id for ROM code in r1
  125. mov r2, #4 @ set some flags in r2, r6
  126. mov r6, #0xff
  127. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  128. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  129. .word 0xE1600071 @ call SMI monitor (smi #1)
  130. nop
  131. nop
  132. nop
  133. nop
  134. ldmfd sp!, {r1-r12, pc}
  135. sram_phy_addr_mask:
  136. .word SRAM_BASE_P
  137. high_mask:
  138. .word 0xffff
  139. api_params:
  140. .word 0x4, 0x0, 0x0, 0x1, 0x1
  141. ENTRY(save_secure_ram_context_sz)
  142. .word . - save_secure_ram_context
  143. /*
  144. * Forces OMAP into idle state
  145. *
  146. * omap34xx_suspend() - This bit of code just executes the WFI
  147. * for normal idles.
  148. *
  149. * Note: This code get's copied to internal SRAM at boot. When the OMAP
  150. * wakes up it continues execution at the point it went to sleep.
  151. */
  152. ENTRY(omap34xx_cpu_suspend)
  153. stmfd sp!, {r0-r12, lr} @ save registers on stack
  154. loop:
  155. /*b loop*/ @Enable to debug by stepping through code
  156. /* r0 contains restore pointer in sdram */
  157. /* r1 contains information about saving context */
  158. ldr r4, sdrc_power @ read the SDRC_POWER register
  159. ldr r5, [r4] @ read the contents of SDRC_POWER
  160. orr r5, r5, #0x40 @ enable self refresh on idle req
  161. str r5, [r4] @ write back to SDRC_POWER register
  162. cmp r1, #0x0
  163. /* If context save is required, do that and execute wfi */
  164. bne save_context_wfi
  165. /* Data memory barrier and Data sync barrier */
  166. mov r1, #0
  167. mcr p15, 0, r1, c7, c10, 4
  168. mcr p15, 0, r1, c7, c10, 5
  169. wfi @ wait for interrupt
  170. nop
  171. nop
  172. nop
  173. nop
  174. nop
  175. nop
  176. nop
  177. nop
  178. nop
  179. nop
  180. bl i_dll_wait
  181. ldmfd sp!, {r0-r12, pc} @ restore regs and return
  182. restore_es3:
  183. /*b restore_es3*/ @ Enable to debug restore code
  184. ldr r5, pm_prepwstst_core_p
  185. ldr r4, [r5]
  186. and r4, r4, #0x3
  187. cmp r4, #0x0 @ Check if previous power state of CORE is OFF
  188. bne restore
  189. adr r0, es3_sdrc_fix
  190. ldr r1, sram_base
  191. ldr r2, es3_sdrc_fix_sz
  192. mov r2, r2, ror #2
  193. copy_to_sram:
  194. ldmia r0!, {r3} @ val = *src
  195. stmia r1!, {r3} @ *dst = val
  196. subs r2, r2, #0x1 @ num_words--
  197. bne copy_to_sram
  198. ldr r1, sram_base
  199. blx r1
  200. restore:
  201. /* b restore*/ @ Enable to debug restore code
  202. /* Check what was the reason for mpu reset and store the reason in r9*/
  203. /* 1 - Only L1 and logic lost */
  204. /* 2 - Only L2 lost - In this case, we wont be here */
  205. /* 3 - Both L1 and L2 lost */
  206. ldr r1, pm_pwstctrl_mpu
  207. ldr r2, [r1]
  208. and r2, r2, #0x3
  209. cmp r2, #0x0 @ Check if target power state was OFF or RET
  210. moveq r9, #0x3 @ MPU OFF => L1 and L2 lost
  211. movne r9, #0x1 @ Only L1 and L2 lost => avoid L2 invalidation
  212. bne logic_l1_restore
  213. ldr r0, control_stat
  214. ldr r1, [r0]
  215. and r1, #0x700
  216. cmp r1, #0x300
  217. beq l2_inv_gp
  218. mov r0, #40 @ set service ID for PPA
  219. mov r12, r0 @ copy secure Service ID in r12
  220. mov r1, #0 @ set task id for ROM code in r1
  221. mov r2, #4 @ set some flags in r2, r6
  222. mov r6, #0xff
  223. adr r3, l2_inv_api_params @ r3 points to dummy parameters
  224. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  225. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  226. .word 0xE1600071 @ call SMI monitor (smi #1)
  227. /* Write to Aux control register to set some bits */
  228. mov r0, #42 @ set service ID for PPA
  229. mov r12, r0 @ copy secure Service ID in r12
  230. mov r1, #0 @ set task id for ROM code in r1
  231. mov r2, #4 @ set some flags in r2, r6
  232. mov r6, #0xff
  233. adr r3, write_aux_control_params @ r3 points to parameters
  234. mcr p15, 0, r0, c7, c10, 4 @ data write barrier
  235. mcr p15, 0, r0, c7, c10, 5 @ data memory barrier
  236. .word 0xE1600071 @ call SMI monitor (smi #1)
  237. b logic_l1_restore
  238. l2_inv_api_params:
  239. .word 0x1, 0x00
  240. write_aux_control_params:
  241. .word 0x1, 0x72
  242. l2_inv_gp:
  243. /* Execute smi to invalidate L2 cache */
  244. mov r12, #0x1 @ set up to invalide L2
  245. smi: .word 0xE1600070 @ Call SMI monitor (smieq)
  246. /* Write to Aux control register to set some bits */
  247. mov r0, #0x72
  248. mov r12, #0x3
  249. .word 0xE1600070 @ Call SMI monitor (smieq)
  250. logic_l1_restore:
  251. mov r1, #0
  252. /* Invalidate all instruction caches to PoU
  253. * and flush branch target cache */
  254. mcr p15, 0, r1, c7, c5, 0
  255. ldr r4, scratchpad_base
  256. ldr r3, [r4,#0xBC]
  257. ldmia r3!, {r4-r6}
  258. mov sp, r4
  259. msr spsr_cxsf, r5
  260. mov lr, r6
  261. ldmia r3!, {r4-r9}
  262. /* Coprocessor access Control Register */
  263. mcr p15, 0, r4, c1, c0, 2
  264. /* TTBR0 */
  265. MCR p15, 0, r5, c2, c0, 0
  266. /* TTBR1 */
  267. MCR p15, 0, r6, c2, c0, 1
  268. /* Translation table base control register */
  269. MCR p15, 0, r7, c2, c0, 2
  270. /*domain access Control Register */
  271. MCR p15, 0, r8, c3, c0, 0
  272. /* data fault status Register */
  273. MCR p15, 0, r9, c5, c0, 0
  274. ldmia r3!,{r4-r8}
  275. /* instruction fault status Register */
  276. MCR p15, 0, r4, c5, c0, 1
  277. /*Data Auxiliary Fault Status Register */
  278. MCR p15, 0, r5, c5, c1, 0
  279. /*Instruction Auxiliary Fault Status Register*/
  280. MCR p15, 0, r6, c5, c1, 1
  281. /*Data Fault Address Register */
  282. MCR p15, 0, r7, c6, c0, 0
  283. /*Instruction Fault Address Register*/
  284. MCR p15, 0, r8, c6, c0, 2
  285. ldmia r3!,{r4-r7}
  286. /* user r/w thread and process ID */
  287. MCR p15, 0, r4, c13, c0, 2
  288. /* user ro thread and process ID */
  289. MCR p15, 0, r5, c13, c0, 3
  290. /*Privileged only thread and process ID */
  291. MCR p15, 0, r6, c13, c0, 4
  292. /* cache size selection */
  293. MCR p15, 2, r7, c0, c0, 0
  294. ldmia r3!,{r4-r8}
  295. /* Data TLB lockdown registers */
  296. MCR p15, 0, r4, c10, c0, 0
  297. /* Instruction TLB lockdown registers */
  298. MCR p15, 0, r5, c10, c0, 1
  299. /* Secure or Nonsecure Vector Base Address */
  300. MCR p15, 0, r6, c12, c0, 0
  301. /* FCSE PID */
  302. MCR p15, 0, r7, c13, c0, 0
  303. /* Context PID */
  304. MCR p15, 0, r8, c13, c0, 1
  305. ldmia r3!,{r4-r5}
  306. /* primary memory remap register */
  307. MCR p15, 0, r4, c10, c2, 0
  308. /*normal memory remap register */
  309. MCR p15, 0, r5, c10, c2, 1
  310. /* Restore cpsr */
  311. ldmia r3!,{r4} /*load CPSR from SDRAM*/
  312. msr cpsr, r4 /*store cpsr */
  313. /* Enabling MMU here */
  314. mrc p15, 0, r7, c2, c0, 2 /* Read TTBRControl */
  315. /* Extract N (0:2) bits and decide whether to use TTBR0 or TTBR1*/
  316. and r7, #0x7
  317. cmp r7, #0x0
  318. beq usettbr0
  319. ttbr_error:
  320. /* More work needs to be done to support N[0:2] value other than 0
  321. * So looping here so that the error can be detected
  322. */
  323. b ttbr_error
  324. usettbr0:
  325. mrc p15, 0, r2, c2, c0, 0
  326. ldr r5, ttbrbit_mask
  327. and r2, r5
  328. mov r4, pc
  329. ldr r5, table_index_mask
  330. and r4, r5 /* r4 = 31 to 20 bits of pc */
  331. /* Extract the value to be written to table entry */
  332. ldr r1, table_entry
  333. add r1, r1, r4 /* r1 has value to be written to table entry*/
  334. /* Getting the address of table entry to modify */
  335. lsr r4, #18
  336. add r2, r4 /* r2 has the location which needs to be modified */
  337. /* Storing previous entry of location being modified */
  338. ldr r5, scratchpad_base
  339. ldr r4, [r2]
  340. str r4, [r5, #0xC0]
  341. /* Modify the table entry */
  342. str r1, [r2]
  343. /* Storing address of entry being modified
  344. * - will be restored after enabling MMU */
  345. ldr r5, scratchpad_base
  346. str r2, [r5, #0xC4]
  347. mov r0, #0
  348. mcr p15, 0, r0, c7, c5, 4 @ Flush prefetch buffer
  349. mcr p15, 0, r0, c7, c5, 6 @ Invalidate branch predictor array
  350. mcr p15, 0, r0, c8, c5, 0 @ Invalidate instruction TLB
  351. mcr p15, 0, r0, c8, c6, 0 @ Invalidate data TLB
  352. /* Restore control register but dont enable caches here*/
  353. /* Caches will be enabled after restoring MMU table entry */
  354. ldmia r3!, {r4}
  355. /* Store previous value of control register in scratchpad */
  356. str r4, [r5, #0xC8]
  357. ldr r2, cache_pred_disable_mask
  358. and r4, r2
  359. mcr p15, 0, r4, c1, c0, 0
  360. ldmfd sp!, {r0-r12, pc} @ restore regs and return
  361. save_context_wfi:
  362. /*b save_context_wfi*/ @ enable to debug save code
  363. mov r8, r0 /* Store SDRAM address in r8 */
  364. /* Check what that target sleep state is:stored in r1*/
  365. /* 1 - Only L1 and logic lost */
  366. /* 2 - Only L2 lost */
  367. /* 3 - Both L1 and L2 lost */
  368. cmp r1, #0x2 /* Only L2 lost */
  369. beq clean_l2
  370. cmp r1, #0x1 /* L2 retained */
  371. /* r9 stores whether to clean L2 or not*/
  372. moveq r9, #0x0 /* Dont Clean L2 */
  373. movne r9, #0x1 /* Clean L2 */
  374. l1_logic_lost:
  375. /* Store sp and spsr to SDRAM */
  376. mov r4, sp
  377. mrs r5, spsr
  378. mov r6, lr
  379. stmia r8!, {r4-r6}
  380. /* Save all ARM registers */
  381. /* Coprocessor access control register */
  382. mrc p15, 0, r6, c1, c0, 2
  383. stmia r8!, {r6}
  384. /* TTBR0, TTBR1 and Translation table base control */
  385. mrc p15, 0, r4, c2, c0, 0
  386. mrc p15, 0, r5, c2, c0, 1
  387. mrc p15, 0, r6, c2, c0, 2
  388. stmia r8!, {r4-r6}
  389. /* Domain access control register, data fault status register,
  390. and instruction fault status register */
  391. mrc p15, 0, r4, c3, c0, 0
  392. mrc p15, 0, r5, c5, c0, 0
  393. mrc p15, 0, r6, c5, c0, 1
  394. stmia r8!, {r4-r6}
  395. /* Data aux fault status register, instruction aux fault status,
  396. datat fault address register and instruction fault address register*/
  397. mrc p15, 0, r4, c5, c1, 0
  398. mrc p15, 0, r5, c5, c1, 1
  399. mrc p15, 0, r6, c6, c0, 0
  400. mrc p15, 0, r7, c6, c0, 2
  401. stmia r8!, {r4-r7}
  402. /* user r/w thread and process ID, user r/o thread and process ID,
  403. priv only thread and process ID, cache size selection */
  404. mrc p15, 0, r4, c13, c0, 2
  405. mrc p15, 0, r5, c13, c0, 3
  406. mrc p15, 0, r6, c13, c0, 4
  407. mrc p15, 2, r7, c0, c0, 0
  408. stmia r8!, {r4-r7}
  409. /* Data TLB lockdown, instruction TLB lockdown registers */
  410. mrc p15, 0, r5, c10, c0, 0
  411. mrc p15, 0, r6, c10, c0, 1
  412. stmia r8!, {r5-r6}
  413. /* Secure or non secure vector base address, FCSE PID, Context PID*/
  414. mrc p15, 0, r4, c12, c0, 0
  415. mrc p15, 0, r5, c13, c0, 0
  416. mrc p15, 0, r6, c13, c0, 1
  417. stmia r8!, {r4-r6}
  418. /* Primary remap, normal remap registers */
  419. mrc p15, 0, r4, c10, c2, 0
  420. mrc p15, 0, r5, c10, c2, 1
  421. stmia r8!,{r4-r5}
  422. /* Store current cpsr*/
  423. mrs r2, cpsr
  424. stmia r8!, {r2}
  425. mrc p15, 0, r4, c1, c0, 0
  426. /* save control register */
  427. stmia r8!, {r4}
  428. clean_caches:
  429. /* Clean Data or unified cache to POU*/
  430. /* How to invalidate only L1 cache???? - #FIX_ME# */
  431. /* mcr p15, 0, r11, c7, c11, 1 */
  432. cmp r9, #1 /* Check whether L2 inval is required or not*/
  433. bne skip_l2_inval
  434. clean_l2:
  435. /* read clidr */
  436. mrc p15, 1, r0, c0, c0, 1
  437. /* extract loc from clidr */
  438. ands r3, r0, #0x7000000
  439. /* left align loc bit field */
  440. mov r3, r3, lsr #23
  441. /* if loc is 0, then no need to clean */
  442. beq finished
  443. /* start clean at cache level 0 */
  444. mov r10, #0
  445. loop1:
  446. /* work out 3x current cache level */
  447. add r2, r10, r10, lsr #1
  448. /* extract cache type bits from clidr*/
  449. mov r1, r0, lsr r2
  450. /* mask of the bits for current cache only */
  451. and r1, r1, #7
  452. /* see what cache we have at this level */
  453. cmp r1, #2
  454. /* skip if no cache, or just i-cache */
  455. blt skip
  456. /* select current cache level in cssr */
  457. mcr p15, 2, r10, c0, c0, 0
  458. /* isb to sych the new cssr&csidr */
  459. isb
  460. /* read the new csidr */
  461. mrc p15, 1, r1, c0, c0, 0
  462. /* extract the length of the cache lines */
  463. and r2, r1, #7
  464. /* add 4 (line length offset) */
  465. add r2, r2, #4
  466. ldr r4, assoc_mask
  467. /* find maximum number on the way size */
  468. ands r4, r4, r1, lsr #3
  469. /* find bit position of way size increment */
  470. clz r5, r4
  471. ldr r7, numset_mask
  472. /* extract max number of the index size*/
  473. ands r7, r7, r1, lsr #13
  474. loop2:
  475. mov r9, r4
  476. /* create working copy of max way size*/
  477. loop3:
  478. /* factor way and cache number into r11 */
  479. orr r11, r10, r9, lsl r5
  480. /* factor index number into r11 */
  481. orr r11, r11, r7, lsl r2
  482. /*clean & invalidate by set/way */
  483. mcr p15, 0, r11, c7, c10, 2
  484. /* decrement the way*/
  485. subs r9, r9, #1
  486. bge loop3
  487. /*decrement the index */
  488. subs r7, r7, #1
  489. bge loop2
  490. skip:
  491. add r10, r10, #2
  492. /* increment cache number */
  493. cmp r3, r10
  494. bgt loop1
  495. finished:
  496. /*swith back to cache level 0 */
  497. mov r10, #0
  498. /* select current cache level in cssr */
  499. mcr p15, 2, r10, c0, c0, 0
  500. isb
  501. skip_l2_inval:
  502. /* Data memory barrier and Data sync barrier */
  503. mov r1, #0
  504. mcr p15, 0, r1, c7, c10, 4
  505. mcr p15, 0, r1, c7, c10, 5
  506. wfi @ wait for interrupt
  507. nop
  508. nop
  509. nop
  510. nop
  511. nop
  512. nop
  513. nop
  514. nop
  515. nop
  516. nop
  517. bl i_dll_wait
  518. /* restore regs and return */
  519. ldmfd sp!, {r0-r12, pc}
  520. i_dll_wait:
  521. ldr r4, clk_stabilize_delay
  522. i_dll_delay:
  523. subs r4, r4, #0x1
  524. bne i_dll_delay
  525. ldr r4, sdrc_power
  526. ldr r5, [r4]
  527. bic r5, r5, #0x40
  528. str r5, [r4]
  529. bx lr
  530. pm_prepwstst_core:
  531. .word PM_PREPWSTST_CORE_V
  532. pm_prepwstst_core_p:
  533. .word PM_PREPWSTST_CORE_P
  534. pm_prepwstst_mpu:
  535. .word PM_PREPWSTST_MPU_V
  536. pm_pwstctrl_mpu:
  537. .word PM_PWSTCTRL_MPU_P
  538. scratchpad_base:
  539. .word SCRATCHPAD_BASE_P
  540. sram_base:
  541. .word SRAM_BASE_P + 0x8000
  542. sdrc_power:
  543. .word SDRC_POWER_V
  544. clk_stabilize_delay:
  545. .word 0x000001FF
  546. assoc_mask:
  547. .word 0x3ff
  548. numset_mask:
  549. .word 0x7fff
  550. ttbrbit_mask:
  551. .word 0xFFFFC000
  552. table_index_mask:
  553. .word 0xFFF00000
  554. table_entry:
  555. .word 0x00000C02
  556. cache_pred_disable_mask:
  557. .word 0xFFFFE7FB
  558. control_stat:
  559. .word CONTROL_STAT
  560. ENTRY(omap34xx_cpu_suspend_sz)
  561. .word . - omap34xx_cpu_suspend