i915_dma.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. /* Really want an OS-independent resettable timer. Would like to have
  33. * this loop run for (eg) 3 sec, but have the timer reset every time
  34. * the head pointer changes, so that EBUSY only happens if the ring
  35. * actually stalls for (eg) 3 seconds.
  36. */
  37. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  38. {
  39. drm_i915_private_t *dev_priv = dev->dev_private;
  40. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  41. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  42. int i;
  43. for (i = 0; i < 10000; i++) {
  44. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  45. ring->space = ring->head - (ring->tail + 8);
  46. if (ring->space < 0)
  47. ring->space += ring->Size;
  48. if (ring->space >= n)
  49. return 0;
  50. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  51. if (ring->head != last_head)
  52. i = 0;
  53. last_head = ring->head;
  54. }
  55. return -EBUSY;
  56. }
  57. void i915_kernel_lost_context(struct drm_device * dev)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  61. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  62. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  63. ring->space = ring->head - (ring->tail + 8);
  64. if (ring->space < 0)
  65. ring->space += ring->Size;
  66. if (ring->head == ring->tail)
  67. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  68. }
  69. static int i915_dma_cleanup(struct drm_device * dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. /* Make sure interrupts are disabled here because the uninstall ioctl
  73. * may not have been called from userspace and after dev_private
  74. * is freed, it's too late.
  75. */
  76. if (dev->irq)
  77. drm_irq_uninstall(dev);
  78. if (dev_priv->ring.virtual_start) {
  79. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  80. dev_priv->ring.virtual_start = 0;
  81. dev_priv->ring.map.handle = 0;
  82. dev_priv->ring.map.size = 0;
  83. }
  84. if (dev_priv->status_page_dmah) {
  85. drm_pci_free(dev, dev_priv->status_page_dmah);
  86. dev_priv->status_page_dmah = NULL;
  87. /* Need to rewrite hardware status page */
  88. I915_WRITE(0x02080, 0x1ffff000);
  89. }
  90. if (dev_priv->status_gfx_addr) {
  91. dev_priv->status_gfx_addr = 0;
  92. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  93. I915_WRITE(0x2080, 0x1ffff000);
  94. }
  95. return 0;
  96. }
  97. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  98. {
  99. drm_i915_private_t *dev_priv = dev->dev_private;
  100. dev_priv->sarea = drm_getsarea(dev);
  101. if (!dev_priv->sarea) {
  102. DRM_ERROR("can not find sarea!\n");
  103. i915_dma_cleanup(dev);
  104. return -EINVAL;
  105. }
  106. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  107. if (!dev_priv->mmio_map) {
  108. i915_dma_cleanup(dev);
  109. DRM_ERROR("can not find mmio map!\n");
  110. return -EINVAL;
  111. }
  112. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  113. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  114. dev_priv->ring.Start = init->ring_start;
  115. dev_priv->ring.End = init->ring_end;
  116. dev_priv->ring.Size = init->ring_size;
  117. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  118. dev_priv->ring.map.offset = init->ring_start;
  119. dev_priv->ring.map.size = init->ring_size;
  120. dev_priv->ring.map.type = 0;
  121. dev_priv->ring.map.flags = 0;
  122. dev_priv->ring.map.mtrr = 0;
  123. drm_core_ioremap(&dev_priv->ring.map, dev);
  124. if (dev_priv->ring.map.handle == NULL) {
  125. i915_dma_cleanup(dev);
  126. DRM_ERROR("can not ioremap virtual address for"
  127. " ring buffer\n");
  128. return -ENOMEM;
  129. }
  130. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  131. dev_priv->cpp = init->cpp;
  132. dev_priv->back_offset = init->back_offset;
  133. dev_priv->front_offset = init->front_offset;
  134. dev_priv->current_page = 0;
  135. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  136. /* Allow hardware batchbuffers unless told otherwise.
  137. */
  138. dev_priv->allow_batchbuffer = 1;
  139. /* Program Hardware Status Page */
  140. if (!I915_NEED_GFX_HWS(dev)) {
  141. dev_priv->status_page_dmah =
  142. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  143. if (!dev_priv->status_page_dmah) {
  144. i915_dma_cleanup(dev);
  145. DRM_ERROR("Can not allocate hardware status page\n");
  146. return -ENOMEM;
  147. }
  148. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  149. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  150. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  151. I915_WRITE(0x02080, dev_priv->dma_status_page);
  152. }
  153. DRM_DEBUG("Enabled hardware status page\n");
  154. return 0;
  155. }
  156. static int i915_dma_resume(struct drm_device * dev)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. DRM_DEBUG("%s\n", __func__);
  160. if (!dev_priv->sarea) {
  161. DRM_ERROR("can not find sarea!\n");
  162. return -EINVAL;
  163. }
  164. if (!dev_priv->mmio_map) {
  165. DRM_ERROR("can not find mmio map!\n");
  166. return -EINVAL;
  167. }
  168. if (dev_priv->ring.map.handle == NULL) {
  169. DRM_ERROR("can not ioremap virtual address for"
  170. " ring buffer\n");
  171. return -ENOMEM;
  172. }
  173. /* Program Hardware Status Page */
  174. if (!dev_priv->hw_status_page) {
  175. DRM_ERROR("Can not find hardware status page\n");
  176. return -EINVAL;
  177. }
  178. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  179. if (dev_priv->status_gfx_addr != 0)
  180. I915_WRITE(0x02080, dev_priv->status_gfx_addr);
  181. else
  182. I915_WRITE(0x02080, dev_priv->dma_status_page);
  183. DRM_DEBUG("Enabled hardware status page\n");
  184. return 0;
  185. }
  186. static int i915_dma_init(struct drm_device *dev, void *data,
  187. struct drm_file *file_priv)
  188. {
  189. drm_i915_init_t *init = data;
  190. int retcode = 0;
  191. switch (init->func) {
  192. case I915_INIT_DMA:
  193. retcode = i915_initialize(dev, init);
  194. break;
  195. case I915_CLEANUP_DMA:
  196. retcode = i915_dma_cleanup(dev);
  197. break;
  198. case I915_RESUME_DMA:
  199. retcode = i915_dma_resume(dev);
  200. break;
  201. default:
  202. retcode = -EINVAL;
  203. break;
  204. }
  205. return retcode;
  206. }
  207. /* Implement basically the same security restrictions as hardware does
  208. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  209. *
  210. * Most of the calculations below involve calculating the size of a
  211. * particular instruction. It's important to get the size right as
  212. * that tells us where the next instruction to check is. Any illegal
  213. * instruction detected will be given a size of zero, which is a
  214. * signal to abort the rest of the buffer.
  215. */
  216. static int do_validate_cmd(int cmd)
  217. {
  218. switch (((cmd >> 29) & 0x7)) {
  219. case 0x0:
  220. switch ((cmd >> 23) & 0x3f) {
  221. case 0x0:
  222. return 1; /* MI_NOOP */
  223. case 0x4:
  224. return 1; /* MI_FLUSH */
  225. default:
  226. return 0; /* disallow everything else */
  227. }
  228. break;
  229. case 0x1:
  230. return 0; /* reserved */
  231. case 0x2:
  232. return (cmd & 0xff) + 2; /* 2d commands */
  233. case 0x3:
  234. if (((cmd >> 24) & 0x1f) <= 0x18)
  235. return 1;
  236. switch ((cmd >> 24) & 0x1f) {
  237. case 0x1c:
  238. return 1;
  239. case 0x1d:
  240. switch ((cmd >> 16) & 0xff) {
  241. case 0x3:
  242. return (cmd & 0x1f) + 2;
  243. case 0x4:
  244. return (cmd & 0xf) + 2;
  245. default:
  246. return (cmd & 0xffff) + 2;
  247. }
  248. case 0x1e:
  249. if (cmd & (1 << 23))
  250. return (cmd & 0xffff) + 1;
  251. else
  252. return 1;
  253. case 0x1f:
  254. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  255. return (cmd & 0x1ffff) + 2;
  256. else if (cmd & (1 << 17)) /* indirect random */
  257. if ((cmd & 0xffff) == 0)
  258. return 0; /* unknown length, too hard */
  259. else
  260. return (((cmd & 0xffff) + 1) / 2) + 1;
  261. else
  262. return 2; /* indirect sequential */
  263. default:
  264. return 0;
  265. }
  266. default:
  267. return 0;
  268. }
  269. return 0;
  270. }
  271. static int validate_cmd(int cmd)
  272. {
  273. int ret = do_validate_cmd(cmd);
  274. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  275. return ret;
  276. }
  277. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  278. {
  279. drm_i915_private_t *dev_priv = dev->dev_private;
  280. int i;
  281. RING_LOCALS;
  282. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  283. return -EINVAL;
  284. BEGIN_LP_RING((dwords+1)&~1);
  285. for (i = 0; i < dwords;) {
  286. int cmd, sz;
  287. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  288. return -EINVAL;
  289. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  290. return -EINVAL;
  291. OUT_RING(cmd);
  292. while (++i, --sz) {
  293. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  294. sizeof(cmd))) {
  295. return -EINVAL;
  296. }
  297. OUT_RING(cmd);
  298. }
  299. }
  300. if (dwords & 1)
  301. OUT_RING(0);
  302. ADVANCE_LP_RING();
  303. return 0;
  304. }
  305. static int i915_emit_box(struct drm_device * dev,
  306. struct drm_clip_rect __user * boxes,
  307. int i, int DR1, int DR4)
  308. {
  309. drm_i915_private_t *dev_priv = dev->dev_private;
  310. struct drm_clip_rect box;
  311. RING_LOCALS;
  312. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  313. return -EFAULT;
  314. }
  315. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  316. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  317. box.x1, box.y1, box.x2, box.y2);
  318. return -EINVAL;
  319. }
  320. if (IS_I965G(dev)) {
  321. BEGIN_LP_RING(4);
  322. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  323. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  324. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  325. OUT_RING(DR4);
  326. ADVANCE_LP_RING();
  327. } else {
  328. BEGIN_LP_RING(6);
  329. OUT_RING(GFX_OP_DRAWRECT_INFO);
  330. OUT_RING(DR1);
  331. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  332. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  333. OUT_RING(DR4);
  334. OUT_RING(0);
  335. ADVANCE_LP_RING();
  336. }
  337. return 0;
  338. }
  339. /* XXX: Emitting the counter should really be moved to part of the IRQ
  340. * emit. For now, do it in both places:
  341. */
  342. static void i915_emit_breadcrumb(struct drm_device *dev)
  343. {
  344. drm_i915_private_t *dev_priv = dev->dev_private;
  345. RING_LOCALS;
  346. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  347. if (dev_priv->counter > 0x7FFFFFFFUL)
  348. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  349. BEGIN_LP_RING(4);
  350. OUT_RING(CMD_STORE_DWORD_IDX);
  351. OUT_RING(20);
  352. OUT_RING(dev_priv->counter);
  353. OUT_RING(0);
  354. ADVANCE_LP_RING();
  355. }
  356. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  357. drm_i915_cmdbuffer_t * cmd)
  358. {
  359. int nbox = cmd->num_cliprects;
  360. int i = 0, count, ret;
  361. if (cmd->sz & 0x3) {
  362. DRM_ERROR("alignment");
  363. return -EINVAL;
  364. }
  365. i915_kernel_lost_context(dev);
  366. count = nbox ? nbox : 1;
  367. for (i = 0; i < count; i++) {
  368. if (i < nbox) {
  369. ret = i915_emit_box(dev, cmd->cliprects, i,
  370. cmd->DR1, cmd->DR4);
  371. if (ret)
  372. return ret;
  373. }
  374. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  375. if (ret)
  376. return ret;
  377. }
  378. i915_emit_breadcrumb(dev);
  379. return 0;
  380. }
  381. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  382. drm_i915_batchbuffer_t * batch)
  383. {
  384. drm_i915_private_t *dev_priv = dev->dev_private;
  385. struct drm_clip_rect __user *boxes = batch->cliprects;
  386. int nbox = batch->num_cliprects;
  387. int i = 0, count;
  388. RING_LOCALS;
  389. if ((batch->start | batch->used) & 0x7) {
  390. DRM_ERROR("alignment");
  391. return -EINVAL;
  392. }
  393. i915_kernel_lost_context(dev);
  394. count = nbox ? nbox : 1;
  395. for (i = 0; i < count; i++) {
  396. if (i < nbox) {
  397. int ret = i915_emit_box(dev, boxes, i,
  398. batch->DR1, batch->DR4);
  399. if (ret)
  400. return ret;
  401. }
  402. if (!IS_I830(dev) && !IS_845G(dev)) {
  403. BEGIN_LP_RING(2);
  404. if (IS_I965G(dev)) {
  405. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  406. OUT_RING(batch->start);
  407. } else {
  408. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  409. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  410. }
  411. ADVANCE_LP_RING();
  412. } else {
  413. BEGIN_LP_RING(4);
  414. OUT_RING(MI_BATCH_BUFFER);
  415. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  416. OUT_RING(batch->start + batch->used - 4);
  417. OUT_RING(0);
  418. ADVANCE_LP_RING();
  419. }
  420. }
  421. i915_emit_breadcrumb(dev);
  422. return 0;
  423. }
  424. static int i915_dispatch_flip(struct drm_device * dev)
  425. {
  426. drm_i915_private_t *dev_priv = dev->dev_private;
  427. RING_LOCALS;
  428. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  429. __func__,
  430. dev_priv->current_page,
  431. dev_priv->sarea_priv->pf_current_page);
  432. i915_kernel_lost_context(dev);
  433. BEGIN_LP_RING(2);
  434. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  435. OUT_RING(0);
  436. ADVANCE_LP_RING();
  437. BEGIN_LP_RING(6);
  438. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  439. OUT_RING(0);
  440. if (dev_priv->current_page == 0) {
  441. OUT_RING(dev_priv->back_offset);
  442. dev_priv->current_page = 1;
  443. } else {
  444. OUT_RING(dev_priv->front_offset);
  445. dev_priv->current_page = 0;
  446. }
  447. OUT_RING(0);
  448. ADVANCE_LP_RING();
  449. BEGIN_LP_RING(2);
  450. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  451. OUT_RING(0);
  452. ADVANCE_LP_RING();
  453. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  454. BEGIN_LP_RING(4);
  455. OUT_RING(CMD_STORE_DWORD_IDX);
  456. OUT_RING(20);
  457. OUT_RING(dev_priv->counter);
  458. OUT_RING(0);
  459. ADVANCE_LP_RING();
  460. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  461. return 0;
  462. }
  463. static int i915_quiescent(struct drm_device * dev)
  464. {
  465. drm_i915_private_t *dev_priv = dev->dev_private;
  466. i915_kernel_lost_context(dev);
  467. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  468. }
  469. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  470. struct drm_file *file_priv)
  471. {
  472. LOCK_TEST_WITH_RETURN(dev, file_priv);
  473. return i915_quiescent(dev);
  474. }
  475. static int i915_batchbuffer(struct drm_device *dev, void *data,
  476. struct drm_file *file_priv)
  477. {
  478. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  479. u32 *hw_status = dev_priv->hw_status_page;
  480. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  481. dev_priv->sarea_priv;
  482. drm_i915_batchbuffer_t *batch = data;
  483. int ret;
  484. if (!dev_priv->allow_batchbuffer) {
  485. DRM_ERROR("Batchbuffer ioctl disabled\n");
  486. return -EINVAL;
  487. }
  488. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  489. batch->start, batch->used, batch->num_cliprects);
  490. LOCK_TEST_WITH_RETURN(dev, file_priv);
  491. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  492. batch->num_cliprects *
  493. sizeof(struct drm_clip_rect)))
  494. return -EFAULT;
  495. ret = i915_dispatch_batchbuffer(dev, batch);
  496. sarea_priv->last_dispatch = (int)hw_status[5];
  497. return ret;
  498. }
  499. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  500. struct drm_file *file_priv)
  501. {
  502. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  503. u32 *hw_status = dev_priv->hw_status_page;
  504. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  505. dev_priv->sarea_priv;
  506. drm_i915_cmdbuffer_t *cmdbuf = data;
  507. int ret;
  508. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  509. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  510. LOCK_TEST_WITH_RETURN(dev, file_priv);
  511. if (cmdbuf->num_cliprects &&
  512. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  513. cmdbuf->num_cliprects *
  514. sizeof(struct drm_clip_rect))) {
  515. DRM_ERROR("Fault accessing cliprects\n");
  516. return -EFAULT;
  517. }
  518. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  519. if (ret) {
  520. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  521. return ret;
  522. }
  523. sarea_priv->last_dispatch = (int)hw_status[5];
  524. return 0;
  525. }
  526. static int i915_flip_bufs(struct drm_device *dev, void *data,
  527. struct drm_file *file_priv)
  528. {
  529. DRM_DEBUG("%s\n", __func__);
  530. LOCK_TEST_WITH_RETURN(dev, file_priv);
  531. return i915_dispatch_flip(dev);
  532. }
  533. static int i915_getparam(struct drm_device *dev, void *data,
  534. struct drm_file *file_priv)
  535. {
  536. drm_i915_private_t *dev_priv = dev->dev_private;
  537. drm_i915_getparam_t *param = data;
  538. int value;
  539. if (!dev_priv) {
  540. DRM_ERROR("called with no initialization\n");
  541. return -EINVAL;
  542. }
  543. switch (param->param) {
  544. case I915_PARAM_IRQ_ACTIVE:
  545. value = dev->irq ? 1 : 0;
  546. break;
  547. case I915_PARAM_ALLOW_BATCHBUFFER:
  548. value = dev_priv->allow_batchbuffer ? 1 : 0;
  549. break;
  550. case I915_PARAM_LAST_DISPATCH:
  551. value = READ_BREADCRUMB(dev_priv);
  552. break;
  553. default:
  554. DRM_ERROR("Unknown parameter %d\n", param->param);
  555. return -EINVAL;
  556. }
  557. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  558. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  559. return -EFAULT;
  560. }
  561. return 0;
  562. }
  563. static int i915_setparam(struct drm_device *dev, void *data,
  564. struct drm_file *file_priv)
  565. {
  566. drm_i915_private_t *dev_priv = dev->dev_private;
  567. drm_i915_setparam_t *param = data;
  568. if (!dev_priv) {
  569. DRM_ERROR("called with no initialization\n");
  570. return -EINVAL;
  571. }
  572. switch (param->param) {
  573. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  574. break;
  575. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  576. dev_priv->tex_lru_log_granularity = param->value;
  577. break;
  578. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  579. dev_priv->allow_batchbuffer = param->value;
  580. break;
  581. default:
  582. DRM_ERROR("unknown parameter %d\n", param->param);
  583. return -EINVAL;
  584. }
  585. return 0;
  586. }
  587. static int i915_set_status_page(struct drm_device *dev, void *data,
  588. struct drm_file *file_priv)
  589. {
  590. drm_i915_private_t *dev_priv = dev->dev_private;
  591. drm_i915_hws_addr_t *hws = data;
  592. if (!I915_NEED_GFX_HWS(dev))
  593. return -EINVAL;
  594. if (!dev_priv) {
  595. DRM_ERROR("called with no initialization\n");
  596. return -EINVAL;
  597. }
  598. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  599. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  600. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  601. dev_priv->hws_map.size = 4*1024;
  602. dev_priv->hws_map.type = 0;
  603. dev_priv->hws_map.flags = 0;
  604. dev_priv->hws_map.mtrr = 0;
  605. drm_core_ioremap(&dev_priv->hws_map, dev);
  606. if (dev_priv->hws_map.handle == NULL) {
  607. i915_dma_cleanup(dev);
  608. dev_priv->status_gfx_addr = 0;
  609. DRM_ERROR("can not ioremap virtual address for"
  610. " G33 hw status page\n");
  611. return -ENOMEM;
  612. }
  613. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  614. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  615. I915_WRITE(0x02080, dev_priv->status_gfx_addr);
  616. DRM_DEBUG("load hws 0x2080 with gfx mem 0x%x\n",
  617. dev_priv->status_gfx_addr);
  618. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  619. return 0;
  620. }
  621. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  622. {
  623. struct drm_i915_private *dev_priv = dev->dev_private;
  624. unsigned long base, size;
  625. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  626. /* i915 has 4 more counters */
  627. dev->counters += 4;
  628. dev->types[6] = _DRM_STAT_IRQ;
  629. dev->types[7] = _DRM_STAT_PRIMARY;
  630. dev->types[8] = _DRM_STAT_SECONDARY;
  631. dev->types[9] = _DRM_STAT_DMA;
  632. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  633. if (dev_priv == NULL)
  634. return -ENOMEM;
  635. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  636. dev->dev_private = (void *)dev_priv;
  637. /* Add register map (needed for suspend/resume) */
  638. base = drm_get_resource_start(dev, mmio_bar);
  639. size = drm_get_resource_len(dev, mmio_bar);
  640. ret = drm_addmap(dev, base, size, _DRM_REGISTERS,
  641. _DRM_KERNEL | _DRM_DRIVER,
  642. &dev_priv->mmio_map);
  643. return ret;
  644. }
  645. int i915_driver_unload(struct drm_device *dev)
  646. {
  647. struct drm_i915_private *dev_priv = dev->dev_private;
  648. if (dev_priv->mmio_map)
  649. drm_rmmap(dev, dev_priv->mmio_map);
  650. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  651. DRM_MEM_DRIVER);
  652. return 0;
  653. }
  654. void i915_driver_lastclose(struct drm_device * dev)
  655. {
  656. drm_i915_private_t *dev_priv = dev->dev_private;
  657. if (!dev_priv)
  658. return;
  659. if (dev_priv->agp_heap)
  660. i915_mem_takedown(&(dev_priv->agp_heap));
  661. i915_dma_cleanup(dev);
  662. }
  663. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  664. {
  665. drm_i915_private_t *dev_priv = dev->dev_private;
  666. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  667. }
  668. struct drm_ioctl_desc i915_ioctls[] = {
  669. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  670. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  671. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  672. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  673. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  674. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  675. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  676. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  677. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  678. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  679. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  680. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  681. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  682. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  683. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  684. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  685. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH),
  686. };
  687. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  688. /**
  689. * Determine if the device really is AGP or not.
  690. *
  691. * All Intel graphics chipsets are treated as AGP, even if they are really
  692. * PCI-e.
  693. *
  694. * \param dev The device to be tested.
  695. *
  696. * \returns
  697. * A value of 1 is always retured to indictate every i9x5 is AGP.
  698. */
  699. int i915_driver_device_is_agp(struct drm_device * dev)
  700. {
  701. return 1;
  702. }