dhd_sdio.c 108 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <asm/unaligned.h>
  33. #include <defs.h>
  34. #include <brcmu_wifi.h>
  35. #include <brcmu_utils.h>
  36. #include <brcm_hw_ids.h>
  37. #include <soc.h>
  38. #include "sdio_host.h"
  39. #include "sdio_chip.h"
  40. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  41. #ifdef DEBUG
  42. #define BRCMF_TRAP_INFO_SIZE 80
  43. #define CBUF_LEN (128)
  44. struct rte_log_le {
  45. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  46. __le32 buf_size;
  47. __le32 idx;
  48. char *_buf_compat; /* Redundant pointer for backward compat. */
  49. };
  50. struct rte_console {
  51. /* Virtual UART
  52. * When there is no UART (e.g. Quickturn),
  53. * the host should write a complete
  54. * input line directly into cbuf and then write
  55. * the length into vcons_in.
  56. * This may also be used when there is a real UART
  57. * (at risk of conflicting with
  58. * the real UART). vcons_out is currently unused.
  59. */
  60. uint vcons_in;
  61. uint vcons_out;
  62. /* Output (logging) buffer
  63. * Console output is written to a ring buffer log_buf at index log_idx.
  64. * The host may read the output when it sees log_idx advance.
  65. * Output will be lost if the output wraps around faster than the host
  66. * polls.
  67. */
  68. struct rte_log_le log_le;
  69. /* Console input line buffer
  70. * Characters are read one at a time into cbuf
  71. * until <CR> is received, then
  72. * the buffer is processed as a command line.
  73. * Also used for virtual UART.
  74. */
  75. uint cbuf_idx;
  76. char cbuf[CBUF_LEN];
  77. };
  78. #endif /* DEBUG */
  79. #include <chipcommon.h>
  80. #include "dhd_bus.h"
  81. #include "dhd_dbg.h"
  82. #define TXQLEN 2048 /* bulk tx queue length */
  83. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  84. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  85. #define PRIOMASK 7
  86. #define TXRETRIES 2 /* # of retries for tx frames */
  87. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  88. one scheduling */
  89. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  90. one scheduling */
  91. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  92. #define MEMBLOCK 2048 /* Block size used for downloading
  93. of dongle image */
  94. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  95. biggest possible glom */
  96. #define BRCMF_FIRSTREAD (1 << 6)
  97. /* SBSDIO_DEVICE_CTL */
  98. /* 1: device will assert busy signal when receiving CMD53 */
  99. #define SBSDIO_DEVCTL_SETBUSY 0x01
  100. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  101. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  102. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  103. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  104. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  105. * sdio bus power cycle to clear (rev 9) */
  106. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  107. /* Force SD->SB reset mapping (rev 11) */
  108. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  109. /* Determined by CoreControl bit */
  110. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  111. /* Force backplane reset */
  112. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  113. /* Force no backplane reset */
  114. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  115. /* direct(mapped) cis space */
  116. /* MAPPED common CIS address */
  117. #define SBSDIO_CIS_BASE_COMMON 0x1000
  118. /* maximum bytes in one CIS */
  119. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  120. /* cis offset addr is < 17 bits */
  121. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  122. /* manfid tuple length, include tuple, link bytes */
  123. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  124. /* intstatus */
  125. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  126. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  127. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  128. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  129. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  130. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  131. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  132. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  133. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  134. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  135. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  136. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  137. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  138. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  139. #define I_PC (1 << 10) /* descriptor error */
  140. #define I_PD (1 << 11) /* data error */
  141. #define I_DE (1 << 12) /* Descriptor protocol Error */
  142. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  143. #define I_RO (1 << 14) /* Receive fifo Overflow */
  144. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  145. #define I_RI (1 << 16) /* Receive Interrupt */
  146. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  147. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  148. #define I_XI (1 << 24) /* Transmit Interrupt */
  149. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  150. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  151. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  152. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  153. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  154. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  155. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  156. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  157. #define I_DMA (I_RI | I_XI | I_ERRORS)
  158. /* corecontrol */
  159. #define CC_CISRDY (1 << 0) /* CIS Ready */
  160. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  161. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  162. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  163. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  164. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  165. /* SDA_FRAMECTRL */
  166. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  167. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  168. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  169. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  170. /* HW frame tag */
  171. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  172. /* Total length of frame header for dongle protocol */
  173. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  174. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  175. /*
  176. * Software allocation of To SB Mailbox resources
  177. */
  178. /* tosbmailbox bits corresponding to intstatus bits */
  179. #define SMB_NAK (1 << 0) /* Frame NAK */
  180. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  181. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  182. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  183. /* tosbmailboxdata */
  184. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  185. /*
  186. * Software allocation of To Host Mailbox resources
  187. */
  188. /* intstatus bits */
  189. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  190. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  191. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  192. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  193. /* tohostmailboxdata */
  194. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  195. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  196. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  197. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  198. #define HMB_DATA_FCDATA_MASK 0xff000000
  199. #define HMB_DATA_FCDATA_SHIFT 24
  200. #define HMB_DATA_VERSION_MASK 0x00ff0000
  201. #define HMB_DATA_VERSION_SHIFT 16
  202. /*
  203. * Software-defined protocol header
  204. */
  205. /* Current protocol version */
  206. #define SDPCM_PROT_VERSION 4
  207. /* SW frame header */
  208. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  209. #define SDPCM_CHANNEL_MASK 0x00000f00
  210. #define SDPCM_CHANNEL_SHIFT 8
  211. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  212. #define SDPCM_NEXTLEN_OFFSET 2
  213. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  214. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  215. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  216. #define SDPCM_DOFFSET_MASK 0xff000000
  217. #define SDPCM_DOFFSET_SHIFT 24
  218. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  219. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  220. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  221. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  222. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  223. /* logical channel numbers */
  224. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  225. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  226. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  227. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  228. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  229. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  230. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  231. /*
  232. * Shared structure between dongle and the host.
  233. * The structure contains pointers to trap or assert information.
  234. */
  235. #define SDPCM_SHARED_VERSION 0x0002
  236. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  237. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  238. #define SDPCM_SHARED_ASSERT 0x0200
  239. #define SDPCM_SHARED_TRAP 0x0400
  240. /* Space for header read, limit for data packets */
  241. #define MAX_HDR_READ (1 << 6)
  242. #define MAX_RX_DATASZ 2048
  243. /* Maximum milliseconds to wait for F2 to come up */
  244. #define BRCMF_WAIT_F2RDY 3000
  245. /* Bump up limit on waiting for HT to account for first startup;
  246. * if the image is doing a CRC calculation before programming the PMU
  247. * for HT availability, it could take a couple hundred ms more, so
  248. * max out at a 1 second (1000000us).
  249. */
  250. #undef PMU_MAX_TRANSITION_DLY
  251. #define PMU_MAX_TRANSITION_DLY 1000000
  252. /* Value for ChipClockCSR during initial setup */
  253. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  254. SBSDIO_ALP_AVAIL_REQ)
  255. /* Flags for SDH calls */
  256. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  257. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  258. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  259. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  260. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  261. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  262. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  263. * when idle
  264. */
  265. #define BRCMF_IDLE_INTERVAL 1
  266. /*
  267. * Conversion of 802.1D priority to precedence level
  268. */
  269. static uint prio2prec(u32 prio)
  270. {
  271. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  272. (prio^2) : prio;
  273. }
  274. /* core registers */
  275. struct sdpcmd_regs {
  276. u32 corecontrol; /* 0x00, rev8 */
  277. u32 corestatus; /* rev8 */
  278. u32 PAD[1];
  279. u32 biststatus; /* rev8 */
  280. /* PCMCIA access */
  281. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  282. u16 PAD[1];
  283. u16 pcmciamesportalmask; /* rev8 */
  284. u16 PAD[1];
  285. u16 pcmciawrframebc; /* rev8 */
  286. u16 PAD[1];
  287. u16 pcmciaunderflowtimer; /* rev8 */
  288. u16 PAD[1];
  289. /* interrupt */
  290. u32 intstatus; /* 0x020, rev8 */
  291. u32 hostintmask; /* rev8 */
  292. u32 intmask; /* rev8 */
  293. u32 sbintstatus; /* rev8 */
  294. u32 sbintmask; /* rev8 */
  295. u32 funcintmask; /* rev4 */
  296. u32 PAD[2];
  297. u32 tosbmailbox; /* 0x040, rev8 */
  298. u32 tohostmailbox; /* rev8 */
  299. u32 tosbmailboxdata; /* rev8 */
  300. u32 tohostmailboxdata; /* rev8 */
  301. /* synchronized access to registers in SDIO clock domain */
  302. u32 sdioaccess; /* 0x050, rev8 */
  303. u32 PAD[3];
  304. /* PCMCIA frame control */
  305. u8 pcmciaframectrl; /* 0x060, rev8 */
  306. u8 PAD[3];
  307. u8 pcmciawatermark; /* rev8 */
  308. u8 PAD[155];
  309. /* interrupt batching control */
  310. u32 intrcvlazy; /* 0x100, rev8 */
  311. u32 PAD[3];
  312. /* counters */
  313. u32 cmd52rd; /* 0x110, rev8 */
  314. u32 cmd52wr; /* rev8 */
  315. u32 cmd53rd; /* rev8 */
  316. u32 cmd53wr; /* rev8 */
  317. u32 abort; /* rev8 */
  318. u32 datacrcerror; /* rev8 */
  319. u32 rdoutofsync; /* rev8 */
  320. u32 wroutofsync; /* rev8 */
  321. u32 writebusy; /* rev8 */
  322. u32 readwait; /* rev8 */
  323. u32 readterm; /* rev8 */
  324. u32 writeterm; /* rev8 */
  325. u32 PAD[40];
  326. u32 clockctlstatus; /* rev8 */
  327. u32 PAD[7];
  328. u32 PAD[128]; /* DMA engines */
  329. /* SDIO/PCMCIA CIS region */
  330. char cis[512]; /* 0x400-0x5ff, rev6 */
  331. /* PCMCIA function control registers */
  332. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  333. u16 PAD[55];
  334. /* PCMCIA backplane access */
  335. u16 backplanecsr; /* 0x76E, rev6 */
  336. u16 backplaneaddr0; /* rev6 */
  337. u16 backplaneaddr1; /* rev6 */
  338. u16 backplaneaddr2; /* rev6 */
  339. u16 backplaneaddr3; /* rev6 */
  340. u16 backplanedata0; /* rev6 */
  341. u16 backplanedata1; /* rev6 */
  342. u16 backplanedata2; /* rev6 */
  343. u16 backplanedata3; /* rev6 */
  344. u16 PAD[31];
  345. /* sprom "size" & "blank" info */
  346. u16 spromstatus; /* 0x7BE, rev2 */
  347. u32 PAD[464];
  348. u16 PAD[0x80];
  349. };
  350. #ifdef DEBUG
  351. /* Device console log buffer state */
  352. struct brcmf_console {
  353. uint count; /* Poll interval msec counter */
  354. uint log_addr; /* Log struct address (fixed) */
  355. struct rte_log_le log_le; /* Log struct (host copy) */
  356. uint bufsize; /* Size of log buffer */
  357. u8 *buf; /* Log buffer (host copy) */
  358. uint last; /* Last buffer read index */
  359. };
  360. #endif /* DEBUG */
  361. struct sdpcm_shared {
  362. u32 flags;
  363. u32 trap_addr;
  364. u32 assert_exp_addr;
  365. u32 assert_file_addr;
  366. u32 assert_line;
  367. u32 console_addr; /* Address of struct rte_console */
  368. u32 msgtrace_addr;
  369. u8 tag[32];
  370. };
  371. struct sdpcm_shared_le {
  372. __le32 flags;
  373. __le32 trap_addr;
  374. __le32 assert_exp_addr;
  375. __le32 assert_file_addr;
  376. __le32 assert_line;
  377. __le32 console_addr; /* Address of struct rte_console */
  378. __le32 msgtrace_addr;
  379. u8 tag[32];
  380. };
  381. /* misc chip info needed by some of the routines */
  382. /* Private data for SDIO bus interaction */
  383. struct brcmf_sdio {
  384. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  385. struct chip_info *ci; /* Chip info struct */
  386. char *vars; /* Variables (from CIS and/or other) */
  387. uint varsz; /* Size of variables buffer */
  388. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  389. u32 hostintmask; /* Copy of Host Interrupt Mask */
  390. u32 intstatus; /* Intstatus bits (events) pending */
  391. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  392. bool fcstate; /* State of dongle flow-control */
  393. uint blocksize; /* Block size of SDIO transfers */
  394. uint roundup; /* Max roundup limit */
  395. struct pktq txq; /* Queue length used for flow-control */
  396. u8 flowcontrol; /* per prio flow control bitmask */
  397. u8 tx_seq; /* Transmit sequence number (next) */
  398. u8 tx_max; /* Maximum transmit sequence allowed */
  399. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  400. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  401. u16 nextlen; /* Next Read Len from last header */
  402. u8 rx_seq; /* Receive sequence number (expected) */
  403. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  404. uint rxbound; /* Rx frames to read before resched */
  405. uint txbound; /* Tx frames to send before resched */
  406. uint txminmax;
  407. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  408. struct sk_buff_head glom; /* Packet list for glommed superframe */
  409. uint glomerr; /* Glom packet read errors */
  410. u8 *rxbuf; /* Buffer for receiving control packets */
  411. uint rxblen; /* Allocated length of rxbuf */
  412. u8 *rxctl; /* Aligned pointer into rxbuf */
  413. u8 *databuf; /* Buffer for receiving big glom packet */
  414. u8 *dataptr; /* Aligned pointer into databuf */
  415. uint rxlen; /* Length of valid data in buffer */
  416. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  417. bool intr; /* Use interrupts */
  418. bool poll; /* Use polling */
  419. bool ipend; /* Device interrupt is pending */
  420. uint intrcount; /* Count of device interrupt callbacks */
  421. uint lastintrs; /* Count as of last watchdog timer */
  422. uint spurious; /* Count of spurious interrupts */
  423. uint pollrate; /* Ticks between device polls */
  424. uint polltick; /* Tick counter */
  425. uint pollcnt; /* Count of active polls */
  426. #ifdef DEBUG
  427. uint console_interval;
  428. struct brcmf_console console; /* Console output polling support */
  429. uint console_addr; /* Console address from shared struct */
  430. #endif /* DEBUG */
  431. uint regfails; /* Count of R_REG failures */
  432. uint clkstate; /* State of sd and backplane clock(s) */
  433. bool activity; /* Activity flag for clock down */
  434. s32 idletime; /* Control for activity timeout */
  435. s32 idlecount; /* Activity timeout counter */
  436. s32 idleclock; /* How to set bus driver when idle */
  437. s32 sd_rxchain;
  438. bool use_rxchain; /* If brcmf should use PKT chains */
  439. bool sleeping; /* Is SDIO bus sleeping? */
  440. bool rxflow_mode; /* Rx flow control mode */
  441. bool rxflow; /* Is rx flow control on */
  442. bool alp_only; /* Don't use HT clock (ALP only) */
  443. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  444. bool usebufpool;
  445. /* Some additional counters */
  446. uint tx_sderrs; /* Count of tx attempts with sd errors */
  447. uint fcqueued; /* Tx packets that got queued */
  448. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  449. uint rx_toolong; /* Receive frames too long to receive */
  450. uint rxc_errors; /* SDIO errors when reading control frames */
  451. uint rx_hdrfail; /* SDIO errors on header reads */
  452. uint rx_badhdr; /* Bad received headers (roosync?) */
  453. uint rx_badseq; /* Mismatched rx sequence number */
  454. uint fc_rcvd; /* Number of flow-control events received */
  455. uint fc_xoff; /* Number which turned on flow-control */
  456. uint fc_xon; /* Number which turned off flow-control */
  457. uint rxglomfail; /* Failed deglom attempts */
  458. uint rxglomframes; /* Number of glom frames (superframes) */
  459. uint rxglompkts; /* Number of packets from glom frames */
  460. uint f2rxhdrs; /* Number of header reads */
  461. uint f2rxdata; /* Number of frame data reads */
  462. uint f2txdata; /* Number of f2 frame writes */
  463. uint f1regdata; /* Number of f1 register accesses */
  464. uint tickcnt; /* Number of watchdog been schedule */
  465. unsigned long tx_ctlerrs; /* Err of sending ctrl frames */
  466. unsigned long tx_ctlpkts; /* Ctrl frames sent to dongle */
  467. unsigned long rx_ctlerrs; /* Err of processing rx ctrl frames */
  468. unsigned long rx_ctlpkts; /* Ctrl frames processed from dongle */
  469. unsigned long rx_readahead_cnt; /* Number of packets where header
  470. * read-ahead was used. */
  471. u8 *ctrl_frame_buf;
  472. u32 ctrl_frame_len;
  473. bool ctrl_frame_stat;
  474. spinlock_t txqlock;
  475. wait_queue_head_t ctrl_wait;
  476. wait_queue_head_t dcmd_resp_wait;
  477. struct timer_list timer;
  478. struct completion watchdog_wait;
  479. struct task_struct *watchdog_tsk;
  480. bool wd_timer_valid;
  481. uint save_ms;
  482. struct task_struct *dpc_tsk;
  483. struct completion dpc_wait;
  484. struct list_head dpc_tsklst;
  485. spinlock_t dpc_tl_lock;
  486. struct semaphore sdsem;
  487. const struct firmware *firmware;
  488. u32 fw_ptr;
  489. bool txoff; /* Transmit flow-controlled */
  490. };
  491. /* clkstate */
  492. #define CLK_NONE 0
  493. #define CLK_SDONLY 1
  494. #define CLK_PENDING 2 /* Not used yet */
  495. #define CLK_AVAIL 3
  496. #ifdef DEBUG
  497. static int qcount[NUMPRIO];
  498. static int tx_packets[NUMPRIO];
  499. #endif /* DEBUG */
  500. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  501. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  502. /* Retry count for register access failures */
  503. static const uint retry_limit = 2;
  504. /* Limit on rounding up frames */
  505. static const uint max_roundup = 512;
  506. #define ALIGNMENT 4
  507. static void pkt_align(struct sk_buff *p, int len, int align)
  508. {
  509. uint datalign;
  510. datalign = (unsigned long)(p->data);
  511. datalign = roundup(datalign, (align)) - datalign;
  512. if (datalign)
  513. skb_pull(p, datalign);
  514. __skb_trim(p, len);
  515. }
  516. /* To check if there's window offered */
  517. static bool data_ok(struct brcmf_sdio *bus)
  518. {
  519. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  520. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  521. }
  522. /*
  523. * Reads a register in the SDIO hardware block. This block occupies a series of
  524. * adresses on the 32 bit backplane bus.
  525. */
  526. static void
  527. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 reg_offset, u32 *retryvar)
  528. {
  529. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  530. *retryvar = 0;
  531. do {
  532. *regvar = brcmf_sdcard_reg_read(bus->sdiodev,
  533. bus->ci->c_inf[idx].base + reg_offset,
  534. sizeof(u32));
  535. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  536. (++(*retryvar) <= retry_limit));
  537. if (*retryvar) {
  538. bus->regfails += (*retryvar-1);
  539. if (*retryvar > retry_limit) {
  540. brcmf_dbg(ERROR, "FAILED READ %Xh\n", reg_offset);
  541. *regvar = 0;
  542. }
  543. }
  544. }
  545. static void
  546. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset, u32 *retryvar)
  547. {
  548. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  549. *retryvar = 0;
  550. do {
  551. brcmf_sdcard_reg_write(bus->sdiodev,
  552. bus->ci->c_inf[idx].base + reg_offset,
  553. sizeof(u32), regval);
  554. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  555. (++(*retryvar) <= retry_limit));
  556. if (*retryvar) {
  557. bus->regfails += (*retryvar-1);
  558. if (*retryvar > retry_limit)
  559. brcmf_dbg(ERROR, "FAILED REGISTER WRITE %Xh\n",
  560. reg_offset);
  561. }
  562. }
  563. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  564. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  565. /* Packet free applicable unconditionally for sdio and sdspi.
  566. * Conditional if bufpool was present for gspi bus.
  567. */
  568. static void brcmf_sdbrcm_pktfree2(struct brcmf_sdio *bus, struct sk_buff *pkt)
  569. {
  570. if (bus->usebufpool)
  571. brcmu_pkt_buf_free_skb(pkt);
  572. }
  573. /* Turn backplane clock on or off */
  574. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  575. {
  576. int err;
  577. u8 clkctl, clkreq, devctl;
  578. unsigned long timeout;
  579. brcmf_dbg(TRACE, "Enter\n");
  580. clkctl = 0;
  581. if (on) {
  582. /* Request HT Avail */
  583. clkreq =
  584. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  585. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  586. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  587. if (err) {
  588. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  589. return -EBADE;
  590. }
  591. /* Check current status */
  592. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  593. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  594. if (err) {
  595. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  596. return -EBADE;
  597. }
  598. /* Go to pending and await interrupt if appropriate */
  599. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  600. /* Allow only clock-available interrupt */
  601. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  602. SDIO_FUNC_1,
  603. SBSDIO_DEVICE_CTL, &err);
  604. if (err) {
  605. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  606. err);
  607. return -EBADE;
  608. }
  609. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  610. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  611. SBSDIO_DEVICE_CTL, devctl, &err);
  612. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  613. bus->clkstate = CLK_PENDING;
  614. return 0;
  615. } else if (bus->clkstate == CLK_PENDING) {
  616. /* Cancel CA-only interrupt filter */
  617. devctl =
  618. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  619. SBSDIO_DEVICE_CTL, &err);
  620. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  621. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  622. SBSDIO_DEVICE_CTL, devctl, &err);
  623. }
  624. /* Otherwise, wait here (polling) for HT Avail */
  625. timeout = jiffies +
  626. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  627. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  628. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  629. SDIO_FUNC_1,
  630. SBSDIO_FUNC1_CHIPCLKCSR,
  631. &err);
  632. if (time_after(jiffies, timeout))
  633. break;
  634. else
  635. usleep_range(5000, 10000);
  636. }
  637. if (err) {
  638. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  639. return -EBADE;
  640. }
  641. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  642. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  643. PMU_MAX_TRANSITION_DLY, clkctl);
  644. return -EBADE;
  645. }
  646. /* Mark clock available */
  647. bus->clkstate = CLK_AVAIL;
  648. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  649. #if defined(DEBUG)
  650. if (!bus->alp_only) {
  651. if (SBSDIO_ALPONLY(clkctl))
  652. brcmf_dbg(ERROR, "HT Clock should be on\n");
  653. }
  654. #endif /* defined (DEBUG) */
  655. bus->activity = true;
  656. } else {
  657. clkreq = 0;
  658. if (bus->clkstate == CLK_PENDING) {
  659. /* Cancel CA-only interrupt filter */
  660. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  661. SDIO_FUNC_1,
  662. SBSDIO_DEVICE_CTL, &err);
  663. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  664. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  665. SBSDIO_DEVICE_CTL, devctl, &err);
  666. }
  667. bus->clkstate = CLK_SDONLY;
  668. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  669. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  670. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  671. if (err) {
  672. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  673. err);
  674. return -EBADE;
  675. }
  676. }
  677. return 0;
  678. }
  679. /* Change idle/active SD state */
  680. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  681. {
  682. brcmf_dbg(TRACE, "Enter\n");
  683. if (on)
  684. bus->clkstate = CLK_SDONLY;
  685. else
  686. bus->clkstate = CLK_NONE;
  687. return 0;
  688. }
  689. /* Transition SD and backplane clock readiness */
  690. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  691. {
  692. #ifdef DEBUG
  693. uint oldstate = bus->clkstate;
  694. #endif /* DEBUG */
  695. brcmf_dbg(TRACE, "Enter\n");
  696. /* Early exit if we're already there */
  697. if (bus->clkstate == target) {
  698. if (target == CLK_AVAIL) {
  699. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  700. bus->activity = true;
  701. }
  702. return 0;
  703. }
  704. switch (target) {
  705. case CLK_AVAIL:
  706. /* Make sure SD clock is available */
  707. if (bus->clkstate == CLK_NONE)
  708. brcmf_sdbrcm_sdclk(bus, true);
  709. /* Now request HT Avail on the backplane */
  710. brcmf_sdbrcm_htclk(bus, true, pendok);
  711. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  712. bus->activity = true;
  713. break;
  714. case CLK_SDONLY:
  715. /* Remove HT request, or bring up SD clock */
  716. if (bus->clkstate == CLK_NONE)
  717. brcmf_sdbrcm_sdclk(bus, true);
  718. else if (bus->clkstate == CLK_AVAIL)
  719. brcmf_sdbrcm_htclk(bus, false, false);
  720. else
  721. brcmf_dbg(ERROR, "request for %d -> %d\n",
  722. bus->clkstate, target);
  723. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  724. break;
  725. case CLK_NONE:
  726. /* Make sure to remove HT request */
  727. if (bus->clkstate == CLK_AVAIL)
  728. brcmf_sdbrcm_htclk(bus, false, false);
  729. /* Now remove the SD clock */
  730. brcmf_sdbrcm_sdclk(bus, false);
  731. brcmf_sdbrcm_wd_timer(bus, 0);
  732. break;
  733. }
  734. #ifdef DEBUG
  735. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  736. #endif /* DEBUG */
  737. return 0;
  738. }
  739. static int brcmf_sdbrcm_bussleep(struct brcmf_sdio *bus, bool sleep)
  740. {
  741. uint retries = 0;
  742. brcmf_dbg(INFO, "request %s (currently %s)\n",
  743. sleep ? "SLEEP" : "WAKE",
  744. bus->sleeping ? "SLEEP" : "WAKE");
  745. /* Done if we're already in the requested state */
  746. if (sleep == bus->sleeping)
  747. return 0;
  748. /* Going to sleep: set the alarm and turn off the lights... */
  749. if (sleep) {
  750. /* Don't sleep if something is pending */
  751. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  752. return -EBUSY;
  753. /* Make sure the controller has the bus up */
  754. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  755. /* Tell device to start using OOB wakeup */
  756. w_sdreg32(bus, SMB_USE_OOB,
  757. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  758. if (retries > retry_limit)
  759. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  760. /* Turn off our contribution to the HT clock request */
  761. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  762. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  763. SBSDIO_FUNC1_CHIPCLKCSR,
  764. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  765. /* Isolate the bus */
  766. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  767. SBSDIO_DEVICE_CTL,
  768. SBSDIO_DEVCTL_PADS_ISO, NULL);
  769. /* Change state */
  770. bus->sleeping = true;
  771. } else {
  772. /* Waking up: bus power up is ok, set local state */
  773. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  774. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  775. /* Make sure the controller has the bus up */
  776. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  777. /* Send misc interrupt to indicate OOB not needed */
  778. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, tosbmailboxdata),
  779. &retries);
  780. if (retries <= retry_limit)
  781. w_sdreg32(bus, SMB_DEV_INT,
  782. offsetof(struct sdpcmd_regs, tosbmailbox),
  783. &retries);
  784. if (retries > retry_limit)
  785. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  786. /* Make sure we have SD bus access */
  787. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  788. /* Change state */
  789. bus->sleeping = false;
  790. }
  791. return 0;
  792. }
  793. static void bus_wake(struct brcmf_sdio *bus)
  794. {
  795. if (bus->sleeping)
  796. brcmf_sdbrcm_bussleep(bus, false);
  797. }
  798. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  799. {
  800. u32 intstatus = 0;
  801. u32 hmb_data;
  802. u8 fcbits;
  803. uint retries = 0;
  804. brcmf_dbg(TRACE, "Enter\n");
  805. /* Read mailbox data and ack that we did so */
  806. r_sdreg32(bus, &hmb_data,
  807. offsetof(struct sdpcmd_regs, tohostmailboxdata), &retries);
  808. if (retries <= retry_limit)
  809. w_sdreg32(bus, SMB_INT_ACK,
  810. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  811. bus->f1regdata += 2;
  812. /* Dongle recomposed rx frames, accept them again */
  813. if (hmb_data & HMB_DATA_NAKHANDLED) {
  814. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  815. bus->rx_seq);
  816. if (!bus->rxskip)
  817. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  818. bus->rxskip = false;
  819. intstatus |= I_HMB_FRAME_IND;
  820. }
  821. /*
  822. * DEVREADY does not occur with gSPI.
  823. */
  824. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  825. bus->sdpcm_ver =
  826. (hmb_data & HMB_DATA_VERSION_MASK) >>
  827. HMB_DATA_VERSION_SHIFT;
  828. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  829. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  830. "expecting %d\n",
  831. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  832. else
  833. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  834. bus->sdpcm_ver);
  835. }
  836. /*
  837. * Flow Control has been moved into the RX headers and this out of band
  838. * method isn't used any more.
  839. * remaining backward compatible with older dongles.
  840. */
  841. if (hmb_data & HMB_DATA_FC) {
  842. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  843. HMB_DATA_FCDATA_SHIFT;
  844. if (fcbits & ~bus->flowcontrol)
  845. bus->fc_xoff++;
  846. if (bus->flowcontrol & ~fcbits)
  847. bus->fc_xon++;
  848. bus->fc_rcvd++;
  849. bus->flowcontrol = fcbits;
  850. }
  851. /* Shouldn't be any others */
  852. if (hmb_data & ~(HMB_DATA_DEVREADY |
  853. HMB_DATA_NAKHANDLED |
  854. HMB_DATA_FC |
  855. HMB_DATA_FWREADY |
  856. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  857. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  858. hmb_data);
  859. return intstatus;
  860. }
  861. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  862. {
  863. uint retries = 0;
  864. u16 lastrbc;
  865. u8 hi, lo;
  866. int err;
  867. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  868. abort ? "abort command, " : "",
  869. rtx ? ", send NAK" : "");
  870. if (abort)
  871. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  872. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  873. SBSDIO_FUNC1_FRAMECTRL,
  874. SFC_RF_TERM, &err);
  875. bus->f1regdata++;
  876. /* Wait until the packet has been flushed (device/FIFO stable) */
  877. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  878. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  879. SBSDIO_FUNC1_RFRAMEBCHI, NULL);
  880. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  881. SBSDIO_FUNC1_RFRAMEBCLO, NULL);
  882. bus->f1regdata += 2;
  883. if ((hi == 0) && (lo == 0))
  884. break;
  885. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  886. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  887. lastrbc, (hi << 8) + lo);
  888. }
  889. lastrbc = (hi << 8) + lo;
  890. }
  891. if (!retries)
  892. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  893. else
  894. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  895. if (rtx) {
  896. bus->rxrtx++;
  897. w_sdreg32(bus, SMB_NAK,
  898. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  899. bus->f1regdata++;
  900. if (retries <= retry_limit)
  901. bus->rxskip = true;
  902. }
  903. /* Clear partial in any case */
  904. bus->nextlen = 0;
  905. /* If we can't reach the device, signal failure */
  906. if (err || brcmf_sdcard_regfail(bus->sdiodev))
  907. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  908. }
  909. /* copy a buffer into a pkt buffer chain */
  910. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  911. {
  912. uint n, ret = 0;
  913. struct sk_buff *p;
  914. u8 *buf;
  915. buf = bus->dataptr;
  916. /* copy the data */
  917. skb_queue_walk(&bus->glom, p) {
  918. n = min_t(uint, p->len, len);
  919. memcpy(p->data, buf, n);
  920. buf += n;
  921. len -= n;
  922. ret += n;
  923. if (!len)
  924. break;
  925. }
  926. return ret;
  927. }
  928. /* return total length of buffer chain */
  929. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  930. {
  931. struct sk_buff *p;
  932. uint total;
  933. total = 0;
  934. skb_queue_walk(&bus->glom, p)
  935. total += p->len;
  936. return total;
  937. }
  938. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  939. {
  940. struct sk_buff *cur, *next;
  941. skb_queue_walk_safe(&bus->glom, cur, next) {
  942. skb_unlink(cur, &bus->glom);
  943. brcmu_pkt_buf_free_skb(cur);
  944. }
  945. }
  946. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  947. {
  948. u16 dlen, totlen;
  949. u8 *dptr, num = 0;
  950. u16 sublen, check;
  951. struct sk_buff *pfirst, *pnext;
  952. int errcode;
  953. u8 chan, seq, doff, sfdoff;
  954. u8 txmax;
  955. int ifidx = 0;
  956. bool usechain = bus->use_rxchain;
  957. /* If packets, issue read(s) and send up packet chain */
  958. /* Return sequence numbers consumed? */
  959. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  960. bus->glomd, skb_peek(&bus->glom));
  961. /* If there's a descriptor, generate the packet chain */
  962. if (bus->glomd) {
  963. pfirst = pnext = NULL;
  964. dlen = (u16) (bus->glomd->len);
  965. dptr = bus->glomd->data;
  966. if (!dlen || (dlen & 1)) {
  967. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  968. dlen);
  969. dlen = 0;
  970. }
  971. for (totlen = num = 0; dlen; num++) {
  972. /* Get (and move past) next length */
  973. sublen = get_unaligned_le16(dptr);
  974. dlen -= sizeof(u16);
  975. dptr += sizeof(u16);
  976. if ((sublen < SDPCM_HDRLEN) ||
  977. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  978. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  979. num, sublen);
  980. pnext = NULL;
  981. break;
  982. }
  983. if (sublen % BRCMF_SDALIGN) {
  984. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  985. sublen, BRCMF_SDALIGN);
  986. usechain = false;
  987. }
  988. totlen += sublen;
  989. /* For last frame, adjust read len so total
  990. is a block multiple */
  991. if (!dlen) {
  992. sublen +=
  993. (roundup(totlen, bus->blocksize) - totlen);
  994. totlen = roundup(totlen, bus->blocksize);
  995. }
  996. /* Allocate/chain packet for next subframe */
  997. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  998. if (pnext == NULL) {
  999. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1000. num, sublen);
  1001. break;
  1002. }
  1003. skb_queue_tail(&bus->glom, pnext);
  1004. /* Adhere to start alignment requirements */
  1005. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1006. }
  1007. /* If all allocations succeeded, save packet chain
  1008. in bus structure */
  1009. if (pnext) {
  1010. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1011. totlen, num);
  1012. if (BRCMF_GLOM_ON() && bus->nextlen &&
  1013. totlen != bus->nextlen) {
  1014. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1015. bus->nextlen, totlen, rxseq);
  1016. }
  1017. pfirst = pnext = NULL;
  1018. } else {
  1019. brcmf_sdbrcm_free_glom(bus);
  1020. num = 0;
  1021. }
  1022. /* Done with descriptor packet */
  1023. brcmu_pkt_buf_free_skb(bus->glomd);
  1024. bus->glomd = NULL;
  1025. bus->nextlen = 0;
  1026. }
  1027. /* Ok -- either we just generated a packet chain,
  1028. or had one from before */
  1029. if (!skb_queue_empty(&bus->glom)) {
  1030. if (BRCMF_GLOM_ON()) {
  1031. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1032. skb_queue_walk(&bus->glom, pnext) {
  1033. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1034. pnext, (u8 *) (pnext->data),
  1035. pnext->len, pnext->len);
  1036. }
  1037. }
  1038. pfirst = skb_peek(&bus->glom);
  1039. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1040. /* Do an SDIO read for the superframe. Configurable iovar to
  1041. * read directly into the chained packet, or allocate a large
  1042. * packet and and copy into the chain.
  1043. */
  1044. if (usechain) {
  1045. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1046. bus->sdiodev->sbwad,
  1047. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1048. } else if (bus->dataptr) {
  1049. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1050. bus->sdiodev->sbwad,
  1051. SDIO_FUNC_2, F2SYNC,
  1052. bus->dataptr, dlen);
  1053. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1054. if (sublen != dlen) {
  1055. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1056. dlen, sublen);
  1057. errcode = -1;
  1058. }
  1059. pnext = NULL;
  1060. } else {
  1061. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1062. dlen);
  1063. errcode = -1;
  1064. }
  1065. bus->f2rxdata++;
  1066. /* On failure, kill the superframe, allow a couple retries */
  1067. if (errcode < 0) {
  1068. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1069. dlen, errcode);
  1070. bus->sdiodev->bus_if->dstats.rx_errors++;
  1071. if (bus->glomerr++ < 3) {
  1072. brcmf_sdbrcm_rxfail(bus, true, true);
  1073. } else {
  1074. bus->glomerr = 0;
  1075. brcmf_sdbrcm_rxfail(bus, true, false);
  1076. bus->rxglomfail++;
  1077. brcmf_sdbrcm_free_glom(bus);
  1078. }
  1079. return 0;
  1080. }
  1081. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1082. pfirst->data, min_t(int, pfirst->len, 48),
  1083. "SUPERFRAME:\n");
  1084. /* Validate the superframe header */
  1085. dptr = (u8 *) (pfirst->data);
  1086. sublen = get_unaligned_le16(dptr);
  1087. check = get_unaligned_le16(dptr + sizeof(u16));
  1088. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1089. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1090. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1091. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1092. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1093. bus->nextlen, seq);
  1094. bus->nextlen = 0;
  1095. }
  1096. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1097. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1098. errcode = 0;
  1099. if ((u16)~(sublen ^ check)) {
  1100. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1101. sublen, check);
  1102. errcode = -1;
  1103. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1104. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1105. sublen, roundup(sublen, bus->blocksize),
  1106. dlen);
  1107. errcode = -1;
  1108. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1109. SDPCM_GLOM_CHANNEL) {
  1110. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1111. SDPCM_PACKET_CHANNEL(
  1112. &dptr[SDPCM_FRAMETAG_LEN]));
  1113. errcode = -1;
  1114. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1115. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1116. errcode = -1;
  1117. } else if ((doff < SDPCM_HDRLEN) ||
  1118. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1119. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1120. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1121. errcode = -1;
  1122. }
  1123. /* Check sequence number of superframe SW header */
  1124. if (rxseq != seq) {
  1125. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1126. seq, rxseq);
  1127. bus->rx_badseq++;
  1128. rxseq = seq;
  1129. }
  1130. /* Check window for sanity */
  1131. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1132. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1133. txmax, bus->tx_seq);
  1134. txmax = bus->tx_seq + 2;
  1135. }
  1136. bus->tx_max = txmax;
  1137. /* Remove superframe header, remember offset */
  1138. skb_pull(pfirst, doff);
  1139. sfdoff = doff;
  1140. num = 0;
  1141. /* Validate all the subframe headers */
  1142. skb_queue_walk(&bus->glom, pnext) {
  1143. /* leave when invalid subframe is found */
  1144. if (errcode)
  1145. break;
  1146. dptr = (u8 *) (pnext->data);
  1147. dlen = (u16) (pnext->len);
  1148. sublen = get_unaligned_le16(dptr);
  1149. check = get_unaligned_le16(dptr + sizeof(u16));
  1150. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1151. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1152. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1153. dptr, 32, "subframe:\n");
  1154. if ((u16)~(sublen ^ check)) {
  1155. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1156. num, sublen, check);
  1157. errcode = -1;
  1158. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1159. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1160. num, sublen, dlen);
  1161. errcode = -1;
  1162. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1163. (chan != SDPCM_EVENT_CHANNEL)) {
  1164. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1165. num, chan);
  1166. errcode = -1;
  1167. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1168. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1169. num, doff, sublen, SDPCM_HDRLEN);
  1170. errcode = -1;
  1171. }
  1172. /* increase the subframe count */
  1173. num++;
  1174. }
  1175. if (errcode) {
  1176. /* Terminate frame on error, request
  1177. a couple retries */
  1178. if (bus->glomerr++ < 3) {
  1179. /* Restore superframe header space */
  1180. skb_push(pfirst, sfdoff);
  1181. brcmf_sdbrcm_rxfail(bus, true, true);
  1182. } else {
  1183. bus->glomerr = 0;
  1184. brcmf_sdbrcm_rxfail(bus, true, false);
  1185. bus->rxglomfail++;
  1186. brcmf_sdbrcm_free_glom(bus);
  1187. }
  1188. bus->nextlen = 0;
  1189. return 0;
  1190. }
  1191. /* Basic SD framing looks ok - process each packet (header) */
  1192. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1193. dptr = (u8 *) (pfirst->data);
  1194. sublen = get_unaligned_le16(dptr);
  1195. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1196. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1197. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1198. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1199. num, pfirst, pfirst->data,
  1200. pfirst->len, sublen, chan, seq);
  1201. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1202. chan == SDPCM_EVENT_CHANNEL */
  1203. if (rxseq != seq) {
  1204. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1205. seq, rxseq);
  1206. bus->rx_badseq++;
  1207. rxseq = seq;
  1208. }
  1209. rxseq++;
  1210. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1211. dptr, dlen, "Rx Subframe Data:\n");
  1212. __skb_trim(pfirst, sublen);
  1213. skb_pull(pfirst, doff);
  1214. if (pfirst->len == 0) {
  1215. skb_unlink(pfirst, &bus->glom);
  1216. brcmu_pkt_buf_free_skb(pfirst);
  1217. continue;
  1218. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev,
  1219. &ifidx, pfirst) != 0) {
  1220. brcmf_dbg(ERROR, "rx protocol error\n");
  1221. bus->sdiodev->bus_if->dstats.rx_errors++;
  1222. skb_unlink(pfirst, &bus->glom);
  1223. brcmu_pkt_buf_free_skb(pfirst);
  1224. continue;
  1225. }
  1226. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1227. pfirst->data,
  1228. min_t(int, pfirst->len, 32),
  1229. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1230. bus->glom.qlen, pfirst, pfirst->data,
  1231. pfirst->len, pfirst->next,
  1232. pfirst->prev);
  1233. }
  1234. /* sent any remaining packets up */
  1235. if (bus->glom.qlen) {
  1236. up(&bus->sdsem);
  1237. brcmf_rx_frame(bus->sdiodev->dev, ifidx, &bus->glom);
  1238. down(&bus->sdsem);
  1239. }
  1240. bus->rxglomframes++;
  1241. bus->rxglompkts += bus->glom.qlen;
  1242. }
  1243. return num;
  1244. }
  1245. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1246. bool *pending)
  1247. {
  1248. DECLARE_WAITQUEUE(wait, current);
  1249. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1250. /* Wait until control frame is available */
  1251. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1252. set_current_state(TASK_INTERRUPTIBLE);
  1253. while (!(*condition) && (!signal_pending(current) && timeout))
  1254. timeout = schedule_timeout(timeout);
  1255. if (signal_pending(current))
  1256. *pending = true;
  1257. set_current_state(TASK_RUNNING);
  1258. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1259. return timeout;
  1260. }
  1261. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1262. {
  1263. if (waitqueue_active(&bus->dcmd_resp_wait))
  1264. wake_up_interruptible(&bus->dcmd_resp_wait);
  1265. return 0;
  1266. }
  1267. static void
  1268. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1269. {
  1270. uint rdlen, pad;
  1271. int sdret;
  1272. brcmf_dbg(TRACE, "Enter\n");
  1273. /* Set rxctl for frame (w/optional alignment) */
  1274. bus->rxctl = bus->rxbuf;
  1275. bus->rxctl += BRCMF_FIRSTREAD;
  1276. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1277. if (pad)
  1278. bus->rxctl += (BRCMF_SDALIGN - pad);
  1279. bus->rxctl -= BRCMF_FIRSTREAD;
  1280. /* Copy the already-read portion over */
  1281. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1282. if (len <= BRCMF_FIRSTREAD)
  1283. goto gotpkt;
  1284. /* Raise rdlen to next SDIO block to avoid tail command */
  1285. rdlen = len - BRCMF_FIRSTREAD;
  1286. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1287. pad = bus->blocksize - (rdlen % bus->blocksize);
  1288. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1289. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1290. rdlen += pad;
  1291. } else if (rdlen % BRCMF_SDALIGN) {
  1292. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1293. }
  1294. /* Satisfy length-alignment requirements */
  1295. if (rdlen & (ALIGNMENT - 1))
  1296. rdlen = roundup(rdlen, ALIGNMENT);
  1297. /* Drop if the read is too big or it exceeds our maximum */
  1298. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1299. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1300. rdlen, bus->sdiodev->bus_if->maxctl);
  1301. bus->sdiodev->bus_if->dstats.rx_errors++;
  1302. brcmf_sdbrcm_rxfail(bus, false, false);
  1303. goto done;
  1304. }
  1305. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1306. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1307. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1308. bus->sdiodev->bus_if->dstats.rx_errors++;
  1309. bus->rx_toolong++;
  1310. brcmf_sdbrcm_rxfail(bus, false, false);
  1311. goto done;
  1312. }
  1313. /* Read remainder of frame body into the rxctl buffer */
  1314. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1315. bus->sdiodev->sbwad,
  1316. SDIO_FUNC_2,
  1317. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen);
  1318. bus->f2rxdata++;
  1319. /* Control frame failures need retransmission */
  1320. if (sdret < 0) {
  1321. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1322. rdlen, sdret);
  1323. bus->rxc_errors++;
  1324. brcmf_sdbrcm_rxfail(bus, true, true);
  1325. goto done;
  1326. }
  1327. gotpkt:
  1328. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1329. bus->rxctl, len, "RxCtrl:\n");
  1330. /* Point to valid data and indicate its length */
  1331. bus->rxctl += doff;
  1332. bus->rxlen = len - doff;
  1333. done:
  1334. /* Awake any waiters */
  1335. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1336. }
  1337. /* Pad read to blocksize for efficiency */
  1338. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1339. {
  1340. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1341. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1342. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1343. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1344. *rdlen += *pad;
  1345. } else if (*rdlen % BRCMF_SDALIGN) {
  1346. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1347. }
  1348. }
  1349. static void
  1350. brcmf_alloc_pkt_and_read(struct brcmf_sdio *bus, u16 rdlen,
  1351. struct sk_buff **pkt, u8 **rxbuf)
  1352. {
  1353. int sdret; /* Return code from calls */
  1354. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1355. if (*pkt == NULL)
  1356. return;
  1357. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1358. *rxbuf = (u8 *) ((*pkt)->data);
  1359. /* Read the entire frame */
  1360. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1361. SDIO_FUNC_2, F2SYNC, *pkt);
  1362. bus->f2rxdata++;
  1363. if (sdret < 0) {
  1364. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1365. rdlen, sdret);
  1366. brcmu_pkt_buf_free_skb(*pkt);
  1367. bus->sdiodev->bus_if->dstats.rx_errors++;
  1368. /* Force retry w/normal header read.
  1369. * Don't attempt NAK for
  1370. * gSPI
  1371. */
  1372. brcmf_sdbrcm_rxfail(bus, true, true);
  1373. *pkt = NULL;
  1374. }
  1375. }
  1376. /* Checks the header */
  1377. static int
  1378. brcmf_check_rxbuf(struct brcmf_sdio *bus, struct sk_buff *pkt, u8 *rxbuf,
  1379. u8 rxseq, u16 nextlen, u16 *len)
  1380. {
  1381. u16 check;
  1382. bool len_consistent; /* Result of comparing readahead len and
  1383. len from hw-hdr */
  1384. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1385. /* Extract hardware header fields */
  1386. *len = get_unaligned_le16(bus->rxhdr);
  1387. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1388. /* All zeros means readahead info was bad */
  1389. if (!(*len | check)) {
  1390. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1391. goto fail;
  1392. }
  1393. /* Validate check bytes */
  1394. if ((u16)~(*len ^ check)) {
  1395. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1396. nextlen, *len, check);
  1397. bus->rx_badhdr++;
  1398. brcmf_sdbrcm_rxfail(bus, false, false);
  1399. goto fail;
  1400. }
  1401. /* Validate frame length */
  1402. if (*len < SDPCM_HDRLEN) {
  1403. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1404. *len);
  1405. goto fail;
  1406. }
  1407. /* Check for consistency with readahead info */
  1408. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1409. if (len_consistent) {
  1410. /* Mismatch, force retry w/normal
  1411. header (may be >4K) */
  1412. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1413. nextlen, *len, roundup(*len, 16),
  1414. rxseq);
  1415. brcmf_sdbrcm_rxfail(bus, true, true);
  1416. goto fail;
  1417. }
  1418. return 0;
  1419. fail:
  1420. brcmf_sdbrcm_pktfree2(bus, pkt);
  1421. return -EINVAL;
  1422. }
  1423. /* Return true if there may be more frames to read */
  1424. static uint
  1425. brcmf_sdbrcm_readframes(struct brcmf_sdio *bus, uint maxframes, bool *finished)
  1426. {
  1427. u16 len, check; /* Extracted hardware header fields */
  1428. u8 chan, seq, doff; /* Extracted software header fields */
  1429. u8 fcbits; /* Extracted fcbits from software header */
  1430. struct sk_buff *pkt; /* Packet for event or data frames */
  1431. u16 pad; /* Number of pad bytes to read */
  1432. u16 rdlen; /* Total number of bytes to read */
  1433. u8 rxseq; /* Next sequence number to expect */
  1434. uint rxleft = 0; /* Remaining number of frames allowed */
  1435. int sdret; /* Return code from calls */
  1436. u8 txmax; /* Maximum tx sequence offered */
  1437. u8 *rxbuf;
  1438. int ifidx = 0;
  1439. uint rxcount = 0; /* Total frames read */
  1440. brcmf_dbg(TRACE, "Enter\n");
  1441. /* Not finished unless we encounter no more frames indication */
  1442. *finished = false;
  1443. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1444. !bus->rxskip && rxleft &&
  1445. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1446. rxseq++, rxleft--) {
  1447. /* Handle glomming separately */
  1448. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1449. u8 cnt;
  1450. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1451. bus->glomd, skb_peek(&bus->glom));
  1452. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1453. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1454. rxseq += cnt - 1;
  1455. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1456. continue;
  1457. }
  1458. /* Try doing single read if we can */
  1459. if (bus->nextlen) {
  1460. u16 nextlen = bus->nextlen;
  1461. bus->nextlen = 0;
  1462. rdlen = len = nextlen << 4;
  1463. brcmf_pad(bus, &pad, &rdlen);
  1464. /*
  1465. * After the frame is received we have to
  1466. * distinguish whether it is data
  1467. * or non-data frame.
  1468. */
  1469. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1470. if (pkt == NULL) {
  1471. /* Give up on data, request rtx of events */
  1472. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1473. len, rdlen, rxseq);
  1474. continue;
  1475. }
  1476. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1477. &len) < 0)
  1478. continue;
  1479. /* Extract software header fields */
  1480. chan = SDPCM_PACKET_CHANNEL(
  1481. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1482. seq = SDPCM_PACKET_SEQUENCE(
  1483. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1484. doff = SDPCM_DOFFSET_VALUE(
  1485. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1486. txmax = SDPCM_WINDOW_VALUE(
  1487. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1488. bus->nextlen =
  1489. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1490. SDPCM_NEXTLEN_OFFSET];
  1491. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1492. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1493. bus->nextlen, seq);
  1494. bus->nextlen = 0;
  1495. }
  1496. bus->rx_readahead_cnt++;
  1497. /* Handle Flow Control */
  1498. fcbits = SDPCM_FCMASK_VALUE(
  1499. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1500. if (bus->flowcontrol != fcbits) {
  1501. if (~bus->flowcontrol & fcbits)
  1502. bus->fc_xoff++;
  1503. if (bus->flowcontrol & ~fcbits)
  1504. bus->fc_xon++;
  1505. bus->fc_rcvd++;
  1506. bus->flowcontrol = fcbits;
  1507. }
  1508. /* Check and update sequence number */
  1509. if (rxseq != seq) {
  1510. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1511. seq, rxseq);
  1512. bus->rx_badseq++;
  1513. rxseq = seq;
  1514. }
  1515. /* Check window for sanity */
  1516. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1517. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1518. txmax, bus->tx_seq);
  1519. txmax = bus->tx_seq + 2;
  1520. }
  1521. bus->tx_max = txmax;
  1522. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1523. rxbuf, len, "Rx Data:\n");
  1524. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1525. BRCMF_DATA_ON()) &&
  1526. BRCMF_HDRS_ON(),
  1527. bus->rxhdr, SDPCM_HDRLEN,
  1528. "RxHdr:\n");
  1529. if (chan == SDPCM_CONTROL_CHANNEL) {
  1530. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1531. seq);
  1532. /* Force retry w/normal header read */
  1533. bus->nextlen = 0;
  1534. brcmf_sdbrcm_rxfail(bus, false, true);
  1535. brcmf_sdbrcm_pktfree2(bus, pkt);
  1536. continue;
  1537. }
  1538. /* Validate data offset */
  1539. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1540. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1541. doff, len, SDPCM_HDRLEN);
  1542. brcmf_sdbrcm_rxfail(bus, false, false);
  1543. brcmf_sdbrcm_pktfree2(bus, pkt);
  1544. continue;
  1545. }
  1546. /* All done with this one -- now deliver the packet */
  1547. goto deliver;
  1548. }
  1549. /* Read frame header (hardware and software) */
  1550. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1551. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1552. BRCMF_FIRSTREAD);
  1553. bus->f2rxhdrs++;
  1554. if (sdret < 0) {
  1555. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1556. bus->rx_hdrfail++;
  1557. brcmf_sdbrcm_rxfail(bus, true, true);
  1558. continue;
  1559. }
  1560. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1561. bus->rxhdr, SDPCM_HDRLEN, "RxHdr:\n");
  1562. /* Extract hardware header fields */
  1563. len = get_unaligned_le16(bus->rxhdr);
  1564. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1565. /* All zeros means no more frames */
  1566. if (!(len | check)) {
  1567. *finished = true;
  1568. break;
  1569. }
  1570. /* Validate check bytes */
  1571. if ((u16) ~(len ^ check)) {
  1572. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1573. len, check);
  1574. bus->rx_badhdr++;
  1575. brcmf_sdbrcm_rxfail(bus, false, false);
  1576. continue;
  1577. }
  1578. /* Validate frame length */
  1579. if (len < SDPCM_HDRLEN) {
  1580. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1581. continue;
  1582. }
  1583. /* Extract software header fields */
  1584. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1585. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1586. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1587. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1588. /* Validate data offset */
  1589. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1590. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1591. doff, len, SDPCM_HDRLEN, seq);
  1592. bus->rx_badhdr++;
  1593. brcmf_sdbrcm_rxfail(bus, false, false);
  1594. continue;
  1595. }
  1596. /* Save the readahead length if there is one */
  1597. bus->nextlen =
  1598. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1599. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1600. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1601. bus->nextlen, seq);
  1602. bus->nextlen = 0;
  1603. }
  1604. /* Handle Flow Control */
  1605. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1606. if (bus->flowcontrol != fcbits) {
  1607. if (~bus->flowcontrol & fcbits)
  1608. bus->fc_xoff++;
  1609. if (bus->flowcontrol & ~fcbits)
  1610. bus->fc_xon++;
  1611. bus->fc_rcvd++;
  1612. bus->flowcontrol = fcbits;
  1613. }
  1614. /* Check and update sequence number */
  1615. if (rxseq != seq) {
  1616. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1617. bus->rx_badseq++;
  1618. rxseq = seq;
  1619. }
  1620. /* Check window for sanity */
  1621. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1622. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1623. txmax, bus->tx_seq);
  1624. txmax = bus->tx_seq + 2;
  1625. }
  1626. bus->tx_max = txmax;
  1627. /* Call a separate function for control frames */
  1628. if (chan == SDPCM_CONTROL_CHANNEL) {
  1629. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1630. continue;
  1631. }
  1632. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1633. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1634. SDPCM_GLOM_CHANNEL */
  1635. /* Length to read */
  1636. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1637. /* May pad read to blocksize for efficiency */
  1638. if (bus->roundup && bus->blocksize &&
  1639. (rdlen > bus->blocksize)) {
  1640. pad = bus->blocksize - (rdlen % bus->blocksize);
  1641. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1642. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1643. rdlen += pad;
  1644. } else if (rdlen % BRCMF_SDALIGN) {
  1645. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1646. }
  1647. /* Satisfy length-alignment requirements */
  1648. if (rdlen & (ALIGNMENT - 1))
  1649. rdlen = roundup(rdlen, ALIGNMENT);
  1650. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1651. /* Too long -- skip this frame */
  1652. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1653. len, rdlen);
  1654. bus->sdiodev->bus_if->dstats.rx_errors++;
  1655. bus->rx_toolong++;
  1656. brcmf_sdbrcm_rxfail(bus, false, false);
  1657. continue;
  1658. }
  1659. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1660. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1661. if (!pkt) {
  1662. /* Give up on data, request rtx of events */
  1663. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1664. rdlen, chan);
  1665. bus->sdiodev->bus_if->dstats.rx_dropped++;
  1666. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1667. continue;
  1668. }
  1669. /* Leave room for what we already read, and align remainder */
  1670. skb_pull(pkt, BRCMF_FIRSTREAD);
  1671. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1672. /* Read the remaining frame data */
  1673. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1674. SDIO_FUNC_2, F2SYNC, pkt);
  1675. bus->f2rxdata++;
  1676. if (sdret < 0) {
  1677. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1678. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1679. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1680. : "test")), sdret);
  1681. brcmu_pkt_buf_free_skb(pkt);
  1682. bus->sdiodev->bus_if->dstats.rx_errors++;
  1683. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1684. continue;
  1685. }
  1686. /* Copy the already-read portion */
  1687. skb_push(pkt, BRCMF_FIRSTREAD);
  1688. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1689. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1690. pkt->data, len, "Rx Data:\n");
  1691. deliver:
  1692. /* Save superframe descriptor and allocate packet frame */
  1693. if (chan == SDPCM_GLOM_CHANNEL) {
  1694. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1695. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1696. len);
  1697. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1698. pkt->data, len,
  1699. "Glom Data:\n");
  1700. __skb_trim(pkt, len);
  1701. skb_pull(pkt, SDPCM_HDRLEN);
  1702. bus->glomd = pkt;
  1703. } else {
  1704. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1705. "descriptor!\n", __func__);
  1706. brcmf_sdbrcm_rxfail(bus, false, false);
  1707. }
  1708. continue;
  1709. }
  1710. /* Fill in packet len and prio, deliver upward */
  1711. __skb_trim(pkt, len);
  1712. skb_pull(pkt, doff);
  1713. if (pkt->len == 0) {
  1714. brcmu_pkt_buf_free_skb(pkt);
  1715. continue;
  1716. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev, &ifidx,
  1717. pkt) != 0) {
  1718. brcmf_dbg(ERROR, "rx protocol error\n");
  1719. brcmu_pkt_buf_free_skb(pkt);
  1720. bus->sdiodev->bus_if->dstats.rx_errors++;
  1721. continue;
  1722. }
  1723. /* Unlock during rx call */
  1724. up(&bus->sdsem);
  1725. brcmf_rx_packet(bus->sdiodev->dev, ifidx, pkt);
  1726. down(&bus->sdsem);
  1727. }
  1728. rxcount = maxframes - rxleft;
  1729. /* Message if we hit the limit */
  1730. if (!rxleft)
  1731. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1732. maxframes);
  1733. else
  1734. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1735. /* Back off rxseq if awaiting rtx, update rx_seq */
  1736. if (bus->rxskip)
  1737. rxseq--;
  1738. bus->rx_seq = rxseq;
  1739. return rxcount;
  1740. }
  1741. static void
  1742. brcmf_sdbrcm_wait_for_event(struct brcmf_sdio *bus, bool *lockvar)
  1743. {
  1744. up(&bus->sdsem);
  1745. wait_event_interruptible_timeout(bus->ctrl_wait, !*lockvar, HZ * 2);
  1746. down(&bus->sdsem);
  1747. return;
  1748. }
  1749. static void
  1750. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1751. {
  1752. if (waitqueue_active(&bus->ctrl_wait))
  1753. wake_up_interruptible(&bus->ctrl_wait);
  1754. return;
  1755. }
  1756. /* Writes a HW/SW header into the packet and sends it. */
  1757. /* Assumes: (a) header space already there, (b) caller holds lock */
  1758. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1759. uint chan, bool free_pkt)
  1760. {
  1761. int ret;
  1762. u8 *frame;
  1763. u16 len, pad = 0;
  1764. u32 swheader;
  1765. struct sk_buff *new;
  1766. int i;
  1767. brcmf_dbg(TRACE, "Enter\n");
  1768. frame = (u8 *) (pkt->data);
  1769. /* Add alignment padding, allocate new packet if needed */
  1770. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1771. if (pad) {
  1772. if (skb_headroom(pkt) < pad) {
  1773. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1774. skb_headroom(pkt), pad);
  1775. bus->sdiodev->bus_if->tx_realloc++;
  1776. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1777. if (!new) {
  1778. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1779. pkt->len + BRCMF_SDALIGN);
  1780. ret = -ENOMEM;
  1781. goto done;
  1782. }
  1783. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1784. memcpy(new->data, pkt->data, pkt->len);
  1785. if (free_pkt)
  1786. brcmu_pkt_buf_free_skb(pkt);
  1787. /* free the pkt if canned one is not used */
  1788. free_pkt = true;
  1789. pkt = new;
  1790. frame = (u8 *) (pkt->data);
  1791. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1792. pad = 0;
  1793. } else {
  1794. skb_push(pkt, pad);
  1795. frame = (u8 *) (pkt->data);
  1796. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1797. memset(frame, 0, pad + SDPCM_HDRLEN);
  1798. }
  1799. }
  1800. /* precondition: pad < BRCMF_SDALIGN */
  1801. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1802. len = (u16) (pkt->len);
  1803. *(__le16 *) frame = cpu_to_le16(len);
  1804. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1805. /* Software tag: channel, sequence number, data offset */
  1806. swheader =
  1807. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1808. (((pad +
  1809. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1810. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1811. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1812. #ifdef DEBUG
  1813. tx_packets[pkt->priority]++;
  1814. #endif
  1815. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1816. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1817. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1818. frame, len, "Tx Frame:\n");
  1819. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1820. ((BRCMF_CTL_ON() &&
  1821. chan == SDPCM_CONTROL_CHANNEL) ||
  1822. (BRCMF_DATA_ON() &&
  1823. chan != SDPCM_CONTROL_CHANNEL))) &&
  1824. BRCMF_HDRS_ON(),
  1825. frame, min_t(u16, len, 16), "TxHdr:\n");
  1826. /* Raise len to next SDIO block to eliminate tail command */
  1827. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1828. u16 pad = bus->blocksize - (len % bus->blocksize);
  1829. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1830. len += pad;
  1831. } else if (len % BRCMF_SDALIGN) {
  1832. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1833. }
  1834. /* Some controllers have trouble with odd bytes -- round to even */
  1835. if (len & (ALIGNMENT - 1))
  1836. len = roundup(len, ALIGNMENT);
  1837. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1838. SDIO_FUNC_2, F2SYNC, pkt);
  1839. bus->f2txdata++;
  1840. if (ret < 0) {
  1841. /* On failure, abort the command and terminate the frame */
  1842. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1843. ret);
  1844. bus->tx_sderrs++;
  1845. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1846. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  1847. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  1848. NULL);
  1849. bus->f1regdata++;
  1850. for (i = 0; i < 3; i++) {
  1851. u8 hi, lo;
  1852. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  1853. SDIO_FUNC_1,
  1854. SBSDIO_FUNC1_WFRAMEBCHI,
  1855. NULL);
  1856. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  1857. SDIO_FUNC_1,
  1858. SBSDIO_FUNC1_WFRAMEBCLO,
  1859. NULL);
  1860. bus->f1regdata += 2;
  1861. if ((hi == 0) && (lo == 0))
  1862. break;
  1863. }
  1864. }
  1865. if (ret == 0)
  1866. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1867. done:
  1868. /* restore pkt buffer pointer before calling tx complete routine */
  1869. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1870. up(&bus->sdsem);
  1871. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1872. down(&bus->sdsem);
  1873. if (free_pkt)
  1874. brcmu_pkt_buf_free_skb(pkt);
  1875. return ret;
  1876. }
  1877. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1878. {
  1879. struct sk_buff *pkt;
  1880. u32 intstatus = 0;
  1881. uint retries = 0;
  1882. int ret = 0, prec_out;
  1883. uint cnt = 0;
  1884. uint datalen;
  1885. u8 tx_prec_map;
  1886. brcmf_dbg(TRACE, "Enter\n");
  1887. tx_prec_map = ~bus->flowcontrol;
  1888. /* Send frames until the limit or some other event */
  1889. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1890. spin_lock_bh(&bus->txqlock);
  1891. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1892. if (pkt == NULL) {
  1893. spin_unlock_bh(&bus->txqlock);
  1894. break;
  1895. }
  1896. spin_unlock_bh(&bus->txqlock);
  1897. datalen = pkt->len - SDPCM_HDRLEN;
  1898. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1899. if (ret)
  1900. bus->sdiodev->bus_if->dstats.tx_errors++;
  1901. else
  1902. bus->sdiodev->bus_if->dstats.tx_bytes += datalen;
  1903. /* In poll mode, need to check for other events */
  1904. if (!bus->intr && cnt) {
  1905. /* Check device status, signal pending interrupt */
  1906. r_sdreg32(bus, &intstatus,
  1907. offsetof(struct sdpcmd_regs, intstatus),
  1908. &retries);
  1909. bus->f2txdata++;
  1910. if (brcmf_sdcard_regfail(bus->sdiodev))
  1911. break;
  1912. if (intstatus & bus->hostintmask)
  1913. bus->ipend = true;
  1914. }
  1915. }
  1916. /* Deflow-control stack if needed */
  1917. if (bus->sdiodev->bus_if->drvr_up &&
  1918. (bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1919. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1920. bus->txoff = OFF;
  1921. brcmf_txflowcontrol(bus->sdiodev->dev, 0, OFF);
  1922. }
  1923. return cnt;
  1924. }
  1925. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1926. {
  1927. u32 local_hostintmask;
  1928. u8 saveclk;
  1929. uint retries;
  1930. int err;
  1931. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1932. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1933. struct brcmf_sdio *bus = sdiodev->bus;
  1934. brcmf_dbg(TRACE, "Enter\n");
  1935. if (bus->watchdog_tsk) {
  1936. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1937. kthread_stop(bus->watchdog_tsk);
  1938. bus->watchdog_tsk = NULL;
  1939. }
  1940. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  1941. send_sig(SIGTERM, bus->dpc_tsk, 1);
  1942. kthread_stop(bus->dpc_tsk);
  1943. bus->dpc_tsk = NULL;
  1944. }
  1945. down(&bus->sdsem);
  1946. bus_wake(bus);
  1947. /* Enable clock for device interrupts */
  1948. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1949. /* Disable and clear interrupts at the chip level also */
  1950. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask), &retries);
  1951. local_hostintmask = bus->hostintmask;
  1952. bus->hostintmask = 0;
  1953. /* Change our idea of bus state */
  1954. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1955. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1956. saveclk = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  1957. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1958. if (!err) {
  1959. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  1960. SBSDIO_FUNC1_CHIPCLKCSR,
  1961. (saveclk | SBSDIO_FORCE_HT), &err);
  1962. }
  1963. if (err)
  1964. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  1965. /* Turn off the bus (F2), free any pending packets */
  1966. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1967. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  1968. SDIO_FUNC_ENABLE_1, NULL);
  1969. /* Clear any pending interrupts now that F2 is disabled */
  1970. w_sdreg32(bus, local_hostintmask,
  1971. offsetof(struct sdpcmd_regs, intstatus), &retries);
  1972. /* Turn off the backplane clock (only) */
  1973. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1974. /* Clear the data packet queues */
  1975. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1976. /* Clear any held glomming stuff */
  1977. if (bus->glomd)
  1978. brcmu_pkt_buf_free_skb(bus->glomd);
  1979. brcmf_sdbrcm_free_glom(bus);
  1980. /* Clear rx control and wake any waiters */
  1981. bus->rxlen = 0;
  1982. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1983. /* Reset some F2 state stuff */
  1984. bus->rxskip = false;
  1985. bus->tx_seq = bus->rx_seq = 0;
  1986. up(&bus->sdsem);
  1987. }
  1988. static bool brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1989. {
  1990. u32 intstatus, newstatus = 0;
  1991. uint retries = 0;
  1992. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1993. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1994. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1995. bool rxdone = true; /* Flag for no more read data */
  1996. bool resched = false; /* Flag indicating resched wanted */
  1997. brcmf_dbg(TRACE, "Enter\n");
  1998. /* Start with leftover status bits */
  1999. intstatus = bus->intstatus;
  2000. down(&bus->sdsem);
  2001. /* If waiting for HTAVAIL, check status */
  2002. if (bus->clkstate == CLK_PENDING) {
  2003. int err;
  2004. u8 clkctl, devctl = 0;
  2005. #ifdef DEBUG
  2006. /* Check for inconsistent device control */
  2007. devctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2008. SBSDIO_DEVICE_CTL, &err);
  2009. if (err) {
  2010. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  2011. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2012. }
  2013. #endif /* DEBUG */
  2014. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2015. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2016. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2017. if (err) {
  2018. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  2019. err);
  2020. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2021. }
  2022. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2023. devctl, clkctl);
  2024. if (SBSDIO_HTAV(clkctl)) {
  2025. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  2026. SDIO_FUNC_1,
  2027. SBSDIO_DEVICE_CTL, &err);
  2028. if (err) {
  2029. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2030. err);
  2031. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2032. }
  2033. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2034. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2035. SBSDIO_DEVICE_CTL, devctl, &err);
  2036. if (err) {
  2037. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2038. err);
  2039. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2040. }
  2041. bus->clkstate = CLK_AVAIL;
  2042. } else {
  2043. goto clkwait;
  2044. }
  2045. }
  2046. bus_wake(bus);
  2047. /* Make sure backplane clock is on */
  2048. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2049. if (bus->clkstate == CLK_PENDING)
  2050. goto clkwait;
  2051. /* Pending interrupt indicates new device status */
  2052. if (bus->ipend) {
  2053. bus->ipend = false;
  2054. r_sdreg32(bus, &newstatus,
  2055. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2056. bus->f1regdata++;
  2057. if (brcmf_sdcard_regfail(bus->sdiodev))
  2058. newstatus = 0;
  2059. newstatus &= bus->hostintmask;
  2060. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2061. if (newstatus) {
  2062. w_sdreg32(bus, newstatus,
  2063. offsetof(struct sdpcmd_regs, intstatus),
  2064. &retries);
  2065. bus->f1regdata++;
  2066. }
  2067. }
  2068. /* Merge new bits with previous */
  2069. intstatus |= newstatus;
  2070. bus->intstatus = 0;
  2071. /* Handle flow-control change: read new state in case our ack
  2072. * crossed another change interrupt. If change still set, assume
  2073. * FC ON for safety, let next loop through do the debounce.
  2074. */
  2075. if (intstatus & I_HMB_FC_CHANGE) {
  2076. intstatus &= ~I_HMB_FC_CHANGE;
  2077. w_sdreg32(bus, I_HMB_FC_CHANGE,
  2078. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2079. r_sdreg32(bus, &newstatus,
  2080. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2081. bus->f1regdata += 2;
  2082. bus->fcstate =
  2083. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2084. intstatus |= (newstatus & bus->hostintmask);
  2085. }
  2086. /* Handle host mailbox indication */
  2087. if (intstatus & I_HMB_HOST_INT) {
  2088. intstatus &= ~I_HMB_HOST_INT;
  2089. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2090. }
  2091. /* Generally don't ask for these, can get CRC errors... */
  2092. if (intstatus & I_WR_OOSYNC) {
  2093. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2094. intstatus &= ~I_WR_OOSYNC;
  2095. }
  2096. if (intstatus & I_RD_OOSYNC) {
  2097. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2098. intstatus &= ~I_RD_OOSYNC;
  2099. }
  2100. if (intstatus & I_SBINT) {
  2101. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2102. intstatus &= ~I_SBINT;
  2103. }
  2104. /* Would be active due to wake-wlan in gSPI */
  2105. if (intstatus & I_CHIPACTIVE) {
  2106. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2107. intstatus &= ~I_CHIPACTIVE;
  2108. }
  2109. /* Ignore frame indications if rxskip is set */
  2110. if (bus->rxskip)
  2111. intstatus &= ~I_HMB_FRAME_IND;
  2112. /* On frame indication, read available frames */
  2113. if (PKT_AVAILABLE()) {
  2114. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2115. if (rxdone || bus->rxskip)
  2116. intstatus &= ~I_HMB_FRAME_IND;
  2117. rxlimit -= min(framecnt, rxlimit);
  2118. }
  2119. /* Keep still-pending events for next scheduling */
  2120. bus->intstatus = intstatus;
  2121. clkwait:
  2122. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2123. (bus->clkstate == CLK_AVAIL)) {
  2124. int ret, i;
  2125. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2126. SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
  2127. (u32) bus->ctrl_frame_len);
  2128. if (ret < 0) {
  2129. /* On failure, abort the command and
  2130. terminate the frame */
  2131. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2132. ret);
  2133. bus->tx_sderrs++;
  2134. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2135. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2136. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  2137. NULL);
  2138. bus->f1regdata++;
  2139. for (i = 0; i < 3; i++) {
  2140. u8 hi, lo;
  2141. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  2142. SDIO_FUNC_1,
  2143. SBSDIO_FUNC1_WFRAMEBCHI,
  2144. NULL);
  2145. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  2146. SDIO_FUNC_1,
  2147. SBSDIO_FUNC1_WFRAMEBCLO,
  2148. NULL);
  2149. bus->f1regdata += 2;
  2150. if ((hi == 0) && (lo == 0))
  2151. break;
  2152. }
  2153. }
  2154. if (ret == 0)
  2155. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2156. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2157. bus->ctrl_frame_stat = false;
  2158. brcmf_sdbrcm_wait_event_wakeup(bus);
  2159. }
  2160. /* Send queued frames (limit 1 if rx may still be pending) */
  2161. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2162. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2163. && data_ok(bus)) {
  2164. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2165. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2166. txlimit -= framecnt;
  2167. }
  2168. /* Resched if events or tx frames are pending,
  2169. else await next interrupt */
  2170. /* On failed register access, all bets are off:
  2171. no resched or interrupts */
  2172. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) ||
  2173. brcmf_sdcard_regfail(bus->sdiodev)) {
  2174. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation %d\n",
  2175. brcmf_sdcard_regfail(bus->sdiodev));
  2176. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2177. bus->intstatus = 0;
  2178. } else if (bus->clkstate == CLK_PENDING) {
  2179. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2180. resched = true;
  2181. } else if (bus->intstatus || bus->ipend ||
  2182. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2183. && data_ok(bus)) || PKT_AVAILABLE()) {
  2184. resched = true;
  2185. }
  2186. bus->dpc_sched = resched;
  2187. /* If we're done for now, turn off clock request. */
  2188. if ((bus->clkstate != CLK_PENDING)
  2189. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2190. bus->activity = false;
  2191. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2192. }
  2193. up(&bus->sdsem);
  2194. return resched;
  2195. }
  2196. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  2197. {
  2198. struct list_head *new_hd;
  2199. unsigned long flags;
  2200. if (in_interrupt())
  2201. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  2202. else
  2203. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  2204. if (new_hd == NULL)
  2205. return;
  2206. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2207. list_add_tail(new_hd, &bus->dpc_tsklst);
  2208. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2209. }
  2210. static int brcmf_sdbrcm_dpc_thread(void *data)
  2211. {
  2212. struct brcmf_sdio *bus = (struct brcmf_sdio *) data;
  2213. struct list_head *cur_hd, *tmp_hd;
  2214. unsigned long flags;
  2215. allow_signal(SIGTERM);
  2216. /* Run until signal received */
  2217. while (1) {
  2218. if (kthread_should_stop())
  2219. break;
  2220. if (list_empty(&bus->dpc_tsklst))
  2221. if (wait_for_completion_interruptible(&bus->dpc_wait))
  2222. break;
  2223. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2224. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  2225. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2226. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2227. /* after stopping the bus, exit thread */
  2228. brcmf_sdbrcm_bus_stop(bus->sdiodev->dev);
  2229. bus->dpc_tsk = NULL;
  2230. break;
  2231. }
  2232. if (brcmf_sdbrcm_dpc(bus))
  2233. brcmf_sdbrcm_adddpctsk(bus);
  2234. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2235. list_del(cur_hd);
  2236. kfree(cur_hd);
  2237. }
  2238. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2239. }
  2240. return 0;
  2241. }
  2242. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2243. {
  2244. int ret = -EBADE;
  2245. uint datalen, prec;
  2246. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2247. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2248. struct brcmf_sdio *bus = sdiodev->bus;
  2249. brcmf_dbg(TRACE, "Enter\n");
  2250. datalen = pkt->len;
  2251. /* Add space for the header */
  2252. skb_push(pkt, SDPCM_HDRLEN);
  2253. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2254. prec = prio2prec((pkt->priority & PRIOMASK));
  2255. /* Check for existing queue, current flow-control,
  2256. pending event, or pending clock */
  2257. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2258. bus->fcqueued++;
  2259. /* Priority based enq */
  2260. spin_lock_bh(&bus->txqlock);
  2261. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2262. skb_pull(pkt, SDPCM_HDRLEN);
  2263. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2264. brcmu_pkt_buf_free_skb(pkt);
  2265. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2266. ret = -ENOSR;
  2267. } else {
  2268. ret = 0;
  2269. }
  2270. spin_unlock_bh(&bus->txqlock);
  2271. if (pktq_len(&bus->txq) >= TXHI) {
  2272. bus->txoff = ON;
  2273. brcmf_txflowcontrol(bus->sdiodev->dev, 0, ON);
  2274. }
  2275. #ifdef DEBUG
  2276. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2277. qcount[prec] = pktq_plen(&bus->txq, prec);
  2278. #endif
  2279. /* Schedule DPC if needed to send queued packet(s) */
  2280. if (!bus->dpc_sched) {
  2281. bus->dpc_sched = true;
  2282. if (bus->dpc_tsk) {
  2283. brcmf_sdbrcm_adddpctsk(bus);
  2284. complete(&bus->dpc_wait);
  2285. }
  2286. }
  2287. return ret;
  2288. }
  2289. static int
  2290. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2291. uint size)
  2292. {
  2293. int bcmerror = 0;
  2294. u32 sdaddr;
  2295. uint dsize;
  2296. /* Determine initial transfer parameters */
  2297. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2298. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2299. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2300. else
  2301. dsize = size;
  2302. /* Set the backplane window to include the start address */
  2303. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2304. if (bcmerror) {
  2305. brcmf_dbg(ERROR, "window change failed\n");
  2306. goto xfer_done;
  2307. }
  2308. /* Do the transfer(s) */
  2309. while (size) {
  2310. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2311. write ? "write" : "read", dsize,
  2312. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2313. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2314. sdaddr, data, dsize);
  2315. if (bcmerror) {
  2316. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2317. break;
  2318. }
  2319. /* Adjust for next transfer (if any) */
  2320. size -= dsize;
  2321. if (size) {
  2322. data += dsize;
  2323. address += dsize;
  2324. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2325. address);
  2326. if (bcmerror) {
  2327. brcmf_dbg(ERROR, "window change failed\n");
  2328. break;
  2329. }
  2330. sdaddr = 0;
  2331. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2332. }
  2333. }
  2334. xfer_done:
  2335. /* Return the window to backplane enumeration space for core access */
  2336. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2337. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2338. bus->sdiodev->sbwad);
  2339. return bcmerror;
  2340. }
  2341. #ifdef DEBUG
  2342. #define CONSOLE_LINE_MAX 192
  2343. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2344. {
  2345. struct brcmf_console *c = &bus->console;
  2346. u8 line[CONSOLE_LINE_MAX], ch;
  2347. u32 n, idx, addr;
  2348. int rv;
  2349. /* Don't do anything until FWREADY updates console address */
  2350. if (bus->console_addr == 0)
  2351. return 0;
  2352. /* Read console log struct */
  2353. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2354. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2355. sizeof(c->log_le));
  2356. if (rv < 0)
  2357. return rv;
  2358. /* Allocate console buffer (one time only) */
  2359. if (c->buf == NULL) {
  2360. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2361. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2362. if (c->buf == NULL)
  2363. return -ENOMEM;
  2364. }
  2365. idx = le32_to_cpu(c->log_le.idx);
  2366. /* Protect against corrupt value */
  2367. if (idx > c->bufsize)
  2368. return -EBADE;
  2369. /* Skip reading the console buffer if the index pointer
  2370. has not moved */
  2371. if (idx == c->last)
  2372. return 0;
  2373. /* Read the console buffer */
  2374. addr = le32_to_cpu(c->log_le.buf);
  2375. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2376. if (rv < 0)
  2377. return rv;
  2378. while (c->last != idx) {
  2379. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2380. if (c->last == idx) {
  2381. /* This would output a partial line.
  2382. * Instead, back up
  2383. * the buffer pointer and output this
  2384. * line next time around.
  2385. */
  2386. if (c->last >= n)
  2387. c->last -= n;
  2388. else
  2389. c->last = c->bufsize - n;
  2390. goto break2;
  2391. }
  2392. ch = c->buf[c->last];
  2393. c->last = (c->last + 1) % c->bufsize;
  2394. if (ch == '\n')
  2395. break;
  2396. line[n] = ch;
  2397. }
  2398. if (n > 0) {
  2399. if (line[n - 1] == '\r')
  2400. n--;
  2401. line[n] = 0;
  2402. pr_debug("CONSOLE: %s\n", line);
  2403. }
  2404. }
  2405. break2:
  2406. return 0;
  2407. }
  2408. #endif /* DEBUG */
  2409. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2410. {
  2411. int i;
  2412. int ret;
  2413. bus->ctrl_frame_stat = false;
  2414. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2415. SDIO_FUNC_2, F2SYNC, frame, len);
  2416. if (ret < 0) {
  2417. /* On failure, abort the command and terminate the frame */
  2418. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2419. ret);
  2420. bus->tx_sderrs++;
  2421. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2422. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2423. SBSDIO_FUNC1_FRAMECTRL,
  2424. SFC_WF_TERM, NULL);
  2425. bus->f1regdata++;
  2426. for (i = 0; i < 3; i++) {
  2427. u8 hi, lo;
  2428. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2429. SBSDIO_FUNC1_WFRAMEBCHI,
  2430. NULL);
  2431. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2432. SBSDIO_FUNC1_WFRAMEBCLO,
  2433. NULL);
  2434. bus->f1regdata += 2;
  2435. if (hi == 0 && lo == 0)
  2436. break;
  2437. }
  2438. return ret;
  2439. }
  2440. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2441. return ret;
  2442. }
  2443. static int
  2444. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2445. {
  2446. u8 *frame;
  2447. u16 len;
  2448. u32 swheader;
  2449. uint retries = 0;
  2450. u8 doff = 0;
  2451. int ret = -1;
  2452. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2453. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2454. struct brcmf_sdio *bus = sdiodev->bus;
  2455. brcmf_dbg(TRACE, "Enter\n");
  2456. /* Back the pointer to make a room for bus header */
  2457. frame = msg - SDPCM_HDRLEN;
  2458. len = (msglen += SDPCM_HDRLEN);
  2459. /* Add alignment padding (optional for ctl frames) */
  2460. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2461. if (doff) {
  2462. frame -= doff;
  2463. len += doff;
  2464. msglen += doff;
  2465. memset(frame, 0, doff + SDPCM_HDRLEN);
  2466. }
  2467. /* precondition: doff < BRCMF_SDALIGN */
  2468. doff += SDPCM_HDRLEN;
  2469. /* Round send length to next SDIO block */
  2470. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2471. u16 pad = bus->blocksize - (len % bus->blocksize);
  2472. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2473. len += pad;
  2474. } else if (len % BRCMF_SDALIGN) {
  2475. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2476. }
  2477. /* Satisfy length-alignment requirements */
  2478. if (len & (ALIGNMENT - 1))
  2479. len = roundup(len, ALIGNMENT);
  2480. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2481. /* Need to lock here to protect txseq and SDIO tx calls */
  2482. down(&bus->sdsem);
  2483. bus_wake(bus);
  2484. /* Make sure backplane clock is on */
  2485. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2486. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2487. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2488. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2489. /* Software tag: channel, sequence number, data offset */
  2490. swheader =
  2491. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2492. SDPCM_CHANNEL_MASK)
  2493. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2494. SDPCM_DOFFSET_MASK);
  2495. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2496. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2497. if (!data_ok(bus)) {
  2498. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2499. bus->tx_max, bus->tx_seq);
  2500. bus->ctrl_frame_stat = true;
  2501. /* Send from dpc */
  2502. bus->ctrl_frame_buf = frame;
  2503. bus->ctrl_frame_len = len;
  2504. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2505. if (!bus->ctrl_frame_stat) {
  2506. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2507. ret = 0;
  2508. } else {
  2509. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2510. ret = -1;
  2511. }
  2512. }
  2513. if (ret == -1) {
  2514. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2515. frame, len, "Tx Frame:\n");
  2516. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2517. BRCMF_HDRS_ON(),
  2518. frame, min_t(u16, len, 16), "TxHdr:\n");
  2519. do {
  2520. ret = brcmf_tx_frame(bus, frame, len);
  2521. } while (ret < 0 && retries++ < TXRETRIES);
  2522. }
  2523. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2524. bus->activity = false;
  2525. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2526. }
  2527. up(&bus->sdsem);
  2528. if (ret)
  2529. bus->tx_ctlerrs++;
  2530. else
  2531. bus->tx_ctlpkts++;
  2532. return ret ? -EIO : 0;
  2533. }
  2534. static int
  2535. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2536. {
  2537. int timeleft;
  2538. uint rxlen = 0;
  2539. bool pending;
  2540. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2541. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2542. struct brcmf_sdio *bus = sdiodev->bus;
  2543. brcmf_dbg(TRACE, "Enter\n");
  2544. /* Wait until control frame is available */
  2545. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2546. down(&bus->sdsem);
  2547. rxlen = bus->rxlen;
  2548. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2549. bus->rxlen = 0;
  2550. up(&bus->sdsem);
  2551. if (rxlen) {
  2552. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2553. rxlen, msglen);
  2554. } else if (timeleft == 0) {
  2555. brcmf_dbg(ERROR, "resumed on timeout\n");
  2556. } else if (pending) {
  2557. brcmf_dbg(CTL, "cancelled\n");
  2558. return -ERESTARTSYS;
  2559. } else {
  2560. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2561. }
  2562. if (rxlen)
  2563. bus->rx_ctlpkts++;
  2564. else
  2565. bus->rx_ctlerrs++;
  2566. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2567. }
  2568. static int brcmf_sdbrcm_downloadvars(struct brcmf_sdio *bus, void *arg, int len)
  2569. {
  2570. int bcmerror = 0;
  2571. brcmf_dbg(TRACE, "Enter\n");
  2572. /* Basic sanity checks */
  2573. if (bus->sdiodev->bus_if->drvr_up) {
  2574. bcmerror = -EISCONN;
  2575. goto err;
  2576. }
  2577. if (!len) {
  2578. bcmerror = -EOVERFLOW;
  2579. goto err;
  2580. }
  2581. /* Free the old ones and replace with passed variables */
  2582. kfree(bus->vars);
  2583. bus->vars = kmalloc(len, GFP_ATOMIC);
  2584. bus->varsz = bus->vars ? len : 0;
  2585. if (bus->vars == NULL) {
  2586. bcmerror = -ENOMEM;
  2587. goto err;
  2588. }
  2589. /* Copy the passed variables, which should include the
  2590. terminating double-null */
  2591. memcpy(bus->vars, arg, bus->varsz);
  2592. err:
  2593. return bcmerror;
  2594. }
  2595. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2596. {
  2597. int bcmerror = 0;
  2598. u32 varsize;
  2599. u32 varaddr;
  2600. u8 *vbuffer;
  2601. u32 varsizew;
  2602. __le32 varsizew_le;
  2603. #ifdef DEBUG
  2604. char *nvram_ularray;
  2605. #endif /* DEBUG */
  2606. /* Even if there are no vars are to be written, we still
  2607. need to set the ramsize. */
  2608. varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
  2609. varaddr = (bus->ramsize - 4) - varsize;
  2610. if (bus->vars) {
  2611. vbuffer = kzalloc(varsize, GFP_ATOMIC);
  2612. if (!vbuffer)
  2613. return -ENOMEM;
  2614. memcpy(vbuffer, bus->vars, bus->varsz);
  2615. /* Write the vars list */
  2616. bcmerror =
  2617. brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
  2618. #ifdef DEBUG
  2619. /* Verify NVRAM bytes */
  2620. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
  2621. nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
  2622. if (!nvram_ularray) {
  2623. kfree(vbuffer);
  2624. return -ENOMEM;
  2625. }
  2626. /* Upload image to verify downloaded contents. */
  2627. memset(nvram_ularray, 0xaa, varsize);
  2628. /* Read the vars list to temp buffer for comparison */
  2629. bcmerror =
  2630. brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
  2631. varsize);
  2632. if (bcmerror) {
  2633. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2634. bcmerror, varsize, varaddr);
  2635. }
  2636. /* Compare the org NVRAM with the one read from RAM */
  2637. if (memcmp(vbuffer, nvram_ularray, varsize))
  2638. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2639. else
  2640. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2641. kfree(nvram_ularray);
  2642. #endif /* DEBUG */
  2643. kfree(vbuffer);
  2644. }
  2645. /* adjust to the user specified RAM */
  2646. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2647. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2648. varaddr, varsize);
  2649. varsize = ((bus->ramsize - 4) - varaddr);
  2650. /*
  2651. * Determine the length token:
  2652. * Varsize, converted to words, in lower 16-bits, checksum
  2653. * in upper 16-bits.
  2654. */
  2655. if (bcmerror) {
  2656. varsizew = 0;
  2657. varsizew_le = cpu_to_le32(0);
  2658. } else {
  2659. varsizew = varsize / 4;
  2660. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2661. varsizew_le = cpu_to_le32(varsizew);
  2662. }
  2663. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2664. varsize, varsizew);
  2665. /* Write the length token to the last word */
  2666. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2667. (u8 *)&varsizew_le, 4);
  2668. return bcmerror;
  2669. }
  2670. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2671. {
  2672. uint retries;
  2673. int bcmerror = 0;
  2674. struct chip_info *ci = bus->ci;
  2675. /* To enter download state, disable ARM and reset SOCRAM.
  2676. * To exit download state, simply reset ARM (default is RAM boot).
  2677. */
  2678. if (enter) {
  2679. bus->alp_only = true;
  2680. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2681. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2682. /* Clear the top bit of memory */
  2683. if (bus->ramsize) {
  2684. u32 zeros = 0;
  2685. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2686. (u8 *)&zeros, 4);
  2687. }
  2688. } else {
  2689. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2690. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2691. bcmerror = -EBADE;
  2692. goto fail;
  2693. }
  2694. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2695. if (bcmerror) {
  2696. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2697. bcmerror = 0;
  2698. }
  2699. w_sdreg32(bus, 0xFFFFFFFF,
  2700. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2701. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2702. /* Allow HT Clock now that the ARM is running. */
  2703. bus->alp_only = false;
  2704. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2705. }
  2706. fail:
  2707. return bcmerror;
  2708. }
  2709. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2710. {
  2711. if (bus->firmware->size < bus->fw_ptr + len)
  2712. len = bus->firmware->size - bus->fw_ptr;
  2713. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2714. bus->fw_ptr += len;
  2715. return len;
  2716. }
  2717. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2718. {
  2719. int offset = 0;
  2720. uint len;
  2721. u8 *memblock = NULL, *memptr;
  2722. int ret;
  2723. brcmf_dbg(INFO, "Enter\n");
  2724. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2725. &bus->sdiodev->func[2]->dev);
  2726. if (ret) {
  2727. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2728. return ret;
  2729. }
  2730. bus->fw_ptr = 0;
  2731. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2732. if (memblock == NULL) {
  2733. ret = -ENOMEM;
  2734. goto err;
  2735. }
  2736. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2737. memptr += (BRCMF_SDALIGN -
  2738. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2739. /* Download image */
  2740. while ((len =
  2741. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2742. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2743. if (ret) {
  2744. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2745. ret, MEMBLOCK, offset);
  2746. goto err;
  2747. }
  2748. offset += MEMBLOCK;
  2749. }
  2750. err:
  2751. kfree(memblock);
  2752. release_firmware(bus->firmware);
  2753. bus->fw_ptr = 0;
  2754. return ret;
  2755. }
  2756. /*
  2757. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2758. * and ending in a NUL.
  2759. * Removes carriage returns, empty lines, comment lines, and converts
  2760. * newlines to NULs.
  2761. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2762. * by two NULs.
  2763. */
  2764. static uint brcmf_process_nvram_vars(char *varbuf, uint len)
  2765. {
  2766. char *dp;
  2767. bool findNewline;
  2768. int column;
  2769. uint buf_len, n;
  2770. dp = varbuf;
  2771. findNewline = false;
  2772. column = 0;
  2773. for (n = 0; n < len; n++) {
  2774. if (varbuf[n] == 0)
  2775. break;
  2776. if (varbuf[n] == '\r')
  2777. continue;
  2778. if (findNewline && varbuf[n] != '\n')
  2779. continue;
  2780. findNewline = false;
  2781. if (varbuf[n] == '#') {
  2782. findNewline = true;
  2783. continue;
  2784. }
  2785. if (varbuf[n] == '\n') {
  2786. if (column == 0)
  2787. continue;
  2788. *dp++ = 0;
  2789. column = 0;
  2790. continue;
  2791. }
  2792. *dp++ = varbuf[n];
  2793. column++;
  2794. }
  2795. buf_len = dp - varbuf;
  2796. while (dp < varbuf + n)
  2797. *dp++ = 0;
  2798. return buf_len;
  2799. }
  2800. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2801. {
  2802. uint len;
  2803. char *memblock = NULL;
  2804. char *bufp;
  2805. int ret;
  2806. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2807. &bus->sdiodev->func[2]->dev);
  2808. if (ret) {
  2809. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  2810. return ret;
  2811. }
  2812. bus->fw_ptr = 0;
  2813. memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
  2814. if (memblock == NULL) {
  2815. ret = -ENOMEM;
  2816. goto err;
  2817. }
  2818. len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
  2819. if (len > 0 && len < MEMBLOCK) {
  2820. bufp = (char *)memblock;
  2821. bufp[len] = 0;
  2822. len = brcmf_process_nvram_vars(bufp, len);
  2823. bufp += len;
  2824. *bufp++ = 0;
  2825. if (len)
  2826. ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
  2827. if (ret)
  2828. brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
  2829. } else {
  2830. brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
  2831. ret = -EIO;
  2832. }
  2833. err:
  2834. kfree(memblock);
  2835. release_firmware(bus->firmware);
  2836. bus->fw_ptr = 0;
  2837. return ret;
  2838. }
  2839. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2840. {
  2841. int bcmerror = -1;
  2842. /* Keep arm in reset */
  2843. if (brcmf_sdbrcm_download_state(bus, true)) {
  2844. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  2845. goto err;
  2846. }
  2847. /* External image takes precedence if specified */
  2848. if (brcmf_sdbrcm_download_code_file(bus)) {
  2849. brcmf_dbg(ERROR, "dongle image file download failed\n");
  2850. goto err;
  2851. }
  2852. /* External nvram takes precedence if specified */
  2853. if (brcmf_sdbrcm_download_nvram(bus))
  2854. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  2855. /* Take arm out of reset */
  2856. if (brcmf_sdbrcm_download_state(bus, false)) {
  2857. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  2858. goto err;
  2859. }
  2860. bcmerror = 0;
  2861. err:
  2862. return bcmerror;
  2863. }
  2864. static bool
  2865. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2866. {
  2867. bool ret;
  2868. /* Download the firmware */
  2869. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2870. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2871. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2872. return ret;
  2873. }
  2874. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2875. {
  2876. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2877. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2878. struct brcmf_sdio *bus = sdiodev->bus;
  2879. unsigned long timeout;
  2880. uint retries = 0;
  2881. u8 ready, enable;
  2882. int err, ret = 0;
  2883. u8 saveclk;
  2884. brcmf_dbg(TRACE, "Enter\n");
  2885. /* try to download image and nvram to the dongle */
  2886. if (bus_if->state == BRCMF_BUS_DOWN) {
  2887. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2888. return -1;
  2889. }
  2890. if (!bus->sdiodev->bus_if->drvr)
  2891. return 0;
  2892. /* Start the watchdog timer */
  2893. bus->tickcnt = 0;
  2894. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2895. down(&bus->sdsem);
  2896. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2897. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2898. if (bus->clkstate != CLK_AVAIL)
  2899. goto exit;
  2900. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2901. saveclk =
  2902. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2903. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2904. if (!err) {
  2905. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2906. SBSDIO_FUNC1_CHIPCLKCSR,
  2907. (saveclk | SBSDIO_FORCE_HT), &err);
  2908. }
  2909. if (err) {
  2910. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2911. goto exit;
  2912. }
  2913. /* Enable function 2 (frame transfers) */
  2914. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2915. offsetof(struct sdpcmd_regs, tosbmailboxdata), &retries);
  2916. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2917. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  2918. enable, NULL);
  2919. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2920. ready = 0;
  2921. while (enable != ready) {
  2922. ready = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_0,
  2923. SDIO_CCCR_IORx, NULL);
  2924. if (time_after(jiffies, timeout))
  2925. break;
  2926. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2927. /* prevent busy waiting if it takes too long */
  2928. msleep_interruptible(20);
  2929. }
  2930. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2931. /* If F2 successfully enabled, set core and enable interrupts */
  2932. if (ready == enable) {
  2933. /* Set up the interrupt mask and enable interrupts */
  2934. bus->hostintmask = HOSTINTMASK;
  2935. w_sdreg32(bus, bus->hostintmask,
  2936. offsetof(struct sdpcmd_regs, hostintmask), &retries);
  2937. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2938. SBSDIO_WATERMARK, 8, &err);
  2939. } else {
  2940. /* Disable F2 again */
  2941. enable = SDIO_FUNC_ENABLE_1;
  2942. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0,
  2943. SDIO_CCCR_IOEx, enable, NULL);
  2944. ret = -ENODEV;
  2945. }
  2946. /* Restore previous clock setting */
  2947. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2948. SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2949. /* If we didn't come up, turn off backplane clock */
  2950. if (!ret)
  2951. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2952. exit:
  2953. up(&bus->sdsem);
  2954. return ret;
  2955. }
  2956. void brcmf_sdbrcm_isr(void *arg)
  2957. {
  2958. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2959. brcmf_dbg(TRACE, "Enter\n");
  2960. if (!bus) {
  2961. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  2962. return;
  2963. }
  2964. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2965. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  2966. return;
  2967. }
  2968. /* Count the interrupt call */
  2969. bus->intrcount++;
  2970. bus->ipend = true;
  2971. /* Shouldn't get this interrupt if we're sleeping? */
  2972. if (bus->sleeping) {
  2973. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  2974. return;
  2975. }
  2976. /* Disable additional interrupts (is this needed now)? */
  2977. if (!bus->intr)
  2978. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  2979. bus->dpc_sched = true;
  2980. if (bus->dpc_tsk) {
  2981. brcmf_sdbrcm_adddpctsk(bus);
  2982. complete(&bus->dpc_wait);
  2983. }
  2984. }
  2985. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2986. {
  2987. #ifdef DEBUG
  2988. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2989. #endif /* DEBUG */
  2990. brcmf_dbg(TIMER, "Enter\n");
  2991. /* Ignore the timer if simulating bus down */
  2992. if (bus->sleeping)
  2993. return false;
  2994. down(&bus->sdsem);
  2995. /* Poll period: check device if appropriate. */
  2996. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  2997. u32 intstatus = 0;
  2998. /* Reset poll tick */
  2999. bus->polltick = 0;
  3000. /* Check device if no interrupts */
  3001. if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
  3002. if (!bus->dpc_sched) {
  3003. u8 devpend;
  3004. devpend = brcmf_sdcard_cfg_read(bus->sdiodev,
  3005. SDIO_FUNC_0, SDIO_CCCR_INTx,
  3006. NULL);
  3007. intstatus =
  3008. devpend & (INTR_STATUS_FUNC1 |
  3009. INTR_STATUS_FUNC2);
  3010. }
  3011. /* If there is something, make like the ISR and
  3012. schedule the DPC */
  3013. if (intstatus) {
  3014. bus->pollcnt++;
  3015. bus->ipend = true;
  3016. bus->dpc_sched = true;
  3017. if (bus->dpc_tsk) {
  3018. brcmf_sdbrcm_adddpctsk(bus);
  3019. complete(&bus->dpc_wait);
  3020. }
  3021. }
  3022. }
  3023. /* Update interrupt tracking */
  3024. bus->lastintrs = bus->intrcount;
  3025. }
  3026. #ifdef DEBUG
  3027. /* Poll for console output periodically */
  3028. if (bus_if->state == BRCMF_BUS_DATA &&
  3029. bus->console_interval != 0) {
  3030. bus->console.count += BRCMF_WD_POLL_MS;
  3031. if (bus->console.count >= bus->console_interval) {
  3032. bus->console.count -= bus->console_interval;
  3033. /* Make sure backplane clock is on */
  3034. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3035. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3036. /* stop on error */
  3037. bus->console_interval = 0;
  3038. }
  3039. }
  3040. #endif /* DEBUG */
  3041. /* On idle timeout clear activity flag and/or turn off clock */
  3042. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3043. if (++bus->idlecount >= bus->idletime) {
  3044. bus->idlecount = 0;
  3045. if (bus->activity) {
  3046. bus->activity = false;
  3047. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3048. } else {
  3049. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3050. }
  3051. }
  3052. }
  3053. up(&bus->sdsem);
  3054. return bus->ipend;
  3055. }
  3056. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3057. {
  3058. if (chipid == BCM4329_CHIP_ID)
  3059. return true;
  3060. if (chipid == BCM4330_CHIP_ID)
  3061. return true;
  3062. return false;
  3063. }
  3064. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3065. {
  3066. brcmf_dbg(TRACE, "Enter\n");
  3067. kfree(bus->rxbuf);
  3068. bus->rxctl = bus->rxbuf = NULL;
  3069. bus->rxlen = 0;
  3070. kfree(bus->databuf);
  3071. bus->databuf = NULL;
  3072. }
  3073. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3074. {
  3075. brcmf_dbg(TRACE, "Enter\n");
  3076. if (bus->sdiodev->bus_if->maxctl) {
  3077. bus->rxblen =
  3078. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3079. ALIGNMENT) + BRCMF_SDALIGN;
  3080. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3081. if (!(bus->rxbuf))
  3082. goto fail;
  3083. }
  3084. /* Allocate buffer to receive glomed packet */
  3085. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3086. if (!(bus->databuf)) {
  3087. /* release rxbuf which was already located as above */
  3088. if (!bus->rxblen)
  3089. kfree(bus->rxbuf);
  3090. goto fail;
  3091. }
  3092. /* Align the buffer */
  3093. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3094. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3095. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3096. else
  3097. bus->dataptr = bus->databuf;
  3098. return true;
  3099. fail:
  3100. return false;
  3101. }
  3102. static bool
  3103. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3104. {
  3105. u8 clkctl = 0;
  3106. int err = 0;
  3107. int reg_addr;
  3108. u32 reg_val;
  3109. u8 idx;
  3110. bus->alp_only = true;
  3111. /* Return the window to backplane enumeration space for core access */
  3112. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, SI_ENUM_BASE))
  3113. brcmf_dbg(ERROR, "FAILED to return to SI_ENUM_BASE\n");
  3114. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3115. brcmf_sdcard_reg_read(bus->sdiodev, SI_ENUM_BASE, 4));
  3116. /*
  3117. * Force PLL off until brcmf_sdio_chip_attach()
  3118. * programs PLL control regs
  3119. */
  3120. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3121. SBSDIO_FUNC1_CHIPCLKCSR,
  3122. BRCMF_INIT_CLKCTL1, &err);
  3123. if (!err)
  3124. clkctl =
  3125. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3126. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3127. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3128. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3129. err, BRCMF_INIT_CLKCTL1, clkctl);
  3130. goto fail;
  3131. }
  3132. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3133. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3134. goto fail;
  3135. }
  3136. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3137. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3138. goto fail;
  3139. }
  3140. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3141. SDIO_DRIVE_STRENGTH);
  3142. /* Get info on the SOCRAM cores... */
  3143. bus->ramsize = bus->ci->ramsize;
  3144. if (!(bus->ramsize)) {
  3145. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3146. goto fail;
  3147. }
  3148. /* Set core control so an SDIO reset does a backplane reset */
  3149. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3150. reg_addr = bus->ci->c_inf[idx].base +
  3151. offsetof(struct sdpcmd_regs, corecontrol);
  3152. reg_val = brcmf_sdcard_reg_read(bus->sdiodev, reg_addr, sizeof(u32));
  3153. brcmf_sdcard_reg_write(bus->sdiodev, reg_addr, sizeof(u32),
  3154. reg_val | CC_BPRESEN);
  3155. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3156. /* Locate an appropriately-aligned portion of hdrbuf */
  3157. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3158. BRCMF_SDALIGN);
  3159. /* Set the poll and/or interrupt flags */
  3160. bus->intr = true;
  3161. bus->poll = false;
  3162. if (bus->poll)
  3163. bus->pollrate = 1;
  3164. return true;
  3165. fail:
  3166. return false;
  3167. }
  3168. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3169. {
  3170. brcmf_dbg(TRACE, "Enter\n");
  3171. /* Disable F2 to clear any intermediate frame state on the dongle */
  3172. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3173. SDIO_FUNC_ENABLE_1, NULL);
  3174. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3175. bus->sleeping = false;
  3176. bus->rxflow = false;
  3177. /* Done with backplane-dependent accesses, can drop clock... */
  3178. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3179. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3180. /* ...and initialize clock/power states */
  3181. bus->clkstate = CLK_SDONLY;
  3182. bus->idletime = BRCMF_IDLE_INTERVAL;
  3183. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3184. /* Query the F2 block size, set roundup accordingly */
  3185. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3186. bus->roundup = min(max_roundup, bus->blocksize);
  3187. /* bus module does not support packet chaining */
  3188. bus->use_rxchain = false;
  3189. bus->sd_rxchain = false;
  3190. return true;
  3191. }
  3192. static int
  3193. brcmf_sdbrcm_watchdog_thread(void *data)
  3194. {
  3195. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3196. allow_signal(SIGTERM);
  3197. /* Run until signal received */
  3198. while (1) {
  3199. if (kthread_should_stop())
  3200. break;
  3201. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3202. brcmf_sdbrcm_bus_watchdog(bus);
  3203. /* Count the tick for reference */
  3204. bus->tickcnt++;
  3205. } else
  3206. break;
  3207. }
  3208. return 0;
  3209. }
  3210. static void
  3211. brcmf_sdbrcm_watchdog(unsigned long data)
  3212. {
  3213. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3214. if (bus->watchdog_tsk) {
  3215. complete(&bus->watchdog_wait);
  3216. /* Reschedule the watchdog */
  3217. if (bus->wd_timer_valid)
  3218. mod_timer(&bus->timer,
  3219. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3220. }
  3221. }
  3222. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3223. {
  3224. brcmf_dbg(TRACE, "Enter\n");
  3225. if (bus->ci) {
  3226. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3227. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3228. brcmf_sdio_chip_detach(&bus->ci);
  3229. if (bus->vars && bus->varsz)
  3230. kfree(bus->vars);
  3231. bus->vars = NULL;
  3232. }
  3233. brcmf_dbg(TRACE, "Disconnected\n");
  3234. }
  3235. /* Detach and free everything */
  3236. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3237. {
  3238. brcmf_dbg(TRACE, "Enter\n");
  3239. if (bus) {
  3240. /* De-register interrupt handler */
  3241. brcmf_sdcard_intr_dereg(bus->sdiodev);
  3242. if (bus->sdiodev->bus_if->drvr) {
  3243. brcmf_detach(bus->sdiodev->dev);
  3244. brcmf_sdbrcm_release_dongle(bus);
  3245. }
  3246. brcmf_sdbrcm_release_malloc(bus);
  3247. kfree(bus);
  3248. }
  3249. brcmf_dbg(TRACE, "Disconnected\n");
  3250. }
  3251. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3252. {
  3253. int ret;
  3254. struct brcmf_sdio *bus;
  3255. brcmf_dbg(TRACE, "Enter\n");
  3256. /* We make an assumption about address window mappings:
  3257. * regsva == SI_ENUM_BASE*/
  3258. /* Allocate private bus interface state */
  3259. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3260. if (!bus)
  3261. goto fail;
  3262. bus->sdiodev = sdiodev;
  3263. sdiodev->bus = bus;
  3264. skb_queue_head_init(&bus->glom);
  3265. bus->txbound = BRCMF_TXBOUND;
  3266. bus->rxbound = BRCMF_RXBOUND;
  3267. bus->txminmax = BRCMF_TXMINMAX;
  3268. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3269. bus->usebufpool = false; /* Use bufpool if allocated,
  3270. else use locally malloced rxbuf */
  3271. /* attempt to attach to the dongle */
  3272. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3273. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3274. goto fail;
  3275. }
  3276. spin_lock_init(&bus->txqlock);
  3277. init_waitqueue_head(&bus->ctrl_wait);
  3278. init_waitqueue_head(&bus->dcmd_resp_wait);
  3279. /* Set up the watchdog timer */
  3280. init_timer(&bus->timer);
  3281. bus->timer.data = (unsigned long)bus;
  3282. bus->timer.function = brcmf_sdbrcm_watchdog;
  3283. /* Initialize thread based operation and lock */
  3284. sema_init(&bus->sdsem, 1);
  3285. /* Initialize watchdog thread */
  3286. init_completion(&bus->watchdog_wait);
  3287. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3288. bus, "brcmf_watchdog");
  3289. if (IS_ERR(bus->watchdog_tsk)) {
  3290. pr_warn("brcmf_watchdog thread failed to start\n");
  3291. bus->watchdog_tsk = NULL;
  3292. }
  3293. /* Initialize DPC thread */
  3294. init_completion(&bus->dpc_wait);
  3295. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3296. spin_lock_init(&bus->dpc_tl_lock);
  3297. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3298. bus, "brcmf_dpc");
  3299. if (IS_ERR(bus->dpc_tsk)) {
  3300. pr_warn("brcmf_dpc thread failed to start\n");
  3301. bus->dpc_tsk = NULL;
  3302. }
  3303. /* Assign bus interface call back */
  3304. bus->sdiodev->bus_if->brcmf_bus_stop = brcmf_sdbrcm_bus_stop;
  3305. bus->sdiodev->bus_if->brcmf_bus_init = brcmf_sdbrcm_bus_init;
  3306. bus->sdiodev->bus_if->brcmf_bus_txdata = brcmf_sdbrcm_bus_txdata;
  3307. bus->sdiodev->bus_if->brcmf_bus_txctl = brcmf_sdbrcm_bus_txctl;
  3308. bus->sdiodev->bus_if->brcmf_bus_rxctl = brcmf_sdbrcm_bus_rxctl;
  3309. /* Attach to the brcmf/OS/network interface */
  3310. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3311. if (ret != 0) {
  3312. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3313. goto fail;
  3314. }
  3315. /* Allocate buffers */
  3316. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3317. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3318. goto fail;
  3319. }
  3320. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3321. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3322. goto fail;
  3323. }
  3324. /* Register interrupt callback, but mask it (not operational yet). */
  3325. brcmf_dbg(INTR, "disable SDIO interrupts (not interested yet)\n");
  3326. ret = brcmf_sdcard_intr_reg(bus->sdiodev);
  3327. if (ret != 0) {
  3328. brcmf_dbg(ERROR, "FAILED: sdcard_intr_reg returned %d\n", ret);
  3329. goto fail;
  3330. }
  3331. brcmf_dbg(INTR, "registered SDIO interrupt function ok\n");
  3332. brcmf_dbg(INFO, "completed!!\n");
  3333. /* if firmware path present try to download and bring up bus */
  3334. ret = brcmf_bus_start(bus->sdiodev->dev);
  3335. if (ret != 0) {
  3336. if (ret == -ENOLINK) {
  3337. brcmf_dbg(ERROR, "dongle is not responding\n");
  3338. goto fail;
  3339. }
  3340. }
  3341. /* add interface and open for business */
  3342. if (brcmf_add_if(bus->sdiodev->dev, 0, "wlan%d", NULL)) {
  3343. brcmf_dbg(ERROR, "Add primary net device interface failed!!\n");
  3344. goto fail;
  3345. }
  3346. return bus;
  3347. fail:
  3348. brcmf_sdbrcm_release(bus);
  3349. return NULL;
  3350. }
  3351. void brcmf_sdbrcm_disconnect(void *ptr)
  3352. {
  3353. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3354. brcmf_dbg(TRACE, "Enter\n");
  3355. if (bus)
  3356. brcmf_sdbrcm_release(bus);
  3357. brcmf_dbg(TRACE, "Disconnected\n");
  3358. }
  3359. void
  3360. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3361. {
  3362. /* Totally stop the timer */
  3363. if (!wdtick && bus->wd_timer_valid) {
  3364. del_timer_sync(&bus->timer);
  3365. bus->wd_timer_valid = false;
  3366. bus->save_ms = wdtick;
  3367. return;
  3368. }
  3369. /* don't start the wd until fw is loaded */
  3370. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3371. return;
  3372. if (wdtick) {
  3373. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3374. if (bus->wd_timer_valid)
  3375. /* Stop timer and restart at new value */
  3376. del_timer_sync(&bus->timer);
  3377. /* Create timer again when watchdog period is
  3378. dynamically changed or in the first instance
  3379. */
  3380. bus->timer.expires =
  3381. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3382. add_timer(&bus->timer);
  3383. } else {
  3384. /* Re arm the timer, at last watchdog period */
  3385. mod_timer(&bus->timer,
  3386. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3387. }
  3388. bus->wd_timer_valid = true;
  3389. bus->save_ms = wdtick;
  3390. }
  3391. }