align.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044
  1. /* align.c - handle alignment exceptions for the Power PC.
  2. *
  3. * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
  4. * Copyright (c) 1998-1999 TiVo, Inc.
  5. * PowerPC 403GCX modifications.
  6. * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
  7. * PowerPC 403GCX/405GP modifications.
  8. * Copyright (c) 2001-2002 PPC64 team, IBM Corp
  9. * 64-bit and Power4 support
  10. * Copyright (c) 2005 Benjamin Herrenschmidt, IBM Corp
  11. * <benh@kernel.crashing.org>
  12. * Merge ppc32 and ppc64 implementations
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License
  16. * as published by the Free Software Foundation; either version
  17. * 2 of the License, or (at your option) any later version.
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/mm.h>
  21. #include <asm/processor.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/cache.h>
  24. #include <asm/cputable.h>
  25. #include <asm/emulated_ops.h>
  26. #include <asm/switch_to.h>
  27. struct aligninfo {
  28. unsigned char len;
  29. unsigned char flags;
  30. };
  31. #define IS_XFORM(inst) (((inst) >> 26) == 31)
  32. #define IS_DSFORM(inst) (((inst) >> 26) >= 56)
  33. #define INVALID { 0, 0 }
  34. /* Bits in the flags field */
  35. #define LD 0 /* load */
  36. #define ST 1 /* store */
  37. #define SE 2 /* sign-extend value, or FP ld/st as word */
  38. #define F 4 /* to/from fp regs */
  39. #define U 8 /* update index register */
  40. #define M 0x10 /* multiple load/store */
  41. #define SW 0x20 /* byte swap */
  42. #define S 0x40 /* single-precision fp or... */
  43. #define SX 0x40 /* ... byte count in XER */
  44. #define HARD 0x80 /* string, stwcx. */
  45. #define E4 0x40 /* SPE endianness is word */
  46. #define E8 0x80 /* SPE endianness is double word */
  47. #define SPLT 0x80 /* VSX SPLAT load */
  48. /* DSISR bits reported for a DCBZ instruction: */
  49. #define DCBZ 0x5f /* 8xx/82xx dcbz faults when cache not enabled */
  50. /*
  51. * The PowerPC stores certain bits of the instruction that caused the
  52. * alignment exception in the DSISR register. This array maps those
  53. * bits to information about the operand length and what the
  54. * instruction would do.
  55. */
  56. static struct aligninfo aligninfo[128] = {
  57. { 4, LD }, /* 00 0 0000: lwz / lwarx */
  58. INVALID, /* 00 0 0001 */
  59. { 4, ST }, /* 00 0 0010: stw */
  60. INVALID, /* 00 0 0011 */
  61. { 2, LD }, /* 00 0 0100: lhz */
  62. { 2, LD+SE }, /* 00 0 0101: lha */
  63. { 2, ST }, /* 00 0 0110: sth */
  64. { 4, LD+M }, /* 00 0 0111: lmw */
  65. { 4, LD+F+S }, /* 00 0 1000: lfs */
  66. { 8, LD+F }, /* 00 0 1001: lfd */
  67. { 4, ST+F+S }, /* 00 0 1010: stfs */
  68. { 8, ST+F }, /* 00 0 1011: stfd */
  69. INVALID, /* 00 0 1100 */
  70. { 8, LD }, /* 00 0 1101: ld/ldu/lwa */
  71. INVALID, /* 00 0 1110 */
  72. { 8, ST }, /* 00 0 1111: std/stdu */
  73. { 4, LD+U }, /* 00 1 0000: lwzu */
  74. INVALID, /* 00 1 0001 */
  75. { 4, ST+U }, /* 00 1 0010: stwu */
  76. INVALID, /* 00 1 0011 */
  77. { 2, LD+U }, /* 00 1 0100: lhzu */
  78. { 2, LD+SE+U }, /* 00 1 0101: lhau */
  79. { 2, ST+U }, /* 00 1 0110: sthu */
  80. { 4, ST+M }, /* 00 1 0111: stmw */
  81. { 4, LD+F+S+U }, /* 00 1 1000: lfsu */
  82. { 8, LD+F+U }, /* 00 1 1001: lfdu */
  83. { 4, ST+F+S+U }, /* 00 1 1010: stfsu */
  84. { 8, ST+F+U }, /* 00 1 1011: stfdu */
  85. { 16, LD+F }, /* 00 1 1100: lfdp */
  86. INVALID, /* 00 1 1101 */
  87. { 16, ST+F }, /* 00 1 1110: stfdp */
  88. INVALID, /* 00 1 1111 */
  89. { 8, LD }, /* 01 0 0000: ldx */
  90. INVALID, /* 01 0 0001 */
  91. { 8, ST }, /* 01 0 0010: stdx */
  92. INVALID, /* 01 0 0011 */
  93. INVALID, /* 01 0 0100 */
  94. { 4, LD+SE }, /* 01 0 0101: lwax */
  95. INVALID, /* 01 0 0110 */
  96. INVALID, /* 01 0 0111 */
  97. { 4, LD+M+HARD+SX }, /* 01 0 1000: lswx */
  98. { 4, LD+M+HARD }, /* 01 0 1001: lswi */
  99. { 4, ST+M+HARD+SX }, /* 01 0 1010: stswx */
  100. { 4, ST+M+HARD }, /* 01 0 1011: stswi */
  101. INVALID, /* 01 0 1100 */
  102. { 8, LD+U }, /* 01 0 1101: ldu */
  103. INVALID, /* 01 0 1110 */
  104. { 8, ST+U }, /* 01 0 1111: stdu */
  105. { 8, LD+U }, /* 01 1 0000: ldux */
  106. INVALID, /* 01 1 0001 */
  107. { 8, ST+U }, /* 01 1 0010: stdux */
  108. INVALID, /* 01 1 0011 */
  109. INVALID, /* 01 1 0100 */
  110. { 4, LD+SE+U }, /* 01 1 0101: lwaux */
  111. INVALID, /* 01 1 0110 */
  112. INVALID, /* 01 1 0111 */
  113. INVALID, /* 01 1 1000 */
  114. INVALID, /* 01 1 1001 */
  115. INVALID, /* 01 1 1010 */
  116. INVALID, /* 01 1 1011 */
  117. INVALID, /* 01 1 1100 */
  118. INVALID, /* 01 1 1101 */
  119. INVALID, /* 01 1 1110 */
  120. INVALID, /* 01 1 1111 */
  121. INVALID, /* 10 0 0000 */
  122. INVALID, /* 10 0 0001 */
  123. INVALID, /* 10 0 0010: stwcx. */
  124. INVALID, /* 10 0 0011 */
  125. INVALID, /* 10 0 0100 */
  126. INVALID, /* 10 0 0101 */
  127. INVALID, /* 10 0 0110 */
  128. INVALID, /* 10 0 0111 */
  129. { 4, LD+SW }, /* 10 0 1000: lwbrx */
  130. INVALID, /* 10 0 1001 */
  131. { 4, ST+SW }, /* 10 0 1010: stwbrx */
  132. INVALID, /* 10 0 1011 */
  133. { 2, LD+SW }, /* 10 0 1100: lhbrx */
  134. { 4, LD+SE }, /* 10 0 1101 lwa */
  135. { 2, ST+SW }, /* 10 0 1110: sthbrx */
  136. INVALID, /* 10 0 1111 */
  137. INVALID, /* 10 1 0000 */
  138. INVALID, /* 10 1 0001 */
  139. INVALID, /* 10 1 0010 */
  140. INVALID, /* 10 1 0011 */
  141. INVALID, /* 10 1 0100 */
  142. INVALID, /* 10 1 0101 */
  143. INVALID, /* 10 1 0110 */
  144. INVALID, /* 10 1 0111 */
  145. INVALID, /* 10 1 1000 */
  146. INVALID, /* 10 1 1001 */
  147. INVALID, /* 10 1 1010 */
  148. INVALID, /* 10 1 1011 */
  149. INVALID, /* 10 1 1100 */
  150. INVALID, /* 10 1 1101 */
  151. INVALID, /* 10 1 1110 */
  152. { 0, ST+HARD }, /* 10 1 1111: dcbz */
  153. { 4, LD }, /* 11 0 0000: lwzx */
  154. INVALID, /* 11 0 0001 */
  155. { 4, ST }, /* 11 0 0010: stwx */
  156. INVALID, /* 11 0 0011 */
  157. { 2, LD }, /* 11 0 0100: lhzx */
  158. { 2, LD+SE }, /* 11 0 0101: lhax */
  159. { 2, ST }, /* 11 0 0110: sthx */
  160. INVALID, /* 11 0 0111 */
  161. { 4, LD+F+S }, /* 11 0 1000: lfsx */
  162. { 8, LD+F }, /* 11 0 1001: lfdx */
  163. { 4, ST+F+S }, /* 11 0 1010: stfsx */
  164. { 8, ST+F }, /* 11 0 1011: stfdx */
  165. { 16, LD+F }, /* 11 0 1100: lfdpx */
  166. { 4, LD+F+SE }, /* 11 0 1101: lfiwax */
  167. { 16, ST+F }, /* 11 0 1110: stfdpx */
  168. { 4, ST+F }, /* 11 0 1111: stfiwx */
  169. { 4, LD+U }, /* 11 1 0000: lwzux */
  170. INVALID, /* 11 1 0001 */
  171. { 4, ST+U }, /* 11 1 0010: stwux */
  172. INVALID, /* 11 1 0011 */
  173. { 2, LD+U }, /* 11 1 0100: lhzux */
  174. { 2, LD+SE+U }, /* 11 1 0101: lhaux */
  175. { 2, ST+U }, /* 11 1 0110: sthux */
  176. INVALID, /* 11 1 0111 */
  177. { 4, LD+F+S+U }, /* 11 1 1000: lfsux */
  178. { 8, LD+F+U }, /* 11 1 1001: lfdux */
  179. { 4, ST+F+S+U }, /* 11 1 1010: stfsux */
  180. { 8, ST+F+U }, /* 11 1 1011: stfdux */
  181. INVALID, /* 11 1 1100 */
  182. { 4, LD+F }, /* 11 1 1101: lfiwzx */
  183. INVALID, /* 11 1 1110 */
  184. INVALID, /* 11 1 1111 */
  185. };
  186. /*
  187. * Create a DSISR value from the instruction
  188. */
  189. static inline unsigned make_dsisr(unsigned instr)
  190. {
  191. unsigned dsisr;
  192. /* bits 6:15 --> 22:31 */
  193. dsisr = (instr & 0x03ff0000) >> 16;
  194. if (IS_XFORM(instr)) {
  195. /* bits 29:30 --> 15:16 */
  196. dsisr |= (instr & 0x00000006) << 14;
  197. /* bit 25 --> 17 */
  198. dsisr |= (instr & 0x00000040) << 8;
  199. /* bits 21:24 --> 18:21 */
  200. dsisr |= (instr & 0x00000780) << 3;
  201. } else {
  202. /* bit 5 --> 17 */
  203. dsisr |= (instr & 0x04000000) >> 12;
  204. /* bits 1: 4 --> 18:21 */
  205. dsisr |= (instr & 0x78000000) >> 17;
  206. /* bits 30:31 --> 12:13 */
  207. if (IS_DSFORM(instr))
  208. dsisr |= (instr & 0x00000003) << 18;
  209. }
  210. return dsisr;
  211. }
  212. /*
  213. * The dcbz (data cache block zero) instruction
  214. * gives an alignment fault if used on non-cacheable
  215. * memory. We handle the fault mainly for the
  216. * case when we are running with the cache disabled
  217. * for debugging.
  218. */
  219. static int emulate_dcbz(struct pt_regs *regs, unsigned char __user *addr)
  220. {
  221. long __user *p;
  222. int i, size;
  223. #ifdef __powerpc64__
  224. size = ppc64_caches.dline_size;
  225. #else
  226. size = L1_CACHE_BYTES;
  227. #endif
  228. p = (long __user *) (regs->dar & -size);
  229. if (user_mode(regs) && !access_ok(VERIFY_WRITE, p, size))
  230. return -EFAULT;
  231. for (i = 0; i < size / sizeof(long); ++i)
  232. if (__put_user_inatomic(0, p+i))
  233. return -EFAULT;
  234. return 1;
  235. }
  236. /*
  237. * Emulate load & store multiple instructions
  238. * On 64-bit machines, these instructions only affect/use the
  239. * bottom 4 bytes of each register, and the loads clear the
  240. * top 4 bytes of the affected register.
  241. */
  242. #ifdef __BIG_ENDIAN__
  243. #ifdef CONFIG_PPC64
  244. #define REG_BYTE(rp, i) *((u8 *)((rp) + ((i) >> 2)) + ((i) & 3) + 4)
  245. #else
  246. #define REG_BYTE(rp, i) *((u8 *)(rp) + (i))
  247. #endif
  248. #endif
  249. #ifdef __LITTLE_ENDIAN__
  250. #define REG_BYTE(rp, i) (*(((u8 *)((rp) + ((i)>>2)) + ((i)&3))))
  251. #endif
  252. #define SWIZ_PTR(p) ((unsigned char __user *)((p) ^ swiz))
  253. static int emulate_multiple(struct pt_regs *regs, unsigned char __user *addr,
  254. unsigned int reg, unsigned int nb,
  255. unsigned int flags, unsigned int instr,
  256. unsigned long swiz)
  257. {
  258. unsigned long *rptr;
  259. unsigned int nb0, i, bswiz;
  260. unsigned long p;
  261. /*
  262. * We do not try to emulate 8 bytes multiple as they aren't really
  263. * available in our operating environments and we don't try to
  264. * emulate multiples operations in kernel land as they should never
  265. * be used/generated there at least not on unaligned boundaries
  266. */
  267. if (unlikely((nb > 4) || !user_mode(regs)))
  268. return 0;
  269. /* lmw, stmw, lswi/x, stswi/x */
  270. nb0 = 0;
  271. if (flags & HARD) {
  272. if (flags & SX) {
  273. nb = regs->xer & 127;
  274. if (nb == 0)
  275. return 1;
  276. } else {
  277. unsigned long pc = regs->nip ^ (swiz & 4);
  278. if (__get_user_inatomic(instr,
  279. (unsigned int __user *)pc))
  280. return -EFAULT;
  281. if (swiz == 0 && (flags & SW))
  282. instr = cpu_to_le32(instr);
  283. nb = (instr >> 11) & 0x1f;
  284. if (nb == 0)
  285. nb = 32;
  286. }
  287. if (nb + reg * 4 > 128) {
  288. nb0 = nb + reg * 4 - 128;
  289. nb = 128 - reg * 4;
  290. }
  291. #ifdef __LITTLE_ENDIAN__
  292. /*
  293. * String instructions are endian neutral but the code
  294. * below is not. Force byte swapping on so that the
  295. * effects of swizzling are undone in the load/store
  296. * loops below.
  297. */
  298. flags ^= SW;
  299. #endif
  300. } else {
  301. /* lwm, stmw */
  302. nb = (32 - reg) * 4;
  303. }
  304. if (!access_ok((flags & ST ? VERIFY_WRITE: VERIFY_READ), addr, nb+nb0))
  305. return -EFAULT; /* bad address */
  306. rptr = &regs->gpr[reg];
  307. p = (unsigned long) addr;
  308. bswiz = (flags & SW)? 3: 0;
  309. if (!(flags & ST)) {
  310. /*
  311. * This zeroes the top 4 bytes of the affected registers
  312. * in 64-bit mode, and also zeroes out any remaining
  313. * bytes of the last register for lsw*.
  314. */
  315. memset(rptr, 0, ((nb + 3) / 4) * sizeof(unsigned long));
  316. if (nb0 > 0)
  317. memset(&regs->gpr[0], 0,
  318. ((nb0 + 3) / 4) * sizeof(unsigned long));
  319. for (i = 0; i < nb; ++i, ++p)
  320. if (__get_user_inatomic(REG_BYTE(rptr, i ^ bswiz),
  321. SWIZ_PTR(p)))
  322. return -EFAULT;
  323. if (nb0 > 0) {
  324. rptr = &regs->gpr[0];
  325. addr += nb;
  326. for (i = 0; i < nb0; ++i, ++p)
  327. if (__get_user_inatomic(REG_BYTE(rptr,
  328. i ^ bswiz),
  329. SWIZ_PTR(p)))
  330. return -EFAULT;
  331. }
  332. } else {
  333. for (i = 0; i < nb; ++i, ++p)
  334. if (__put_user_inatomic(REG_BYTE(rptr, i ^ bswiz),
  335. SWIZ_PTR(p)))
  336. return -EFAULT;
  337. if (nb0 > 0) {
  338. rptr = &regs->gpr[0];
  339. addr += nb;
  340. for (i = 0; i < nb0; ++i, ++p)
  341. if (__put_user_inatomic(REG_BYTE(rptr,
  342. i ^ bswiz),
  343. SWIZ_PTR(p)))
  344. return -EFAULT;
  345. }
  346. }
  347. return 1;
  348. }
  349. /*
  350. * Emulate floating-point pair loads and stores.
  351. * Only POWER6 has these instructions, and it does true little-endian,
  352. * so we don't need the address swizzling.
  353. */
  354. #ifdef __BIG_ENDIAN__
  355. static int emulate_fp_pair(unsigned char __user *addr, unsigned int reg,
  356. unsigned int flags)
  357. {
  358. char *ptr0 = (char *) &current->thread.TS_FPR(reg);
  359. char *ptr1 = (char *) &current->thread.TS_FPR(reg+1);
  360. int i, ret, sw = 0;
  361. if (!(flags & F))
  362. return 0;
  363. if (reg & 1)
  364. return 0; /* invalid form: FRS/FRT must be even */
  365. if (flags & SW)
  366. sw = 7;
  367. ret = 0;
  368. for (i = 0; i < 8; ++i) {
  369. if (!(flags & ST)) {
  370. ret |= __get_user(ptr0[i^sw], addr + i);
  371. ret |= __get_user(ptr1[i^sw], addr + i + 8);
  372. } else {
  373. ret |= __put_user(ptr0[i^sw], addr + i);
  374. ret |= __put_user(ptr1[i^sw], addr + i + 8);
  375. }
  376. }
  377. if (ret)
  378. return -EFAULT;
  379. return 1; /* exception handled and fixed up */
  380. }
  381. #endif
  382. #ifdef CONFIG_SPE
  383. static struct aligninfo spe_aligninfo[32] = {
  384. { 8, LD+E8 }, /* 0 00 00: evldd[x] */
  385. { 8, LD+E4 }, /* 0 00 01: evldw[x] */
  386. { 8, LD }, /* 0 00 10: evldh[x] */
  387. INVALID, /* 0 00 11 */
  388. { 2, LD }, /* 0 01 00: evlhhesplat[x] */
  389. INVALID, /* 0 01 01 */
  390. { 2, LD }, /* 0 01 10: evlhhousplat[x] */
  391. { 2, LD+SE }, /* 0 01 11: evlhhossplat[x] */
  392. { 4, LD }, /* 0 10 00: evlwhe[x] */
  393. INVALID, /* 0 10 01 */
  394. { 4, LD }, /* 0 10 10: evlwhou[x] */
  395. { 4, LD+SE }, /* 0 10 11: evlwhos[x] */
  396. { 4, LD+E4 }, /* 0 11 00: evlwwsplat[x] */
  397. INVALID, /* 0 11 01 */
  398. { 4, LD }, /* 0 11 10: evlwhsplat[x] */
  399. INVALID, /* 0 11 11 */
  400. { 8, ST+E8 }, /* 1 00 00: evstdd[x] */
  401. { 8, ST+E4 }, /* 1 00 01: evstdw[x] */
  402. { 8, ST }, /* 1 00 10: evstdh[x] */
  403. INVALID, /* 1 00 11 */
  404. INVALID, /* 1 01 00 */
  405. INVALID, /* 1 01 01 */
  406. INVALID, /* 1 01 10 */
  407. INVALID, /* 1 01 11 */
  408. { 4, ST }, /* 1 10 00: evstwhe[x] */
  409. INVALID, /* 1 10 01 */
  410. { 4, ST }, /* 1 10 10: evstwho[x] */
  411. INVALID, /* 1 10 11 */
  412. { 4, ST+E4 }, /* 1 11 00: evstwwe[x] */
  413. INVALID, /* 1 11 01 */
  414. { 4, ST+E4 }, /* 1 11 10: evstwwo[x] */
  415. INVALID, /* 1 11 11 */
  416. };
  417. #define EVLDD 0x00
  418. #define EVLDW 0x01
  419. #define EVLDH 0x02
  420. #define EVLHHESPLAT 0x04
  421. #define EVLHHOUSPLAT 0x06
  422. #define EVLHHOSSPLAT 0x07
  423. #define EVLWHE 0x08
  424. #define EVLWHOU 0x0A
  425. #define EVLWHOS 0x0B
  426. #define EVLWWSPLAT 0x0C
  427. #define EVLWHSPLAT 0x0E
  428. #define EVSTDD 0x10
  429. #define EVSTDW 0x11
  430. #define EVSTDH 0x12
  431. #define EVSTWHE 0x18
  432. #define EVSTWHO 0x1A
  433. #define EVSTWWE 0x1C
  434. #define EVSTWWO 0x1E
  435. /*
  436. * Emulate SPE loads and stores.
  437. * Only Book-E has these instructions, and it does true little-endian,
  438. * so we don't need the address swizzling.
  439. */
  440. static int emulate_spe(struct pt_regs *regs, unsigned int reg,
  441. unsigned int instr)
  442. {
  443. int ret;
  444. union {
  445. u64 ll;
  446. u32 w[2];
  447. u16 h[4];
  448. u8 v[8];
  449. } data, temp;
  450. unsigned char __user *p, *addr;
  451. unsigned long *evr = &current->thread.evr[reg];
  452. unsigned int nb, flags;
  453. instr = (instr >> 1) & 0x1f;
  454. /* DAR has the operand effective address */
  455. addr = (unsigned char __user *)regs->dar;
  456. nb = spe_aligninfo[instr].len;
  457. flags = spe_aligninfo[instr].flags;
  458. /* Verify the address of the operand */
  459. if (unlikely(user_mode(regs) &&
  460. !access_ok((flags & ST ? VERIFY_WRITE : VERIFY_READ),
  461. addr, nb)))
  462. return -EFAULT;
  463. /* userland only */
  464. if (unlikely(!user_mode(regs)))
  465. return 0;
  466. flush_spe_to_thread(current);
  467. /* If we are loading, get the data from user space, else
  468. * get it from register values
  469. */
  470. if (flags & ST) {
  471. data.ll = 0;
  472. switch (instr) {
  473. case EVSTDD:
  474. case EVSTDW:
  475. case EVSTDH:
  476. data.w[0] = *evr;
  477. data.w[1] = regs->gpr[reg];
  478. break;
  479. case EVSTWHE:
  480. data.h[2] = *evr >> 16;
  481. data.h[3] = regs->gpr[reg] >> 16;
  482. break;
  483. case EVSTWHO:
  484. data.h[2] = *evr & 0xffff;
  485. data.h[3] = regs->gpr[reg] & 0xffff;
  486. break;
  487. case EVSTWWE:
  488. data.w[1] = *evr;
  489. break;
  490. case EVSTWWO:
  491. data.w[1] = regs->gpr[reg];
  492. break;
  493. default:
  494. return -EINVAL;
  495. }
  496. } else {
  497. temp.ll = data.ll = 0;
  498. ret = 0;
  499. p = addr;
  500. switch (nb) {
  501. case 8:
  502. ret |= __get_user_inatomic(temp.v[0], p++);
  503. ret |= __get_user_inatomic(temp.v[1], p++);
  504. ret |= __get_user_inatomic(temp.v[2], p++);
  505. ret |= __get_user_inatomic(temp.v[3], p++);
  506. case 4:
  507. ret |= __get_user_inatomic(temp.v[4], p++);
  508. ret |= __get_user_inatomic(temp.v[5], p++);
  509. case 2:
  510. ret |= __get_user_inatomic(temp.v[6], p++);
  511. ret |= __get_user_inatomic(temp.v[7], p++);
  512. if (unlikely(ret))
  513. return -EFAULT;
  514. }
  515. switch (instr) {
  516. case EVLDD:
  517. case EVLDW:
  518. case EVLDH:
  519. data.ll = temp.ll;
  520. break;
  521. case EVLHHESPLAT:
  522. data.h[0] = temp.h[3];
  523. data.h[2] = temp.h[3];
  524. break;
  525. case EVLHHOUSPLAT:
  526. case EVLHHOSSPLAT:
  527. data.h[1] = temp.h[3];
  528. data.h[3] = temp.h[3];
  529. break;
  530. case EVLWHE:
  531. data.h[0] = temp.h[2];
  532. data.h[2] = temp.h[3];
  533. break;
  534. case EVLWHOU:
  535. case EVLWHOS:
  536. data.h[1] = temp.h[2];
  537. data.h[3] = temp.h[3];
  538. break;
  539. case EVLWWSPLAT:
  540. data.w[0] = temp.w[1];
  541. data.w[1] = temp.w[1];
  542. break;
  543. case EVLWHSPLAT:
  544. data.h[0] = temp.h[2];
  545. data.h[1] = temp.h[2];
  546. data.h[2] = temp.h[3];
  547. data.h[3] = temp.h[3];
  548. break;
  549. default:
  550. return -EINVAL;
  551. }
  552. }
  553. if (flags & SW) {
  554. switch (flags & 0xf0) {
  555. case E8:
  556. data.ll = swab64(data.ll);
  557. break;
  558. case E4:
  559. data.w[0] = swab32(data.w[0]);
  560. data.w[1] = swab32(data.w[1]);
  561. break;
  562. /* Its half word endian */
  563. default:
  564. data.h[0] = swab16(data.h[0]);
  565. data.h[1] = swab16(data.h[1]);
  566. data.h[2] = swab16(data.h[2]);
  567. data.h[3] = swab16(data.h[3]);
  568. break;
  569. }
  570. }
  571. if (flags & SE) {
  572. data.w[0] = (s16)data.h[1];
  573. data.w[1] = (s16)data.h[3];
  574. }
  575. /* Store result to memory or update registers */
  576. if (flags & ST) {
  577. ret = 0;
  578. p = addr;
  579. switch (nb) {
  580. case 8:
  581. ret |= __put_user_inatomic(data.v[0], p++);
  582. ret |= __put_user_inatomic(data.v[1], p++);
  583. ret |= __put_user_inatomic(data.v[2], p++);
  584. ret |= __put_user_inatomic(data.v[3], p++);
  585. case 4:
  586. ret |= __put_user_inatomic(data.v[4], p++);
  587. ret |= __put_user_inatomic(data.v[5], p++);
  588. case 2:
  589. ret |= __put_user_inatomic(data.v[6], p++);
  590. ret |= __put_user_inatomic(data.v[7], p++);
  591. }
  592. if (unlikely(ret))
  593. return -EFAULT;
  594. } else {
  595. *evr = data.w[0];
  596. regs->gpr[reg] = data.w[1];
  597. }
  598. return 1;
  599. }
  600. #endif /* CONFIG_SPE */
  601. #ifdef CONFIG_VSX
  602. /*
  603. * Emulate VSX instructions...
  604. */
  605. static int emulate_vsx(unsigned char __user *addr, unsigned int reg,
  606. unsigned int areg, struct pt_regs *regs,
  607. unsigned int flags, unsigned int length,
  608. unsigned int elsize)
  609. {
  610. char *ptr;
  611. unsigned long *lptr;
  612. int ret = 0;
  613. int sw = 0;
  614. int i, j;
  615. /* userland only */
  616. if (unlikely(!user_mode(regs)))
  617. return 0;
  618. flush_vsx_to_thread(current);
  619. if (reg < 32)
  620. ptr = (char *) &current->thread.fp_state.fpr[reg][0];
  621. else
  622. ptr = (char *) &current->thread.vr_state.vr[reg - 32];
  623. lptr = (unsigned long *) ptr;
  624. #ifdef __LITTLE_ENDIAN__
  625. if (flags & SW) {
  626. elsize = length;
  627. sw = length-1;
  628. } else {
  629. /*
  630. * The elements are BE ordered, even in LE mode, so process
  631. * them in reverse order.
  632. */
  633. addr += length - elsize;
  634. /* 8 byte memory accesses go in the top 8 bytes of the VR */
  635. if (length == 8)
  636. ptr += 8;
  637. }
  638. #else
  639. if (flags & SW)
  640. sw = elsize-1;
  641. #endif
  642. for (j = 0; j < length; j += elsize) {
  643. for (i = 0; i < elsize; ++i) {
  644. if (flags & ST)
  645. ret |= __put_user(ptr[i^sw], addr + i);
  646. else
  647. ret |= __get_user(ptr[i^sw], addr + i);
  648. }
  649. ptr += elsize;
  650. #ifdef __LITTLE_ENDIAN__
  651. addr -= elsize;
  652. #else
  653. addr += elsize;
  654. #endif
  655. }
  656. #ifdef __BIG_ENDIAN__
  657. #define VSX_HI 0
  658. #define VSX_LO 1
  659. #else
  660. #define VSX_HI 1
  661. #define VSX_LO 0
  662. #endif
  663. if (!ret) {
  664. if (flags & U)
  665. regs->gpr[areg] = regs->dar;
  666. /* Splat load copies the same data to top and bottom 8 bytes */
  667. if (flags & SPLT)
  668. lptr[VSX_LO] = lptr[VSX_HI];
  669. /* For 8 byte loads, zero the low 8 bytes */
  670. else if (!(flags & ST) && (8 == length))
  671. lptr[VSX_LO] = 0;
  672. } else
  673. return -EFAULT;
  674. return 1;
  675. }
  676. #endif
  677. /*
  678. * Called on alignment exception. Attempts to fixup
  679. *
  680. * Return 1 on success
  681. * Return 0 if unable to handle the interrupt
  682. * Return -EFAULT if data address is bad
  683. */
  684. int fix_alignment(struct pt_regs *regs)
  685. {
  686. unsigned int instr, nb, flags, instruction = 0;
  687. unsigned int reg, areg;
  688. unsigned int dsisr;
  689. unsigned char __user *addr;
  690. unsigned long p, swiz;
  691. int ret, i;
  692. union data {
  693. u64 ll;
  694. double dd;
  695. unsigned char v[8];
  696. struct {
  697. #ifdef __LITTLE_ENDIAN__
  698. int low32;
  699. unsigned hi32;
  700. #else
  701. unsigned hi32;
  702. int low32;
  703. #endif
  704. } x32;
  705. struct {
  706. #ifdef __LITTLE_ENDIAN__
  707. short low16;
  708. unsigned char hi48[6];
  709. #else
  710. unsigned char hi48[6];
  711. short low16;
  712. #endif
  713. } x16;
  714. } data;
  715. /*
  716. * We require a complete register set, if not, then our assembly
  717. * is broken
  718. */
  719. CHECK_FULL_REGS(regs);
  720. dsisr = regs->dsisr;
  721. /* Some processors don't provide us with a DSISR we can use here,
  722. * let's make one up from the instruction
  723. */
  724. if (cpu_has_feature(CPU_FTR_NODSISRALIGN)) {
  725. unsigned long pc = regs->nip;
  726. if (cpu_has_feature(CPU_FTR_PPC_LE) && (regs->msr & MSR_LE))
  727. pc ^= 4;
  728. if (unlikely(__get_user_inatomic(instr,
  729. (unsigned int __user *)pc)))
  730. return -EFAULT;
  731. if (cpu_has_feature(CPU_FTR_REAL_LE) && (regs->msr & MSR_LE))
  732. instr = cpu_to_le32(instr);
  733. dsisr = make_dsisr(instr);
  734. instruction = instr;
  735. }
  736. /* extract the operation and registers from the dsisr */
  737. reg = (dsisr >> 5) & 0x1f; /* source/dest register */
  738. areg = dsisr & 0x1f; /* register to update */
  739. #ifdef CONFIG_SPE
  740. if ((instr >> 26) == 0x4) {
  741. PPC_WARN_ALIGNMENT(spe, regs);
  742. return emulate_spe(regs, reg, instr);
  743. }
  744. #endif
  745. instr = (dsisr >> 10) & 0x7f;
  746. instr |= (dsisr >> 13) & 0x60;
  747. /* Lookup the operation in our table */
  748. nb = aligninfo[instr].len;
  749. flags = aligninfo[instr].flags;
  750. /* ldbrx/stdbrx overlap lfs/stfs in the DSISR unfortunately */
  751. if (IS_XFORM(instruction) && ((instruction >> 1) & 0x3ff) == 532) {
  752. nb = 8;
  753. flags = LD+SW;
  754. } else if (IS_XFORM(instruction) &&
  755. ((instruction >> 1) & 0x3ff) == 660) {
  756. nb = 8;
  757. flags = ST+SW;
  758. }
  759. /* Byteswap little endian loads and stores */
  760. swiz = 0;
  761. if ((regs->msr & MSR_LE) != (MSR_KERNEL & MSR_LE)) {
  762. flags ^= SW;
  763. #ifdef __BIG_ENDIAN__
  764. /*
  765. * So-called "PowerPC little endian" mode works by
  766. * swizzling addresses rather than by actually doing
  767. * any byte-swapping. To emulate this, we XOR each
  768. * byte address with 7. We also byte-swap, because
  769. * the processor's address swizzling depends on the
  770. * operand size (it xors the address with 7 for bytes,
  771. * 6 for halfwords, 4 for words, 0 for doublewords) but
  772. * we will xor with 7 and load/store each byte separately.
  773. */
  774. if (cpu_has_feature(CPU_FTR_PPC_LE))
  775. swiz = 7;
  776. #endif
  777. }
  778. /* DAR has the operand effective address */
  779. addr = (unsigned char __user *)regs->dar;
  780. #ifdef CONFIG_VSX
  781. if ((instruction & 0xfc00003e) == 0x7c000018) {
  782. unsigned int elsize;
  783. /* Additional register addressing bit (64 VSX vs 32 FPR/GPR) */
  784. reg |= (instruction & 0x1) << 5;
  785. /* Simple inline decoder instead of a table */
  786. /* VSX has only 8 and 16 byte memory accesses */
  787. nb = 8;
  788. if (instruction & 0x200)
  789. nb = 16;
  790. /* Vector stores in little-endian mode swap individual
  791. elements, so process them separately */
  792. elsize = 4;
  793. if (instruction & 0x80)
  794. elsize = 8;
  795. flags = 0;
  796. if ((regs->msr & MSR_LE) != (MSR_KERNEL & MSR_LE))
  797. flags |= SW;
  798. if (instruction & 0x100)
  799. flags |= ST;
  800. if (instruction & 0x040)
  801. flags |= U;
  802. /* splat load needs a special decoder */
  803. if ((instruction & 0x400) == 0){
  804. flags |= SPLT;
  805. nb = 8;
  806. }
  807. PPC_WARN_ALIGNMENT(vsx, regs);
  808. return emulate_vsx(addr, reg, areg, regs, flags, nb, elsize);
  809. }
  810. #endif
  811. /* A size of 0 indicates an instruction we don't support, with
  812. * the exception of DCBZ which is handled as a special case here
  813. */
  814. if (instr == DCBZ) {
  815. PPC_WARN_ALIGNMENT(dcbz, regs);
  816. return emulate_dcbz(regs, addr);
  817. }
  818. if (unlikely(nb == 0))
  819. return 0;
  820. /* Load/Store Multiple instructions are handled in their own
  821. * function
  822. */
  823. if (flags & M) {
  824. PPC_WARN_ALIGNMENT(multiple, regs);
  825. return emulate_multiple(regs, addr, reg, nb,
  826. flags, instr, swiz);
  827. }
  828. /* Verify the address of the operand */
  829. if (unlikely(user_mode(regs) &&
  830. !access_ok((flags & ST ? VERIFY_WRITE : VERIFY_READ),
  831. addr, nb)))
  832. return -EFAULT;
  833. /* Force the fprs into the save area so we can reference them */
  834. if (flags & F) {
  835. /* userland only */
  836. if (unlikely(!user_mode(regs)))
  837. return 0;
  838. flush_fp_to_thread(current);
  839. }
  840. /* Special case for 16-byte FP loads and stores */
  841. if (nb == 16) {
  842. #ifdef __BIG_ENDIAN__
  843. PPC_WARN_ALIGNMENT(fp_pair, regs);
  844. return emulate_fp_pair(addr, reg, flags);
  845. #else
  846. return -EFAULT;
  847. #endif
  848. }
  849. PPC_WARN_ALIGNMENT(unaligned, regs);
  850. /* If we are loading, get the data from user space, else
  851. * get it from register values
  852. */
  853. if (!(flags & ST)) {
  854. unsigned int start = 0;
  855. switch (nb) {
  856. case 4:
  857. start = offsetof(union data, x32.low32);
  858. break;
  859. case 2:
  860. start = offsetof(union data, x16.low16);
  861. break;
  862. }
  863. data.ll = 0;
  864. ret = 0;
  865. p = (unsigned long)addr;
  866. for (i = 0; i < nb; i++)
  867. ret |= __get_user_inatomic(data.v[start + i],
  868. SWIZ_PTR(p++));
  869. if (unlikely(ret))
  870. return -EFAULT;
  871. } else if (flags & F) {
  872. data.ll = current->thread.TS_FPR(reg);
  873. if (flags & S) {
  874. /* Single-precision FP store requires conversion... */
  875. #ifdef CONFIG_PPC_FPU
  876. preempt_disable();
  877. enable_kernel_fp();
  878. cvt_df(&data.dd, (float *)&data.x32.low32);
  879. preempt_enable();
  880. #else
  881. return 0;
  882. #endif
  883. }
  884. } else
  885. data.ll = regs->gpr[reg];
  886. if (flags & SW) {
  887. switch (nb) {
  888. case 8:
  889. data.ll = swab64(data.ll);
  890. break;
  891. case 4:
  892. data.x32.low32 = swab32(data.x32.low32);
  893. break;
  894. case 2:
  895. data.x16.low16 = swab16(data.x16.low16);
  896. break;
  897. }
  898. }
  899. /* Perform other misc operations like sign extension
  900. * or floating point single precision conversion
  901. */
  902. switch (flags & ~(U|SW)) {
  903. case LD+SE: /* sign extending integer loads */
  904. case LD+F+SE: /* sign extend for lfiwax */
  905. if ( nb == 2 )
  906. data.ll = data.x16.low16;
  907. else /* nb must be 4 */
  908. data.ll = data.x32.low32;
  909. break;
  910. /* Single-precision FP load requires conversion... */
  911. case LD+F+S:
  912. #ifdef CONFIG_PPC_FPU
  913. preempt_disable();
  914. enable_kernel_fp();
  915. cvt_fd((float *)&data.x32.low32, &data.dd);
  916. preempt_enable();
  917. #else
  918. return 0;
  919. #endif
  920. break;
  921. }
  922. /* Store result to memory or update registers */
  923. if (flags & ST) {
  924. unsigned int start = 0;
  925. switch (nb) {
  926. case 4:
  927. start = offsetof(union data, x32.low32);
  928. break;
  929. case 2:
  930. start = offsetof(union data, x16.low16);
  931. break;
  932. }
  933. ret = 0;
  934. p = (unsigned long)addr;
  935. for (i = 0; i < nb; i++)
  936. ret |= __put_user_inatomic(data.v[start + i],
  937. SWIZ_PTR(p++));
  938. if (unlikely(ret))
  939. return -EFAULT;
  940. } else if (flags & F)
  941. current->thread.TS_FPR(reg) = data.ll;
  942. else
  943. regs->gpr[reg] = data.ll;
  944. /* Update RA as needed */
  945. if (flags & U)
  946. regs->gpr[areg] = regs->dar;
  947. return 1;
  948. }