clock.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221
  1. /* linux/arch/arm/mach-exynos4/clock.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <mach/map.h>
  22. #include <mach/regs-clock.h>
  23. #include <mach/sysmmu.h>
  24. static struct clk clk_sclk_hdmi27m = {
  25. .name = "sclk_hdmi27m",
  26. .rate = 27000000,
  27. };
  28. static struct clk clk_sclk_hdmiphy = {
  29. .name = "sclk_hdmiphy",
  30. };
  31. static struct clk clk_sclk_usbphy0 = {
  32. .name = "sclk_usbphy0",
  33. .rate = 27000000,
  34. };
  35. static struct clk clk_sclk_usbphy1 = {
  36. .name = "sclk_usbphy1",
  37. };
  38. static struct clk dummy_apb_pclk = {
  39. .name = "apb_pclk",
  40. .id = -1,
  41. };
  42. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  43. {
  44. return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
  45. }
  46. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  47. {
  48. return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
  49. }
  50. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  51. {
  52. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
  53. }
  54. static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
  55. {
  56. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
  57. }
  58. static int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  59. {
  60. return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
  61. }
  62. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  63. {
  64. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  65. }
  66. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  67. {
  68. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
  69. }
  70. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  71. {
  72. return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
  73. }
  74. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  75. {
  76. return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
  77. }
  78. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  79. {
  80. return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
  81. }
  82. static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  83. {
  84. return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
  85. }
  86. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  87. {
  88. return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
  89. }
  90. static int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  91. {
  92. return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
  93. }
  94. static int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  95. {
  96. return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
  97. }
  98. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  99. {
  100. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  101. }
  102. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  103. {
  104. return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
  105. }
  106. /* Core list of CMU_CPU side */
  107. static struct clksrc_clk clk_mout_apll = {
  108. .clk = {
  109. .name = "mout_apll",
  110. },
  111. .sources = &clk_src_apll,
  112. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  113. };
  114. static struct clksrc_clk clk_sclk_apll = {
  115. .clk = {
  116. .name = "sclk_apll",
  117. .parent = &clk_mout_apll.clk,
  118. },
  119. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  120. };
  121. static struct clksrc_clk clk_mout_epll = {
  122. .clk = {
  123. .name = "mout_epll",
  124. },
  125. .sources = &clk_src_epll,
  126. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  127. };
  128. static struct clksrc_clk clk_mout_mpll = {
  129. .clk = {
  130. .name = "mout_mpll",
  131. },
  132. .sources = &clk_src_mpll,
  133. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
  134. };
  135. static struct clk *clkset_moutcore_list[] = {
  136. [0] = &clk_mout_apll.clk,
  137. [1] = &clk_mout_mpll.clk,
  138. };
  139. static struct clksrc_sources clkset_moutcore = {
  140. .sources = clkset_moutcore_list,
  141. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  142. };
  143. static struct clksrc_clk clk_moutcore = {
  144. .clk = {
  145. .name = "moutcore",
  146. },
  147. .sources = &clkset_moutcore,
  148. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  149. };
  150. static struct clksrc_clk clk_coreclk = {
  151. .clk = {
  152. .name = "core_clk",
  153. .parent = &clk_moutcore.clk,
  154. },
  155. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  156. };
  157. static struct clksrc_clk clk_armclk = {
  158. .clk = {
  159. .name = "armclk",
  160. .parent = &clk_coreclk.clk,
  161. },
  162. };
  163. static struct clksrc_clk clk_aclk_corem0 = {
  164. .clk = {
  165. .name = "aclk_corem0",
  166. .parent = &clk_coreclk.clk,
  167. },
  168. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  169. };
  170. static struct clksrc_clk clk_aclk_cores = {
  171. .clk = {
  172. .name = "aclk_cores",
  173. .parent = &clk_coreclk.clk,
  174. },
  175. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  176. };
  177. static struct clksrc_clk clk_aclk_corem1 = {
  178. .clk = {
  179. .name = "aclk_corem1",
  180. .parent = &clk_coreclk.clk,
  181. },
  182. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  183. };
  184. static struct clksrc_clk clk_periphclk = {
  185. .clk = {
  186. .name = "periphclk",
  187. .parent = &clk_coreclk.clk,
  188. },
  189. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  190. };
  191. /* Core list of CMU_CORE side */
  192. static struct clk *clkset_corebus_list[] = {
  193. [0] = &clk_mout_mpll.clk,
  194. [1] = &clk_sclk_apll.clk,
  195. };
  196. static struct clksrc_sources clkset_mout_corebus = {
  197. .sources = clkset_corebus_list,
  198. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  199. };
  200. static struct clksrc_clk clk_mout_corebus = {
  201. .clk = {
  202. .name = "mout_corebus",
  203. },
  204. .sources = &clkset_mout_corebus,
  205. .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
  206. };
  207. static struct clksrc_clk clk_sclk_dmc = {
  208. .clk = {
  209. .name = "sclk_dmc",
  210. .parent = &clk_mout_corebus.clk,
  211. },
  212. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
  213. };
  214. static struct clksrc_clk clk_aclk_cored = {
  215. .clk = {
  216. .name = "aclk_cored",
  217. .parent = &clk_sclk_dmc.clk,
  218. },
  219. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
  220. };
  221. static struct clksrc_clk clk_aclk_corep = {
  222. .clk = {
  223. .name = "aclk_corep",
  224. .parent = &clk_aclk_cored.clk,
  225. },
  226. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
  227. };
  228. static struct clksrc_clk clk_aclk_acp = {
  229. .clk = {
  230. .name = "aclk_acp",
  231. .parent = &clk_mout_corebus.clk,
  232. },
  233. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
  234. };
  235. static struct clksrc_clk clk_pclk_acp = {
  236. .clk = {
  237. .name = "pclk_acp",
  238. .parent = &clk_aclk_acp.clk,
  239. },
  240. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
  241. };
  242. /* Core list of CMU_TOP side */
  243. static struct clk *clkset_aclk_top_list[] = {
  244. [0] = &clk_mout_mpll.clk,
  245. [1] = &clk_sclk_apll.clk,
  246. };
  247. static struct clksrc_sources clkset_aclk = {
  248. .sources = clkset_aclk_top_list,
  249. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  250. };
  251. static struct clksrc_clk clk_aclk_200 = {
  252. .clk = {
  253. .name = "aclk_200",
  254. },
  255. .sources = &clkset_aclk,
  256. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  257. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  258. };
  259. static struct clksrc_clk clk_aclk_100 = {
  260. .clk = {
  261. .name = "aclk_100",
  262. },
  263. .sources = &clkset_aclk,
  264. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  265. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  266. };
  267. static struct clksrc_clk clk_aclk_160 = {
  268. .clk = {
  269. .name = "aclk_160",
  270. },
  271. .sources = &clkset_aclk,
  272. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  273. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  274. };
  275. static struct clksrc_clk clk_aclk_133 = {
  276. .clk = {
  277. .name = "aclk_133",
  278. },
  279. .sources = &clkset_aclk,
  280. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  281. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  282. };
  283. static struct clk *clkset_vpllsrc_list[] = {
  284. [0] = &clk_fin_vpll,
  285. [1] = &clk_sclk_hdmi27m,
  286. };
  287. static struct clksrc_sources clkset_vpllsrc = {
  288. .sources = clkset_vpllsrc_list,
  289. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  290. };
  291. static struct clksrc_clk clk_vpllsrc = {
  292. .clk = {
  293. .name = "vpll_src",
  294. .enable = exynos4_clksrc_mask_top_ctrl,
  295. .ctrlbit = (1 << 0),
  296. },
  297. .sources = &clkset_vpllsrc,
  298. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  299. };
  300. static struct clk *clkset_sclk_vpll_list[] = {
  301. [0] = &clk_vpllsrc.clk,
  302. [1] = &clk_fout_vpll,
  303. };
  304. static struct clksrc_sources clkset_sclk_vpll = {
  305. .sources = clkset_sclk_vpll_list,
  306. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  307. };
  308. static struct clksrc_clk clk_sclk_vpll = {
  309. .clk = {
  310. .name = "sclk_vpll",
  311. },
  312. .sources = &clkset_sclk_vpll,
  313. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  314. };
  315. static struct clk init_clocks_off[] = {
  316. {
  317. .name = "timers",
  318. .parent = &clk_aclk_100.clk,
  319. .enable = exynos4_clk_ip_peril_ctrl,
  320. .ctrlbit = (1<<24),
  321. }, {
  322. .name = "csis",
  323. .devname = "s5p-mipi-csis.0",
  324. .enable = exynos4_clk_ip_cam_ctrl,
  325. .ctrlbit = (1 << 4),
  326. }, {
  327. .name = "csis",
  328. .devname = "s5p-mipi-csis.1",
  329. .enable = exynos4_clk_ip_cam_ctrl,
  330. .ctrlbit = (1 << 5),
  331. }, {
  332. .name = "fimc",
  333. .devname = "exynos4-fimc.0",
  334. .enable = exynos4_clk_ip_cam_ctrl,
  335. .ctrlbit = (1 << 0),
  336. }, {
  337. .name = "fimc",
  338. .devname = "exynos4-fimc.1",
  339. .enable = exynos4_clk_ip_cam_ctrl,
  340. .ctrlbit = (1 << 1),
  341. }, {
  342. .name = "fimc",
  343. .devname = "exynos4-fimc.2",
  344. .enable = exynos4_clk_ip_cam_ctrl,
  345. .ctrlbit = (1 << 2),
  346. }, {
  347. .name = "fimc",
  348. .devname = "exynos4-fimc.3",
  349. .enable = exynos4_clk_ip_cam_ctrl,
  350. .ctrlbit = (1 << 3),
  351. }, {
  352. .name = "fimd",
  353. .devname = "exynos4-fb.0",
  354. .enable = exynos4_clk_ip_lcd0_ctrl,
  355. .ctrlbit = (1 << 0),
  356. }, {
  357. .name = "fimd",
  358. .devname = "exynos4-fb.1",
  359. .enable = exynos4_clk_ip_lcd1_ctrl,
  360. .ctrlbit = (1 << 0),
  361. }, {
  362. .name = "sataphy",
  363. .parent = &clk_aclk_133.clk,
  364. .enable = exynos4_clk_ip_fsys_ctrl,
  365. .ctrlbit = (1 << 3),
  366. }, {
  367. .name = "hsmmc",
  368. .devname = "s3c-sdhci.0",
  369. .parent = &clk_aclk_133.clk,
  370. .enable = exynos4_clk_ip_fsys_ctrl,
  371. .ctrlbit = (1 << 5),
  372. }, {
  373. .name = "hsmmc",
  374. .devname = "s3c-sdhci.1",
  375. .parent = &clk_aclk_133.clk,
  376. .enable = exynos4_clk_ip_fsys_ctrl,
  377. .ctrlbit = (1 << 6),
  378. }, {
  379. .name = "hsmmc",
  380. .devname = "s3c-sdhci.2",
  381. .parent = &clk_aclk_133.clk,
  382. .enable = exynos4_clk_ip_fsys_ctrl,
  383. .ctrlbit = (1 << 7),
  384. }, {
  385. .name = "hsmmc",
  386. .devname = "s3c-sdhci.3",
  387. .parent = &clk_aclk_133.clk,
  388. .enable = exynos4_clk_ip_fsys_ctrl,
  389. .ctrlbit = (1 << 8),
  390. }, {
  391. .name = "dwmmc",
  392. .parent = &clk_aclk_133.clk,
  393. .enable = exynos4_clk_ip_fsys_ctrl,
  394. .ctrlbit = (1 << 9),
  395. }, {
  396. .name = "sata",
  397. .parent = &clk_aclk_133.clk,
  398. .enable = exynos4_clk_ip_fsys_ctrl,
  399. .ctrlbit = (1 << 10),
  400. }, {
  401. .name = "dma",
  402. .devname = "s3c-pl330.0",
  403. .enable = exynos4_clk_ip_fsys_ctrl,
  404. .ctrlbit = (1 << 0),
  405. }, {
  406. .name = "dma",
  407. .devname = "s3c-pl330.1",
  408. .enable = exynos4_clk_ip_fsys_ctrl,
  409. .ctrlbit = (1 << 1),
  410. }, {
  411. .name = "adc",
  412. .enable = exynos4_clk_ip_peril_ctrl,
  413. .ctrlbit = (1 << 15),
  414. }, {
  415. .name = "keypad",
  416. .enable = exynos4_clk_ip_perir_ctrl,
  417. .ctrlbit = (1 << 16),
  418. }, {
  419. .name = "rtc",
  420. .enable = exynos4_clk_ip_perir_ctrl,
  421. .ctrlbit = (1 << 15),
  422. }, {
  423. .name = "watchdog",
  424. .parent = &clk_aclk_100.clk,
  425. .enable = exynos4_clk_ip_perir_ctrl,
  426. .ctrlbit = (1 << 14),
  427. }, {
  428. .name = "usbhost",
  429. .enable = exynos4_clk_ip_fsys_ctrl ,
  430. .ctrlbit = (1 << 12),
  431. }, {
  432. .name = "otg",
  433. .enable = exynos4_clk_ip_fsys_ctrl,
  434. .ctrlbit = (1 << 13),
  435. }, {
  436. .name = "spi",
  437. .devname = "s3c64xx-spi.0",
  438. .enable = exynos4_clk_ip_peril_ctrl,
  439. .ctrlbit = (1 << 16),
  440. }, {
  441. .name = "spi",
  442. .devname = "s3c64xx-spi.1",
  443. .enable = exynos4_clk_ip_peril_ctrl,
  444. .ctrlbit = (1 << 17),
  445. }, {
  446. .name = "spi",
  447. .devname = "s3c64xx-spi.2",
  448. .enable = exynos4_clk_ip_peril_ctrl,
  449. .ctrlbit = (1 << 18),
  450. }, {
  451. .name = "iis",
  452. .devname = "samsung-i2s.0",
  453. .enable = exynos4_clk_ip_peril_ctrl,
  454. .ctrlbit = (1 << 19),
  455. }, {
  456. .name = "iis",
  457. .devname = "samsung-i2s.1",
  458. .enable = exynos4_clk_ip_peril_ctrl,
  459. .ctrlbit = (1 << 20),
  460. }, {
  461. .name = "iis",
  462. .devname = "samsung-i2s.2",
  463. .enable = exynos4_clk_ip_peril_ctrl,
  464. .ctrlbit = (1 << 21),
  465. }, {
  466. .name = "ac97",
  467. .id = -1,
  468. .enable = exynos4_clk_ip_peril_ctrl,
  469. .ctrlbit = (1 << 27),
  470. }, {
  471. .name = "fimg2d",
  472. .enable = exynos4_clk_ip_image_ctrl,
  473. .ctrlbit = (1 << 0),
  474. }, {
  475. .name = "mfc",
  476. .devname = "s5p-mfc",
  477. .enable = exynos4_clk_ip_mfc_ctrl,
  478. .ctrlbit = (1 << 0),
  479. }, {
  480. .name = "i2c",
  481. .devname = "s3c2440-i2c.0",
  482. .parent = &clk_aclk_100.clk,
  483. .enable = exynos4_clk_ip_peril_ctrl,
  484. .ctrlbit = (1 << 6),
  485. }, {
  486. .name = "i2c",
  487. .devname = "s3c2440-i2c.1",
  488. .parent = &clk_aclk_100.clk,
  489. .enable = exynos4_clk_ip_peril_ctrl,
  490. .ctrlbit = (1 << 7),
  491. }, {
  492. .name = "i2c",
  493. .devname = "s3c2440-i2c.2",
  494. .parent = &clk_aclk_100.clk,
  495. .enable = exynos4_clk_ip_peril_ctrl,
  496. .ctrlbit = (1 << 8),
  497. }, {
  498. .name = "i2c",
  499. .devname = "s3c2440-i2c.3",
  500. .parent = &clk_aclk_100.clk,
  501. .enable = exynos4_clk_ip_peril_ctrl,
  502. .ctrlbit = (1 << 9),
  503. }, {
  504. .name = "i2c",
  505. .devname = "s3c2440-i2c.4",
  506. .parent = &clk_aclk_100.clk,
  507. .enable = exynos4_clk_ip_peril_ctrl,
  508. .ctrlbit = (1 << 10),
  509. }, {
  510. .name = "i2c",
  511. .devname = "s3c2440-i2c.5",
  512. .parent = &clk_aclk_100.clk,
  513. .enable = exynos4_clk_ip_peril_ctrl,
  514. .ctrlbit = (1 << 11),
  515. }, {
  516. .name = "i2c",
  517. .devname = "s3c2440-i2c.6",
  518. .parent = &clk_aclk_100.clk,
  519. .enable = exynos4_clk_ip_peril_ctrl,
  520. .ctrlbit = (1 << 12),
  521. }, {
  522. .name = "i2c",
  523. .devname = "s3c2440-i2c.7",
  524. .parent = &clk_aclk_100.clk,
  525. .enable = exynos4_clk_ip_peril_ctrl,
  526. .ctrlbit = (1 << 13),
  527. }, {
  528. .name = "SYSMMU_MDMA",
  529. .enable = exynos4_clk_ip_image_ctrl,
  530. .ctrlbit = (1 << 5),
  531. }, {
  532. .name = "SYSMMU_FIMC0",
  533. .enable = exynos4_clk_ip_cam_ctrl,
  534. .ctrlbit = (1 << 7),
  535. }, {
  536. .name = "SYSMMU_FIMC1",
  537. .enable = exynos4_clk_ip_cam_ctrl,
  538. .ctrlbit = (1 << 8),
  539. }, {
  540. .name = "SYSMMU_FIMC2",
  541. .enable = exynos4_clk_ip_cam_ctrl,
  542. .ctrlbit = (1 << 9),
  543. }, {
  544. .name = "SYSMMU_FIMC3",
  545. .enable = exynos4_clk_ip_cam_ctrl,
  546. .ctrlbit = (1 << 10),
  547. }, {
  548. .name = "SYSMMU_JPEG",
  549. .enable = exynos4_clk_ip_cam_ctrl,
  550. .ctrlbit = (1 << 11),
  551. }, {
  552. .name = "SYSMMU_FIMD0",
  553. .enable = exynos4_clk_ip_lcd0_ctrl,
  554. .ctrlbit = (1 << 4),
  555. }, {
  556. .name = "SYSMMU_FIMD1",
  557. .enable = exynos4_clk_ip_lcd1_ctrl,
  558. .ctrlbit = (1 << 4),
  559. }, {
  560. .name = "SYSMMU_PCIe",
  561. .enable = exynos4_clk_ip_fsys_ctrl,
  562. .ctrlbit = (1 << 18),
  563. }, {
  564. .name = "SYSMMU_G2D",
  565. .enable = exynos4_clk_ip_image_ctrl,
  566. .ctrlbit = (1 << 3),
  567. }, {
  568. .name = "SYSMMU_ROTATOR",
  569. .enable = exynos4_clk_ip_image_ctrl,
  570. .ctrlbit = (1 << 4),
  571. }, {
  572. .name = "SYSMMU_TV",
  573. .enable = exynos4_clk_ip_tv_ctrl,
  574. .ctrlbit = (1 << 4),
  575. }, {
  576. .name = "SYSMMU_MFC_L",
  577. .enable = exynos4_clk_ip_mfc_ctrl,
  578. .ctrlbit = (1 << 1),
  579. }, {
  580. .name = "SYSMMU_MFC_R",
  581. .enable = exynos4_clk_ip_mfc_ctrl,
  582. .ctrlbit = (1 << 2),
  583. }
  584. };
  585. static struct clk init_clocks[] = {
  586. {
  587. .name = "uart",
  588. .devname = "s5pv210-uart.0",
  589. .enable = exynos4_clk_ip_peril_ctrl,
  590. .ctrlbit = (1 << 0),
  591. }, {
  592. .name = "uart",
  593. .devname = "s5pv210-uart.1",
  594. .enable = exynos4_clk_ip_peril_ctrl,
  595. .ctrlbit = (1 << 1),
  596. }, {
  597. .name = "uart",
  598. .devname = "s5pv210-uart.2",
  599. .enable = exynos4_clk_ip_peril_ctrl,
  600. .ctrlbit = (1 << 2),
  601. }, {
  602. .name = "uart",
  603. .devname = "s5pv210-uart.3",
  604. .enable = exynos4_clk_ip_peril_ctrl,
  605. .ctrlbit = (1 << 3),
  606. }, {
  607. .name = "uart",
  608. .devname = "s5pv210-uart.4",
  609. .enable = exynos4_clk_ip_peril_ctrl,
  610. .ctrlbit = (1 << 4),
  611. }, {
  612. .name = "uart",
  613. .devname = "s5pv210-uart.5",
  614. .enable = exynos4_clk_ip_peril_ctrl,
  615. .ctrlbit = (1 << 5),
  616. }
  617. };
  618. static struct clk *clkset_group_list[] = {
  619. [0] = &clk_ext_xtal_mux,
  620. [1] = &clk_xusbxti,
  621. [2] = &clk_sclk_hdmi27m,
  622. [3] = &clk_sclk_usbphy0,
  623. [4] = &clk_sclk_usbphy1,
  624. [5] = &clk_sclk_hdmiphy,
  625. [6] = &clk_mout_mpll.clk,
  626. [7] = &clk_mout_epll.clk,
  627. [8] = &clk_sclk_vpll.clk,
  628. };
  629. static struct clksrc_sources clkset_group = {
  630. .sources = clkset_group_list,
  631. .nr_sources = ARRAY_SIZE(clkset_group_list),
  632. };
  633. static struct clk *clkset_mout_g2d0_list[] = {
  634. [0] = &clk_mout_mpll.clk,
  635. [1] = &clk_sclk_apll.clk,
  636. };
  637. static struct clksrc_sources clkset_mout_g2d0 = {
  638. .sources = clkset_mout_g2d0_list,
  639. .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
  640. };
  641. static struct clksrc_clk clk_mout_g2d0 = {
  642. .clk = {
  643. .name = "mout_g2d0",
  644. },
  645. .sources = &clkset_mout_g2d0,
  646. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  647. };
  648. static struct clk *clkset_mout_g2d1_list[] = {
  649. [0] = &clk_mout_epll.clk,
  650. [1] = &clk_sclk_vpll.clk,
  651. };
  652. static struct clksrc_sources clkset_mout_g2d1 = {
  653. .sources = clkset_mout_g2d1_list,
  654. .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
  655. };
  656. static struct clksrc_clk clk_mout_g2d1 = {
  657. .clk = {
  658. .name = "mout_g2d1",
  659. },
  660. .sources = &clkset_mout_g2d1,
  661. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  662. };
  663. static struct clk *clkset_mout_g2d_list[] = {
  664. [0] = &clk_mout_g2d0.clk,
  665. [1] = &clk_mout_g2d1.clk,
  666. };
  667. static struct clksrc_sources clkset_mout_g2d = {
  668. .sources = clkset_mout_g2d_list,
  669. .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
  670. };
  671. static struct clk *clkset_mout_mfc0_list[] = {
  672. [0] = &clk_mout_mpll.clk,
  673. [1] = &clk_sclk_apll.clk,
  674. };
  675. static struct clksrc_sources clkset_mout_mfc0 = {
  676. .sources = clkset_mout_mfc0_list,
  677. .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
  678. };
  679. static struct clksrc_clk clk_mout_mfc0 = {
  680. .clk = {
  681. .name = "mout_mfc0",
  682. },
  683. .sources = &clkset_mout_mfc0,
  684. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
  685. };
  686. static struct clk *clkset_mout_mfc1_list[] = {
  687. [0] = &clk_mout_epll.clk,
  688. [1] = &clk_sclk_vpll.clk,
  689. };
  690. static struct clksrc_sources clkset_mout_mfc1 = {
  691. .sources = clkset_mout_mfc1_list,
  692. .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
  693. };
  694. static struct clksrc_clk clk_mout_mfc1 = {
  695. .clk = {
  696. .name = "mout_mfc1",
  697. },
  698. .sources = &clkset_mout_mfc1,
  699. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
  700. };
  701. static struct clk *clkset_mout_mfc_list[] = {
  702. [0] = &clk_mout_mfc0.clk,
  703. [1] = &clk_mout_mfc1.clk,
  704. };
  705. static struct clksrc_sources clkset_mout_mfc = {
  706. .sources = clkset_mout_mfc_list,
  707. .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
  708. };
  709. static struct clksrc_clk clk_dout_mmc0 = {
  710. .clk = {
  711. .name = "dout_mmc0",
  712. },
  713. .sources = &clkset_group,
  714. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
  715. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  716. };
  717. static struct clksrc_clk clk_dout_mmc1 = {
  718. .clk = {
  719. .name = "dout_mmc1",
  720. },
  721. .sources = &clkset_group,
  722. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
  723. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  724. };
  725. static struct clksrc_clk clk_dout_mmc2 = {
  726. .clk = {
  727. .name = "dout_mmc2",
  728. },
  729. .sources = &clkset_group,
  730. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
  731. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  732. };
  733. static struct clksrc_clk clk_dout_mmc3 = {
  734. .clk = {
  735. .name = "dout_mmc3",
  736. },
  737. .sources = &clkset_group,
  738. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
  739. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  740. };
  741. static struct clksrc_clk clk_dout_mmc4 = {
  742. .clk = {
  743. .name = "dout_mmc4",
  744. },
  745. .sources = &clkset_group,
  746. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
  747. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  748. };
  749. static struct clksrc_clk clksrcs[] = {
  750. {
  751. .clk = {
  752. .name = "uclk1",
  753. .devname = "s5pv210-uart.0",
  754. .enable = exynos4_clksrc_mask_peril0_ctrl,
  755. .ctrlbit = (1 << 0),
  756. },
  757. .sources = &clkset_group,
  758. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  759. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  760. }, {
  761. .clk = {
  762. .name = "uclk1",
  763. .devname = "s5pv210-uart.1",
  764. .enable = exynos4_clksrc_mask_peril0_ctrl,
  765. .ctrlbit = (1 << 4),
  766. },
  767. .sources = &clkset_group,
  768. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  769. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  770. }, {
  771. .clk = {
  772. .name = "uclk1",
  773. .devname = "s5pv210-uart.2",
  774. .enable = exynos4_clksrc_mask_peril0_ctrl,
  775. .ctrlbit = (1 << 8),
  776. },
  777. .sources = &clkset_group,
  778. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  779. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  780. }, {
  781. .clk = {
  782. .name = "uclk1",
  783. .devname = "s5pv210-uart.3",
  784. .enable = exynos4_clksrc_mask_peril0_ctrl,
  785. .ctrlbit = (1 << 12),
  786. },
  787. .sources = &clkset_group,
  788. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  789. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  790. }, {
  791. .clk = {
  792. .name = "sclk_pwm",
  793. .enable = exynos4_clksrc_mask_peril0_ctrl,
  794. .ctrlbit = (1 << 24),
  795. },
  796. .sources = &clkset_group,
  797. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  798. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  799. }, {
  800. .clk = {
  801. .name = "sclk_csis",
  802. .devname = "s5p-mipi-csis.0",
  803. .enable = exynos4_clksrc_mask_cam_ctrl,
  804. .ctrlbit = (1 << 24),
  805. },
  806. .sources = &clkset_group,
  807. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
  808. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
  809. }, {
  810. .clk = {
  811. .name = "sclk_csis",
  812. .devname = "s5p-mipi-csis.1",
  813. .enable = exynos4_clksrc_mask_cam_ctrl,
  814. .ctrlbit = (1 << 28),
  815. },
  816. .sources = &clkset_group,
  817. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
  818. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
  819. }, {
  820. .clk = {
  821. .name = "sclk_cam",
  822. .devname = "exynos4-fimc.0",
  823. .enable = exynos4_clksrc_mask_cam_ctrl,
  824. .ctrlbit = (1 << 16),
  825. },
  826. .sources = &clkset_group,
  827. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
  828. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
  829. }, {
  830. .clk = {
  831. .name = "sclk_cam",
  832. .devname = "exynos4-fimc.1",
  833. .enable = exynos4_clksrc_mask_cam_ctrl,
  834. .ctrlbit = (1 << 20),
  835. },
  836. .sources = &clkset_group,
  837. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
  838. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
  839. }, {
  840. .clk = {
  841. .name = "sclk_fimc",
  842. .devname = "exynos4-fimc.0",
  843. .enable = exynos4_clksrc_mask_cam_ctrl,
  844. .ctrlbit = (1 << 0),
  845. },
  846. .sources = &clkset_group,
  847. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
  848. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
  849. }, {
  850. .clk = {
  851. .name = "sclk_fimc",
  852. .devname = "exynos4-fimc.1",
  853. .enable = exynos4_clksrc_mask_cam_ctrl,
  854. .ctrlbit = (1 << 4),
  855. },
  856. .sources = &clkset_group,
  857. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
  858. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
  859. }, {
  860. .clk = {
  861. .name = "sclk_fimc",
  862. .devname = "exynos4-fimc.2",
  863. .enable = exynos4_clksrc_mask_cam_ctrl,
  864. .ctrlbit = (1 << 8),
  865. },
  866. .sources = &clkset_group,
  867. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
  868. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
  869. }, {
  870. .clk = {
  871. .name = "sclk_fimc",
  872. .devname = "exynos4-fimc.3",
  873. .enable = exynos4_clksrc_mask_cam_ctrl,
  874. .ctrlbit = (1 << 12),
  875. },
  876. .sources = &clkset_group,
  877. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
  878. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
  879. }, {
  880. .clk = {
  881. .name = "sclk_fimd",
  882. .devname = "exynos4-fb.0",
  883. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  884. .ctrlbit = (1 << 0),
  885. },
  886. .sources = &clkset_group,
  887. .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
  888. .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
  889. }, {
  890. .clk = {
  891. .name = "sclk_fimd",
  892. .devname = "exynos4-fb.1",
  893. .enable = exynos4_clksrc_mask_lcd1_ctrl,
  894. .ctrlbit = (1 << 0),
  895. },
  896. .sources = &clkset_group,
  897. .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
  898. .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
  899. }, {
  900. .clk = {
  901. .name = "sclk_sata",
  902. .enable = exynos4_clksrc_mask_fsys_ctrl,
  903. .ctrlbit = (1 << 24),
  904. },
  905. .sources = &clkset_mout_corebus,
  906. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
  907. .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  908. }, {
  909. .clk = {
  910. .name = "sclk_spi",
  911. .devname = "s3c64xx-spi.0",
  912. .enable = exynos4_clksrc_mask_peril1_ctrl,
  913. .ctrlbit = (1 << 16),
  914. },
  915. .sources = &clkset_group,
  916. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  917. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  918. }, {
  919. .clk = {
  920. .name = "sclk_spi",
  921. .devname = "s3c64xx-spi.1",
  922. .enable = exynos4_clksrc_mask_peril1_ctrl,
  923. .ctrlbit = (1 << 20),
  924. },
  925. .sources = &clkset_group,
  926. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  927. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  928. }, {
  929. .clk = {
  930. .name = "sclk_spi",
  931. .devname = "s3c64xx-spi.2",
  932. .enable = exynos4_clksrc_mask_peril1_ctrl,
  933. .ctrlbit = (1 << 24),
  934. },
  935. .sources = &clkset_group,
  936. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  937. .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  938. }, {
  939. .clk = {
  940. .name = "sclk_fimg2d",
  941. },
  942. .sources = &clkset_mout_g2d,
  943. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  944. .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  945. }, {
  946. .clk = {
  947. .name = "sclk_mfc",
  948. .devname = "s5p-mfc",
  949. },
  950. .sources = &clkset_mout_mfc,
  951. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
  952. .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
  953. }, {
  954. .clk = {
  955. .name = "sclk_mmc",
  956. .devname = "s3c-sdhci.0",
  957. .parent = &clk_dout_mmc0.clk,
  958. .enable = exynos4_clksrc_mask_fsys_ctrl,
  959. .ctrlbit = (1 << 0),
  960. },
  961. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  962. }, {
  963. .clk = {
  964. .name = "sclk_mmc",
  965. .devname = "s3c-sdhci.1",
  966. .parent = &clk_dout_mmc1.clk,
  967. .enable = exynos4_clksrc_mask_fsys_ctrl,
  968. .ctrlbit = (1 << 4),
  969. },
  970. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  971. }, {
  972. .clk = {
  973. .name = "sclk_mmc",
  974. .devname = "s3c-sdhci.2",
  975. .parent = &clk_dout_mmc2.clk,
  976. .enable = exynos4_clksrc_mask_fsys_ctrl,
  977. .ctrlbit = (1 << 8),
  978. },
  979. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  980. }, {
  981. .clk = {
  982. .name = "sclk_mmc",
  983. .devname = "s3c-sdhci.3",
  984. .parent = &clk_dout_mmc3.clk,
  985. .enable = exynos4_clksrc_mask_fsys_ctrl,
  986. .ctrlbit = (1 << 12),
  987. },
  988. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  989. }, {
  990. .clk = {
  991. .name = "sclk_dwmmc",
  992. .parent = &clk_dout_mmc4.clk,
  993. .enable = exynos4_clksrc_mask_fsys_ctrl,
  994. .ctrlbit = (1 << 16),
  995. },
  996. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  997. }
  998. };
  999. /* Clock initialization code */
  1000. static struct clksrc_clk *sysclks[] = {
  1001. &clk_mout_apll,
  1002. &clk_sclk_apll,
  1003. &clk_mout_epll,
  1004. &clk_mout_mpll,
  1005. &clk_moutcore,
  1006. &clk_coreclk,
  1007. &clk_armclk,
  1008. &clk_aclk_corem0,
  1009. &clk_aclk_cores,
  1010. &clk_aclk_corem1,
  1011. &clk_periphclk,
  1012. &clk_mout_corebus,
  1013. &clk_sclk_dmc,
  1014. &clk_aclk_cored,
  1015. &clk_aclk_corep,
  1016. &clk_aclk_acp,
  1017. &clk_pclk_acp,
  1018. &clk_vpllsrc,
  1019. &clk_sclk_vpll,
  1020. &clk_aclk_200,
  1021. &clk_aclk_100,
  1022. &clk_aclk_160,
  1023. &clk_aclk_133,
  1024. &clk_dout_mmc0,
  1025. &clk_dout_mmc1,
  1026. &clk_dout_mmc2,
  1027. &clk_dout_mmc3,
  1028. &clk_dout_mmc4,
  1029. &clk_mout_mfc0,
  1030. &clk_mout_mfc1,
  1031. };
  1032. static int xtal_rate;
  1033. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1034. {
  1035. return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0), pll_4508);
  1036. }
  1037. static struct clk_ops exynos4_fout_apll_ops = {
  1038. .get_rate = exynos4_fout_apll_get_rate,
  1039. };
  1040. void __init_or_cpufreq exynos4_setup_clocks(void)
  1041. {
  1042. struct clk *xtal_clk;
  1043. unsigned long apll;
  1044. unsigned long mpll;
  1045. unsigned long epll;
  1046. unsigned long vpll;
  1047. unsigned long vpllsrc;
  1048. unsigned long xtal;
  1049. unsigned long armclk;
  1050. unsigned long sclk_dmc;
  1051. unsigned long aclk_200;
  1052. unsigned long aclk_100;
  1053. unsigned long aclk_160;
  1054. unsigned long aclk_133;
  1055. unsigned int ptr;
  1056. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1057. xtal_clk = clk_get(NULL, "xtal");
  1058. BUG_ON(IS_ERR(xtal_clk));
  1059. xtal = clk_get_rate(xtal_clk);
  1060. xtal_rate = xtal;
  1061. clk_put(xtal_clk);
  1062. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1063. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
  1064. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
  1065. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  1066. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1067. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1068. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  1069. __raw_readl(S5P_VPLL_CON1), pll_4650);
  1070. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1071. clk_fout_mpll.rate = mpll;
  1072. clk_fout_epll.rate = epll;
  1073. clk_fout_vpll.rate = vpll;
  1074. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1075. apll, mpll, epll, vpll);
  1076. armclk = clk_get_rate(&clk_armclk.clk);
  1077. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  1078. aclk_200 = clk_get_rate(&clk_aclk_200.clk);
  1079. aclk_100 = clk_get_rate(&clk_aclk_100.clk);
  1080. aclk_160 = clk_get_rate(&clk_aclk_160.clk);
  1081. aclk_133 = clk_get_rate(&clk_aclk_133.clk);
  1082. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1083. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1084. armclk, sclk_dmc, aclk_200,
  1085. aclk_100, aclk_160, aclk_133);
  1086. clk_f.rate = armclk;
  1087. clk_h.rate = sclk_dmc;
  1088. clk_p.rate = aclk_100;
  1089. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1090. s3c_set_clksrc(&clksrcs[ptr], true);
  1091. }
  1092. static struct clk *clks[] __initdata = {
  1093. /* Nothing here yet */
  1094. };
  1095. void __init exynos4_register_clocks(void)
  1096. {
  1097. int ptr;
  1098. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1099. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1100. s3c_register_clksrc(sysclks[ptr], 1);
  1101. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1102. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1103. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1104. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1105. s3c24xx_register_clock(&dummy_apb_pclk);
  1106. s3c_pwmclk_init();
  1107. }