gadget.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. * All rights reserved.
  6. *
  7. * Authors: Felipe Balbi <balbi@ti.com>,
  8. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions, and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce the above copyright
  17. * notice, this list of conditions and the following disclaimer in the
  18. * documentation and/or other materials provided with the distribution.
  19. * 3. The names of the above-listed copyright holders may not be used
  20. * to endorse or promote products derived from this software without
  21. * specific prior written permission.
  22. *
  23. * ALTERNATIVELY, this software may be distributed under the terms of the
  24. * GNU General Public License ("GPL") version 2, as published by the Free
  25. * Software Foundation.
  26. *
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  28. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  29. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  30. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  31. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  32. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  33. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  34. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  35. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  36. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  37. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/delay.h>
  41. #include <linux/slab.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/pm_runtime.h>
  45. #include <linux/interrupt.h>
  46. #include <linux/io.h>
  47. #include <linux/list.h>
  48. #include <linux/dma-mapping.h>
  49. #include <linux/usb/ch9.h>
  50. #include <linux/usb/gadget.h>
  51. #include "core.h"
  52. #include "gadget.h"
  53. #include "io.h"
  54. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  55. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  56. {
  57. struct dwc3 *dwc = req->dep->dwc;
  58. if (req->request.length == 0) {
  59. /* req->request.dma = dwc->setup_buf_addr; */
  60. return;
  61. }
  62. if (req->request.dma == DMA_ADDR_INVALID) {
  63. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  64. req->request.length, req->direction
  65. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  66. req->mapped = true;
  67. }
  68. }
  69. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  70. {
  71. struct dwc3 *dwc = req->dep->dwc;
  72. if (req->request.length == 0) {
  73. req->request.dma = DMA_ADDR_INVALID;
  74. return;
  75. }
  76. if (req->mapped) {
  77. dma_unmap_single(dwc->dev, req->request.dma,
  78. req->request.length, req->direction
  79. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  80. req->mapped = 0;
  81. req->request.dma = DMA_ADDR_INVALID;
  82. }
  83. }
  84. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  85. int status)
  86. {
  87. struct dwc3 *dwc = dep->dwc;
  88. if (req->queued) {
  89. dep->busy_slot++;
  90. /*
  91. * Skip LINK TRB. We can't use req->trb and check for
  92. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  93. * completed (not the LINK TRB).
  94. */
  95. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  96. usb_endpoint_xfer_isoc(dep->desc))
  97. dep->busy_slot++;
  98. }
  99. list_del(&req->list);
  100. if (req->request.status == -EINPROGRESS)
  101. req->request.status = status;
  102. dwc3_unmap_buffer_from_dma(req);
  103. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  104. req, dep->name, req->request.actual,
  105. req->request.length, status);
  106. spin_unlock(&dwc->lock);
  107. req->request.complete(&req->dep->endpoint, &req->request);
  108. spin_lock(&dwc->lock);
  109. }
  110. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  111. {
  112. switch (cmd) {
  113. case DWC3_DEPCMD_DEPSTARTCFG:
  114. return "Start New Configuration";
  115. case DWC3_DEPCMD_ENDTRANSFER:
  116. return "End Transfer";
  117. case DWC3_DEPCMD_UPDATETRANSFER:
  118. return "Update Transfer";
  119. case DWC3_DEPCMD_STARTTRANSFER:
  120. return "Start Transfer";
  121. case DWC3_DEPCMD_CLEARSTALL:
  122. return "Clear Stall";
  123. case DWC3_DEPCMD_SETSTALL:
  124. return "Set Stall";
  125. case DWC3_DEPCMD_GETSEQNUMBER:
  126. return "Get Data Sequence Number";
  127. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  128. return "Set Endpoint Transfer Resource";
  129. case DWC3_DEPCMD_SETEPCONFIG:
  130. return "Set Endpoint Configuration";
  131. default:
  132. return "UNKNOWN command";
  133. }
  134. }
  135. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  136. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  137. {
  138. struct dwc3_ep *dep = dwc->eps[ep];
  139. u32 timeout = 500;
  140. u32 reg;
  141. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  142. dep->name,
  143. dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
  144. params->param1.raw, params->param2.raw);
  145. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
  146. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
  147. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
  148. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  149. do {
  150. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  151. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  152. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  153. DWC3_DEPCMD_STATUS(reg));
  154. return 0;
  155. }
  156. /*
  157. * We can't sleep here, because it is also called from
  158. * interrupt context.
  159. */
  160. timeout--;
  161. if (!timeout)
  162. return -ETIMEDOUT;
  163. udelay(1);
  164. } while (1);
  165. }
  166. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  167. struct dwc3_trb_hw *trb)
  168. {
  169. u32 offset = trb - dep->trb_pool;
  170. return dep->trb_pool_dma + offset;
  171. }
  172. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  173. {
  174. struct dwc3 *dwc = dep->dwc;
  175. if (dep->trb_pool)
  176. return 0;
  177. if (dep->number == 0 || dep->number == 1)
  178. return 0;
  179. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  180. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  181. &dep->trb_pool_dma, GFP_KERNEL);
  182. if (!dep->trb_pool) {
  183. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  184. dep->name);
  185. return -ENOMEM;
  186. }
  187. return 0;
  188. }
  189. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  190. {
  191. struct dwc3 *dwc = dep->dwc;
  192. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  193. dep->trb_pool, dep->trb_pool_dma);
  194. dep->trb_pool = NULL;
  195. dep->trb_pool_dma = 0;
  196. }
  197. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  198. {
  199. struct dwc3_gadget_ep_cmd_params params;
  200. u32 cmd;
  201. memset(&params, 0x00, sizeof(params));
  202. if (dep->number != 1) {
  203. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  204. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  205. if (dep->number > 1)
  206. cmd |= DWC3_DEPCMD_PARAM(2);
  207. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  208. }
  209. return 0;
  210. }
  211. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  212. const struct usb_endpoint_descriptor *desc)
  213. {
  214. struct dwc3_gadget_ep_cmd_params params;
  215. memset(&params, 0x00, sizeof(params));
  216. params.param0.depcfg.ep_type = usb_endpoint_type(desc);
  217. params.param0.depcfg.max_packet_size = usb_endpoint_maxp(desc);
  218. params.param1.depcfg.xfer_complete_enable = true;
  219. params.param1.depcfg.xfer_not_ready_enable = true;
  220. if (usb_endpoint_xfer_isoc(desc))
  221. params.param1.depcfg.xfer_in_progress_enable = true;
  222. /*
  223. * We are doing 1:1 mapping for endpoints, meaning
  224. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  225. * so on. We consider the direction bit as part of the physical
  226. * endpoint number. So USB endpoint 0x81 is 0x03.
  227. */
  228. params.param1.depcfg.ep_number = dep->number;
  229. /*
  230. * We must use the lower 16 TX FIFOs even though
  231. * HW might have more
  232. */
  233. if (dep->direction)
  234. params.param0.depcfg.fifo_number = dep->number >> 1;
  235. if (desc->bInterval) {
  236. params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
  237. dep->interval = 1 << (desc->bInterval - 1);
  238. }
  239. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  240. DWC3_DEPCMD_SETEPCONFIG, &params);
  241. }
  242. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  243. {
  244. struct dwc3_gadget_ep_cmd_params params;
  245. memset(&params, 0x00, sizeof(params));
  246. params.param0.depxfercfg.number_xfer_resources = 1;
  247. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  248. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  249. }
  250. /**
  251. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  252. * @dep: endpoint to be initialized
  253. * @desc: USB Endpoint Descriptor
  254. *
  255. * Caller should take care of locking
  256. */
  257. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  258. const struct usb_endpoint_descriptor *desc)
  259. {
  260. struct dwc3 *dwc = dep->dwc;
  261. u32 reg;
  262. int ret = -ENOMEM;
  263. if (!(dep->flags & DWC3_EP_ENABLED)) {
  264. ret = dwc3_gadget_start_config(dwc, dep);
  265. if (ret)
  266. return ret;
  267. }
  268. ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
  269. if (ret)
  270. return ret;
  271. if (!(dep->flags & DWC3_EP_ENABLED)) {
  272. struct dwc3_trb_hw *trb_st_hw;
  273. struct dwc3_trb_hw *trb_link_hw;
  274. struct dwc3_trb trb_link;
  275. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  276. if (ret)
  277. return ret;
  278. dep->desc = desc;
  279. dep->type = usb_endpoint_type(desc);
  280. dep->flags |= DWC3_EP_ENABLED;
  281. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  282. reg |= DWC3_DALEPENA_EP(dep->number);
  283. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  284. if (!usb_endpoint_xfer_isoc(desc))
  285. return 0;
  286. memset(&trb_link, 0, sizeof(trb_link));
  287. /* Link TRB for ISOC. The HWO but is never reset */
  288. trb_st_hw = &dep->trb_pool[0];
  289. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  290. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  291. trb_link.hwo = true;
  292. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  293. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  294. }
  295. return 0;
  296. }
  297. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  298. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  299. {
  300. struct dwc3_request *req;
  301. if (!list_empty(&dep->req_queued))
  302. dwc3_stop_active_transfer(dwc, dep->number);
  303. while (!list_empty(&dep->request_list)) {
  304. req = next_request(&dep->request_list);
  305. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  306. }
  307. }
  308. /**
  309. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  310. * @dep: the endpoint to disable
  311. *
  312. * This function also removes requests which are currently processed ny the
  313. * hardware and those which are not yet scheduled.
  314. * Caller should take care of locking.
  315. */
  316. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  317. {
  318. struct dwc3 *dwc = dep->dwc;
  319. u32 reg;
  320. dep->flags &= ~DWC3_EP_ENABLED;
  321. dwc3_remove_requests(dwc, dep);
  322. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  323. reg &= ~DWC3_DALEPENA_EP(dep->number);
  324. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  325. dep->desc = NULL;
  326. dep->type = 0;
  327. return 0;
  328. }
  329. /* -------------------------------------------------------------------------- */
  330. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  331. const struct usb_endpoint_descriptor *desc)
  332. {
  333. return -EINVAL;
  334. }
  335. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  336. {
  337. return -EINVAL;
  338. }
  339. /* -------------------------------------------------------------------------- */
  340. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  341. const struct usb_endpoint_descriptor *desc)
  342. {
  343. struct dwc3_ep *dep;
  344. struct dwc3 *dwc;
  345. unsigned long flags;
  346. int ret;
  347. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  348. pr_debug("dwc3: invalid parameters\n");
  349. return -EINVAL;
  350. }
  351. if (!desc->wMaxPacketSize) {
  352. pr_debug("dwc3: missing wMaxPacketSize\n");
  353. return -EINVAL;
  354. }
  355. dep = to_dwc3_ep(ep);
  356. dwc = dep->dwc;
  357. switch (usb_endpoint_type(desc)) {
  358. case USB_ENDPOINT_XFER_CONTROL:
  359. strncat(dep->name, "-control", sizeof(dep->name));
  360. break;
  361. case USB_ENDPOINT_XFER_ISOC:
  362. strncat(dep->name, "-isoc", sizeof(dep->name));
  363. break;
  364. case USB_ENDPOINT_XFER_BULK:
  365. strncat(dep->name, "-bulk", sizeof(dep->name));
  366. break;
  367. case USB_ENDPOINT_XFER_INT:
  368. strncat(dep->name, "-int", sizeof(dep->name));
  369. break;
  370. default:
  371. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  372. }
  373. if (dep->flags & DWC3_EP_ENABLED) {
  374. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  375. dep->name);
  376. return 0;
  377. }
  378. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  379. spin_lock_irqsave(&dwc->lock, flags);
  380. ret = __dwc3_gadget_ep_enable(dep, desc);
  381. spin_unlock_irqrestore(&dwc->lock, flags);
  382. return ret;
  383. }
  384. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  385. {
  386. struct dwc3_ep *dep;
  387. struct dwc3 *dwc;
  388. unsigned long flags;
  389. int ret;
  390. if (!ep) {
  391. pr_debug("dwc3: invalid parameters\n");
  392. return -EINVAL;
  393. }
  394. dep = to_dwc3_ep(ep);
  395. dwc = dep->dwc;
  396. if (!(dep->flags & DWC3_EP_ENABLED)) {
  397. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  398. dep->name);
  399. return 0;
  400. }
  401. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  402. dep->number >> 1,
  403. (dep->number & 1) ? "in" : "out");
  404. spin_lock_irqsave(&dwc->lock, flags);
  405. ret = __dwc3_gadget_ep_disable(dep);
  406. spin_unlock_irqrestore(&dwc->lock, flags);
  407. return ret;
  408. }
  409. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  410. gfp_t gfp_flags)
  411. {
  412. struct dwc3_request *req;
  413. struct dwc3_ep *dep = to_dwc3_ep(ep);
  414. struct dwc3 *dwc = dep->dwc;
  415. req = kzalloc(sizeof(*req), gfp_flags);
  416. if (!req) {
  417. dev_err(dwc->dev, "not enough memory\n");
  418. return NULL;
  419. }
  420. req->epnum = dep->number;
  421. req->dep = dep;
  422. req->request.dma = DMA_ADDR_INVALID;
  423. return &req->request;
  424. }
  425. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  426. struct usb_request *request)
  427. {
  428. struct dwc3_request *req = to_dwc3_request(request);
  429. kfree(req);
  430. }
  431. /*
  432. * dwc3_prepare_trbs - setup TRBs from requests
  433. * @dep: endpoint for which requests are being prepared
  434. * @starting: true if the endpoint is idle and no requests are queued.
  435. *
  436. * The functions goes through the requests list and setups TRBs for the
  437. * transfers. The functions returns once there are not more TRBs available or
  438. * it run out of requests.
  439. */
  440. static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
  441. bool starting)
  442. {
  443. struct dwc3_request *req, *n, *ret = NULL;
  444. struct dwc3_trb_hw *trb_hw;
  445. struct dwc3_trb trb;
  446. u32 trbs_left;
  447. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  448. /* the first request must not be queued */
  449. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  450. /*
  451. * if busy & slot are equal than it is either full or empty. If we are
  452. * starting to proceed requests then we are empty. Otherwise we ar
  453. * full and don't do anything
  454. */
  455. if (!trbs_left) {
  456. if (!starting)
  457. return NULL;
  458. trbs_left = DWC3_TRB_NUM;
  459. /*
  460. * In case we start from scratch, we queue the ISOC requests
  461. * starting from slot 1. This is done because we use ring
  462. * buffer and have no LST bit to stop us. Instead, we place
  463. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  464. * after the first request so we start at slot 1 and have
  465. * 7 requests proceed before we hit the first IOC.
  466. * Other transfer types don't use the ring buffer and are
  467. * processed from the first TRB until the last one. Since we
  468. * don't wrap around we have to start at the beginning.
  469. */
  470. if (usb_endpoint_xfer_isoc(dep->desc)) {
  471. dep->busy_slot = 1;
  472. dep->free_slot = 1;
  473. } else {
  474. dep->busy_slot = 0;
  475. dep->free_slot = 0;
  476. }
  477. }
  478. /* The last TRB is a link TRB, not used for xfer */
  479. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  480. return NULL;
  481. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  482. unsigned int last_one = 0;
  483. unsigned int cur_slot;
  484. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  485. cur_slot = dep->free_slot;
  486. dep->free_slot++;
  487. /* Skip the LINK-TRB on ISOC */
  488. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  489. usb_endpoint_xfer_isoc(dep->desc))
  490. continue;
  491. dwc3_gadget_move_request_queued(req);
  492. memset(&trb, 0, sizeof(trb));
  493. trbs_left--;
  494. /* Is our TRB pool empty? */
  495. if (!trbs_left)
  496. last_one = 1;
  497. /* Is this the last request? */
  498. if (list_empty(&dep->request_list))
  499. last_one = 1;
  500. /*
  501. * FIXME we shouldn't need to set LST bit always but we are
  502. * facing some weird problem with the Hardware where it doesn't
  503. * complete even though it has been previously started.
  504. *
  505. * While we're debugging the problem, as a workaround to
  506. * multiple TRBs handling, use only one TRB at a time.
  507. */
  508. last_one = 1;
  509. req->trb = trb_hw;
  510. if (!ret)
  511. ret = req;
  512. trb.bplh = req->request.dma;
  513. if (usb_endpoint_xfer_isoc(dep->desc)) {
  514. trb.isp_imi = true;
  515. trb.csp = true;
  516. } else {
  517. trb.lst = last_one;
  518. }
  519. switch (usb_endpoint_type(dep->desc)) {
  520. case USB_ENDPOINT_XFER_CONTROL:
  521. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  522. break;
  523. case USB_ENDPOINT_XFER_ISOC:
  524. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  525. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  526. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  527. trb.ioc = last_one;
  528. break;
  529. case USB_ENDPOINT_XFER_BULK:
  530. case USB_ENDPOINT_XFER_INT:
  531. trb.trbctl = DWC3_TRBCTL_NORMAL;
  532. break;
  533. default:
  534. /*
  535. * This is only possible with faulty memory because we
  536. * checked it already :)
  537. */
  538. BUG();
  539. }
  540. trb.length = req->request.length;
  541. trb.hwo = true;
  542. dwc3_trb_to_hw(&trb, trb_hw);
  543. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  544. if (last_one)
  545. break;
  546. }
  547. return ret;
  548. }
  549. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  550. int start_new)
  551. {
  552. struct dwc3_gadget_ep_cmd_params params;
  553. struct dwc3_request *req;
  554. struct dwc3 *dwc = dep->dwc;
  555. int ret;
  556. u32 cmd;
  557. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  558. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  559. return -EBUSY;
  560. }
  561. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  562. /*
  563. * If we are getting here after a short-out-packet we don't enqueue any
  564. * new requests as we try to set the IOC bit only on the last request.
  565. */
  566. if (start_new) {
  567. if (list_empty(&dep->req_queued))
  568. dwc3_prepare_trbs(dep, start_new);
  569. /* req points to the first request which will be sent */
  570. req = next_request(&dep->req_queued);
  571. } else {
  572. /*
  573. * req points to the first request where HWO changed
  574. * from 0 to 1
  575. */
  576. req = dwc3_prepare_trbs(dep, start_new);
  577. }
  578. if (!req) {
  579. dep->flags |= DWC3_EP_PENDING_REQUEST;
  580. return 0;
  581. }
  582. memset(&params, 0, sizeof(params));
  583. params.param0.depstrtxfer.transfer_desc_addr_high =
  584. upper_32_bits(req->trb_dma);
  585. params.param1.depstrtxfer.transfer_desc_addr_low =
  586. lower_32_bits(req->trb_dma);
  587. if (start_new)
  588. cmd = DWC3_DEPCMD_STARTTRANSFER;
  589. else
  590. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  591. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  592. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  593. if (ret < 0) {
  594. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  595. /*
  596. * FIXME we need to iterate over the list of requests
  597. * here and stop, unmap, free and del each of the linked
  598. * requests instead of we do now.
  599. */
  600. dwc3_unmap_buffer_from_dma(req);
  601. list_del(&req->list);
  602. return ret;
  603. }
  604. dep->flags |= DWC3_EP_BUSY;
  605. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  606. dep->number);
  607. if (!dep->res_trans_idx)
  608. printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
  609. return 0;
  610. }
  611. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  612. {
  613. req->request.actual = 0;
  614. req->request.status = -EINPROGRESS;
  615. req->direction = dep->direction;
  616. req->epnum = dep->number;
  617. /*
  618. * We only add to our list of requests now and
  619. * start consuming the list once we get XferNotReady
  620. * IRQ.
  621. *
  622. * That way, we avoid doing anything that we don't need
  623. * to do now and defer it until the point we receive a
  624. * particular token from the Host side.
  625. *
  626. * This will also avoid Host cancelling URBs due to too
  627. * many NACKs.
  628. */
  629. dwc3_map_buffer_to_dma(req);
  630. list_add_tail(&req->list, &dep->request_list);
  631. /*
  632. * There is one special case: XferNotReady with
  633. * empty list of requests. We need to kick the
  634. * transfer here in that situation, otherwise
  635. * we will be NAKing forever.
  636. *
  637. * If we get XferNotReady before gadget driver
  638. * has a chance to queue a request, we will ACK
  639. * the IRQ but won't be able to receive the data
  640. * until the next request is queued. The following
  641. * code is handling exactly that.
  642. */
  643. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  644. int ret;
  645. int start_trans;
  646. start_trans = 1;
  647. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  648. dep->flags & DWC3_EP_BUSY)
  649. start_trans = 0;
  650. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  651. if (ret && ret != -EBUSY) {
  652. struct dwc3 *dwc = dep->dwc;
  653. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  654. dep->name);
  655. }
  656. };
  657. return 0;
  658. }
  659. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  660. gfp_t gfp_flags)
  661. {
  662. struct dwc3_request *req = to_dwc3_request(request);
  663. struct dwc3_ep *dep = to_dwc3_ep(ep);
  664. struct dwc3 *dwc = dep->dwc;
  665. unsigned long flags;
  666. int ret;
  667. if (!dep->desc) {
  668. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  669. request, ep->name);
  670. return -ESHUTDOWN;
  671. }
  672. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  673. request, ep->name, request->length);
  674. spin_lock_irqsave(&dwc->lock, flags);
  675. ret = __dwc3_gadget_ep_queue(dep, req);
  676. spin_unlock_irqrestore(&dwc->lock, flags);
  677. return ret;
  678. }
  679. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  680. struct usb_request *request)
  681. {
  682. struct dwc3_request *req = to_dwc3_request(request);
  683. struct dwc3_request *r = NULL;
  684. struct dwc3_ep *dep = to_dwc3_ep(ep);
  685. struct dwc3 *dwc = dep->dwc;
  686. unsigned long flags;
  687. int ret = 0;
  688. spin_lock_irqsave(&dwc->lock, flags);
  689. list_for_each_entry(r, &dep->request_list, list) {
  690. if (r == req)
  691. break;
  692. }
  693. if (r != req) {
  694. list_for_each_entry(r, &dep->req_queued, list) {
  695. if (r == req)
  696. break;
  697. }
  698. if (r == req) {
  699. /* wait until it is processed */
  700. dwc3_stop_active_transfer(dwc, dep->number);
  701. goto out0;
  702. }
  703. dev_err(dwc->dev, "request %p was not queued to %s\n",
  704. request, ep->name);
  705. ret = -EINVAL;
  706. goto out0;
  707. }
  708. /* giveback the request */
  709. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  710. out0:
  711. spin_unlock_irqrestore(&dwc->lock, flags);
  712. return ret;
  713. }
  714. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  715. {
  716. struct dwc3_gadget_ep_cmd_params params;
  717. struct dwc3 *dwc = dep->dwc;
  718. int ret;
  719. memset(&params, 0x00, sizeof(params));
  720. if (value) {
  721. if (dep->number == 0 || dep->number == 1) {
  722. /*
  723. * Whenever EP0 is stalled, we will restart
  724. * the state machine, thus moving back to
  725. * Setup Phase
  726. */
  727. dwc->ep0state = EP0_SETUP_PHASE;
  728. }
  729. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  730. DWC3_DEPCMD_SETSTALL, &params);
  731. if (ret)
  732. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  733. value ? "set" : "clear",
  734. dep->name);
  735. else
  736. dep->flags |= DWC3_EP_STALL;
  737. } else {
  738. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  739. DWC3_DEPCMD_CLEARSTALL, &params);
  740. if (ret)
  741. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  742. value ? "set" : "clear",
  743. dep->name);
  744. else
  745. dep->flags &= ~DWC3_EP_STALL;
  746. }
  747. return ret;
  748. }
  749. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  750. {
  751. struct dwc3_ep *dep = to_dwc3_ep(ep);
  752. struct dwc3 *dwc = dep->dwc;
  753. unsigned long flags;
  754. int ret;
  755. spin_lock_irqsave(&dwc->lock, flags);
  756. if (usb_endpoint_xfer_isoc(dep->desc)) {
  757. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  758. ret = -EINVAL;
  759. goto out;
  760. }
  761. ret = __dwc3_gadget_ep_set_halt(dep, value);
  762. out:
  763. spin_unlock_irqrestore(&dwc->lock, flags);
  764. return ret;
  765. }
  766. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  767. {
  768. struct dwc3_ep *dep = to_dwc3_ep(ep);
  769. dep->flags |= DWC3_EP_WEDGE;
  770. return usb_ep_set_halt(ep);
  771. }
  772. /* -------------------------------------------------------------------------- */
  773. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  774. .bLength = USB_DT_ENDPOINT_SIZE,
  775. .bDescriptorType = USB_DT_ENDPOINT,
  776. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  777. };
  778. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  779. .enable = dwc3_gadget_ep0_enable,
  780. .disable = dwc3_gadget_ep0_disable,
  781. .alloc_request = dwc3_gadget_ep_alloc_request,
  782. .free_request = dwc3_gadget_ep_free_request,
  783. .queue = dwc3_gadget_ep0_queue,
  784. .dequeue = dwc3_gadget_ep_dequeue,
  785. .set_halt = dwc3_gadget_ep_set_halt,
  786. .set_wedge = dwc3_gadget_ep_set_wedge,
  787. };
  788. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  789. .enable = dwc3_gadget_ep_enable,
  790. .disable = dwc3_gadget_ep_disable,
  791. .alloc_request = dwc3_gadget_ep_alloc_request,
  792. .free_request = dwc3_gadget_ep_free_request,
  793. .queue = dwc3_gadget_ep_queue,
  794. .dequeue = dwc3_gadget_ep_dequeue,
  795. .set_halt = dwc3_gadget_ep_set_halt,
  796. .set_wedge = dwc3_gadget_ep_set_wedge,
  797. };
  798. /* -------------------------------------------------------------------------- */
  799. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  800. {
  801. struct dwc3 *dwc = gadget_to_dwc(g);
  802. u32 reg;
  803. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  804. return DWC3_DSTS_SOFFN(reg);
  805. }
  806. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  807. {
  808. struct dwc3 *dwc = gadget_to_dwc(g);
  809. unsigned long timeout;
  810. unsigned long flags;
  811. u32 reg;
  812. int ret = 0;
  813. u8 link_state;
  814. u8 speed;
  815. spin_lock_irqsave(&dwc->lock, flags);
  816. /*
  817. * According to the Databook Remote wakeup request should
  818. * be issued only when the device is in early suspend state.
  819. *
  820. * We can check that via USB Link State bits in DSTS register.
  821. */
  822. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  823. speed = reg & DWC3_DSTS_CONNECTSPD;
  824. if (speed == DWC3_DSTS_SUPERSPEED) {
  825. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  826. ret = -EINVAL;
  827. goto out;
  828. }
  829. link_state = DWC3_DSTS_USBLNKST(reg);
  830. switch (link_state) {
  831. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  832. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  833. break;
  834. default:
  835. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  836. link_state);
  837. ret = -EINVAL;
  838. goto out;
  839. }
  840. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  841. /*
  842. * Switch link state to Recovery. In HS/FS/LS this means
  843. * RemoteWakeup Request
  844. */
  845. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  846. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  847. /* wait for at least 2000us */
  848. usleep_range(2000, 2500);
  849. /* write zeroes to Link Change Request */
  850. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  851. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  852. /* pool until Link State change to ON */
  853. timeout = jiffies + msecs_to_jiffies(100);
  854. while (!(time_after(jiffies, timeout))) {
  855. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  856. /* in HS, means ON */
  857. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  858. break;
  859. }
  860. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  861. dev_err(dwc->dev, "failed to send remote wakeup\n");
  862. ret = -EINVAL;
  863. }
  864. out:
  865. spin_unlock_irqrestore(&dwc->lock, flags);
  866. return ret;
  867. }
  868. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  869. int is_selfpowered)
  870. {
  871. struct dwc3 *dwc = gadget_to_dwc(g);
  872. dwc->is_selfpowered = !!is_selfpowered;
  873. return 0;
  874. }
  875. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  876. {
  877. u32 reg;
  878. u32 timeout = 500;
  879. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  880. if (is_on)
  881. reg |= DWC3_DCTL_RUN_STOP;
  882. else
  883. reg &= ~DWC3_DCTL_RUN_STOP;
  884. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  885. do {
  886. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  887. if (is_on) {
  888. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  889. break;
  890. } else {
  891. if (reg & DWC3_DSTS_DEVCTRLHLT)
  892. break;
  893. }
  894. timeout--;
  895. if (!timeout)
  896. break;
  897. udelay(1);
  898. } while (1);
  899. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  900. dwc->gadget_driver
  901. ? dwc->gadget_driver->function : "no-function",
  902. is_on ? "connect" : "disconnect");
  903. }
  904. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  905. {
  906. struct dwc3 *dwc = gadget_to_dwc(g);
  907. unsigned long flags;
  908. is_on = !!is_on;
  909. spin_lock_irqsave(&dwc->lock, flags);
  910. dwc3_gadget_run_stop(dwc, is_on);
  911. spin_unlock_irqrestore(&dwc->lock, flags);
  912. return 0;
  913. }
  914. static int dwc3_gadget_start(struct usb_gadget *g,
  915. struct usb_gadget_driver *driver)
  916. {
  917. struct dwc3 *dwc = gadget_to_dwc(g);
  918. struct dwc3_ep *dep;
  919. unsigned long flags;
  920. int ret = 0;
  921. u32 reg;
  922. spin_lock_irqsave(&dwc->lock, flags);
  923. if (dwc->gadget_driver) {
  924. dev_err(dwc->dev, "%s is already bound to %s\n",
  925. dwc->gadget.name,
  926. dwc->gadget_driver->driver.name);
  927. ret = -EBUSY;
  928. goto err0;
  929. }
  930. dwc->gadget_driver = driver;
  931. dwc->gadget.dev.driver = &driver->driver;
  932. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  933. reg &= ~DWC3_GCTL_SCALEDOWN(3);
  934. reg &= ~DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG);
  935. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  936. reg |= DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
  937. /*
  938. * WORKAROUND: DWC3 revisions <1.90a have a bug
  939. * when The device fails to connect at SuperSpeed
  940. * and falls back to high-speed mode which causes
  941. * the device to enter in a Connect/Disconnect loop
  942. */
  943. if (dwc->revision < DWC3_REVISION_190A)
  944. reg |= DWC3_GCTL_U2RSTECN;
  945. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  946. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  947. reg &= ~(DWC3_DCFG_SPEED_MASK);
  948. reg |= DWC3_DCFG_SUPERSPEED;
  949. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  950. /* Start with SuperSpeed Default */
  951. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  952. dep = dwc->eps[0];
  953. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  954. if (ret) {
  955. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  956. goto err0;
  957. }
  958. dep = dwc->eps[1];
  959. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  960. if (ret) {
  961. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  962. goto err1;
  963. }
  964. /* begin to receive SETUP packets */
  965. dwc->ep0state = EP0_SETUP_PHASE;
  966. dwc3_ep0_out_start(dwc);
  967. spin_unlock_irqrestore(&dwc->lock, flags);
  968. return 0;
  969. err1:
  970. __dwc3_gadget_ep_disable(dwc->eps[0]);
  971. err0:
  972. spin_unlock_irqrestore(&dwc->lock, flags);
  973. return ret;
  974. }
  975. static int dwc3_gadget_stop(struct usb_gadget *g,
  976. struct usb_gadget_driver *driver)
  977. {
  978. struct dwc3 *dwc = gadget_to_dwc(g);
  979. unsigned long flags;
  980. spin_lock_irqsave(&dwc->lock, flags);
  981. __dwc3_gadget_ep_disable(dwc->eps[0]);
  982. __dwc3_gadget_ep_disable(dwc->eps[1]);
  983. dwc->gadget_driver = NULL;
  984. dwc->gadget.dev.driver = NULL;
  985. spin_unlock_irqrestore(&dwc->lock, flags);
  986. return 0;
  987. }
  988. static const struct usb_gadget_ops dwc3_gadget_ops = {
  989. .get_frame = dwc3_gadget_get_frame,
  990. .wakeup = dwc3_gadget_wakeup,
  991. .set_selfpowered = dwc3_gadget_set_selfpowered,
  992. .pullup = dwc3_gadget_pullup,
  993. .udc_start = dwc3_gadget_start,
  994. .udc_stop = dwc3_gadget_stop,
  995. };
  996. /* -------------------------------------------------------------------------- */
  997. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  998. {
  999. struct dwc3_ep *dep;
  1000. u8 epnum;
  1001. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1002. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1003. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1004. if (!dep) {
  1005. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1006. epnum);
  1007. return -ENOMEM;
  1008. }
  1009. dep->dwc = dwc;
  1010. dep->number = epnum;
  1011. dwc->eps[epnum] = dep;
  1012. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1013. (epnum & 1) ? "in" : "out");
  1014. dep->endpoint.name = dep->name;
  1015. dep->direction = (epnum & 1);
  1016. if (epnum == 0 || epnum == 1) {
  1017. dep->endpoint.maxpacket = 512;
  1018. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1019. if (!epnum)
  1020. dwc->gadget.ep0 = &dep->endpoint;
  1021. } else {
  1022. int ret;
  1023. dep->endpoint.maxpacket = 1024;
  1024. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1025. list_add_tail(&dep->endpoint.ep_list,
  1026. &dwc->gadget.ep_list);
  1027. ret = dwc3_alloc_trb_pool(dep);
  1028. if (ret) {
  1029. dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
  1030. return ret;
  1031. }
  1032. }
  1033. INIT_LIST_HEAD(&dep->request_list);
  1034. INIT_LIST_HEAD(&dep->req_queued);
  1035. }
  1036. return 0;
  1037. }
  1038. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1039. {
  1040. struct dwc3_ep *dep;
  1041. u8 epnum;
  1042. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1043. dep = dwc->eps[epnum];
  1044. dwc3_free_trb_pool(dep);
  1045. if (epnum != 0 && epnum != 1)
  1046. list_del(&dep->endpoint.ep_list);
  1047. kfree(dep);
  1048. }
  1049. }
  1050. static void dwc3_gadget_release(struct device *dev)
  1051. {
  1052. dev_dbg(dev, "%s\n", __func__);
  1053. }
  1054. /* -------------------------------------------------------------------------- */
  1055. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1056. const struct dwc3_event_depevt *event, int status)
  1057. {
  1058. struct dwc3_request *req;
  1059. struct dwc3_trb trb;
  1060. unsigned int count;
  1061. unsigned int s_pkt = 0;
  1062. do {
  1063. req = next_request(&dep->req_queued);
  1064. if (!req)
  1065. break;
  1066. dwc3_trb_to_nat(req->trb, &trb);
  1067. if (trb.hwo && status != -ESHUTDOWN)
  1068. /*
  1069. * We continue despite the error. There is not much we
  1070. * can do. If we don't clean in up we loop for ever. If
  1071. * we skip the TRB than it gets overwritten reused after
  1072. * a while since we use them in a ring buffer. a BUG()
  1073. * would help. Lets hope that if this occures, someone
  1074. * fixes the root cause instead of looking away :)
  1075. */
  1076. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1077. dep->name, req->trb);
  1078. count = trb.length;
  1079. if (dep->direction) {
  1080. if (count) {
  1081. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1082. dep->name);
  1083. status = -ECONNRESET;
  1084. }
  1085. } else {
  1086. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1087. s_pkt = 1;
  1088. }
  1089. /*
  1090. * We assume here we will always receive the entire data block
  1091. * which we should receive. Meaning, if we program RX to
  1092. * receive 4K but we receive only 2K, we assume that's all we
  1093. * should receive and we simply bounce the request back to the
  1094. * gadget driver for further processing.
  1095. */
  1096. req->request.actual += req->request.length - count;
  1097. dwc3_gadget_giveback(dep, req, status);
  1098. if (s_pkt)
  1099. break;
  1100. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1101. break;
  1102. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1103. break;
  1104. } while (1);
  1105. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1106. return 0;
  1107. return 1;
  1108. }
  1109. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1110. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1111. int start_new)
  1112. {
  1113. unsigned status = 0;
  1114. int clean_busy;
  1115. if (event->status & DEPEVT_STATUS_BUSERR)
  1116. status = -ECONNRESET;
  1117. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1118. if (clean_busy) {
  1119. dep->flags &= ~DWC3_EP_BUSY;
  1120. dep->res_trans_idx = 0;
  1121. }
  1122. }
  1123. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1124. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1125. {
  1126. u32 uf;
  1127. if (list_empty(&dep->request_list)) {
  1128. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1129. dep->name);
  1130. return;
  1131. }
  1132. if (event->parameters) {
  1133. u32 mask;
  1134. mask = ~(dep->interval - 1);
  1135. uf = event->parameters & mask;
  1136. /* 4 micro frames in the future */
  1137. uf += dep->interval * 4;
  1138. } else {
  1139. uf = 0;
  1140. }
  1141. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1142. }
  1143. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1144. const struct dwc3_event_depevt *event)
  1145. {
  1146. struct dwc3 *dwc = dep->dwc;
  1147. struct dwc3_event_depevt mod_ev = *event;
  1148. /*
  1149. * We were asked to remove one requests. It is possible that this
  1150. * request and a few other were started together and have the same
  1151. * transfer index. Since we stopped the complete endpoint we don't
  1152. * know how many requests were already completed (and not yet)
  1153. * reported and how could be done (later). We purge them all until
  1154. * the end of the list.
  1155. */
  1156. mod_ev.status = DEPEVT_STATUS_LST;
  1157. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1158. dep->flags &= ~DWC3_EP_BUSY;
  1159. /* pending requets are ignored and are queued on XferNotReady */
  1160. }
  1161. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1162. const struct dwc3_event_depevt *event)
  1163. {
  1164. u32 param = event->parameters;
  1165. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1166. switch (cmd_type) {
  1167. case DWC3_DEPCMD_ENDTRANSFER:
  1168. dwc3_process_ep_cmd_complete(dep, event);
  1169. break;
  1170. case DWC3_DEPCMD_STARTTRANSFER:
  1171. dep->res_trans_idx = param & 0x7f;
  1172. break;
  1173. default:
  1174. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1175. __func__, cmd_type);
  1176. break;
  1177. };
  1178. }
  1179. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1180. const struct dwc3_event_depevt *event)
  1181. {
  1182. struct dwc3_ep *dep;
  1183. u8 epnum = event->endpoint_number;
  1184. dep = dwc->eps[epnum];
  1185. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1186. dwc3_ep_event_string(event->endpoint_event));
  1187. if (epnum == 0 || epnum == 1) {
  1188. dwc3_ep0_interrupt(dwc, event);
  1189. return;
  1190. }
  1191. switch (event->endpoint_event) {
  1192. case DWC3_DEPEVT_XFERCOMPLETE:
  1193. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1194. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1195. dep->name);
  1196. return;
  1197. }
  1198. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1199. break;
  1200. case DWC3_DEPEVT_XFERINPROGRESS:
  1201. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1202. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1203. dep->name);
  1204. return;
  1205. }
  1206. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1207. break;
  1208. case DWC3_DEPEVT_XFERNOTREADY:
  1209. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1210. dwc3_gadget_start_isoc(dwc, dep, event);
  1211. } else {
  1212. int ret;
  1213. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1214. dep->name, event->status
  1215. ? "Transfer Active"
  1216. : "Transfer Not Active");
  1217. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1218. if (!ret || ret == -EBUSY)
  1219. return;
  1220. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1221. dep->name);
  1222. }
  1223. break;
  1224. case DWC3_DEPEVT_RXTXFIFOEVT:
  1225. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1226. break;
  1227. case DWC3_DEPEVT_STREAMEVT:
  1228. dev_dbg(dwc->dev, "%s Stream Event\n", dep->name);
  1229. break;
  1230. case DWC3_DEPEVT_EPCMDCMPLT:
  1231. dwc3_ep_cmd_compl(dep, event);
  1232. break;
  1233. }
  1234. }
  1235. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1236. {
  1237. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1238. spin_unlock(&dwc->lock);
  1239. dwc->gadget_driver->disconnect(&dwc->gadget);
  1240. spin_lock(&dwc->lock);
  1241. }
  1242. }
  1243. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1244. {
  1245. struct dwc3_ep *dep;
  1246. struct dwc3_gadget_ep_cmd_params params;
  1247. u32 cmd;
  1248. int ret;
  1249. dep = dwc->eps[epnum];
  1250. WARN_ON(!dep->res_trans_idx);
  1251. if (dep->res_trans_idx) {
  1252. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1253. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1254. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1255. memset(&params, 0, sizeof(params));
  1256. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1257. WARN_ON_ONCE(ret);
  1258. dep->res_trans_idx = 0;
  1259. }
  1260. }
  1261. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1262. {
  1263. u32 epnum;
  1264. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1265. struct dwc3_ep *dep;
  1266. dep = dwc->eps[epnum];
  1267. if (!(dep->flags & DWC3_EP_ENABLED))
  1268. continue;
  1269. dwc3_remove_requests(dwc, dep);
  1270. }
  1271. }
  1272. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1273. {
  1274. u32 epnum;
  1275. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1276. struct dwc3_ep *dep;
  1277. struct dwc3_gadget_ep_cmd_params params;
  1278. int ret;
  1279. dep = dwc->eps[epnum];
  1280. if (!(dep->flags & DWC3_EP_STALL))
  1281. continue;
  1282. dep->flags &= ~DWC3_EP_STALL;
  1283. memset(&params, 0, sizeof(params));
  1284. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1285. DWC3_DEPCMD_CLEARSTALL, &params);
  1286. WARN_ON_ONCE(ret);
  1287. }
  1288. }
  1289. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1290. {
  1291. dev_vdbg(dwc->dev, "%s\n", __func__);
  1292. #if 0
  1293. XXX
  1294. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1295. enable it before we can disable it.
  1296. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1297. reg &= ~DWC3_DCTL_INITU1ENA;
  1298. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1299. reg &= ~DWC3_DCTL_INITU2ENA;
  1300. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1301. #endif
  1302. dwc3_stop_active_transfers(dwc);
  1303. dwc3_disconnect_gadget(dwc);
  1304. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1305. }
  1306. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1307. {
  1308. u32 reg;
  1309. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1310. if (on)
  1311. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1312. else
  1313. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1314. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1315. }
  1316. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1317. {
  1318. u32 reg;
  1319. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1320. if (on)
  1321. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1322. else
  1323. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1324. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1325. }
  1326. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1327. {
  1328. u32 reg;
  1329. dev_vdbg(dwc->dev, "%s\n", __func__);
  1330. /* Enable PHYs */
  1331. dwc3_gadget_usb2_phy_power(dwc, true);
  1332. dwc3_gadget_usb3_phy_power(dwc, true);
  1333. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1334. dwc3_disconnect_gadget(dwc);
  1335. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1336. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1337. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1338. dwc3_stop_active_transfers(dwc);
  1339. dwc3_clear_stall_all_ep(dwc);
  1340. /* Reset device address to zero */
  1341. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1342. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1343. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1344. /*
  1345. * Wait for RxFifo to drain
  1346. *
  1347. * REVISIT probably shouldn't wait forever.
  1348. * In case Hardware ends up in a screwed up
  1349. * case, we error out, notify the user and,
  1350. * maybe, WARN() or BUG() but leave the rest
  1351. * of the kernel working fine.
  1352. *
  1353. * REVISIT the below is rather CPU intensive,
  1354. * maybe we should read and if it doesn't work
  1355. * sleep (not busy wait) for a few useconds.
  1356. *
  1357. * REVISIT why wait until the RXFIFO is empty anyway?
  1358. */
  1359. while (!(dwc3_readl(dwc->regs, DWC3_DSTS)
  1360. & DWC3_DSTS_RXFIFOEMPTY))
  1361. cpu_relax();
  1362. }
  1363. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1364. {
  1365. u32 reg;
  1366. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1367. /*
  1368. * We change the clock only at SS but I dunno why I would want to do
  1369. * this. Maybe it becomes part of the power saving plan.
  1370. */
  1371. if (speed != DWC3_DSTS_SUPERSPEED)
  1372. return;
  1373. /*
  1374. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1375. * each time on Connect Done.
  1376. */
  1377. if (!usb30_clock)
  1378. return;
  1379. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1380. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1381. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1382. }
  1383. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1384. {
  1385. switch (speed) {
  1386. case USB_SPEED_SUPER:
  1387. dwc3_gadget_usb2_phy_power(dwc, false);
  1388. break;
  1389. case USB_SPEED_HIGH:
  1390. case USB_SPEED_FULL:
  1391. case USB_SPEED_LOW:
  1392. dwc3_gadget_usb3_phy_power(dwc, false);
  1393. break;
  1394. }
  1395. }
  1396. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1397. {
  1398. struct dwc3_gadget_ep_cmd_params params;
  1399. struct dwc3_ep *dep;
  1400. int ret;
  1401. u32 reg;
  1402. u8 speed;
  1403. dev_vdbg(dwc->dev, "%s\n", __func__);
  1404. memset(&params, 0x00, sizeof(params));
  1405. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1406. speed = reg & DWC3_DSTS_CONNECTSPD;
  1407. dwc->speed = speed;
  1408. dwc3_update_ram_clk_sel(dwc, speed);
  1409. switch (speed) {
  1410. case DWC3_DCFG_SUPERSPEED:
  1411. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1412. dwc->gadget.ep0->maxpacket = 512;
  1413. dwc->gadget.speed = USB_SPEED_SUPER;
  1414. break;
  1415. case DWC3_DCFG_HIGHSPEED:
  1416. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1417. dwc->gadget.ep0->maxpacket = 64;
  1418. dwc->gadget.speed = USB_SPEED_HIGH;
  1419. break;
  1420. case DWC3_DCFG_FULLSPEED2:
  1421. case DWC3_DCFG_FULLSPEED1:
  1422. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1423. dwc->gadget.ep0->maxpacket = 64;
  1424. dwc->gadget.speed = USB_SPEED_FULL;
  1425. break;
  1426. case DWC3_DCFG_LOWSPEED:
  1427. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1428. dwc->gadget.ep0->maxpacket = 8;
  1429. dwc->gadget.speed = USB_SPEED_LOW;
  1430. break;
  1431. }
  1432. /* Disable unneded PHY */
  1433. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1434. dep = dwc->eps[0];
  1435. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1436. if (ret) {
  1437. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1438. return;
  1439. }
  1440. dep = dwc->eps[1];
  1441. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1442. if (ret) {
  1443. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1444. return;
  1445. }
  1446. /*
  1447. * Configure PHY via GUSB3PIPECTLn if required.
  1448. *
  1449. * Update GTXFIFOSIZn
  1450. *
  1451. * In both cases reset values should be sufficient.
  1452. */
  1453. }
  1454. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1455. {
  1456. dev_vdbg(dwc->dev, "%s\n", __func__);
  1457. /*
  1458. * TODO take core out of low power mode when that's
  1459. * implemented.
  1460. */
  1461. dwc->gadget_driver->resume(&dwc->gadget);
  1462. }
  1463. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1464. unsigned int evtinfo)
  1465. {
  1466. /* The fith bit says SuperSpeed yes or no. */
  1467. dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
  1468. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1469. }
  1470. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1471. const struct dwc3_event_devt *event)
  1472. {
  1473. switch (event->type) {
  1474. case DWC3_DEVICE_EVENT_DISCONNECT:
  1475. dwc3_gadget_disconnect_interrupt(dwc);
  1476. break;
  1477. case DWC3_DEVICE_EVENT_RESET:
  1478. dwc3_gadget_reset_interrupt(dwc);
  1479. break;
  1480. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1481. dwc3_gadget_conndone_interrupt(dwc);
  1482. break;
  1483. case DWC3_DEVICE_EVENT_WAKEUP:
  1484. dwc3_gadget_wakeup_interrupt(dwc);
  1485. break;
  1486. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1487. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1488. break;
  1489. case DWC3_DEVICE_EVENT_EOPF:
  1490. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1491. break;
  1492. case DWC3_DEVICE_EVENT_SOF:
  1493. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1494. break;
  1495. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1496. dev_vdbg(dwc->dev, "Erratic Error\n");
  1497. break;
  1498. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1499. dev_vdbg(dwc->dev, "Command Complete\n");
  1500. break;
  1501. case DWC3_DEVICE_EVENT_OVERFLOW:
  1502. dev_vdbg(dwc->dev, "Overflow\n");
  1503. break;
  1504. default:
  1505. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1506. }
  1507. }
  1508. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1509. const union dwc3_event *event)
  1510. {
  1511. /* Endpoint IRQ, handle it and return early */
  1512. if (event->type.is_devspec == 0) {
  1513. /* depevt */
  1514. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1515. }
  1516. switch (event->type.type) {
  1517. case DWC3_EVENT_TYPE_DEV:
  1518. dwc3_gadget_interrupt(dwc, &event->devt);
  1519. break;
  1520. /* REVISIT what to do with Carkit and I2C events ? */
  1521. default:
  1522. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1523. }
  1524. }
  1525. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1526. {
  1527. struct dwc3_event_buffer *evt;
  1528. int left;
  1529. u32 count;
  1530. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1531. count &= DWC3_GEVNTCOUNT_MASK;
  1532. if (!count)
  1533. return IRQ_NONE;
  1534. evt = dwc->ev_buffs[buf];
  1535. left = count;
  1536. while (left > 0) {
  1537. union dwc3_event event;
  1538. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1539. dwc3_process_event_entry(dwc, &event);
  1540. /*
  1541. * XXX we wrap around correctly to the next entry as almost all
  1542. * entries are 4 bytes in size. There is one entry which has 12
  1543. * bytes which is a regular entry followed by 8 bytes data. ATM
  1544. * I don't know how things are organized if were get next to the
  1545. * a boundary so I worry about that once we try to handle that.
  1546. */
  1547. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1548. left -= 4;
  1549. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1550. }
  1551. return IRQ_HANDLED;
  1552. }
  1553. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1554. {
  1555. struct dwc3 *dwc = _dwc;
  1556. int i;
  1557. irqreturn_t ret = IRQ_NONE;
  1558. spin_lock(&dwc->lock);
  1559. for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
  1560. irqreturn_t status;
  1561. status = dwc3_process_event_buf(dwc, i);
  1562. if (status == IRQ_HANDLED)
  1563. ret = status;
  1564. }
  1565. spin_unlock(&dwc->lock);
  1566. return ret;
  1567. }
  1568. /**
  1569. * dwc3_gadget_init - Initializes gadget related registers
  1570. * @dwc: Pointer to out controller context structure
  1571. *
  1572. * Returns 0 on success otherwise negative errno.
  1573. */
  1574. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1575. {
  1576. u32 reg;
  1577. int ret;
  1578. int irq;
  1579. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1580. &dwc->ctrl_req_addr, GFP_KERNEL);
  1581. if (!dwc->ctrl_req) {
  1582. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1583. ret = -ENOMEM;
  1584. goto err0;
  1585. }
  1586. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1587. &dwc->ep0_trb_addr, GFP_KERNEL);
  1588. if (!dwc->ep0_trb) {
  1589. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1590. ret = -ENOMEM;
  1591. goto err1;
  1592. }
  1593. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1594. sizeof(*dwc->setup_buf) * 2,
  1595. &dwc->setup_buf_addr, GFP_KERNEL);
  1596. if (!dwc->setup_buf) {
  1597. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1598. ret = -ENOMEM;
  1599. goto err2;
  1600. }
  1601. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1602. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1603. if (!dwc->ep0_bounce) {
  1604. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1605. ret = -ENOMEM;
  1606. goto err3;
  1607. }
  1608. dev_set_name(&dwc->gadget.dev, "gadget");
  1609. dwc->gadget.ops = &dwc3_gadget_ops;
  1610. dwc->gadget.is_dualspeed = true;
  1611. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1612. dwc->gadget.dev.parent = dwc->dev;
  1613. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1614. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1615. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1616. dwc->gadget.dev.release = dwc3_gadget_release;
  1617. dwc->gadget.name = "dwc3-gadget";
  1618. /*
  1619. * REVISIT: Here we should clear all pending IRQs to be
  1620. * sure we're starting from a well known location.
  1621. */
  1622. ret = dwc3_gadget_init_endpoints(dwc);
  1623. if (ret)
  1624. goto err4;
  1625. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1626. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1627. "dwc3", dwc);
  1628. if (ret) {
  1629. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1630. irq, ret);
  1631. goto err5;
  1632. }
  1633. /* Enable all but Start and End of Frame IRQs */
  1634. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1635. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1636. DWC3_DEVTEN_CMDCMPLTEN |
  1637. DWC3_DEVTEN_ERRTICERREN |
  1638. DWC3_DEVTEN_WKUPEVTEN |
  1639. DWC3_DEVTEN_ULSTCNGEN |
  1640. DWC3_DEVTEN_CONNECTDONEEN |
  1641. DWC3_DEVTEN_USBRSTEN |
  1642. DWC3_DEVTEN_DISCONNEVTEN);
  1643. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1644. ret = device_register(&dwc->gadget.dev);
  1645. if (ret) {
  1646. dev_err(dwc->dev, "failed to register gadget device\n");
  1647. put_device(&dwc->gadget.dev);
  1648. goto err6;
  1649. }
  1650. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1651. if (ret) {
  1652. dev_err(dwc->dev, "failed to register udc\n");
  1653. goto err7;
  1654. }
  1655. return 0;
  1656. err7:
  1657. device_unregister(&dwc->gadget.dev);
  1658. err6:
  1659. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1660. free_irq(irq, dwc);
  1661. err5:
  1662. dwc3_gadget_free_endpoints(dwc);
  1663. err4:
  1664. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1665. dwc->ep0_bounce_addr);
  1666. err3:
  1667. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1668. dwc->setup_buf, dwc->setup_buf_addr);
  1669. err2:
  1670. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1671. dwc->ep0_trb, dwc->ep0_trb_addr);
  1672. err1:
  1673. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1674. dwc->ctrl_req, dwc->ctrl_req_addr);
  1675. err0:
  1676. return ret;
  1677. }
  1678. void dwc3_gadget_exit(struct dwc3 *dwc)
  1679. {
  1680. int irq;
  1681. int i;
  1682. usb_del_gadget_udc(&dwc->gadget);
  1683. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1684. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1685. free_irq(irq, dwc);
  1686. for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
  1687. __dwc3_gadget_ep_disable(dwc->eps[i]);
  1688. dwc3_gadget_free_endpoints(dwc);
  1689. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1690. dwc->ep0_bounce_addr);
  1691. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1692. dwc->setup_buf, dwc->setup_buf_addr);
  1693. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1694. dwc->ep0_trb, dwc->ep0_trb_addr);
  1695. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1696. dwc->ctrl_req, dwc->ctrl_req_addr);
  1697. device_unregister(&dwc->gadget.dev);
  1698. }