nouveau_state.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "drm_sarea.h"
  29. #include "drm_crtc_helper.h"
  30. #include <linux/vgaarb.h>
  31. #include "nouveau_drv.h"
  32. #include "nouveau_drm.h"
  33. #include "nv50_display.h"
  34. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  35. static void nouveau_stub_takedown(struct drm_device *dev) {}
  36. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  37. {
  38. struct drm_nouveau_private *dev_priv = dev->dev_private;
  39. struct nouveau_engine *engine = &dev_priv->engine;
  40. switch (dev_priv->chipset & 0xf0) {
  41. case 0x00:
  42. engine->instmem.init = nv04_instmem_init;
  43. engine->instmem.takedown = nv04_instmem_takedown;
  44. engine->instmem.suspend = nv04_instmem_suspend;
  45. engine->instmem.resume = nv04_instmem_resume;
  46. engine->instmem.populate = nv04_instmem_populate;
  47. engine->instmem.clear = nv04_instmem_clear;
  48. engine->instmem.bind = nv04_instmem_bind;
  49. engine->instmem.unbind = nv04_instmem_unbind;
  50. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  51. engine->instmem.finish_access = nv04_instmem_finish_access;
  52. engine->mc.init = nv04_mc_init;
  53. engine->mc.takedown = nv04_mc_takedown;
  54. engine->timer.init = nv04_timer_init;
  55. engine->timer.read = nv04_timer_read;
  56. engine->timer.takedown = nv04_timer_takedown;
  57. engine->fb.init = nv04_fb_init;
  58. engine->fb.takedown = nv04_fb_takedown;
  59. engine->graph.grclass = nv04_graph_grclass;
  60. engine->graph.init = nv04_graph_init;
  61. engine->graph.takedown = nv04_graph_takedown;
  62. engine->graph.fifo_access = nv04_graph_fifo_access;
  63. engine->graph.channel = nv04_graph_channel;
  64. engine->graph.create_context = nv04_graph_create_context;
  65. engine->graph.destroy_context = nv04_graph_destroy_context;
  66. engine->graph.load_context = nv04_graph_load_context;
  67. engine->graph.unload_context = nv04_graph_unload_context;
  68. engine->fifo.channels = 16;
  69. engine->fifo.init = nv04_fifo_init;
  70. engine->fifo.takedown = nouveau_stub_takedown;
  71. engine->fifo.disable = nv04_fifo_disable;
  72. engine->fifo.enable = nv04_fifo_enable;
  73. engine->fifo.reassign = nv04_fifo_reassign;
  74. engine->fifo.channel_id = nv04_fifo_channel_id;
  75. engine->fifo.create_context = nv04_fifo_create_context;
  76. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  77. engine->fifo.load_context = nv04_fifo_load_context;
  78. engine->fifo.unload_context = nv04_fifo_unload_context;
  79. break;
  80. case 0x10:
  81. engine->instmem.init = nv04_instmem_init;
  82. engine->instmem.takedown = nv04_instmem_takedown;
  83. engine->instmem.suspend = nv04_instmem_suspend;
  84. engine->instmem.resume = nv04_instmem_resume;
  85. engine->instmem.populate = nv04_instmem_populate;
  86. engine->instmem.clear = nv04_instmem_clear;
  87. engine->instmem.bind = nv04_instmem_bind;
  88. engine->instmem.unbind = nv04_instmem_unbind;
  89. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  90. engine->instmem.finish_access = nv04_instmem_finish_access;
  91. engine->mc.init = nv04_mc_init;
  92. engine->mc.takedown = nv04_mc_takedown;
  93. engine->timer.init = nv04_timer_init;
  94. engine->timer.read = nv04_timer_read;
  95. engine->timer.takedown = nv04_timer_takedown;
  96. engine->fb.init = nv10_fb_init;
  97. engine->fb.takedown = nv10_fb_takedown;
  98. engine->graph.grclass = nv10_graph_grclass;
  99. engine->graph.init = nv10_graph_init;
  100. engine->graph.takedown = nv10_graph_takedown;
  101. engine->graph.channel = nv10_graph_channel;
  102. engine->graph.create_context = nv10_graph_create_context;
  103. engine->graph.destroy_context = nv10_graph_destroy_context;
  104. engine->graph.fifo_access = nv04_graph_fifo_access;
  105. engine->graph.load_context = nv10_graph_load_context;
  106. engine->graph.unload_context = nv10_graph_unload_context;
  107. engine->fifo.channels = 32;
  108. engine->fifo.init = nv10_fifo_init;
  109. engine->fifo.takedown = nouveau_stub_takedown;
  110. engine->fifo.disable = nv04_fifo_disable;
  111. engine->fifo.enable = nv04_fifo_enable;
  112. engine->fifo.reassign = nv04_fifo_reassign;
  113. engine->fifo.channel_id = nv10_fifo_channel_id;
  114. engine->fifo.create_context = nv10_fifo_create_context;
  115. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  116. engine->fifo.load_context = nv10_fifo_load_context;
  117. engine->fifo.unload_context = nv10_fifo_unload_context;
  118. break;
  119. case 0x20:
  120. engine->instmem.init = nv04_instmem_init;
  121. engine->instmem.takedown = nv04_instmem_takedown;
  122. engine->instmem.suspend = nv04_instmem_suspend;
  123. engine->instmem.resume = nv04_instmem_resume;
  124. engine->instmem.populate = nv04_instmem_populate;
  125. engine->instmem.clear = nv04_instmem_clear;
  126. engine->instmem.bind = nv04_instmem_bind;
  127. engine->instmem.unbind = nv04_instmem_unbind;
  128. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  129. engine->instmem.finish_access = nv04_instmem_finish_access;
  130. engine->mc.init = nv04_mc_init;
  131. engine->mc.takedown = nv04_mc_takedown;
  132. engine->timer.init = nv04_timer_init;
  133. engine->timer.read = nv04_timer_read;
  134. engine->timer.takedown = nv04_timer_takedown;
  135. engine->fb.init = nv10_fb_init;
  136. engine->fb.takedown = nv10_fb_takedown;
  137. engine->graph.grclass = nv20_graph_grclass;
  138. engine->graph.init = nv20_graph_init;
  139. engine->graph.takedown = nv20_graph_takedown;
  140. engine->graph.channel = nv10_graph_channel;
  141. engine->graph.create_context = nv20_graph_create_context;
  142. engine->graph.destroy_context = nv20_graph_destroy_context;
  143. engine->graph.fifo_access = nv04_graph_fifo_access;
  144. engine->graph.load_context = nv20_graph_load_context;
  145. engine->graph.unload_context = nv20_graph_unload_context;
  146. engine->fifo.channels = 32;
  147. engine->fifo.init = nv10_fifo_init;
  148. engine->fifo.takedown = nouveau_stub_takedown;
  149. engine->fifo.disable = nv04_fifo_disable;
  150. engine->fifo.enable = nv04_fifo_enable;
  151. engine->fifo.reassign = nv04_fifo_reassign;
  152. engine->fifo.channel_id = nv10_fifo_channel_id;
  153. engine->fifo.create_context = nv10_fifo_create_context;
  154. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  155. engine->fifo.load_context = nv10_fifo_load_context;
  156. engine->fifo.unload_context = nv10_fifo_unload_context;
  157. break;
  158. case 0x30:
  159. engine->instmem.init = nv04_instmem_init;
  160. engine->instmem.takedown = nv04_instmem_takedown;
  161. engine->instmem.suspend = nv04_instmem_suspend;
  162. engine->instmem.resume = nv04_instmem_resume;
  163. engine->instmem.populate = nv04_instmem_populate;
  164. engine->instmem.clear = nv04_instmem_clear;
  165. engine->instmem.bind = nv04_instmem_bind;
  166. engine->instmem.unbind = nv04_instmem_unbind;
  167. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  168. engine->instmem.finish_access = nv04_instmem_finish_access;
  169. engine->mc.init = nv04_mc_init;
  170. engine->mc.takedown = nv04_mc_takedown;
  171. engine->timer.init = nv04_timer_init;
  172. engine->timer.read = nv04_timer_read;
  173. engine->timer.takedown = nv04_timer_takedown;
  174. engine->fb.init = nv10_fb_init;
  175. engine->fb.takedown = nv10_fb_takedown;
  176. engine->graph.grclass = nv30_graph_grclass;
  177. engine->graph.init = nv30_graph_init;
  178. engine->graph.takedown = nv20_graph_takedown;
  179. engine->graph.fifo_access = nv04_graph_fifo_access;
  180. engine->graph.channel = nv10_graph_channel;
  181. engine->graph.create_context = nv20_graph_create_context;
  182. engine->graph.destroy_context = nv20_graph_destroy_context;
  183. engine->graph.load_context = nv20_graph_load_context;
  184. engine->graph.unload_context = nv20_graph_unload_context;
  185. engine->fifo.channels = 32;
  186. engine->fifo.init = nv10_fifo_init;
  187. engine->fifo.takedown = nouveau_stub_takedown;
  188. engine->fifo.disable = nv04_fifo_disable;
  189. engine->fifo.enable = nv04_fifo_enable;
  190. engine->fifo.reassign = nv04_fifo_reassign;
  191. engine->fifo.channel_id = nv10_fifo_channel_id;
  192. engine->fifo.create_context = nv10_fifo_create_context;
  193. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  194. engine->fifo.load_context = nv10_fifo_load_context;
  195. engine->fifo.unload_context = nv10_fifo_unload_context;
  196. break;
  197. case 0x40:
  198. case 0x60:
  199. engine->instmem.init = nv04_instmem_init;
  200. engine->instmem.takedown = nv04_instmem_takedown;
  201. engine->instmem.suspend = nv04_instmem_suspend;
  202. engine->instmem.resume = nv04_instmem_resume;
  203. engine->instmem.populate = nv04_instmem_populate;
  204. engine->instmem.clear = nv04_instmem_clear;
  205. engine->instmem.bind = nv04_instmem_bind;
  206. engine->instmem.unbind = nv04_instmem_unbind;
  207. engine->instmem.prepare_access = nv04_instmem_prepare_access;
  208. engine->instmem.finish_access = nv04_instmem_finish_access;
  209. engine->mc.init = nv40_mc_init;
  210. engine->mc.takedown = nv40_mc_takedown;
  211. engine->timer.init = nv04_timer_init;
  212. engine->timer.read = nv04_timer_read;
  213. engine->timer.takedown = nv04_timer_takedown;
  214. engine->fb.init = nv40_fb_init;
  215. engine->fb.takedown = nv40_fb_takedown;
  216. engine->graph.grclass = nv40_graph_grclass;
  217. engine->graph.init = nv40_graph_init;
  218. engine->graph.takedown = nv40_graph_takedown;
  219. engine->graph.fifo_access = nv04_graph_fifo_access;
  220. engine->graph.channel = nv40_graph_channel;
  221. engine->graph.create_context = nv40_graph_create_context;
  222. engine->graph.destroy_context = nv40_graph_destroy_context;
  223. engine->graph.load_context = nv40_graph_load_context;
  224. engine->graph.unload_context = nv40_graph_unload_context;
  225. engine->fifo.channels = 32;
  226. engine->fifo.init = nv40_fifo_init;
  227. engine->fifo.takedown = nouveau_stub_takedown;
  228. engine->fifo.disable = nv04_fifo_disable;
  229. engine->fifo.enable = nv04_fifo_enable;
  230. engine->fifo.reassign = nv04_fifo_reassign;
  231. engine->fifo.channel_id = nv10_fifo_channel_id;
  232. engine->fifo.create_context = nv40_fifo_create_context;
  233. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  234. engine->fifo.load_context = nv40_fifo_load_context;
  235. engine->fifo.unload_context = nv40_fifo_unload_context;
  236. break;
  237. case 0x50:
  238. case 0x80: /* gotta love NVIDIA's consistency.. */
  239. case 0x90:
  240. case 0xA0:
  241. engine->instmem.init = nv50_instmem_init;
  242. engine->instmem.takedown = nv50_instmem_takedown;
  243. engine->instmem.suspend = nv50_instmem_suspend;
  244. engine->instmem.resume = nv50_instmem_resume;
  245. engine->instmem.populate = nv50_instmem_populate;
  246. engine->instmem.clear = nv50_instmem_clear;
  247. engine->instmem.bind = nv50_instmem_bind;
  248. engine->instmem.unbind = nv50_instmem_unbind;
  249. engine->instmem.prepare_access = nv50_instmem_prepare_access;
  250. engine->instmem.finish_access = nv50_instmem_finish_access;
  251. engine->mc.init = nv50_mc_init;
  252. engine->mc.takedown = nv50_mc_takedown;
  253. engine->timer.init = nv04_timer_init;
  254. engine->timer.read = nv04_timer_read;
  255. engine->timer.takedown = nv04_timer_takedown;
  256. engine->fb.init = nouveau_stub_init;
  257. engine->fb.takedown = nouveau_stub_takedown;
  258. engine->graph.grclass = nv50_graph_grclass;
  259. engine->graph.init = nv50_graph_init;
  260. engine->graph.takedown = nv50_graph_takedown;
  261. engine->graph.fifo_access = nv50_graph_fifo_access;
  262. engine->graph.channel = nv50_graph_channel;
  263. engine->graph.create_context = nv50_graph_create_context;
  264. engine->graph.destroy_context = nv50_graph_destroy_context;
  265. engine->graph.load_context = nv50_graph_load_context;
  266. engine->graph.unload_context = nv50_graph_unload_context;
  267. engine->fifo.channels = 128;
  268. engine->fifo.init = nv50_fifo_init;
  269. engine->fifo.takedown = nv50_fifo_takedown;
  270. engine->fifo.disable = nv04_fifo_disable;
  271. engine->fifo.enable = nv04_fifo_enable;
  272. engine->fifo.reassign = nv04_fifo_reassign;
  273. engine->fifo.channel_id = nv50_fifo_channel_id;
  274. engine->fifo.create_context = nv50_fifo_create_context;
  275. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  276. engine->fifo.load_context = nv50_fifo_load_context;
  277. engine->fifo.unload_context = nv50_fifo_unload_context;
  278. break;
  279. default:
  280. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  281. return 1;
  282. }
  283. return 0;
  284. }
  285. static unsigned int
  286. nouveau_vga_set_decode(void *priv, bool state)
  287. {
  288. if (state)
  289. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  290. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  291. else
  292. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  293. }
  294. static int
  295. nouveau_card_init_channel(struct drm_device *dev)
  296. {
  297. struct drm_nouveau_private *dev_priv = dev->dev_private;
  298. struct nouveau_gpuobj *gpuobj;
  299. int ret;
  300. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  301. (struct drm_file *)-2,
  302. NvDmaFB, NvDmaTT);
  303. if (ret)
  304. return ret;
  305. gpuobj = NULL;
  306. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  307. 0, nouveau_mem_fb_amount(dev),
  308. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  309. &gpuobj);
  310. if (ret)
  311. goto out_err;
  312. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaVRAM,
  313. gpuobj, NULL);
  314. if (ret)
  315. goto out_err;
  316. gpuobj = NULL;
  317. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  318. dev_priv->gart_info.aper_size,
  319. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  320. if (ret)
  321. goto out_err;
  322. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaGART,
  323. gpuobj, NULL);
  324. if (ret)
  325. goto out_err;
  326. return 0;
  327. out_err:
  328. nouveau_gpuobj_del(dev, &gpuobj);
  329. nouveau_channel_free(dev_priv->channel);
  330. dev_priv->channel = NULL;
  331. return ret;
  332. }
  333. int
  334. nouveau_card_init(struct drm_device *dev)
  335. {
  336. struct drm_nouveau_private *dev_priv = dev->dev_private;
  337. struct nouveau_engine *engine;
  338. int ret;
  339. NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
  340. if (dev_priv->init_state == NOUVEAU_CARD_INIT_DONE)
  341. return 0;
  342. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  343. /* Initialise internal driver API hooks */
  344. ret = nouveau_init_engine_ptrs(dev);
  345. if (ret)
  346. goto out;
  347. engine = &dev_priv->engine;
  348. dev_priv->init_state = NOUVEAU_CARD_INIT_FAILED;
  349. /* Parse BIOS tables / Run init tables if card not POSTed */
  350. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  351. ret = nouveau_bios_init(dev);
  352. if (ret)
  353. goto out;
  354. }
  355. ret = nouveau_gpuobj_early_init(dev);
  356. if (ret)
  357. goto out_bios;
  358. /* Initialise instance memory, must happen before mem_init so we
  359. * know exactly how much VRAM we're able to use for "normal"
  360. * purposes.
  361. */
  362. ret = engine->instmem.init(dev);
  363. if (ret)
  364. goto out_gpuobj_early;
  365. /* Setup the memory manager */
  366. ret = nouveau_mem_init(dev);
  367. if (ret)
  368. goto out_instmem;
  369. ret = nouveau_gpuobj_init(dev);
  370. if (ret)
  371. goto out_mem;
  372. /* PMC */
  373. ret = engine->mc.init(dev);
  374. if (ret)
  375. goto out_gpuobj;
  376. /* PTIMER */
  377. ret = engine->timer.init(dev);
  378. if (ret)
  379. goto out_mc;
  380. /* PFB */
  381. ret = engine->fb.init(dev);
  382. if (ret)
  383. goto out_timer;
  384. /* PGRAPH */
  385. ret = engine->graph.init(dev);
  386. if (ret)
  387. goto out_fb;
  388. /* PFIFO */
  389. ret = engine->fifo.init(dev);
  390. if (ret)
  391. goto out_graph;
  392. /* this call irq_preinstall, register irq handler and
  393. * call irq_postinstall
  394. */
  395. ret = drm_irq_install(dev);
  396. if (ret)
  397. goto out_fifo;
  398. ret = drm_vblank_init(dev, 0);
  399. if (ret)
  400. goto out_irq;
  401. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  402. if (!engine->graph.accel_blocked) {
  403. ret = nouveau_card_init_channel(dev);
  404. if (ret)
  405. goto out_irq;
  406. }
  407. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  408. if (dev_priv->card_type >= NV_50)
  409. ret = nv50_display_create(dev);
  410. else
  411. ret = nv04_display_create(dev);
  412. if (ret)
  413. goto out_irq;
  414. }
  415. ret = nouveau_backlight_init(dev);
  416. if (ret)
  417. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  418. dev_priv->init_state = NOUVEAU_CARD_INIT_DONE;
  419. if (drm_core_check_feature(dev, DRIVER_MODESET))
  420. drm_helper_initial_config(dev);
  421. return 0;
  422. out_irq:
  423. drm_irq_uninstall(dev);
  424. out_fifo:
  425. engine->fifo.takedown(dev);
  426. out_graph:
  427. engine->graph.takedown(dev);
  428. out_fb:
  429. engine->fb.takedown(dev);
  430. out_timer:
  431. engine->timer.takedown(dev);
  432. out_mc:
  433. engine->mc.takedown(dev);
  434. out_gpuobj:
  435. nouveau_gpuobj_takedown(dev);
  436. out_mem:
  437. nouveau_mem_close(dev);
  438. out_instmem:
  439. engine->instmem.takedown(dev);
  440. out_gpuobj_early:
  441. nouveau_gpuobj_late_takedown(dev);
  442. out_bios:
  443. nouveau_bios_takedown(dev);
  444. out:
  445. vga_client_register(dev->pdev, NULL, NULL, NULL);
  446. return ret;
  447. }
  448. static void nouveau_card_takedown(struct drm_device *dev)
  449. {
  450. struct drm_nouveau_private *dev_priv = dev->dev_private;
  451. struct nouveau_engine *engine = &dev_priv->engine;
  452. NV_DEBUG(dev, "prev state = %d\n", dev_priv->init_state);
  453. if (dev_priv->init_state != NOUVEAU_CARD_INIT_DOWN) {
  454. nouveau_backlight_exit(dev);
  455. if (dev_priv->channel) {
  456. nouveau_channel_free(dev_priv->channel);
  457. dev_priv->channel = NULL;
  458. }
  459. engine->fifo.takedown(dev);
  460. engine->graph.takedown(dev);
  461. engine->fb.takedown(dev);
  462. engine->timer.takedown(dev);
  463. engine->mc.takedown(dev);
  464. mutex_lock(&dev->struct_mutex);
  465. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  466. mutex_unlock(&dev->struct_mutex);
  467. nouveau_sgdma_takedown(dev);
  468. nouveau_gpuobj_takedown(dev);
  469. nouveau_mem_close(dev);
  470. engine->instmem.takedown(dev);
  471. if (drm_core_check_feature(dev, DRIVER_MODESET))
  472. drm_irq_uninstall(dev);
  473. nouveau_gpuobj_late_takedown(dev);
  474. nouveau_bios_takedown(dev);
  475. vga_client_register(dev->pdev, NULL, NULL, NULL);
  476. dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
  477. }
  478. }
  479. /* here a client dies, release the stuff that was allocated for its
  480. * file_priv */
  481. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  482. {
  483. nouveau_channel_cleanup(dev, file_priv);
  484. }
  485. /* first module load, setup the mmio/fb mapping */
  486. /* KMS: we need mmio at load time, not when the first drm client opens. */
  487. int nouveau_firstopen(struct drm_device *dev)
  488. {
  489. return 0;
  490. }
  491. /* if we have an OF card, copy vbios to RAMIN */
  492. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  493. {
  494. #if defined(__powerpc__)
  495. int size, i;
  496. const uint32_t *bios;
  497. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  498. if (!dn) {
  499. NV_INFO(dev, "Unable to get the OF node\n");
  500. return;
  501. }
  502. bios = of_get_property(dn, "NVDA,BMP", &size);
  503. if (bios) {
  504. for (i = 0; i < size; i += 4)
  505. nv_wi32(dev, i, bios[i/4]);
  506. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  507. } else {
  508. NV_INFO(dev, "Unable to get the OF bios\n");
  509. }
  510. #endif
  511. }
  512. int nouveau_load(struct drm_device *dev, unsigned long flags)
  513. {
  514. struct drm_nouveau_private *dev_priv;
  515. uint32_t reg0;
  516. resource_size_t mmio_start_offs;
  517. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  518. if (!dev_priv)
  519. return -ENOMEM;
  520. dev->dev_private = dev_priv;
  521. dev_priv->dev = dev;
  522. dev_priv->flags = flags & NOUVEAU_FLAGS;
  523. dev_priv->init_state = NOUVEAU_CARD_INIT_DOWN;
  524. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  525. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  526. dev_priv->acpi_dsm = nouveau_dsm_probe(dev);
  527. if (dev_priv->acpi_dsm)
  528. nouveau_hybrid_setup(dev);
  529. dev_priv->wq = create_workqueue("nouveau");
  530. if (!dev_priv->wq)
  531. return -EINVAL;
  532. /* resource 0 is mmio regs */
  533. /* resource 1 is linear FB */
  534. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  535. /* resource 6 is bios */
  536. /* map the mmio regs */
  537. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  538. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  539. if (!dev_priv->mmio) {
  540. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  541. "Please report your setup to " DRIVER_EMAIL "\n");
  542. return -EINVAL;
  543. }
  544. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  545. (unsigned long long)mmio_start_offs);
  546. #ifdef __BIG_ENDIAN
  547. /* Put the card in BE mode if it's not */
  548. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  549. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  550. DRM_MEMORYBARRIER();
  551. #endif
  552. /* Time to determine the card architecture */
  553. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  554. /* We're dealing with >=NV10 */
  555. if ((reg0 & 0x0f000000) > 0) {
  556. /* Bit 27-20 contain the architecture in hex */
  557. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  558. /* NV04 or NV05 */
  559. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  560. dev_priv->chipset = 0x04;
  561. } else
  562. dev_priv->chipset = 0xff;
  563. switch (dev_priv->chipset & 0xf0) {
  564. case 0x00:
  565. case 0x10:
  566. case 0x20:
  567. case 0x30:
  568. dev_priv->card_type = dev_priv->chipset & 0xf0;
  569. break;
  570. case 0x40:
  571. case 0x60:
  572. dev_priv->card_type = NV_40;
  573. break;
  574. case 0x50:
  575. case 0x80:
  576. case 0x90:
  577. case 0xa0:
  578. dev_priv->card_type = NV_50;
  579. break;
  580. default:
  581. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  582. return -EINVAL;
  583. }
  584. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  585. dev_priv->card_type, reg0);
  586. /* map larger RAMIN aperture on NV40 cards */
  587. dev_priv->ramin = NULL;
  588. if (dev_priv->card_type >= NV_40) {
  589. int ramin_bar = 2;
  590. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  591. ramin_bar = 3;
  592. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  593. dev_priv->ramin = ioremap(
  594. pci_resource_start(dev->pdev, ramin_bar),
  595. dev_priv->ramin_size);
  596. if (!dev_priv->ramin) {
  597. NV_ERROR(dev, "Failed to init RAMIN mapping, "
  598. "limited instance memory available\n");
  599. }
  600. }
  601. /* On older cards (or if the above failed), create a map covering
  602. * the BAR0 PRAMIN aperture */
  603. if (!dev_priv->ramin) {
  604. dev_priv->ramin_size = 1 * 1024 * 1024;
  605. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  606. dev_priv->ramin_size);
  607. if (!dev_priv->ramin) {
  608. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  609. return -ENOMEM;
  610. }
  611. }
  612. nouveau_OF_copy_vbios_to_ramin(dev);
  613. /* Special flags */
  614. if (dev->pci_device == 0x01a0)
  615. dev_priv->flags |= NV_NFORCE;
  616. else if (dev->pci_device == 0x01f0)
  617. dev_priv->flags |= NV_NFORCE2;
  618. /* For kernel modesetting, init card now and bring up fbcon */
  619. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  620. int ret = nouveau_card_init(dev);
  621. if (ret)
  622. return ret;
  623. }
  624. return 0;
  625. }
  626. static void nouveau_close(struct drm_device *dev)
  627. {
  628. struct drm_nouveau_private *dev_priv = dev->dev_private;
  629. /* In the case of an error dev_priv may not be be allocated yet */
  630. if (dev_priv && dev_priv->card_type)
  631. nouveau_card_takedown(dev);
  632. }
  633. /* KMS: we need mmio at load time, not when the first drm client opens. */
  634. void nouveau_lastclose(struct drm_device *dev)
  635. {
  636. if (drm_core_check_feature(dev, DRIVER_MODESET))
  637. return;
  638. nouveau_close(dev);
  639. }
  640. int nouveau_unload(struct drm_device *dev)
  641. {
  642. struct drm_nouveau_private *dev_priv = dev->dev_private;
  643. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  644. if (dev_priv->card_type >= NV_50)
  645. nv50_display_destroy(dev);
  646. else
  647. nv04_display_destroy(dev);
  648. nouveau_close(dev);
  649. }
  650. iounmap(dev_priv->mmio);
  651. iounmap(dev_priv->ramin);
  652. kfree(dev_priv);
  653. dev->dev_private = NULL;
  654. return 0;
  655. }
  656. int
  657. nouveau_ioctl_card_init(struct drm_device *dev, void *data,
  658. struct drm_file *file_priv)
  659. {
  660. return nouveau_card_init(dev);
  661. }
  662. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  663. struct drm_file *file_priv)
  664. {
  665. struct drm_nouveau_private *dev_priv = dev->dev_private;
  666. struct drm_nouveau_getparam *getparam = data;
  667. NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
  668. switch (getparam->param) {
  669. case NOUVEAU_GETPARAM_CHIPSET_ID:
  670. getparam->value = dev_priv->chipset;
  671. break;
  672. case NOUVEAU_GETPARAM_PCI_VENDOR:
  673. getparam->value = dev->pci_vendor;
  674. break;
  675. case NOUVEAU_GETPARAM_PCI_DEVICE:
  676. getparam->value = dev->pci_device;
  677. break;
  678. case NOUVEAU_GETPARAM_BUS_TYPE:
  679. if (drm_device_is_agp(dev))
  680. getparam->value = NV_AGP;
  681. else if (drm_device_is_pcie(dev))
  682. getparam->value = NV_PCIE;
  683. else
  684. getparam->value = NV_PCI;
  685. break;
  686. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  687. getparam->value = dev_priv->fb_phys;
  688. break;
  689. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  690. getparam->value = dev_priv->gart_info.aper_base;
  691. break;
  692. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  693. if (dev->sg) {
  694. getparam->value = (unsigned long)dev->sg->virtual;
  695. } else {
  696. NV_ERROR(dev, "Requested PCIGART address, "
  697. "while no PCIGART was created\n");
  698. return -EINVAL;
  699. }
  700. break;
  701. case NOUVEAU_GETPARAM_FB_SIZE:
  702. getparam->value = dev_priv->fb_available_size;
  703. break;
  704. case NOUVEAU_GETPARAM_AGP_SIZE:
  705. getparam->value = dev_priv->gart_info.aper_size;
  706. break;
  707. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  708. getparam->value = dev_priv->vm_vram_base;
  709. break;
  710. default:
  711. NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
  712. return -EINVAL;
  713. }
  714. return 0;
  715. }
  716. int
  717. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  718. struct drm_file *file_priv)
  719. {
  720. struct drm_nouveau_setparam *setparam = data;
  721. NOUVEAU_CHECK_INITIALISED_WITH_RETURN;
  722. switch (setparam->param) {
  723. default:
  724. NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
  725. return -EINVAL;
  726. }
  727. return 0;
  728. }
  729. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  730. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  731. uint32_t reg, uint32_t mask, uint32_t val)
  732. {
  733. struct drm_nouveau_private *dev_priv = dev->dev_private;
  734. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  735. uint64_t start = ptimer->read(dev);
  736. do {
  737. if ((nv_rd32(dev, reg) & mask) == val)
  738. return true;
  739. } while (ptimer->read(dev) - start < timeout);
  740. return false;
  741. }
  742. /* Waits for PGRAPH to go completely idle */
  743. bool nouveau_wait_for_idle(struct drm_device *dev)
  744. {
  745. if (!nv_wait(NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  746. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  747. nv_rd32(dev, NV04_PGRAPH_STATUS));
  748. return false;
  749. }
  750. return true;
  751. }