sata_sil24.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /* sil24 fetches in chunks of 64bytes. The first block
  60. * contains the PRB and two SGEs. From the second block, it's
  61. * consisted of four SGEs and called SGT. Calculate the
  62. * number of SGTs that fit into one page.
  63. */
  64. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  65. + 2 * sizeof(struct sil24_sge),
  66. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  67. / (4 * sizeof(struct sil24_sge)),
  68. /* This will give us one unused SGEs for ATA. This extra SGE
  69. * will be used to store CDB for ATAPI devices.
  70. */
  71. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  72. /*
  73. * Global controller registers (128 bytes @ BAR0)
  74. */
  75. /* 32 bit regs */
  76. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  77. HOST_CTRL = 0x40,
  78. HOST_IRQ_STAT = 0x44,
  79. HOST_PHY_CFG = 0x48,
  80. HOST_BIST_CTRL = 0x50,
  81. HOST_BIST_PTRN = 0x54,
  82. HOST_BIST_STAT = 0x58,
  83. HOST_MEM_BIST_STAT = 0x5c,
  84. HOST_FLASH_CMD = 0x70,
  85. /* 8 bit regs */
  86. HOST_FLASH_DATA = 0x74,
  87. HOST_TRANSITION_DETECT = 0x75,
  88. HOST_GPIO_CTRL = 0x76,
  89. HOST_I2C_ADDR = 0x78, /* 32 bit */
  90. HOST_I2C_DATA = 0x7c,
  91. HOST_I2C_XFER_CNT = 0x7e,
  92. HOST_I2C_CTRL = 0x7f,
  93. /* HOST_SLOT_STAT bits */
  94. HOST_SSTAT_ATTN = (1 << 31),
  95. /* HOST_CTRL bits */
  96. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  97. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  98. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  99. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  100. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  101. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  102. /*
  103. * Port registers
  104. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  105. */
  106. PORT_REGS_SIZE = 0x2000,
  107. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  108. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  109. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  110. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  111. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  112. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  113. /* 32 bit regs */
  114. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  115. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  116. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  117. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  118. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  119. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  120. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  121. PORT_CMD_ERR = 0x1024, /* command error number */
  122. PORT_FIS_CFG = 0x1028,
  123. PORT_FIFO_THRES = 0x102c,
  124. /* 16 bit regs */
  125. PORT_DECODE_ERR_CNT = 0x1040,
  126. PORT_DECODE_ERR_THRESH = 0x1042,
  127. PORT_CRC_ERR_CNT = 0x1044,
  128. PORT_CRC_ERR_THRESH = 0x1046,
  129. PORT_HSHK_ERR_CNT = 0x1048,
  130. PORT_HSHK_ERR_THRESH = 0x104a,
  131. /* 32 bit regs */
  132. PORT_PHY_CFG = 0x1050,
  133. PORT_SLOT_STAT = 0x1800,
  134. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  135. PORT_CONTEXT = 0x1e04,
  136. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  137. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  138. PORT_SCONTROL = 0x1f00,
  139. PORT_SSTATUS = 0x1f04,
  140. PORT_SERROR = 0x1f08,
  141. PORT_SACTIVE = 0x1f0c,
  142. /* PORT_CTRL_STAT bits */
  143. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  144. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  145. PORT_CS_INIT = (1 << 2), /* port initialize */
  146. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  147. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  148. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  149. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  150. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  151. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  152. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  153. /* bits[11:0] are masked */
  154. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  155. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  156. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  157. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  158. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  159. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  160. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  161. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  162. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  163. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  164. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  165. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  166. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  167. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  168. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  169. /* bits[27:16] are unmasked (raw) */
  170. PORT_IRQ_RAW_SHIFT = 16,
  171. PORT_IRQ_MASKED_MASK = 0x7ff,
  172. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  173. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  174. PORT_IRQ_STEER_SHIFT = 30,
  175. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  176. /* PORT_CMD_ERR constants */
  177. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  178. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  179. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  180. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  181. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  182. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  183. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  184. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  185. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  186. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  187. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  188. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  189. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  190. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  191. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  192. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  193. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  194. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  195. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  196. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  197. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  198. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  199. /* bits of PRB control field */
  200. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  201. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  202. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  203. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  204. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  205. /* PRB protocol field */
  206. PRB_PROT_PACKET = (1 << 0),
  207. PRB_PROT_TCQ = (1 << 1),
  208. PRB_PROT_NCQ = (1 << 2),
  209. PRB_PROT_READ = (1 << 3),
  210. PRB_PROT_WRITE = (1 << 4),
  211. PRB_PROT_TRANSPARENT = (1 << 5),
  212. /*
  213. * Other constants
  214. */
  215. SGE_TRM = (1 << 31), /* Last SGE in chain */
  216. SGE_LNK = (1 << 30), /* linked list
  217. Points to SGT, not SGE */
  218. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  219. data address ignored */
  220. SIL24_MAX_CMDS = 31,
  221. /* board id */
  222. BID_SIL3124 = 0,
  223. BID_SIL3132 = 1,
  224. BID_SIL3131 = 2,
  225. /* host flags */
  226. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  227. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  228. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  229. ATA_FLAG_AN | ATA_FLAG_PMP,
  230. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  231. IRQ_STAT_4PORTS = 0xf,
  232. };
  233. struct sil24_ata_block {
  234. struct sil24_prb prb;
  235. struct sil24_sge sge[SIL24_MAX_SGE];
  236. };
  237. struct sil24_atapi_block {
  238. struct sil24_prb prb;
  239. u8 cdb[16];
  240. struct sil24_sge sge[SIL24_MAX_SGE];
  241. };
  242. union sil24_cmd_block {
  243. struct sil24_ata_block ata;
  244. struct sil24_atapi_block atapi;
  245. };
  246. static struct sil24_cerr_info {
  247. unsigned int err_mask, action;
  248. const char *desc;
  249. } sil24_cerr_db[] = {
  250. [0] = { AC_ERR_DEV, 0,
  251. "device error" },
  252. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  253. "device error via D2H FIS" },
  254. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  255. "device error via SDB FIS" },
  256. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  257. "error in data FIS" },
  258. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  259. "failed to transmit command FIS" },
  260. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  261. "protocol mismatch" },
  262. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  263. "data directon mismatch" },
  264. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  265. "ran out of SGEs while writing" },
  266. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  267. "ran out of SGEs while reading" },
  268. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  269. "invalid data directon for ATAPI CDB" },
  270. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  271. "SGT not on qword boundary" },
  272. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  273. "PCI target abort while fetching SGT" },
  274. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  275. "PCI master abort while fetching SGT" },
  276. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  277. "PCI parity error while fetching SGT" },
  278. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  279. "PRB not on qword boundary" },
  280. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  281. "PCI target abort while fetching PRB" },
  282. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  283. "PCI master abort while fetching PRB" },
  284. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  285. "PCI parity error while fetching PRB" },
  286. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  287. "undefined error while transferring data" },
  288. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  289. "PCI target abort while transferring data" },
  290. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  291. "PCI master abort while transferring data" },
  292. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  293. "PCI parity error while transferring data" },
  294. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  295. "FIS received while sending service FIS" },
  296. };
  297. /*
  298. * ap->private_data
  299. *
  300. * The preview driver always returned 0 for status. We emulate it
  301. * here from the previous interrupt.
  302. */
  303. struct sil24_port_priv {
  304. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  305. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  306. int do_port_rst;
  307. };
  308. static void sil24_dev_config(struct ata_device *dev);
  309. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  310. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  311. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  312. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  313. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  314. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  315. static void sil24_pmp_attach(struct ata_port *ap);
  316. static void sil24_pmp_detach(struct ata_port *ap);
  317. static void sil24_freeze(struct ata_port *ap);
  318. static void sil24_thaw(struct ata_port *ap);
  319. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  320. unsigned long deadline);
  321. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  322. unsigned long deadline);
  323. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  324. unsigned long deadline);
  325. static void sil24_error_handler(struct ata_port *ap);
  326. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  327. static int sil24_port_start(struct ata_port *ap);
  328. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  329. #ifdef CONFIG_PM
  330. static int sil24_pci_device_resume(struct pci_dev *pdev);
  331. static int sil24_port_resume(struct ata_port *ap);
  332. #endif
  333. static const struct pci_device_id sil24_pci_tbl[] = {
  334. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  335. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  336. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  337. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  338. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  339. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  340. { } /* terminate list */
  341. };
  342. static struct pci_driver sil24_pci_driver = {
  343. .name = DRV_NAME,
  344. .id_table = sil24_pci_tbl,
  345. .probe = sil24_init_one,
  346. .remove = ata_pci_remove_one,
  347. #ifdef CONFIG_PM
  348. .suspend = ata_pci_device_suspend,
  349. .resume = sil24_pci_device_resume,
  350. #endif
  351. };
  352. static struct scsi_host_template sil24_sht = {
  353. ATA_NCQ_SHT(DRV_NAME),
  354. .can_queue = SIL24_MAX_CMDS,
  355. .sg_tablesize = SIL24_MAX_SGE,
  356. .dma_boundary = ATA_DMA_BOUNDARY,
  357. };
  358. static struct ata_port_operations sil24_ops = {
  359. .inherits = &sata_pmp_port_ops,
  360. .qc_defer = sil24_qc_defer,
  361. .qc_prep = sil24_qc_prep,
  362. .qc_issue = sil24_qc_issue,
  363. .qc_fill_rtf = sil24_qc_fill_rtf,
  364. .freeze = sil24_freeze,
  365. .thaw = sil24_thaw,
  366. .softreset = sil24_softreset,
  367. .hardreset = sil24_hardreset,
  368. .pmp_softreset = sil24_softreset,
  369. .pmp_hardreset = sil24_pmp_hardreset,
  370. .error_handler = sil24_error_handler,
  371. .post_internal_cmd = sil24_post_internal_cmd,
  372. .dev_config = sil24_dev_config,
  373. .scr_read = sil24_scr_read,
  374. .scr_write = sil24_scr_write,
  375. .pmp_attach = sil24_pmp_attach,
  376. .pmp_detach = sil24_pmp_detach,
  377. .port_start = sil24_port_start,
  378. #ifdef CONFIG_PM
  379. .port_resume = sil24_port_resume,
  380. #endif
  381. };
  382. /*
  383. * Use bits 30-31 of port_flags to encode available port numbers.
  384. * Current maxium is 4.
  385. */
  386. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  387. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  388. static const struct ata_port_info sil24_port_info[] = {
  389. /* sil_3124 */
  390. {
  391. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  392. SIL24_FLAG_PCIX_IRQ_WOC,
  393. .pio_mask = 0x1f, /* pio0-4 */
  394. .mwdma_mask = 0x07, /* mwdma0-2 */
  395. .udma_mask = ATA_UDMA5, /* udma0-5 */
  396. .port_ops = &sil24_ops,
  397. },
  398. /* sil_3132 */
  399. {
  400. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  401. .pio_mask = 0x1f, /* pio0-4 */
  402. .mwdma_mask = 0x07, /* mwdma0-2 */
  403. .udma_mask = ATA_UDMA5, /* udma0-5 */
  404. .port_ops = &sil24_ops,
  405. },
  406. /* sil_3131/sil_3531 */
  407. {
  408. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  409. .pio_mask = 0x1f, /* pio0-4 */
  410. .mwdma_mask = 0x07, /* mwdma0-2 */
  411. .udma_mask = ATA_UDMA5, /* udma0-5 */
  412. .port_ops = &sil24_ops,
  413. },
  414. };
  415. static int sil24_tag(int tag)
  416. {
  417. if (unlikely(ata_tag_internal(tag)))
  418. return 0;
  419. return tag;
  420. }
  421. static unsigned long sil24_port_offset(struct ata_port *ap)
  422. {
  423. return ap->port_no * PORT_REGS_SIZE;
  424. }
  425. static void __iomem *sil24_port_base(struct ata_port *ap)
  426. {
  427. return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
  428. }
  429. static void sil24_dev_config(struct ata_device *dev)
  430. {
  431. void __iomem *port = sil24_port_base(dev->link->ap);
  432. if (dev->cdb_len == 16)
  433. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  434. else
  435. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  436. }
  437. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  438. {
  439. void __iomem *port = sil24_port_base(ap);
  440. struct sil24_prb __iomem *prb;
  441. u8 fis[6 * 4];
  442. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  443. memcpy_fromio(fis, prb->fis, sizeof(fis));
  444. ata_tf_from_fis(fis, tf);
  445. }
  446. static int sil24_scr_map[] = {
  447. [SCR_CONTROL] = 0,
  448. [SCR_STATUS] = 1,
  449. [SCR_ERROR] = 2,
  450. [SCR_ACTIVE] = 3,
  451. };
  452. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  453. {
  454. void __iomem *scr_addr = sil24_port_base(ap) + PORT_SCONTROL;
  455. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  456. void __iomem *addr;
  457. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  458. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  459. return 0;
  460. }
  461. return -EINVAL;
  462. }
  463. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  464. {
  465. void __iomem *scr_addr = sil24_port_base(ap) + PORT_SCONTROL;
  466. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  467. void __iomem *addr;
  468. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  469. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  470. return 0;
  471. }
  472. return -EINVAL;
  473. }
  474. static void sil24_config_port(struct ata_port *ap)
  475. {
  476. void __iomem *port = sil24_port_base(ap);
  477. /* configure IRQ WoC */
  478. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  479. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  480. else
  481. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  482. /* zero error counters. */
  483. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  484. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  485. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  486. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  487. writel(0x0000, port + PORT_CRC_ERR_CNT);
  488. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  489. /* always use 64bit activation */
  490. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  491. /* clear port multiplier enable and resume bits */
  492. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  493. }
  494. static void sil24_config_pmp(struct ata_port *ap, int attached)
  495. {
  496. void __iomem *port = sil24_port_base(ap);
  497. if (attached)
  498. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  499. else
  500. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  501. }
  502. static void sil24_clear_pmp(struct ata_port *ap)
  503. {
  504. void __iomem *port = sil24_port_base(ap);
  505. int i;
  506. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  507. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  508. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  509. writel(0, pmp_base + PORT_PMP_STATUS);
  510. writel(0, pmp_base + PORT_PMP_QACTIVE);
  511. }
  512. }
  513. static int sil24_init_port(struct ata_port *ap)
  514. {
  515. void __iomem *port = sil24_port_base(ap);
  516. struct sil24_port_priv *pp = ap->private_data;
  517. u32 tmp;
  518. /* clear PMP error status */
  519. if (sata_pmp_attached(ap))
  520. sil24_clear_pmp(ap);
  521. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  522. ata_wait_register(port + PORT_CTRL_STAT,
  523. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  524. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  525. PORT_CS_RDY, 0, 10, 100);
  526. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  527. pp->do_port_rst = 1;
  528. ap->link.eh_context.i.action |= ATA_EH_RESET;
  529. return -EIO;
  530. }
  531. return 0;
  532. }
  533. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  534. const struct ata_taskfile *tf,
  535. int is_cmd, u32 ctrl,
  536. unsigned long timeout_msec)
  537. {
  538. void __iomem *port = sil24_port_base(ap);
  539. struct sil24_port_priv *pp = ap->private_data;
  540. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  541. dma_addr_t paddr = pp->cmd_block_dma;
  542. u32 irq_enabled, irq_mask, irq_stat;
  543. int rc;
  544. prb->ctrl = cpu_to_le16(ctrl);
  545. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  546. /* temporarily plug completion and error interrupts */
  547. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  548. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  549. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  550. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  551. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  552. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  553. 10, timeout_msec);
  554. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  555. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  556. if (irq_stat & PORT_IRQ_COMPLETE)
  557. rc = 0;
  558. else {
  559. /* force port into known state */
  560. sil24_init_port(ap);
  561. if (irq_stat & PORT_IRQ_ERROR)
  562. rc = -EIO;
  563. else
  564. rc = -EBUSY;
  565. }
  566. /* restore IRQ enabled */
  567. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  568. return rc;
  569. }
  570. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  571. unsigned long deadline)
  572. {
  573. struct ata_port *ap = link->ap;
  574. int pmp = sata_srst_pmp(link);
  575. unsigned long timeout_msec = 0;
  576. struct ata_taskfile tf;
  577. const char *reason;
  578. int rc;
  579. DPRINTK("ENTER\n");
  580. if (ata_link_offline(link)) {
  581. DPRINTK("PHY reports no device\n");
  582. *class = ATA_DEV_NONE;
  583. goto out;
  584. }
  585. /* put the port into known state */
  586. if (sil24_init_port(ap)) {
  587. reason = "port not ready";
  588. goto err;
  589. }
  590. /* do SRST */
  591. if (time_after(deadline, jiffies))
  592. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  593. ata_tf_init(link->device, &tf); /* doesn't really matter */
  594. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  595. timeout_msec);
  596. if (rc == -EBUSY) {
  597. reason = "timeout";
  598. goto err;
  599. } else if (rc) {
  600. reason = "SRST command error";
  601. goto err;
  602. }
  603. sil24_read_tf(ap, 0, &tf);
  604. *class = ata_dev_classify(&tf);
  605. if (*class == ATA_DEV_UNKNOWN)
  606. *class = ATA_DEV_NONE;
  607. out:
  608. DPRINTK("EXIT, class=%u\n", *class);
  609. return 0;
  610. err:
  611. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  612. return -EIO;
  613. }
  614. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  615. unsigned long deadline)
  616. {
  617. struct ata_port *ap = link->ap;
  618. void __iomem *port = sil24_port_base(ap);
  619. struct sil24_port_priv *pp = ap->private_data;
  620. int did_port_rst = 0;
  621. const char *reason;
  622. int tout_msec, rc;
  623. u32 tmp;
  624. retry:
  625. /* Sometimes, DEV_RST is not enough to recover the controller.
  626. * This happens often after PM DMA CS errata.
  627. */
  628. if (pp->do_port_rst) {
  629. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  630. "state, performing PORT_RST\n");
  631. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  632. msleep(10);
  633. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  634. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  635. 10, 5000);
  636. /* restore port configuration */
  637. sil24_config_port(ap);
  638. sil24_config_pmp(ap, ap->nr_pmp_links);
  639. pp->do_port_rst = 0;
  640. did_port_rst = 1;
  641. }
  642. /* sil24 does the right thing(tm) without any protection */
  643. sata_set_spd(link);
  644. tout_msec = 100;
  645. if (ata_link_online(link))
  646. tout_msec = 5000;
  647. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  648. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  649. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  650. tout_msec);
  651. /* SStatus oscillates between zero and valid status after
  652. * DEV_RST, debounce it.
  653. */
  654. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  655. if (rc) {
  656. reason = "PHY debouncing failed";
  657. goto err;
  658. }
  659. if (tmp & PORT_CS_DEV_RST) {
  660. if (ata_link_offline(link))
  661. return 0;
  662. reason = "link not ready";
  663. goto err;
  664. }
  665. /* Sil24 doesn't store signature FIS after hardreset, so we
  666. * can't wait for BSY to clear. Some devices take a long time
  667. * to get ready and those devices will choke if we don't wait
  668. * for BSY clearance here. Tell libata to perform follow-up
  669. * softreset.
  670. */
  671. return -EAGAIN;
  672. err:
  673. if (!did_port_rst) {
  674. pp->do_port_rst = 1;
  675. goto retry;
  676. }
  677. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  678. return -EIO;
  679. }
  680. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  681. struct sil24_sge *sge)
  682. {
  683. struct scatterlist *sg;
  684. struct sil24_sge *last_sge = NULL;
  685. unsigned int si;
  686. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  687. sge->addr = cpu_to_le64(sg_dma_address(sg));
  688. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  689. sge->flags = 0;
  690. last_sge = sge;
  691. sge++;
  692. }
  693. last_sge->flags = cpu_to_le32(SGE_TRM);
  694. }
  695. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  696. {
  697. struct ata_link *link = qc->dev->link;
  698. struct ata_port *ap = link->ap;
  699. u8 prot = qc->tf.protocol;
  700. /*
  701. * There is a bug in the chip:
  702. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  703. * If the host issues a read request for LRAM and SActive registers
  704. * while active commands are available in the port, PRB/SGT data in
  705. * the LRAM can become corrupted. This issue applies only when
  706. * reading from, but not writing to, the LRAM.
  707. *
  708. * Therefore, reading LRAM when there is no particular error [and
  709. * other commands may be outstanding] is prohibited.
  710. *
  711. * To avoid this bug there are two situations where a command must run
  712. * exclusive of any other commands on the port:
  713. *
  714. * - ATAPI commands which check the sense data
  715. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  716. * set.
  717. *
  718. */
  719. int is_excl = (ata_is_atapi(prot) ||
  720. (qc->flags & ATA_QCFLAG_RESULT_TF));
  721. if (unlikely(ap->excl_link)) {
  722. if (link == ap->excl_link) {
  723. if (ap->nr_active_links)
  724. return ATA_DEFER_PORT;
  725. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  726. } else
  727. return ATA_DEFER_PORT;
  728. } else if (unlikely(is_excl)) {
  729. ap->excl_link = link;
  730. if (ap->nr_active_links)
  731. return ATA_DEFER_PORT;
  732. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  733. }
  734. return ata_std_qc_defer(qc);
  735. }
  736. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  737. {
  738. struct ata_port *ap = qc->ap;
  739. struct sil24_port_priv *pp = ap->private_data;
  740. union sil24_cmd_block *cb;
  741. struct sil24_prb *prb;
  742. struct sil24_sge *sge;
  743. u16 ctrl = 0;
  744. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  745. if (!ata_is_atapi(qc->tf.protocol)) {
  746. prb = &cb->ata.prb;
  747. sge = cb->ata.sge;
  748. } else {
  749. prb = &cb->atapi.prb;
  750. sge = cb->atapi.sge;
  751. memset(cb->atapi.cdb, 0, 32);
  752. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  753. if (ata_is_data(qc->tf.protocol)) {
  754. if (qc->tf.flags & ATA_TFLAG_WRITE)
  755. ctrl = PRB_CTRL_PACKET_WRITE;
  756. else
  757. ctrl = PRB_CTRL_PACKET_READ;
  758. }
  759. }
  760. prb->ctrl = cpu_to_le16(ctrl);
  761. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  762. if (qc->flags & ATA_QCFLAG_DMAMAP)
  763. sil24_fill_sg(qc, sge);
  764. }
  765. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  766. {
  767. struct ata_port *ap = qc->ap;
  768. struct sil24_port_priv *pp = ap->private_data;
  769. void __iomem *port = sil24_port_base(ap);
  770. unsigned int tag = sil24_tag(qc->tag);
  771. dma_addr_t paddr;
  772. void __iomem *activate;
  773. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  774. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  775. writel((u32)paddr, activate);
  776. writel((u64)paddr >> 32, activate + 4);
  777. return 0;
  778. }
  779. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  780. {
  781. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  782. return true;
  783. }
  784. static void sil24_pmp_attach(struct ata_port *ap)
  785. {
  786. sil24_config_pmp(ap, 1);
  787. sil24_init_port(ap);
  788. }
  789. static void sil24_pmp_detach(struct ata_port *ap)
  790. {
  791. sil24_init_port(ap);
  792. sil24_config_pmp(ap, 0);
  793. }
  794. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  795. unsigned long deadline)
  796. {
  797. int rc;
  798. rc = sil24_init_port(link->ap);
  799. if (rc) {
  800. ata_link_printk(link, KERN_ERR,
  801. "hardreset failed (port not ready)\n");
  802. return rc;
  803. }
  804. return sata_std_hardreset(link, class, deadline);
  805. }
  806. static void sil24_freeze(struct ata_port *ap)
  807. {
  808. void __iomem *port = sil24_port_base(ap);
  809. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  810. * PORT_IRQ_ENABLE instead.
  811. */
  812. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  813. }
  814. static void sil24_thaw(struct ata_port *ap)
  815. {
  816. void __iomem *port = sil24_port_base(ap);
  817. u32 tmp;
  818. /* clear IRQ */
  819. tmp = readl(port + PORT_IRQ_STAT);
  820. writel(tmp, port + PORT_IRQ_STAT);
  821. /* turn IRQ back on */
  822. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  823. }
  824. static void sil24_error_intr(struct ata_port *ap)
  825. {
  826. void __iomem *port = sil24_port_base(ap);
  827. struct sil24_port_priv *pp = ap->private_data;
  828. struct ata_queued_cmd *qc = NULL;
  829. struct ata_link *link;
  830. struct ata_eh_info *ehi;
  831. int abort = 0, freeze = 0;
  832. u32 irq_stat;
  833. /* on error, we need to clear IRQ explicitly */
  834. irq_stat = readl(port + PORT_IRQ_STAT);
  835. writel(irq_stat, port + PORT_IRQ_STAT);
  836. /* first, analyze and record host port events */
  837. link = &ap->link;
  838. ehi = &link->eh_info;
  839. ata_ehi_clear_desc(ehi);
  840. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  841. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  842. ata_ehi_push_desc(ehi, "SDB notify");
  843. sata_async_notification(ap);
  844. }
  845. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  846. ata_ehi_hotplugged(ehi);
  847. ata_ehi_push_desc(ehi, "%s",
  848. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  849. "PHY RDY changed" : "device exchanged");
  850. freeze = 1;
  851. }
  852. if (irq_stat & PORT_IRQ_UNK_FIS) {
  853. ehi->err_mask |= AC_ERR_HSM;
  854. ehi->action |= ATA_EH_RESET;
  855. ata_ehi_push_desc(ehi, "unknown FIS");
  856. freeze = 1;
  857. }
  858. /* deal with command error */
  859. if (irq_stat & PORT_IRQ_ERROR) {
  860. struct sil24_cerr_info *ci = NULL;
  861. unsigned int err_mask = 0, action = 0;
  862. u32 context, cerr;
  863. int pmp;
  864. abort = 1;
  865. /* DMA Context Switch Failure in Port Multiplier Mode
  866. * errata. If we have active commands to 3 or more
  867. * devices, any error condition on active devices can
  868. * corrupt DMA context switching.
  869. */
  870. if (ap->nr_active_links >= 3) {
  871. ehi->err_mask |= AC_ERR_OTHER;
  872. ehi->action |= ATA_EH_RESET;
  873. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  874. pp->do_port_rst = 1;
  875. freeze = 1;
  876. }
  877. /* find out the offending link and qc */
  878. if (sata_pmp_attached(ap)) {
  879. context = readl(port + PORT_CONTEXT);
  880. pmp = (context >> 5) & 0xf;
  881. if (pmp < ap->nr_pmp_links) {
  882. link = &ap->pmp_link[pmp];
  883. ehi = &link->eh_info;
  884. qc = ata_qc_from_tag(ap, link->active_tag);
  885. ata_ehi_clear_desc(ehi);
  886. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  887. irq_stat);
  888. } else {
  889. err_mask |= AC_ERR_HSM;
  890. action |= ATA_EH_RESET;
  891. freeze = 1;
  892. }
  893. } else
  894. qc = ata_qc_from_tag(ap, link->active_tag);
  895. /* analyze CMD_ERR */
  896. cerr = readl(port + PORT_CMD_ERR);
  897. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  898. ci = &sil24_cerr_db[cerr];
  899. if (ci && ci->desc) {
  900. err_mask |= ci->err_mask;
  901. action |= ci->action;
  902. if (action & ATA_EH_RESET)
  903. freeze = 1;
  904. ata_ehi_push_desc(ehi, "%s", ci->desc);
  905. } else {
  906. err_mask |= AC_ERR_OTHER;
  907. action |= ATA_EH_RESET;
  908. freeze = 1;
  909. ata_ehi_push_desc(ehi, "unknown command error %d",
  910. cerr);
  911. }
  912. /* record error info */
  913. if (qc)
  914. qc->err_mask |= err_mask;
  915. else
  916. ehi->err_mask |= err_mask;
  917. ehi->action |= action;
  918. /* if PMP, resume */
  919. if (sata_pmp_attached(ap))
  920. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  921. }
  922. /* freeze or abort */
  923. if (freeze)
  924. ata_port_freeze(ap);
  925. else if (abort) {
  926. if (qc)
  927. ata_link_abort(qc->dev->link);
  928. else
  929. ata_port_abort(ap);
  930. }
  931. }
  932. static inline void sil24_host_intr(struct ata_port *ap)
  933. {
  934. void __iomem *port = sil24_port_base(ap);
  935. u32 slot_stat, qc_active;
  936. int rc;
  937. /* If PCIX_IRQ_WOC, there's an inherent race window between
  938. * clearing IRQ pending status and reading PORT_SLOT_STAT
  939. * which may cause spurious interrupts afterwards. This is
  940. * unavoidable and much better than losing interrupts which
  941. * happens if IRQ pending is cleared after reading
  942. * PORT_SLOT_STAT.
  943. */
  944. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  945. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  946. slot_stat = readl(port + PORT_SLOT_STAT);
  947. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  948. sil24_error_intr(ap);
  949. return;
  950. }
  951. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  952. rc = ata_qc_complete_multiple(ap, qc_active);
  953. if (rc > 0)
  954. return;
  955. if (rc < 0) {
  956. struct ata_eh_info *ehi = &ap->link.eh_info;
  957. ehi->err_mask |= AC_ERR_HSM;
  958. ehi->action |= ATA_EH_RESET;
  959. ata_port_freeze(ap);
  960. return;
  961. }
  962. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  963. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  964. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  965. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  966. slot_stat, ap->link.active_tag, ap->link.sactive);
  967. }
  968. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  969. {
  970. struct ata_host *host = dev_instance;
  971. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  972. unsigned handled = 0;
  973. u32 status;
  974. int i;
  975. status = readl(host_base + HOST_IRQ_STAT);
  976. if (status == 0xffffffff) {
  977. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  978. "PCI fault or device removal?\n");
  979. goto out;
  980. }
  981. if (!(status & IRQ_STAT_4PORTS))
  982. goto out;
  983. spin_lock(&host->lock);
  984. for (i = 0; i < host->n_ports; i++)
  985. if (status & (1 << i)) {
  986. struct ata_port *ap = host->ports[i];
  987. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  988. sil24_host_intr(ap);
  989. handled++;
  990. } else
  991. printk(KERN_ERR DRV_NAME
  992. ": interrupt from disabled port %d\n", i);
  993. }
  994. spin_unlock(&host->lock);
  995. out:
  996. return IRQ_RETVAL(handled);
  997. }
  998. static void sil24_error_handler(struct ata_port *ap)
  999. {
  1000. struct sil24_port_priv *pp = ap->private_data;
  1001. if (sil24_init_port(ap))
  1002. ata_eh_freeze_port(ap);
  1003. sata_pmp_error_handler(ap);
  1004. pp->do_port_rst = 0;
  1005. }
  1006. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1007. {
  1008. struct ata_port *ap = qc->ap;
  1009. /* make DMA engine forget about the failed command */
  1010. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1011. ata_eh_freeze_port(ap);
  1012. }
  1013. static int sil24_port_start(struct ata_port *ap)
  1014. {
  1015. struct device *dev = ap->host->dev;
  1016. struct sil24_port_priv *pp;
  1017. union sil24_cmd_block *cb;
  1018. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1019. dma_addr_t cb_dma;
  1020. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1021. if (!pp)
  1022. return -ENOMEM;
  1023. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1024. if (!cb)
  1025. return -ENOMEM;
  1026. memset(cb, 0, cb_size);
  1027. pp->cmd_block = cb;
  1028. pp->cmd_block_dma = cb_dma;
  1029. ap->private_data = pp;
  1030. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1031. ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
  1032. return 0;
  1033. }
  1034. static void sil24_init_controller(struct ata_host *host)
  1035. {
  1036. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1037. u32 tmp;
  1038. int i;
  1039. /* GPIO off */
  1040. writel(0, host_base + HOST_FLASH_CMD);
  1041. /* clear global reset & mask interrupts during initialization */
  1042. writel(0, host_base + HOST_CTRL);
  1043. /* init ports */
  1044. for (i = 0; i < host->n_ports; i++) {
  1045. struct ata_port *ap = host->ports[i];
  1046. void __iomem *port = sil24_port_base(ap);
  1047. /* Initial PHY setting */
  1048. writel(0x20c, port + PORT_PHY_CFG);
  1049. /* Clear port RST */
  1050. tmp = readl(port + PORT_CTRL_STAT);
  1051. if (tmp & PORT_CS_PORT_RST) {
  1052. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1053. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1054. PORT_CS_PORT_RST,
  1055. PORT_CS_PORT_RST, 10, 100);
  1056. if (tmp & PORT_CS_PORT_RST)
  1057. dev_printk(KERN_ERR, host->dev,
  1058. "failed to clear port RST\n");
  1059. }
  1060. /* configure port */
  1061. sil24_config_port(ap);
  1062. }
  1063. /* Turn on interrupts */
  1064. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1065. }
  1066. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1067. {
  1068. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1069. static int printed_version;
  1070. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1071. const struct ata_port_info *ppi[] = { &pi, NULL };
  1072. void __iomem * const *iomap;
  1073. struct ata_host *host;
  1074. int rc;
  1075. u32 tmp;
  1076. /* cause link error if sil24_cmd_block is sized wrongly */
  1077. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1078. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1079. if (!printed_version++)
  1080. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1081. /* acquire resources */
  1082. rc = pcim_enable_device(pdev);
  1083. if (rc)
  1084. return rc;
  1085. rc = pcim_iomap_regions(pdev,
  1086. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1087. DRV_NAME);
  1088. if (rc)
  1089. return rc;
  1090. iomap = pcim_iomap_table(pdev);
  1091. /* apply workaround for completion IRQ loss on PCI-X errata */
  1092. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1093. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1094. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1095. dev_printk(KERN_INFO, &pdev->dev,
  1096. "Applying completion IRQ loss on PCI-X "
  1097. "errata fix\n");
  1098. else
  1099. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1100. }
  1101. /* allocate and fill host */
  1102. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1103. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1104. if (!host)
  1105. return -ENOMEM;
  1106. host->iomap = iomap;
  1107. /* configure and activate the device */
  1108. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1109. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1110. if (rc) {
  1111. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1112. if (rc) {
  1113. dev_printk(KERN_ERR, &pdev->dev,
  1114. "64-bit DMA enable failed\n");
  1115. return rc;
  1116. }
  1117. }
  1118. } else {
  1119. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1120. if (rc) {
  1121. dev_printk(KERN_ERR, &pdev->dev,
  1122. "32-bit DMA enable failed\n");
  1123. return rc;
  1124. }
  1125. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1126. if (rc) {
  1127. dev_printk(KERN_ERR, &pdev->dev,
  1128. "32-bit consistent DMA enable failed\n");
  1129. return rc;
  1130. }
  1131. }
  1132. sil24_init_controller(host);
  1133. pci_set_master(pdev);
  1134. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1135. &sil24_sht);
  1136. }
  1137. #ifdef CONFIG_PM
  1138. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1139. {
  1140. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1141. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1142. int rc;
  1143. rc = ata_pci_device_do_resume(pdev);
  1144. if (rc)
  1145. return rc;
  1146. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1147. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1148. sil24_init_controller(host);
  1149. ata_host_resume(host);
  1150. return 0;
  1151. }
  1152. static int sil24_port_resume(struct ata_port *ap)
  1153. {
  1154. sil24_config_pmp(ap, ap->nr_pmp_links);
  1155. return 0;
  1156. }
  1157. #endif
  1158. static int __init sil24_init(void)
  1159. {
  1160. return pci_register_driver(&sil24_pci_driver);
  1161. }
  1162. static void __exit sil24_exit(void)
  1163. {
  1164. pci_unregister_driver(&sil24_pci_driver);
  1165. }
  1166. MODULE_AUTHOR("Tejun Heo");
  1167. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1168. MODULE_LICENSE("GPL");
  1169. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1170. module_init(sil24_init);
  1171. module_exit(sil24_exit);