imx53.dtsi 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx53-pinfunc.h"
  14. / {
  15. aliases {
  16. gpio0 = &gpio1;
  17. gpio1 = &gpio2;
  18. gpio2 = &gpio3;
  19. gpio3 = &gpio4;
  20. gpio4 = &gpio5;
  21. gpio5 = &gpio6;
  22. gpio6 = &gpio7;
  23. i2c0 = &i2c1;
  24. i2c1 = &i2c2;
  25. i2c2 = &i2c3;
  26. serial0 = &uart1;
  27. serial1 = &uart2;
  28. serial2 = &uart3;
  29. serial3 = &uart4;
  30. serial4 = &uart5;
  31. spi0 = &ecspi1;
  32. spi1 = &ecspi2;
  33. spi2 = &cspi;
  34. };
  35. cpus {
  36. #address-cells = <1>;
  37. #size-cells = <0>;
  38. cpu@0 {
  39. device_type = "cpu";
  40. compatible = "arm,cortex-a8";
  41. reg = <0x0>;
  42. };
  43. };
  44. tzic: tz-interrupt-controller@0fffc000 {
  45. compatible = "fsl,imx53-tzic", "fsl,tzic";
  46. interrupt-controller;
  47. #interrupt-cells = <1>;
  48. reg = <0x0fffc000 0x4000>;
  49. };
  50. clocks {
  51. #address-cells = <1>;
  52. #size-cells = <0>;
  53. ckil {
  54. compatible = "fsl,imx-ckil", "fixed-clock";
  55. clock-frequency = <32768>;
  56. };
  57. ckih1 {
  58. compatible = "fsl,imx-ckih1", "fixed-clock";
  59. clock-frequency = <22579200>;
  60. };
  61. ckih2 {
  62. compatible = "fsl,imx-ckih2", "fixed-clock";
  63. clock-frequency = <0>;
  64. };
  65. osc {
  66. compatible = "fsl,imx-osc", "fixed-clock";
  67. clock-frequency = <24000000>;
  68. };
  69. };
  70. soc {
  71. #address-cells = <1>;
  72. #size-cells = <1>;
  73. compatible = "simple-bus";
  74. interrupt-parent = <&tzic>;
  75. ranges;
  76. ipu: ipu@18000000 {
  77. #crtc-cells = <1>;
  78. compatible = "fsl,imx53-ipu";
  79. reg = <0x18000000 0x080000000>;
  80. interrupts = <11 10>;
  81. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  82. clock-names = "bus", "di0", "di1";
  83. resets = <&src 2>;
  84. };
  85. aips@50000000 { /* AIPS1 */
  86. compatible = "fsl,aips-bus", "simple-bus";
  87. #address-cells = <1>;
  88. #size-cells = <1>;
  89. reg = <0x50000000 0x10000000>;
  90. ranges;
  91. spba@50000000 {
  92. compatible = "fsl,spba-bus", "simple-bus";
  93. #address-cells = <1>;
  94. #size-cells = <1>;
  95. reg = <0x50000000 0x40000>;
  96. ranges;
  97. esdhc1: esdhc@50004000 {
  98. compatible = "fsl,imx53-esdhc";
  99. reg = <0x50004000 0x4000>;
  100. interrupts = <1>;
  101. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  102. clock-names = "ipg", "ahb", "per";
  103. bus-width = <4>;
  104. status = "disabled";
  105. };
  106. esdhc2: esdhc@50008000 {
  107. compatible = "fsl,imx53-esdhc";
  108. reg = <0x50008000 0x4000>;
  109. interrupts = <2>;
  110. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  111. clock-names = "ipg", "ahb", "per";
  112. bus-width = <4>;
  113. status = "disabled";
  114. };
  115. uart3: serial@5000c000 {
  116. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  117. reg = <0x5000c000 0x4000>;
  118. interrupts = <33>;
  119. clocks = <&clks 32>, <&clks 33>;
  120. clock-names = "ipg", "per";
  121. status = "disabled";
  122. };
  123. ecspi1: ecspi@50010000 {
  124. #address-cells = <1>;
  125. #size-cells = <0>;
  126. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  127. reg = <0x50010000 0x4000>;
  128. interrupts = <36>;
  129. clocks = <&clks 51>, <&clks 52>;
  130. clock-names = "ipg", "per";
  131. status = "disabled";
  132. };
  133. ssi2: ssi@50014000 {
  134. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  135. reg = <0x50014000 0x4000>;
  136. interrupts = <30>;
  137. clocks = <&clks 49>;
  138. fsl,fifo-depth = <15>;
  139. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  140. status = "disabled";
  141. };
  142. esdhc3: esdhc@50020000 {
  143. compatible = "fsl,imx53-esdhc";
  144. reg = <0x50020000 0x4000>;
  145. interrupts = <3>;
  146. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  147. clock-names = "ipg", "ahb", "per";
  148. bus-width = <4>;
  149. status = "disabled";
  150. };
  151. esdhc4: esdhc@50024000 {
  152. compatible = "fsl,imx53-esdhc";
  153. reg = <0x50024000 0x4000>;
  154. interrupts = <4>;
  155. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  156. clock-names = "ipg", "ahb", "per";
  157. bus-width = <4>;
  158. status = "disabled";
  159. };
  160. };
  161. usbphy0: usbphy@0 {
  162. compatible = "usb-nop-xceiv";
  163. clocks = <&clks 124>;
  164. clock-names = "main_clk";
  165. status = "okay";
  166. };
  167. usbphy1: usbphy@1 {
  168. compatible = "usb-nop-xceiv";
  169. clocks = <&clks 125>;
  170. clock-names = "main_clk";
  171. status = "okay";
  172. };
  173. usbotg: usb@53f80000 {
  174. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  175. reg = <0x53f80000 0x0200>;
  176. interrupts = <18>;
  177. clocks = <&clks 108>;
  178. fsl,usbmisc = <&usbmisc 0>;
  179. fsl,usbphy = <&usbphy0>;
  180. status = "disabled";
  181. };
  182. usbh1: usb@53f80200 {
  183. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  184. reg = <0x53f80200 0x0200>;
  185. interrupts = <14>;
  186. clocks = <&clks 108>;
  187. fsl,usbmisc = <&usbmisc 1>;
  188. fsl,usbphy = <&usbphy1>;
  189. status = "disabled";
  190. };
  191. usbh2: usb@53f80400 {
  192. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  193. reg = <0x53f80400 0x0200>;
  194. interrupts = <16>;
  195. clocks = <&clks 108>;
  196. fsl,usbmisc = <&usbmisc 2>;
  197. status = "disabled";
  198. };
  199. usbh3: usb@53f80600 {
  200. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  201. reg = <0x53f80600 0x0200>;
  202. interrupts = <17>;
  203. clocks = <&clks 108>;
  204. fsl,usbmisc = <&usbmisc 3>;
  205. status = "disabled";
  206. };
  207. usbmisc: usbmisc@53f80800 {
  208. #index-cells = <1>;
  209. compatible = "fsl,imx53-usbmisc";
  210. reg = <0x53f80800 0x200>;
  211. clocks = <&clks 108>;
  212. };
  213. gpio1: gpio@53f84000 {
  214. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  215. reg = <0x53f84000 0x4000>;
  216. interrupts = <50 51>;
  217. gpio-controller;
  218. #gpio-cells = <2>;
  219. interrupt-controller;
  220. #interrupt-cells = <2>;
  221. };
  222. gpio2: gpio@53f88000 {
  223. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  224. reg = <0x53f88000 0x4000>;
  225. interrupts = <52 53>;
  226. gpio-controller;
  227. #gpio-cells = <2>;
  228. interrupt-controller;
  229. #interrupt-cells = <2>;
  230. };
  231. gpio3: gpio@53f8c000 {
  232. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  233. reg = <0x53f8c000 0x4000>;
  234. interrupts = <54 55>;
  235. gpio-controller;
  236. #gpio-cells = <2>;
  237. interrupt-controller;
  238. #interrupt-cells = <2>;
  239. };
  240. gpio4: gpio@53f90000 {
  241. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  242. reg = <0x53f90000 0x4000>;
  243. interrupts = <56 57>;
  244. gpio-controller;
  245. #gpio-cells = <2>;
  246. interrupt-controller;
  247. #interrupt-cells = <2>;
  248. };
  249. wdog1: wdog@53f98000 {
  250. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  251. reg = <0x53f98000 0x4000>;
  252. interrupts = <58>;
  253. clocks = <&clks 0>;
  254. };
  255. wdog2: wdog@53f9c000 {
  256. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  257. reg = <0x53f9c000 0x4000>;
  258. interrupts = <59>;
  259. clocks = <&clks 0>;
  260. status = "disabled";
  261. };
  262. gpt: timer@53fa0000 {
  263. compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
  264. reg = <0x53fa0000 0x4000>;
  265. interrupts = <39>;
  266. clocks = <&clks 36>, <&clks 41>;
  267. clock-names = "ipg", "per";
  268. };
  269. iomuxc: iomuxc@53fa8000 {
  270. compatible = "fsl,imx53-iomuxc";
  271. reg = <0x53fa8000 0x4000>;
  272. audmux {
  273. pinctrl_audmux_1: audmuxgrp-1 {
  274. fsl,pins = <
  275. MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
  276. MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
  277. MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
  278. MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
  279. >;
  280. };
  281. pinctrl_audmux_2: audmuxgrp-2 {
  282. fsl,pins = <
  283. MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 0x80000000
  284. MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 0x80000000
  285. MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 0x80000000
  286. MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 0x80000000
  287. >;
  288. };
  289. pinctrl_audmux_3: audmuxgrp-3 {
  290. fsl,pins = <
  291. MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC 0x80000000
  292. MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD 0x80000000
  293. MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS 0x80000000
  294. MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD 0x80000000
  295. >;
  296. };
  297. };
  298. fec {
  299. pinctrl_fec_1: fecgrp-1 {
  300. fsl,pins = <
  301. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  302. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  303. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  304. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  305. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  306. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  307. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  308. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  309. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  310. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  311. >;
  312. };
  313. pinctrl_fec_2: fecgrp-2 {
  314. fsl,pins = <
  315. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  316. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  317. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  318. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  319. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  320. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  321. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  322. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  323. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  324. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  325. MX53_PAD_KEY_ROW1__FEC_COL 0x80000000
  326. MX53_PAD_KEY_COL3__FEC_CRS 0x80000000
  327. MX53_PAD_KEY_COL2__FEC_RDATA_2 0x80000000
  328. MX53_PAD_KEY_COL0__FEC_RDATA_3 0x80000000
  329. MX53_PAD_KEY_COL1__FEC_RX_CLK 0x80000000
  330. MX53_PAD_KEY_ROW2__FEC_TDATA_2 0x80000000
  331. MX53_PAD_GPIO_19__FEC_TDATA_3 0x80000000
  332. MX53_PAD_KEY_ROW0__FEC_TX_ER 0x80000000
  333. >;
  334. };
  335. };
  336. csi {
  337. pinctrl_csi_1: csigrp-1 {
  338. fsl,pins = <
  339. MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
  340. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  341. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  342. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  343. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  344. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  345. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  346. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  347. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  348. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  349. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  350. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  351. MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
  352. MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
  353. MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
  354. MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
  355. MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
  356. MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
  357. MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
  358. MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
  359. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  360. >;
  361. };
  362. pinctrl_csi_2: csigrp-2 {
  363. fsl,pins = <
  364. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  365. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  366. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  367. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  368. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  369. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  370. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  371. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  372. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  373. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  374. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  375. >;
  376. };
  377. };
  378. cspi {
  379. pinctrl_cspi_1: cspigrp-1 {
  380. fsl,pins = <
  381. MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
  382. MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
  383. MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
  384. >;
  385. };
  386. pinctrl_cspi_2: cspigrp-2 {
  387. fsl,pins = <
  388. MX53_PAD_EIM_D22__CSPI_MISO 0x1d5
  389. MX53_PAD_EIM_D28__CSPI_MOSI 0x1d5
  390. MX53_PAD_EIM_D21__CSPI_SCLK 0x1d5
  391. >;
  392. };
  393. };
  394. ecspi1 {
  395. pinctrl_ecspi1_1: ecspi1grp-1 {
  396. fsl,pins = <
  397. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  398. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  399. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  400. >;
  401. };
  402. pinctrl_ecspi1_2: ecspi1grp-2 {
  403. fsl,pins = <
  404. MX53_PAD_GPIO_19__ECSPI1_RDY 0x80000000
  405. MX53_PAD_EIM_EB2__ECSPI1_SS0 0x80000000
  406. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  407. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  408. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  409. MX53_PAD_EIM_D19__ECSPI1_SS1 0x80000000
  410. >;
  411. };
  412. };
  413. ecspi2 {
  414. pinctrl_ecspi2_1: ecspi2grp-1 {
  415. fsl,pins = <
  416. MX53_PAD_EIM_OE__ECSPI2_MISO 0x80000000
  417. MX53_PAD_EIM_CS1__ECSPI2_MOSI 0x80000000
  418. MX53_PAD_EIM_CS0__ECSPI2_SCLK 0x80000000
  419. >;
  420. };
  421. };
  422. esdhc1 {
  423. pinctrl_esdhc1_1: esdhc1grp-1 {
  424. fsl,pins = <
  425. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  426. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  427. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  428. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  429. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  430. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  431. >;
  432. };
  433. pinctrl_esdhc1_2: esdhc1grp-2 {
  434. fsl,pins = <
  435. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  436. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  437. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  438. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  439. MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
  440. MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
  441. MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
  442. MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
  443. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  444. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  445. >;
  446. };
  447. };
  448. esdhc2 {
  449. pinctrl_esdhc2_1: esdhc2grp-1 {
  450. fsl,pins = <
  451. MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
  452. MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
  453. MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
  454. MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
  455. MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
  456. MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
  457. >;
  458. };
  459. };
  460. esdhc3 {
  461. pinctrl_esdhc3_1: esdhc3grp-1 {
  462. fsl,pins = <
  463. MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
  464. MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
  465. MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
  466. MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
  467. MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
  468. MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
  469. MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
  470. MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
  471. MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
  472. MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
  473. >;
  474. };
  475. };
  476. can1 {
  477. pinctrl_can1_1: can1grp-1 {
  478. fsl,pins = <
  479. MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
  480. MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
  481. >;
  482. };
  483. pinctrl_can1_2: can1grp-2 {
  484. fsl,pins = <
  485. MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
  486. MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
  487. >;
  488. };
  489. pinctrl_can1_3: can1grp-3 {
  490. fsl,pins = <
  491. MX53_PAD_GPIO_7__CAN1_TXCAN 0x80000000
  492. MX53_PAD_GPIO_8__CAN1_RXCAN 0x80000000
  493. >;
  494. };
  495. };
  496. can2 {
  497. pinctrl_can2_1: can2grp-1 {
  498. fsl,pins = <
  499. MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
  500. MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
  501. >;
  502. };
  503. };
  504. i2c1 {
  505. pinctrl_i2c1_1: i2c1grp-1 {
  506. fsl,pins = <
  507. MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
  508. MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
  509. >;
  510. };
  511. pinctrl_i2c1_2: i2c1grp-2 {
  512. fsl,pins = <
  513. MX53_PAD_EIM_D21__I2C1_SCL 0xc0000000
  514. MX53_PAD_EIM_D28__I2C1_SDA 0xc0000000
  515. >;
  516. };
  517. };
  518. i2c2 {
  519. pinctrl_i2c2_1: i2c2grp-1 {
  520. fsl,pins = <
  521. MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
  522. MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
  523. >;
  524. };
  525. pinctrl_i2c2_2: i2c2grp-2 {
  526. fsl,pins = <
  527. MX53_PAD_EIM_D16__I2C2_SDA 0xc0000000
  528. MX53_PAD_EIM_EB2__I2C2_SCL 0xc0000000
  529. >;
  530. };
  531. };
  532. i2c3 {
  533. pinctrl_i2c3_1: i2c3grp-1 {
  534. fsl,pins = <
  535. MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
  536. MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
  537. >;
  538. };
  539. };
  540. ipu_disp0 {
  541. pinctrl_ipu_disp0_1: ipudisp0grp-1 {
  542. fsl,pins = <
  543. MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK 0x5
  544. MX53_PAD_DI0_PIN15__IPU_DI0_PIN15 0x5
  545. MX53_PAD_DI0_PIN2__IPU_DI0_PIN2 0x5
  546. MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 0x5
  547. MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0 0x5
  548. MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1 0x5
  549. MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2 0x5
  550. MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3 0x5
  551. MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4 0x5
  552. MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5 0x5
  553. MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6 0x5
  554. MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7 0x5
  555. MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8 0x5
  556. MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9 0x5
  557. MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10 0x5
  558. MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11 0x5
  559. MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12 0x5
  560. MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13 0x5
  561. MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14 0x5
  562. MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15 0x5
  563. MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16 0x5
  564. MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17 0x5
  565. MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18 0x5
  566. MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19 0x5
  567. MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20 0x5
  568. MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21 0x5
  569. MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22 0x5
  570. MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23 0x5
  571. >;
  572. };
  573. };
  574. ipu_disp1 {
  575. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  576. fsl,pins = <
  577. MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x5
  578. MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x5
  579. MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x5
  580. MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x5
  581. MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x5
  582. MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x5
  583. MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x5
  584. MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x5
  585. MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x5
  586. MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x5
  587. MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x5
  588. MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x5
  589. MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x5
  590. MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x5
  591. MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x5
  592. MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x5
  593. MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x5
  594. MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x5
  595. MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x5
  596. MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x5
  597. MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x5
  598. MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x5
  599. MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x5
  600. MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x5
  601. MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x5
  602. MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 0x5
  603. MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 0x5
  604. MX53_PAD_EIM_DA15__IPU_DI1_PIN1 0x5
  605. MX53_PAD_EIM_DA11__IPU_DI1_PIN2 0x5
  606. MX53_PAD_EIM_DA12__IPU_DI1_PIN3 0x5
  607. MX53_PAD_EIM_A25__IPU_DI1_PIN12 0x5
  608. MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x5
  609. >;
  610. };
  611. };
  612. ipu_disp2 {
  613. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  614. fsl,pins = <
  615. MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x80000000
  616. MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x80000000
  617. MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x80000000
  618. MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x80000000
  619. MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x80000000
  620. MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x80000000
  621. MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x80000000
  622. MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x80000000
  623. MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x80000000
  624. MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x80000000
  625. >;
  626. };
  627. };
  628. nand {
  629. pinctrl_nand_1: nandgrp-1 {
  630. fsl,pins = <
  631. MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B 0x4
  632. MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B 0x4
  633. MX53_PAD_NANDF_CLE__EMI_NANDF_CLE 0x4
  634. MX53_PAD_NANDF_ALE__EMI_NANDF_ALE 0x4
  635. MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B 0xe0
  636. MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0 0xe0
  637. MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0 0x4
  638. MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 0xa4
  639. MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 0xa4
  640. MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 0xa4
  641. MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 0xa4
  642. MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 0xa4
  643. MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 0xa4
  644. MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 0xa4
  645. MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 0xa4
  646. >;
  647. };
  648. };
  649. owire {
  650. pinctrl_owire_1: owiregrp-1 {
  651. fsl,pins = <
  652. MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
  653. >;
  654. };
  655. };
  656. pwm1 {
  657. pinctrl_pwm1_1: pwm1grp-1 {
  658. fsl,pins = <
  659. MX53_PAD_DISP0_DAT8__PWM1_PWMO 0x5
  660. >;
  661. };
  662. };
  663. pwm2 {
  664. pinctrl_pwm2_1: pwm2grp-1 {
  665. fsl,pins = <
  666. MX53_PAD_GPIO_1__PWM2_PWMO 0x80000000
  667. >;
  668. };
  669. };
  670. uart1 {
  671. pinctrl_uart1_1: uart1grp-1 {
  672. fsl,pins = <
  673. MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1e4
  674. MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1e4
  675. >;
  676. };
  677. pinctrl_uart1_2: uart1grp-2 {
  678. fsl,pins = <
  679. MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1e4
  680. MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
  681. >;
  682. };
  683. pinctrl_uart1_3: uart1grp-3 {
  684. fsl,pins = <
  685. MX53_PAD_PATA_RESET_B__UART1_CTS 0x1c5
  686. MX53_PAD_PATA_IORDY__UART1_RTS 0x1c5
  687. >;
  688. };
  689. };
  690. uart2 {
  691. pinctrl_uart2_1: uart2grp-1 {
  692. fsl,pins = <
  693. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4
  694. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1e4
  695. >;
  696. };
  697. pinctrl_uart2_2: uart2grp-2 {
  698. fsl,pins = <
  699. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
  700. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
  701. MX53_PAD_PATA_DIOR__UART2_RTS 0x1c5
  702. MX53_PAD_PATA_INTRQ__UART2_CTS 0x1c5
  703. >;
  704. };
  705. };
  706. uart3 {
  707. pinctrl_uart3_1: uart3grp-1 {
  708. fsl,pins = <
  709. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
  710. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
  711. MX53_PAD_PATA_DA_1__UART3_CTS 0x1e4
  712. MX53_PAD_PATA_DA_2__UART3_RTS 0x1e4
  713. >;
  714. };
  715. pinctrl_uart3_2: uart3grp-2 {
  716. fsl,pins = <
  717. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
  718. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
  719. >;
  720. };
  721. };
  722. uart4 {
  723. pinctrl_uart4_1: uart4grp-1 {
  724. fsl,pins = <
  725. MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1e4
  726. MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1e4
  727. >;
  728. };
  729. };
  730. uart5 {
  731. pinctrl_uart5_1: uart5grp-1 {
  732. fsl,pins = <
  733. MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1e4
  734. MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1e4
  735. >;
  736. };
  737. };
  738. };
  739. gpr: iomuxc-gpr@53fa8000 {
  740. compatible = "fsl,imx53-iomuxc-gpr", "syscon";
  741. reg = <0x53fa8000 0xc>;
  742. };
  743. ldb: ldb@53fa8008 {
  744. #address-cells = <1>;
  745. #size-cells = <0>;
  746. compatible = "fsl,imx53-ldb";
  747. reg = <0x53fa8008 0x4>;
  748. gpr = <&gpr>;
  749. clocks = <&clks 122>, <&clks 120>,
  750. <&clks 115>, <&clks 116>,
  751. <&clks 123>, <&clks 85>;
  752. clock-names = "di0_pll", "di1_pll",
  753. "di0_sel", "di1_sel",
  754. "di0", "di1";
  755. status = "disabled";
  756. lvds-channel@0 {
  757. reg = <0>;
  758. crtcs = <&ipu 0>;
  759. status = "disabled";
  760. };
  761. lvds-channel@1 {
  762. reg = <1>;
  763. crtcs = <&ipu 1>;
  764. status = "disabled";
  765. };
  766. };
  767. pwm1: pwm@53fb4000 {
  768. #pwm-cells = <2>;
  769. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  770. reg = <0x53fb4000 0x4000>;
  771. clocks = <&clks 37>, <&clks 38>;
  772. clock-names = "ipg", "per";
  773. interrupts = <61>;
  774. };
  775. pwm2: pwm@53fb8000 {
  776. #pwm-cells = <2>;
  777. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  778. reg = <0x53fb8000 0x4000>;
  779. clocks = <&clks 39>, <&clks 40>;
  780. clock-names = "ipg", "per";
  781. interrupts = <94>;
  782. };
  783. uart1: serial@53fbc000 {
  784. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  785. reg = <0x53fbc000 0x4000>;
  786. interrupts = <31>;
  787. clocks = <&clks 28>, <&clks 29>;
  788. clock-names = "ipg", "per";
  789. status = "disabled";
  790. };
  791. uart2: serial@53fc0000 {
  792. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  793. reg = <0x53fc0000 0x4000>;
  794. interrupts = <32>;
  795. clocks = <&clks 30>, <&clks 31>;
  796. clock-names = "ipg", "per";
  797. status = "disabled";
  798. };
  799. can1: can@53fc8000 {
  800. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  801. reg = <0x53fc8000 0x4000>;
  802. interrupts = <82>;
  803. clocks = <&clks 158>, <&clks 157>;
  804. clock-names = "ipg", "per";
  805. status = "disabled";
  806. };
  807. can2: can@53fcc000 {
  808. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  809. reg = <0x53fcc000 0x4000>;
  810. interrupts = <83>;
  811. clocks = <&clks 87>, <&clks 86>;
  812. clock-names = "ipg", "per";
  813. status = "disabled";
  814. };
  815. src: src@53fd0000 {
  816. compatible = "fsl,imx53-src", "fsl,imx51-src";
  817. reg = <0x53fd0000 0x4000>;
  818. #reset-cells = <1>;
  819. };
  820. clks: ccm@53fd4000{
  821. compatible = "fsl,imx53-ccm";
  822. reg = <0x53fd4000 0x4000>;
  823. interrupts = <0 71 0x04 0 72 0x04>;
  824. #clock-cells = <1>;
  825. };
  826. gpio5: gpio@53fdc000 {
  827. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  828. reg = <0x53fdc000 0x4000>;
  829. interrupts = <103 104>;
  830. gpio-controller;
  831. #gpio-cells = <2>;
  832. interrupt-controller;
  833. #interrupt-cells = <2>;
  834. };
  835. gpio6: gpio@53fe0000 {
  836. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  837. reg = <0x53fe0000 0x4000>;
  838. interrupts = <105 106>;
  839. gpio-controller;
  840. #gpio-cells = <2>;
  841. interrupt-controller;
  842. #interrupt-cells = <2>;
  843. };
  844. gpio7: gpio@53fe4000 {
  845. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  846. reg = <0x53fe4000 0x4000>;
  847. interrupts = <107 108>;
  848. gpio-controller;
  849. #gpio-cells = <2>;
  850. interrupt-controller;
  851. #interrupt-cells = <2>;
  852. };
  853. i2c3: i2c@53fec000 {
  854. #address-cells = <1>;
  855. #size-cells = <0>;
  856. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  857. reg = <0x53fec000 0x4000>;
  858. interrupts = <64>;
  859. clocks = <&clks 88>;
  860. status = "disabled";
  861. };
  862. uart4: serial@53ff0000 {
  863. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  864. reg = <0x53ff0000 0x4000>;
  865. interrupts = <13>;
  866. clocks = <&clks 65>, <&clks 66>;
  867. clock-names = "ipg", "per";
  868. status = "disabled";
  869. };
  870. };
  871. aips@60000000 { /* AIPS2 */
  872. compatible = "fsl,aips-bus", "simple-bus";
  873. #address-cells = <1>;
  874. #size-cells = <1>;
  875. reg = <0x60000000 0x10000000>;
  876. ranges;
  877. iim: iim@63f98000 {
  878. compatible = "fsl,imx53-iim", "fsl,imx27-iim";
  879. reg = <0x63f98000 0x4000>;
  880. interrupts = <69>;
  881. clocks = <&clks 107>;
  882. };
  883. uart5: serial@63f90000 {
  884. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  885. reg = <0x63f90000 0x4000>;
  886. interrupts = <86>;
  887. clocks = <&clks 67>, <&clks 68>;
  888. clock-names = "ipg", "per";
  889. status = "disabled";
  890. };
  891. owire: owire@63fa4000 {
  892. compatible = "fsl,imx53-owire", "fsl,imx21-owire";
  893. reg = <0x63fa4000 0x4000>;
  894. clocks = <&clks 159>;
  895. status = "disabled";
  896. };
  897. ecspi2: ecspi@63fac000 {
  898. #address-cells = <1>;
  899. #size-cells = <0>;
  900. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  901. reg = <0x63fac000 0x4000>;
  902. interrupts = <37>;
  903. clocks = <&clks 53>, <&clks 54>;
  904. clock-names = "ipg", "per";
  905. status = "disabled";
  906. };
  907. sdma: sdma@63fb0000 {
  908. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  909. reg = <0x63fb0000 0x4000>;
  910. interrupts = <6>;
  911. clocks = <&clks 56>, <&clks 56>;
  912. clock-names = "ipg", "ahb";
  913. #dma-cells = <3>;
  914. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  915. };
  916. cspi: cspi@63fc0000 {
  917. #address-cells = <1>;
  918. #size-cells = <0>;
  919. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  920. reg = <0x63fc0000 0x4000>;
  921. interrupts = <38>;
  922. clocks = <&clks 55>, <&clks 55>;
  923. clock-names = "ipg", "per";
  924. status = "disabled";
  925. };
  926. i2c2: i2c@63fc4000 {
  927. #address-cells = <1>;
  928. #size-cells = <0>;
  929. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  930. reg = <0x63fc4000 0x4000>;
  931. interrupts = <63>;
  932. clocks = <&clks 35>;
  933. status = "disabled";
  934. };
  935. i2c1: i2c@63fc8000 {
  936. #address-cells = <1>;
  937. #size-cells = <0>;
  938. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  939. reg = <0x63fc8000 0x4000>;
  940. interrupts = <62>;
  941. clocks = <&clks 34>;
  942. status = "disabled";
  943. };
  944. ssi1: ssi@63fcc000 {
  945. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  946. reg = <0x63fcc000 0x4000>;
  947. interrupts = <29>;
  948. clocks = <&clks 48>;
  949. fsl,fifo-depth = <15>;
  950. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  951. status = "disabled";
  952. };
  953. audmux: audmux@63fd0000 {
  954. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  955. reg = <0x63fd0000 0x4000>;
  956. status = "disabled";
  957. };
  958. nfc: nand@63fdb000 {
  959. compatible = "fsl,imx53-nand";
  960. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  961. interrupts = <8>;
  962. clocks = <&clks 60>;
  963. status = "disabled";
  964. };
  965. ssi3: ssi@63fe8000 {
  966. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  967. reg = <0x63fe8000 0x4000>;
  968. interrupts = <96>;
  969. clocks = <&clks 50>;
  970. fsl,fifo-depth = <15>;
  971. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  972. status = "disabled";
  973. };
  974. fec: ethernet@63fec000 {
  975. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  976. reg = <0x63fec000 0x4000>;
  977. interrupts = <87>;
  978. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  979. clock-names = "ipg", "ahb", "ptp";
  980. status = "disabled";
  981. };
  982. tve: tve@63ff0000 {
  983. compatible = "fsl,imx53-tve";
  984. reg = <0x63ff0000 0x1000>;
  985. interrupts = <92>;
  986. clocks = <&clks 69>, <&clks 116>;
  987. clock-names = "tve", "di_sel";
  988. crtcs = <&ipu 1>;
  989. status = "disabled";
  990. };
  991. vpu: vpu@63ff4000 {
  992. compatible = "fsl,imx53-vpu";
  993. reg = <0x63ff4000 0x1000>;
  994. interrupts = <9>;
  995. clocks = <&clks 63>, <&clks 63>;
  996. clock-names = "per", "ahb";
  997. iram = <&ocram>;
  998. status = "disabled";
  999. };
  1000. };
  1001. ocram: sram@f8000000 {
  1002. compatible = "mmio-sram";
  1003. reg = <0xf8000000 0x20000>;
  1004. };
  1005. };
  1006. };