common.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/sched.h>
  4. #include <linux/string.h>
  5. #include <linux/bootmem.h>
  6. #include <linux/bitops.h>
  7. #include <linux/module.h>
  8. #include <linux/kgdb.h>
  9. #include <linux/topology.h>
  10. #include <linux/delay.h>
  11. #include <linux/smp.h>
  12. #include <linux/percpu.h>
  13. #include <asm/i387.h>
  14. #include <asm/msr.h>
  15. #include <asm/io.h>
  16. #include <asm/linkage.h>
  17. #include <asm/mmu_context.h>
  18. #include <asm/mtrr.h>
  19. #include <asm/mce.h>
  20. #include <asm/pat.h>
  21. #include <asm/asm.h>
  22. #include <asm/numa.h>
  23. #include <asm/smp.h>
  24. #include <asm/cpu.h>
  25. #include <asm/cpumask.h>
  26. #ifdef CONFIG_X86_LOCAL_APIC
  27. #include <asm/mpspec.h>
  28. #include <asm/apic.h>
  29. #include <mach_apic.h>
  30. #include <asm/genapic.h>
  31. #endif
  32. #include <asm/pgtable.h>
  33. #include <asm/processor.h>
  34. #include <asm/desc.h>
  35. #include <asm/atomic.h>
  36. #include <asm/proto.h>
  37. #include <asm/sections.h>
  38. #include <asm/setup.h>
  39. #include <asm/hypervisor.h>
  40. #include "cpu.h"
  41. #ifdef CONFIG_X86_64
  42. /* all of these masks are initialized in setup_cpu_local_masks() */
  43. cpumask_var_t cpu_callin_mask;
  44. cpumask_var_t cpu_callout_mask;
  45. cpumask_var_t cpu_initialized_mask;
  46. /* representing cpus for which sibling maps can be computed */
  47. cpumask_var_t cpu_sibling_setup_mask;
  48. #else /* CONFIG_X86_32 */
  49. cpumask_t cpu_callin_map;
  50. cpumask_t cpu_callout_map;
  51. cpumask_t cpu_initialized;
  52. cpumask_t cpu_sibling_setup_map;
  53. #endif /* CONFIG_X86_32 */
  54. static struct cpu_dev *this_cpu __cpuinitdata;
  55. DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
  56. #ifdef CONFIG_X86_64
  57. /*
  58. * We need valid kernel segments for data and code in long mode too
  59. * IRET will check the segment types kkeil 2000/10/28
  60. * Also sysret mandates a special GDT layout
  61. *
  62. * The TLS descriptors are currently at a different place compared to i386.
  63. * Hopefully nobody expects them at a fixed place (Wine?)
  64. */
  65. [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
  66. [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
  67. [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
  68. [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
  69. [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
  70. [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
  71. #else
  72. [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
  73. [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
  74. [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
  75. [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
  76. /*
  77. * Segments used for calling PnP BIOS have byte granularity.
  78. * They code segments and data segments have fixed 64k limits,
  79. * the transfer segment sizes are set at run time.
  80. */
  81. /* 32-bit code */
  82. [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
  83. /* 16-bit code */
  84. [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
  85. /* 16-bit data */
  86. [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
  87. /* 16-bit data */
  88. [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
  89. /* 16-bit data */
  90. [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
  91. /*
  92. * The APM segments have byte granularity and their bases
  93. * are set at run time. All have 64k limits.
  94. */
  95. /* 32-bit code */
  96. [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
  97. /* 16-bit code */
  98. [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
  99. /* data */
  100. [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
  101. [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
  102. [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
  103. #endif
  104. } };
  105. EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
  106. #ifdef CONFIG_X86_32
  107. static int cachesize_override __cpuinitdata = -1;
  108. static int disable_x86_serial_nr __cpuinitdata = 1;
  109. static int __init cachesize_setup(char *str)
  110. {
  111. get_option(&str, &cachesize_override);
  112. return 1;
  113. }
  114. __setup("cachesize=", cachesize_setup);
  115. static int __init x86_fxsr_setup(char *s)
  116. {
  117. setup_clear_cpu_cap(X86_FEATURE_FXSR);
  118. setup_clear_cpu_cap(X86_FEATURE_XMM);
  119. return 1;
  120. }
  121. __setup("nofxsr", x86_fxsr_setup);
  122. static int __init x86_sep_setup(char *s)
  123. {
  124. setup_clear_cpu_cap(X86_FEATURE_SEP);
  125. return 1;
  126. }
  127. __setup("nosep", x86_sep_setup);
  128. /* Standard macro to see if a specific flag is changeable */
  129. static inline int flag_is_changeable_p(u32 flag)
  130. {
  131. u32 f1, f2;
  132. /*
  133. * Cyrix and IDT cpus allow disabling of CPUID
  134. * so the code below may return different results
  135. * when it is executed before and after enabling
  136. * the CPUID. Add "volatile" to not allow gcc to
  137. * optimize the subsequent calls to this function.
  138. */
  139. asm volatile ("pushfl\n\t"
  140. "pushfl\n\t"
  141. "popl %0\n\t"
  142. "movl %0,%1\n\t"
  143. "xorl %2,%0\n\t"
  144. "pushl %0\n\t"
  145. "popfl\n\t"
  146. "pushfl\n\t"
  147. "popl %0\n\t"
  148. "popfl\n\t"
  149. : "=&r" (f1), "=&r" (f2)
  150. : "ir" (flag));
  151. return ((f1^f2) & flag) != 0;
  152. }
  153. /* Probe for the CPUID instruction */
  154. static int __cpuinit have_cpuid_p(void)
  155. {
  156. return flag_is_changeable_p(X86_EFLAGS_ID);
  157. }
  158. static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  159. {
  160. if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
  161. /* Disable processor serial number */
  162. unsigned long lo, hi;
  163. rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  164. lo |= 0x200000;
  165. wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  166. printk(KERN_NOTICE "CPU serial number disabled.\n");
  167. clear_cpu_cap(c, X86_FEATURE_PN);
  168. /* Disabling the serial number may affect the cpuid level */
  169. c->cpuid_level = cpuid_eax(0);
  170. }
  171. }
  172. static int __init x86_serial_nr_setup(char *s)
  173. {
  174. disable_x86_serial_nr = 0;
  175. return 1;
  176. }
  177. __setup("serialnumber", x86_serial_nr_setup);
  178. #else
  179. static inline int flag_is_changeable_p(u32 flag)
  180. {
  181. return 1;
  182. }
  183. /* Probe for the CPUID instruction */
  184. static inline int have_cpuid_p(void)
  185. {
  186. return 1;
  187. }
  188. static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  189. {
  190. }
  191. #endif
  192. /*
  193. * Naming convention should be: <Name> [(<Codename>)]
  194. * This table only is used unless init_<vendor>() below doesn't set it;
  195. * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
  196. *
  197. */
  198. /* Look up CPU names by table lookup. */
  199. static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
  200. {
  201. struct cpu_model_info *info;
  202. if (c->x86_model >= 16)
  203. return NULL; /* Range check */
  204. if (!this_cpu)
  205. return NULL;
  206. info = this_cpu->c_models;
  207. while (info && info->family) {
  208. if (info->family == c->x86)
  209. return info->model_names[c->x86_model];
  210. info++;
  211. }
  212. return NULL; /* Not found */
  213. }
  214. __u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
  215. /* Current gdt points %fs at the "master" per-cpu area: after this,
  216. * it's on the real one. */
  217. void switch_to_new_gdt(void)
  218. {
  219. struct desc_ptr gdt_descr;
  220. gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
  221. gdt_descr.size = GDT_SIZE - 1;
  222. load_gdt(&gdt_descr);
  223. #ifdef CONFIG_X86_32
  224. asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
  225. #endif
  226. }
  227. static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
  228. static void __cpuinit default_init(struct cpuinfo_x86 *c)
  229. {
  230. #ifdef CONFIG_X86_64
  231. display_cacheinfo(c);
  232. #else
  233. /* Not much we can do here... */
  234. /* Check if at least it has cpuid */
  235. if (c->cpuid_level == -1) {
  236. /* No cpuid. It must be an ancient CPU */
  237. if (c->x86 == 4)
  238. strcpy(c->x86_model_id, "486");
  239. else if (c->x86 == 3)
  240. strcpy(c->x86_model_id, "386");
  241. }
  242. #endif
  243. }
  244. static struct cpu_dev __cpuinitdata default_cpu = {
  245. .c_init = default_init,
  246. .c_vendor = "Unknown",
  247. .c_x86_vendor = X86_VENDOR_UNKNOWN,
  248. };
  249. static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
  250. {
  251. unsigned int *v;
  252. char *p, *q;
  253. if (c->extended_cpuid_level < 0x80000004)
  254. return;
  255. v = (unsigned int *) c->x86_model_id;
  256. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  257. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  258. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  259. c->x86_model_id[48] = 0;
  260. /* Intel chips right-justify this string for some dumb reason;
  261. undo that brain damage */
  262. p = q = &c->x86_model_id[0];
  263. while (*p == ' ')
  264. p++;
  265. if (p != q) {
  266. while (*p)
  267. *q++ = *p++;
  268. while (q <= &c->x86_model_id[48])
  269. *q++ = '\0'; /* Zero-pad the rest */
  270. }
  271. }
  272. void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  273. {
  274. unsigned int n, dummy, ebx, ecx, edx, l2size;
  275. n = c->extended_cpuid_level;
  276. if (n >= 0x80000005) {
  277. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  278. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
  279. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  280. c->x86_cache_size = (ecx>>24) + (edx>>24);
  281. #ifdef CONFIG_X86_64
  282. /* On K8 L1 TLB is inclusive, so don't count it */
  283. c->x86_tlbsize = 0;
  284. #endif
  285. }
  286. if (n < 0x80000006) /* Some chips just has a large L1. */
  287. return;
  288. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  289. l2size = ecx >> 16;
  290. #ifdef CONFIG_X86_64
  291. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  292. #else
  293. /* do processor-specific cache resizing */
  294. if (this_cpu->c_size_cache)
  295. l2size = this_cpu->c_size_cache(c, l2size);
  296. /* Allow user to override all this if necessary. */
  297. if (cachesize_override != -1)
  298. l2size = cachesize_override;
  299. if (l2size == 0)
  300. return; /* Again, no L2 cache is possible */
  301. #endif
  302. c->x86_cache_size = l2size;
  303. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  304. l2size, ecx & 0xFF);
  305. }
  306. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  307. {
  308. #ifdef CONFIG_X86_HT
  309. u32 eax, ebx, ecx, edx;
  310. int index_msb, core_bits;
  311. if (!cpu_has(c, X86_FEATURE_HT))
  312. return;
  313. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  314. goto out;
  315. if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
  316. return;
  317. cpuid(1, &eax, &ebx, &ecx, &edx);
  318. smp_num_siblings = (ebx & 0xff0000) >> 16;
  319. if (smp_num_siblings == 1) {
  320. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  321. } else if (smp_num_siblings > 1) {
  322. if (smp_num_siblings > nr_cpu_ids) {
  323. printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
  324. smp_num_siblings);
  325. smp_num_siblings = 1;
  326. return;
  327. }
  328. index_msb = get_count_order(smp_num_siblings);
  329. #ifdef CONFIG_X86_64
  330. c->phys_proc_id = phys_pkg_id(index_msb);
  331. #else
  332. c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
  333. #endif
  334. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  335. index_msb = get_count_order(smp_num_siblings);
  336. core_bits = get_count_order(c->x86_max_cores);
  337. #ifdef CONFIG_X86_64
  338. c->cpu_core_id = phys_pkg_id(index_msb) &
  339. ((1 << core_bits) - 1);
  340. #else
  341. c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
  342. ((1 << core_bits) - 1);
  343. #endif
  344. }
  345. out:
  346. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  347. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  348. c->phys_proc_id);
  349. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  350. c->cpu_core_id);
  351. }
  352. #endif
  353. }
  354. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  355. {
  356. char *v = c->x86_vendor_id;
  357. int i;
  358. static int printed;
  359. for (i = 0; i < X86_VENDOR_NUM; i++) {
  360. if (!cpu_devs[i])
  361. break;
  362. if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
  363. (cpu_devs[i]->c_ident[1] &&
  364. !strcmp(v, cpu_devs[i]->c_ident[1]))) {
  365. this_cpu = cpu_devs[i];
  366. c->x86_vendor = this_cpu->c_x86_vendor;
  367. return;
  368. }
  369. }
  370. if (!printed) {
  371. printed++;
  372. printk(KERN_ERR "CPU: vendor_id '%s' unknown, using generic init.\n", v);
  373. printk(KERN_ERR "CPU: Your system may be unstable.\n");
  374. }
  375. c->x86_vendor = X86_VENDOR_UNKNOWN;
  376. this_cpu = &default_cpu;
  377. }
  378. void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
  379. {
  380. /* Get vendor name */
  381. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  382. (unsigned int *)&c->x86_vendor_id[0],
  383. (unsigned int *)&c->x86_vendor_id[8],
  384. (unsigned int *)&c->x86_vendor_id[4]);
  385. c->x86 = 4;
  386. /* Intel-defined flags: level 0x00000001 */
  387. if (c->cpuid_level >= 0x00000001) {
  388. u32 junk, tfms, cap0, misc;
  389. cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
  390. c->x86 = (tfms >> 8) & 0xf;
  391. c->x86_model = (tfms >> 4) & 0xf;
  392. c->x86_mask = tfms & 0xf;
  393. if (c->x86 == 0xf)
  394. c->x86 += (tfms >> 20) & 0xff;
  395. if (c->x86 >= 0x6)
  396. c->x86_model += ((tfms >> 16) & 0xf) << 4;
  397. if (cap0 & (1<<19)) {
  398. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  399. c->x86_cache_alignment = c->x86_clflush_size;
  400. }
  401. }
  402. }
  403. static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
  404. {
  405. u32 tfms, xlvl;
  406. u32 ebx;
  407. /* Intel-defined flags: level 0x00000001 */
  408. if (c->cpuid_level >= 0x00000001) {
  409. u32 capability, excap;
  410. cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
  411. c->x86_capability[0] = capability;
  412. c->x86_capability[4] = excap;
  413. }
  414. /* AMD-defined flags: level 0x80000001 */
  415. xlvl = cpuid_eax(0x80000000);
  416. c->extended_cpuid_level = xlvl;
  417. if ((xlvl & 0xffff0000) == 0x80000000) {
  418. if (xlvl >= 0x80000001) {
  419. c->x86_capability[1] = cpuid_edx(0x80000001);
  420. c->x86_capability[6] = cpuid_ecx(0x80000001);
  421. }
  422. }
  423. #ifdef CONFIG_X86_64
  424. if (c->extended_cpuid_level >= 0x80000008) {
  425. u32 eax = cpuid_eax(0x80000008);
  426. c->x86_virt_bits = (eax >> 8) & 0xff;
  427. c->x86_phys_bits = eax & 0xff;
  428. }
  429. #endif
  430. if (c->extended_cpuid_level >= 0x80000007)
  431. c->x86_power = cpuid_edx(0x80000007);
  432. }
  433. static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
  434. {
  435. #ifdef CONFIG_X86_32
  436. int i;
  437. /*
  438. * First of all, decide if this is a 486 or higher
  439. * It's a 486 if we can modify the AC flag
  440. */
  441. if (flag_is_changeable_p(X86_EFLAGS_AC))
  442. c->x86 = 4;
  443. else
  444. c->x86 = 3;
  445. for (i = 0; i < X86_VENDOR_NUM; i++)
  446. if (cpu_devs[i] && cpu_devs[i]->c_identify) {
  447. c->x86_vendor_id[0] = 0;
  448. cpu_devs[i]->c_identify(c);
  449. if (c->x86_vendor_id[0]) {
  450. get_cpu_vendor(c);
  451. break;
  452. }
  453. }
  454. #endif
  455. }
  456. /*
  457. * Do minimum CPU detection early.
  458. * Fields really needed: vendor, cpuid_level, family, model, mask,
  459. * cache alignment.
  460. * The others are not touched to avoid unwanted side effects.
  461. *
  462. * WARNING: this function is only called on the BP. Don't add code here
  463. * that is supposed to run on all CPUs.
  464. */
  465. static void __init early_identify_cpu(struct cpuinfo_x86 *c)
  466. {
  467. #ifdef CONFIG_X86_64
  468. c->x86_clflush_size = 64;
  469. #else
  470. c->x86_clflush_size = 32;
  471. #endif
  472. c->x86_cache_alignment = c->x86_clflush_size;
  473. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  474. c->extended_cpuid_level = 0;
  475. if (!have_cpuid_p())
  476. identify_cpu_without_cpuid(c);
  477. /* cyrix could have cpuid enabled via c_identify()*/
  478. if (!have_cpuid_p())
  479. return;
  480. cpu_detect(c);
  481. get_cpu_vendor(c);
  482. get_cpu_cap(c);
  483. if (this_cpu->c_early_init)
  484. this_cpu->c_early_init(c);
  485. validate_pat_support(c);
  486. #ifdef CONFIG_SMP
  487. c->cpu_index = boot_cpu_id;
  488. #endif
  489. }
  490. void __init early_cpu_init(void)
  491. {
  492. struct cpu_dev **cdev;
  493. int count = 0;
  494. printk("KERNEL supported cpus:\n");
  495. for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
  496. struct cpu_dev *cpudev = *cdev;
  497. unsigned int j;
  498. if (count >= X86_VENDOR_NUM)
  499. break;
  500. cpu_devs[count] = cpudev;
  501. count++;
  502. for (j = 0; j < 2; j++) {
  503. if (!cpudev->c_ident[j])
  504. continue;
  505. printk(" %s %s\n", cpudev->c_vendor,
  506. cpudev->c_ident[j]);
  507. }
  508. }
  509. early_identify_cpu(&boot_cpu_data);
  510. }
  511. /*
  512. * The NOPL instruction is supposed to exist on all CPUs with
  513. * family >= 6; unfortunately, that's not true in practice because
  514. * of early VIA chips and (more importantly) broken virtualizers that
  515. * are not easy to detect. In the latter case it doesn't even *fail*
  516. * reliably, so probing for it doesn't even work. Disable it completely
  517. * unless we can find a reliable way to detect all the broken cases.
  518. */
  519. static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
  520. {
  521. clear_cpu_cap(c, X86_FEATURE_NOPL);
  522. }
  523. static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
  524. {
  525. c->extended_cpuid_level = 0;
  526. if (!have_cpuid_p())
  527. identify_cpu_without_cpuid(c);
  528. /* cyrix could have cpuid enabled via c_identify()*/
  529. if (!have_cpuid_p())
  530. return;
  531. cpu_detect(c);
  532. get_cpu_vendor(c);
  533. get_cpu_cap(c);
  534. if (c->cpuid_level >= 0x00000001) {
  535. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
  536. #ifdef CONFIG_X86_32
  537. # ifdef CONFIG_X86_HT
  538. c->apicid = phys_pkg_id(c->initial_apicid, 0);
  539. # else
  540. c->apicid = c->initial_apicid;
  541. # endif
  542. #endif
  543. #ifdef CONFIG_X86_HT
  544. c->phys_proc_id = c->initial_apicid;
  545. #endif
  546. }
  547. get_model_name(c); /* Default name */
  548. init_scattered_cpuid_features(c);
  549. detect_nopl(c);
  550. }
  551. /*
  552. * This does the hard work of actually picking apart the CPU stuff...
  553. */
  554. static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  555. {
  556. int i;
  557. c->loops_per_jiffy = loops_per_jiffy;
  558. c->x86_cache_size = -1;
  559. c->x86_vendor = X86_VENDOR_UNKNOWN;
  560. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  561. c->x86_vendor_id[0] = '\0'; /* Unset */
  562. c->x86_model_id[0] = '\0'; /* Unset */
  563. c->x86_max_cores = 1;
  564. c->x86_coreid_bits = 0;
  565. #ifdef CONFIG_X86_64
  566. c->x86_clflush_size = 64;
  567. #else
  568. c->cpuid_level = -1; /* CPUID not detected */
  569. c->x86_clflush_size = 32;
  570. #endif
  571. c->x86_cache_alignment = c->x86_clflush_size;
  572. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  573. generic_identify(c);
  574. if (this_cpu->c_identify)
  575. this_cpu->c_identify(c);
  576. #ifdef CONFIG_X86_64
  577. c->apicid = phys_pkg_id(0);
  578. #endif
  579. /*
  580. * Vendor-specific initialization. In this section we
  581. * canonicalize the feature flags, meaning if there are
  582. * features a certain CPU supports which CPUID doesn't
  583. * tell us, CPUID claiming incorrect flags, or other bugs,
  584. * we handle them here.
  585. *
  586. * At the end of this section, c->x86_capability better
  587. * indicate the features this CPU genuinely supports!
  588. */
  589. if (this_cpu->c_init)
  590. this_cpu->c_init(c);
  591. /* Disable the PN if appropriate */
  592. squash_the_stupid_serial_number(c);
  593. /*
  594. * The vendor-specific functions might have changed features. Now
  595. * we do "generic changes."
  596. */
  597. /* If the model name is still unset, do table lookup. */
  598. if (!c->x86_model_id[0]) {
  599. char *p;
  600. p = table_lookup_model(c);
  601. if (p)
  602. strcpy(c->x86_model_id, p);
  603. else
  604. /* Last resort... */
  605. sprintf(c->x86_model_id, "%02x/%02x",
  606. c->x86, c->x86_model);
  607. }
  608. #ifdef CONFIG_X86_64
  609. detect_ht(c);
  610. #endif
  611. init_hypervisor(c);
  612. /*
  613. * On SMP, boot_cpu_data holds the common feature set between
  614. * all CPUs; so make sure that we indicate which features are
  615. * common between the CPUs. The first time this routine gets
  616. * executed, c == &boot_cpu_data.
  617. */
  618. if (c != &boot_cpu_data) {
  619. /* AND the already accumulated flags with these */
  620. for (i = 0; i < NCAPINTS; i++)
  621. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  622. }
  623. /* Clear all flags overriden by options */
  624. for (i = 0; i < NCAPINTS; i++)
  625. c->x86_capability[i] &= ~cleared_cpu_caps[i];
  626. #ifdef CONFIG_X86_MCE
  627. /* Init Machine Check Exception if available. */
  628. mcheck_init(c);
  629. #endif
  630. select_idle_routine(c);
  631. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  632. numa_add_cpu(smp_processor_id());
  633. #endif
  634. }
  635. #ifdef CONFIG_X86_64
  636. static void vgetcpu_set_mode(void)
  637. {
  638. if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
  639. vgetcpu_mode = VGETCPU_RDTSCP;
  640. else
  641. vgetcpu_mode = VGETCPU_LSL;
  642. }
  643. #endif
  644. void __init identify_boot_cpu(void)
  645. {
  646. identify_cpu(&boot_cpu_data);
  647. #ifdef CONFIG_X86_32
  648. sysenter_setup();
  649. enable_sep_cpu();
  650. #else
  651. vgetcpu_set_mode();
  652. #endif
  653. }
  654. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  655. {
  656. BUG_ON(c == &boot_cpu_data);
  657. identify_cpu(c);
  658. #ifdef CONFIG_X86_32
  659. enable_sep_cpu();
  660. #endif
  661. mtrr_ap_init();
  662. }
  663. struct msr_range {
  664. unsigned min;
  665. unsigned max;
  666. };
  667. static struct msr_range msr_range_array[] __cpuinitdata = {
  668. { 0x00000000, 0x00000418},
  669. { 0xc0000000, 0xc000040b},
  670. { 0xc0010000, 0xc0010142},
  671. { 0xc0011000, 0xc001103b},
  672. };
  673. static void __cpuinit print_cpu_msr(void)
  674. {
  675. unsigned index;
  676. u64 val;
  677. int i;
  678. unsigned index_min, index_max;
  679. for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
  680. index_min = msr_range_array[i].min;
  681. index_max = msr_range_array[i].max;
  682. for (index = index_min; index < index_max; index++) {
  683. if (rdmsrl_amd_safe(index, &val))
  684. continue;
  685. printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
  686. }
  687. }
  688. }
  689. static int show_msr __cpuinitdata;
  690. static __init int setup_show_msr(char *arg)
  691. {
  692. int num;
  693. get_option(&arg, &num);
  694. if (num > 0)
  695. show_msr = num;
  696. return 1;
  697. }
  698. __setup("show_msr=", setup_show_msr);
  699. static __init int setup_noclflush(char *arg)
  700. {
  701. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  702. return 1;
  703. }
  704. __setup("noclflush", setup_noclflush);
  705. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  706. {
  707. char *vendor = NULL;
  708. if (c->x86_vendor < X86_VENDOR_NUM)
  709. vendor = this_cpu->c_vendor;
  710. else if (c->cpuid_level >= 0)
  711. vendor = c->x86_vendor_id;
  712. if (vendor && !strstr(c->x86_model_id, vendor))
  713. printk(KERN_CONT "%s ", vendor);
  714. if (c->x86_model_id[0])
  715. printk(KERN_CONT "%s", c->x86_model_id);
  716. else
  717. printk(KERN_CONT "%d86", c->x86);
  718. if (c->x86_mask || c->cpuid_level >= 0)
  719. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  720. else
  721. printk(KERN_CONT "\n");
  722. #ifdef CONFIG_SMP
  723. if (c->cpu_index < show_msr)
  724. print_cpu_msr();
  725. #else
  726. if (show_msr)
  727. print_cpu_msr();
  728. #endif
  729. }
  730. static __init int setup_disablecpuid(char *arg)
  731. {
  732. int bit;
  733. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  734. setup_clear_cpu_cap(bit);
  735. else
  736. return 0;
  737. return 1;
  738. }
  739. __setup("clearcpuid=", setup_disablecpuid);
  740. #ifdef CONFIG_X86_64
  741. struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
  742. DEFINE_PER_CPU_FIRST(union irq_stack_union,
  743. irq_stack_union) __aligned(PAGE_SIZE);
  744. #ifdef CONFIG_SMP
  745. DEFINE_PER_CPU(char *, irq_stack_ptr); /* will be set during per cpu init */
  746. #else
  747. DEFINE_PER_CPU(char *, irq_stack_ptr) =
  748. per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
  749. #endif
  750. DEFINE_PER_CPU(unsigned long, kernel_stack) =
  751. (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
  752. EXPORT_PER_CPU_SYMBOL(kernel_stack);
  753. DEFINE_PER_CPU(unsigned int, irq_count) = -1;
  754. static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
  755. [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
  756. __aligned(PAGE_SIZE);
  757. extern asmlinkage void ignore_sysret(void);
  758. /* May not be marked __init: used by software suspend */
  759. void syscall_init(void)
  760. {
  761. /*
  762. * LSTAR and STAR live in a bit strange symbiosis.
  763. * They both write to the same internal register. STAR allows to
  764. * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
  765. */
  766. wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
  767. wrmsrl(MSR_LSTAR, system_call);
  768. wrmsrl(MSR_CSTAR, ignore_sysret);
  769. #ifdef CONFIG_IA32_EMULATION
  770. syscall32_cpu_init();
  771. #endif
  772. /* Flags to clear on syscall */
  773. wrmsrl(MSR_SYSCALL_MASK,
  774. X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
  775. }
  776. unsigned long kernel_eflags;
  777. /*
  778. * Copies of the original ist values from the tss are only accessed during
  779. * debugging, no special alignment required.
  780. */
  781. DEFINE_PER_CPU(struct orig_ist, orig_ist);
  782. #else
  783. /* Make sure %fs is initialized properly in idle threads */
  784. struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
  785. {
  786. memset(regs, 0, sizeof(struct pt_regs));
  787. regs->fs = __KERNEL_PERCPU;
  788. return regs;
  789. }
  790. #endif
  791. /*
  792. * cpu_init() initializes state that is per-CPU. Some data is already
  793. * initialized (naturally) in the bootstrap process, such as the GDT
  794. * and IDT. We reload them nevertheless, this function acts as a
  795. * 'CPU state barrier', nothing should get across.
  796. * A lot of state is already set up in PDA init for 64 bit
  797. */
  798. #ifdef CONFIG_X86_64
  799. void __cpuinit cpu_init(void)
  800. {
  801. int cpu = stack_smp_processor_id();
  802. struct tss_struct *t = &per_cpu(init_tss, cpu);
  803. struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
  804. unsigned long v;
  805. struct task_struct *me;
  806. int i;
  807. loadsegment(fs, 0);
  808. loadsegment(gs, 0);
  809. load_gs_base(cpu);
  810. #ifdef CONFIG_NUMA
  811. if (cpu != 0 && percpu_read(node_number) == 0 &&
  812. cpu_to_node(cpu) != NUMA_NO_NODE)
  813. percpu_write(node_number, cpu_to_node(cpu));
  814. #endif
  815. me = current;
  816. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
  817. panic("CPU#%d already initialized!\n", cpu);
  818. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  819. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  820. /*
  821. * Initialize the per-CPU GDT with the boot GDT,
  822. * and set up the GDT descriptor:
  823. */
  824. switch_to_new_gdt();
  825. load_idt((const struct desc_ptr *)&idt_descr);
  826. memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
  827. syscall_init();
  828. wrmsrl(MSR_FS_BASE, 0);
  829. wrmsrl(MSR_KERNEL_GS_BASE, 0);
  830. barrier();
  831. check_efer();
  832. if (cpu != 0 && x2apic)
  833. enable_x2apic();
  834. /*
  835. * set up and load the per-CPU TSS
  836. */
  837. if (!orig_ist->ist[0]) {
  838. static const unsigned int sizes[N_EXCEPTION_STACKS] = {
  839. [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
  840. [DEBUG_STACK - 1] = DEBUG_STKSZ
  841. };
  842. char *estacks = per_cpu(exception_stacks, cpu);
  843. for (v = 0; v < N_EXCEPTION_STACKS; v++) {
  844. estacks += sizes[v];
  845. orig_ist->ist[v] = t->x86_tss.ist[v] =
  846. (unsigned long)estacks;
  847. }
  848. }
  849. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  850. /*
  851. * <= is required because the CPU will access up to
  852. * 8 bits beyond the end of the IO permission bitmap.
  853. */
  854. for (i = 0; i <= IO_BITMAP_LONGS; i++)
  855. t->io_bitmap[i] = ~0UL;
  856. atomic_inc(&init_mm.mm_count);
  857. me->active_mm = &init_mm;
  858. if (me->mm)
  859. BUG();
  860. enter_lazy_tlb(&init_mm, me);
  861. load_sp0(t, &current->thread);
  862. set_tss_desc(cpu, t);
  863. load_TR_desc();
  864. load_LDT(&init_mm.context);
  865. #ifdef CONFIG_KGDB
  866. /*
  867. * If the kgdb is connected no debug regs should be altered. This
  868. * is only applicable when KGDB and a KGDB I/O module are built
  869. * into the kernel and you are using early debugging with
  870. * kgdbwait. KGDB will control the kernel HW breakpoint registers.
  871. */
  872. if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
  873. arch_kgdb_ops.correct_hw_break();
  874. else {
  875. #endif
  876. /*
  877. * Clear all 6 debug registers:
  878. */
  879. set_debugreg(0UL, 0);
  880. set_debugreg(0UL, 1);
  881. set_debugreg(0UL, 2);
  882. set_debugreg(0UL, 3);
  883. set_debugreg(0UL, 6);
  884. set_debugreg(0UL, 7);
  885. #ifdef CONFIG_KGDB
  886. /* If the kgdb is connected no debug regs should be altered. */
  887. }
  888. #endif
  889. fpu_init();
  890. raw_local_save_flags(kernel_eflags);
  891. if (is_uv_system())
  892. uv_cpu_init();
  893. }
  894. #else
  895. void __cpuinit cpu_init(void)
  896. {
  897. int cpu = smp_processor_id();
  898. struct task_struct *curr = current;
  899. struct tss_struct *t = &per_cpu(init_tss, cpu);
  900. struct thread_struct *thread = &curr->thread;
  901. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
  902. printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
  903. for (;;) local_irq_enable();
  904. }
  905. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  906. if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
  907. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  908. load_idt(&idt_descr);
  909. switch_to_new_gdt();
  910. /*
  911. * Set up and load the per-CPU TSS and LDT
  912. */
  913. atomic_inc(&init_mm.mm_count);
  914. curr->active_mm = &init_mm;
  915. if (curr->mm)
  916. BUG();
  917. enter_lazy_tlb(&init_mm, curr);
  918. load_sp0(t, thread);
  919. set_tss_desc(cpu, t);
  920. load_TR_desc();
  921. load_LDT(&init_mm.context);
  922. #ifdef CONFIG_DOUBLEFAULT
  923. /* Set up doublefault TSS pointer in the GDT */
  924. __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
  925. #endif
  926. /* Clear %gs. */
  927. asm volatile ("mov %0, %%gs" : : "r" (0));
  928. /* Clear all 6 debug registers: */
  929. set_debugreg(0, 0);
  930. set_debugreg(0, 1);
  931. set_debugreg(0, 2);
  932. set_debugreg(0, 3);
  933. set_debugreg(0, 6);
  934. set_debugreg(0, 7);
  935. /*
  936. * Force FPU initialization:
  937. */
  938. if (cpu_has_xsave)
  939. current_thread_info()->status = TS_XSAVE;
  940. else
  941. current_thread_info()->status = 0;
  942. clear_used_math();
  943. mxcsr_feature_mask_init();
  944. /*
  945. * Boot processor to setup the FP and extended state context info.
  946. */
  947. if (smp_processor_id() == boot_cpu_id)
  948. init_thread_xstate();
  949. xsave_init();
  950. }
  951. #endif