intel_ringbuffer.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /*
  35. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  36. * over cache flushing.
  37. */
  38. struct pipe_control {
  39. struct drm_i915_gem_object *obj;
  40. volatile u32 *cpu_page;
  41. u32 gtt_offset;
  42. };
  43. static inline int ring_space(struct intel_ring_buffer *ring)
  44. {
  45. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  46. if (space < 0)
  47. space += ring->size;
  48. return space;
  49. }
  50. static int
  51. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  52. u32 invalidate_domains,
  53. u32 flush_domains)
  54. {
  55. u32 cmd;
  56. int ret;
  57. cmd = MI_FLUSH;
  58. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  59. cmd |= MI_NO_WRITE_FLUSH;
  60. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  61. cmd |= MI_READ_FLUSH;
  62. ret = intel_ring_begin(ring, 2);
  63. if (ret)
  64. return ret;
  65. intel_ring_emit(ring, cmd);
  66. intel_ring_emit(ring, MI_NOOP);
  67. intel_ring_advance(ring);
  68. return 0;
  69. }
  70. static int
  71. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  72. u32 invalidate_domains,
  73. u32 flush_domains)
  74. {
  75. struct drm_device *dev = ring->dev;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  106. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  107. cmd &= ~MI_NO_WRITE_FLUSH;
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. ret = intel_emit_post_sync_nonzero_flush(ring);
  197. if (ret)
  198. return ret;
  199. /* Just flush everything. Experiments have shown that reducing the
  200. * number of bits based on the write domains has little performance
  201. * impact.
  202. */
  203. if (flush_domains) {
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. /*
  207. * Ensure that any following seqno writes only happen
  208. * when the render cache is indeed flushed.
  209. */
  210. flags |= PIPE_CONTROL_CS_STALL;
  211. }
  212. if (invalidate_domains) {
  213. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  214. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  219. /*
  220. * TLB invalidate requires a post-sync write.
  221. */
  222. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  223. }
  224. ret = intel_ring_begin(ring, 4);
  225. if (ret)
  226. return ret;
  227. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  228. intel_ring_emit(ring, flags);
  229. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. intel_ring_emit(ring, 0);
  231. intel_ring_advance(ring);
  232. return 0;
  233. }
  234. static int
  235. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  236. {
  237. int ret;
  238. ret = intel_ring_begin(ring, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  243. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_advance(ring);
  247. return 0;
  248. }
  249. static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
  250. {
  251. int ret;
  252. if (!ring->fbc_dirty)
  253. return 0;
  254. ret = intel_ring_begin(ring, 4);
  255. if (ret)
  256. return ret;
  257. intel_ring_emit(ring, MI_NOOP);
  258. /* WaFbcNukeOn3DBlt:ivb/hsw */
  259. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  260. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  261. intel_ring_emit(ring, value);
  262. intel_ring_advance(ring);
  263. ring->fbc_dirty = false;
  264. return 0;
  265. }
  266. static int
  267. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  268. u32 invalidate_domains, u32 flush_domains)
  269. {
  270. u32 flags = 0;
  271. struct pipe_control *pc = ring->private;
  272. u32 scratch_addr = pc->gtt_offset + 128;
  273. int ret;
  274. /*
  275. * Ensure that any following seqno writes only happen when the render
  276. * cache is indeed flushed.
  277. *
  278. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  279. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  280. * don't try to be clever and just set it unconditionally.
  281. */
  282. flags |= PIPE_CONTROL_CS_STALL;
  283. /* Just flush everything. Experiments have shown that reducing the
  284. * number of bits based on the write domains has little performance
  285. * impact.
  286. */
  287. if (flush_domains) {
  288. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  289. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  290. }
  291. if (invalidate_domains) {
  292. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  293. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  294. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  295. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  296. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  297. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  298. /*
  299. * TLB invalidate requires a post-sync write.
  300. */
  301. flags |= PIPE_CONTROL_QW_WRITE;
  302. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  303. /* Workaround: we must issue a pipe_control with CS-stall bit
  304. * set before a pipe_control command that has the state cache
  305. * invalidate bit set. */
  306. gen7_render_ring_cs_stall_wa(ring);
  307. }
  308. ret = intel_ring_begin(ring, 4);
  309. if (ret)
  310. return ret;
  311. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  312. intel_ring_emit(ring, flags);
  313. intel_ring_emit(ring, scratch_addr);
  314. intel_ring_emit(ring, 0);
  315. intel_ring_advance(ring);
  316. if (flush_domains)
  317. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  318. return 0;
  319. }
  320. static void ring_write_tail(struct intel_ring_buffer *ring,
  321. u32 value)
  322. {
  323. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  324. I915_WRITE_TAIL(ring, value);
  325. }
  326. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  327. {
  328. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  329. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  330. RING_ACTHD(ring->mmio_base) : ACTHD;
  331. return I915_READ(acthd_reg);
  332. }
  333. static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
  334. {
  335. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  336. u32 addr;
  337. addr = dev_priv->status_page_dmah->busaddr;
  338. if (INTEL_INFO(ring->dev)->gen >= 4)
  339. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  340. I915_WRITE(HWS_PGA, addr);
  341. }
  342. static int init_ring_common(struct intel_ring_buffer *ring)
  343. {
  344. struct drm_device *dev = ring->dev;
  345. drm_i915_private_t *dev_priv = dev->dev_private;
  346. struct drm_i915_gem_object *obj = ring->obj;
  347. int ret = 0;
  348. u32 head;
  349. if (HAS_FORCE_WAKE(dev))
  350. gen6_gt_force_wake_get(dev_priv);
  351. if (I915_NEED_GFX_HWS(dev))
  352. intel_ring_setup_status_page(ring);
  353. else
  354. ring_setup_phys_status_page(ring);
  355. /* Stop the ring if it's running. */
  356. I915_WRITE_CTL(ring, 0);
  357. I915_WRITE_HEAD(ring, 0);
  358. ring->write_tail(ring, 0);
  359. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  360. /* G45 ring initialization fails to reset head to zero */
  361. if (head != 0) {
  362. DRM_DEBUG_KMS("%s head not reset to zero "
  363. "ctl %08x head %08x tail %08x start %08x\n",
  364. ring->name,
  365. I915_READ_CTL(ring),
  366. I915_READ_HEAD(ring),
  367. I915_READ_TAIL(ring),
  368. I915_READ_START(ring));
  369. I915_WRITE_HEAD(ring, 0);
  370. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  371. DRM_ERROR("failed to set %s head to zero "
  372. "ctl %08x head %08x tail %08x start %08x\n",
  373. ring->name,
  374. I915_READ_CTL(ring),
  375. I915_READ_HEAD(ring),
  376. I915_READ_TAIL(ring),
  377. I915_READ_START(ring));
  378. }
  379. }
  380. /* Initialize the ring. This must happen _after_ we've cleared the ring
  381. * registers with the above sequence (the readback of the HEAD registers
  382. * also enforces ordering), otherwise the hw might lose the new ring
  383. * register values. */
  384. I915_WRITE_START(ring, obj->gtt_offset);
  385. I915_WRITE_CTL(ring,
  386. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  387. | RING_VALID);
  388. /* If the head is still not zero, the ring is dead */
  389. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  390. I915_READ_START(ring) == obj->gtt_offset &&
  391. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  392. DRM_ERROR("%s initialization failed "
  393. "ctl %08x head %08x tail %08x start %08x\n",
  394. ring->name,
  395. I915_READ_CTL(ring),
  396. I915_READ_HEAD(ring),
  397. I915_READ_TAIL(ring),
  398. I915_READ_START(ring));
  399. ret = -EIO;
  400. goto out;
  401. }
  402. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  403. i915_kernel_lost_context(ring->dev);
  404. else {
  405. ring->head = I915_READ_HEAD(ring);
  406. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  407. ring->space = ring_space(ring);
  408. ring->last_retired_head = -1;
  409. }
  410. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  411. out:
  412. if (HAS_FORCE_WAKE(dev))
  413. gen6_gt_force_wake_put(dev_priv);
  414. return ret;
  415. }
  416. static int
  417. init_pipe_control(struct intel_ring_buffer *ring)
  418. {
  419. struct pipe_control *pc;
  420. struct drm_i915_gem_object *obj;
  421. int ret;
  422. if (ring->private)
  423. return 0;
  424. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  425. if (!pc)
  426. return -ENOMEM;
  427. obj = i915_gem_alloc_object(ring->dev, 4096);
  428. if (obj == NULL) {
  429. DRM_ERROR("Failed to allocate seqno page\n");
  430. ret = -ENOMEM;
  431. goto err;
  432. }
  433. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  434. ret = i915_gem_object_pin(obj, 4096, true, false);
  435. if (ret)
  436. goto err_unref;
  437. pc->gtt_offset = obj->gtt_offset;
  438. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  439. if (pc->cpu_page == NULL) {
  440. ret = -ENOMEM;
  441. goto err_unpin;
  442. }
  443. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  444. ring->name, pc->gtt_offset);
  445. pc->obj = obj;
  446. ring->private = pc;
  447. return 0;
  448. err_unpin:
  449. i915_gem_object_unpin(obj);
  450. err_unref:
  451. drm_gem_object_unreference(&obj->base);
  452. err:
  453. kfree(pc);
  454. return ret;
  455. }
  456. static void
  457. cleanup_pipe_control(struct intel_ring_buffer *ring)
  458. {
  459. struct pipe_control *pc = ring->private;
  460. struct drm_i915_gem_object *obj;
  461. obj = pc->obj;
  462. kunmap(sg_page(obj->pages->sgl));
  463. i915_gem_object_unpin(obj);
  464. drm_gem_object_unreference(&obj->base);
  465. kfree(pc);
  466. }
  467. static int init_render_ring(struct intel_ring_buffer *ring)
  468. {
  469. struct drm_device *dev = ring->dev;
  470. struct drm_i915_private *dev_priv = dev->dev_private;
  471. int ret = init_ring_common(ring);
  472. if (INTEL_INFO(dev)->gen > 3)
  473. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  474. /* We need to disable the AsyncFlip performance optimisations in order
  475. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  476. * programmed to '1' on all products.
  477. *
  478. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  479. */
  480. if (INTEL_INFO(dev)->gen >= 6)
  481. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  482. /* Required for the hardware to program scanline values for waiting */
  483. if (INTEL_INFO(dev)->gen == 6)
  484. I915_WRITE(GFX_MODE,
  485. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
  486. if (IS_GEN7(dev))
  487. I915_WRITE(GFX_MODE_GEN7,
  488. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  489. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  490. if (INTEL_INFO(dev)->gen >= 5) {
  491. ret = init_pipe_control(ring);
  492. if (ret)
  493. return ret;
  494. }
  495. if (IS_GEN6(dev)) {
  496. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  497. * "If this bit is set, STCunit will have LRA as replacement
  498. * policy. [...] This bit must be reset. LRA replacement
  499. * policy is not supported."
  500. */
  501. I915_WRITE(CACHE_MODE_0,
  502. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  503. /* This is not explicitly set for GEN6, so read the register.
  504. * see intel_ring_mi_set_context() for why we care.
  505. * TODO: consider explicitly setting the bit for GEN5
  506. */
  507. ring->itlb_before_ctx_switch =
  508. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  509. }
  510. if (INTEL_INFO(dev)->gen >= 6)
  511. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  512. if (HAS_L3_GPU_CACHE(dev))
  513. I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  514. return ret;
  515. }
  516. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  517. {
  518. struct drm_device *dev = ring->dev;
  519. if (!ring->private)
  520. return;
  521. if (HAS_BROKEN_CS_TLB(dev))
  522. drm_gem_object_unreference(to_gem_object(ring->private));
  523. if (INTEL_INFO(dev)->gen >= 5)
  524. cleanup_pipe_control(ring);
  525. ring->private = NULL;
  526. }
  527. static void
  528. update_mboxes(struct intel_ring_buffer *ring,
  529. u32 mmio_offset)
  530. {
  531. /* NB: In order to be able to do semaphore MBOX updates for varying number
  532. * of rings, it's easiest if we round up each individual update to a
  533. * multiple of 2 (since ring updates must always be a multiple of 2)
  534. * even though the actual update only requires 3 dwords.
  535. */
  536. #define MBOX_UPDATE_DWORDS 4
  537. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  538. intel_ring_emit(ring, mmio_offset);
  539. intel_ring_emit(ring, ring->outstanding_lazy_request);
  540. intel_ring_emit(ring, MI_NOOP);
  541. }
  542. /**
  543. * gen6_add_request - Update the semaphore mailbox registers
  544. *
  545. * @ring - ring that is adding a request
  546. * @seqno - return seqno stuck into the ring
  547. *
  548. * Update the mailbox registers in the *other* rings with the current seqno.
  549. * This acts like a signal in the canonical semaphore.
  550. */
  551. static int
  552. gen6_add_request(struct intel_ring_buffer *ring)
  553. {
  554. struct drm_device *dev = ring->dev;
  555. struct drm_i915_private *dev_priv = dev->dev_private;
  556. struct intel_ring_buffer *useless;
  557. int i, ret;
  558. ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
  559. MBOX_UPDATE_DWORDS) +
  560. 4);
  561. if (ret)
  562. return ret;
  563. #undef MBOX_UPDATE_DWORDS
  564. for_each_ring(useless, dev_priv, i) {
  565. u32 mbox_reg = ring->signal_mbox[i];
  566. if (mbox_reg != GEN6_NOSYNC)
  567. update_mboxes(ring, mbox_reg);
  568. }
  569. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  570. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  571. intel_ring_emit(ring, ring->outstanding_lazy_request);
  572. intel_ring_emit(ring, MI_USER_INTERRUPT);
  573. intel_ring_advance(ring);
  574. return 0;
  575. }
  576. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  577. u32 seqno)
  578. {
  579. struct drm_i915_private *dev_priv = dev->dev_private;
  580. return dev_priv->last_seqno < seqno;
  581. }
  582. /**
  583. * intel_ring_sync - sync the waiter to the signaller on seqno
  584. *
  585. * @waiter - ring that is waiting
  586. * @signaller - ring which has, or will signal
  587. * @seqno - seqno which the waiter will block on
  588. */
  589. static int
  590. gen6_ring_sync(struct intel_ring_buffer *waiter,
  591. struct intel_ring_buffer *signaller,
  592. u32 seqno)
  593. {
  594. int ret;
  595. u32 dw1 = MI_SEMAPHORE_MBOX |
  596. MI_SEMAPHORE_COMPARE |
  597. MI_SEMAPHORE_REGISTER;
  598. /* Throughout all of the GEM code, seqno passed implies our current
  599. * seqno is >= the last seqno executed. However for hardware the
  600. * comparison is strictly greater than.
  601. */
  602. seqno -= 1;
  603. WARN_ON(signaller->semaphore_register[waiter->id] ==
  604. MI_SEMAPHORE_SYNC_INVALID);
  605. ret = intel_ring_begin(waiter, 4);
  606. if (ret)
  607. return ret;
  608. /* If seqno wrap happened, omit the wait with no-ops */
  609. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  610. intel_ring_emit(waiter,
  611. dw1 |
  612. signaller->semaphore_register[waiter->id]);
  613. intel_ring_emit(waiter, seqno);
  614. intel_ring_emit(waiter, 0);
  615. intel_ring_emit(waiter, MI_NOOP);
  616. } else {
  617. intel_ring_emit(waiter, MI_NOOP);
  618. intel_ring_emit(waiter, MI_NOOP);
  619. intel_ring_emit(waiter, MI_NOOP);
  620. intel_ring_emit(waiter, MI_NOOP);
  621. }
  622. intel_ring_advance(waiter);
  623. return 0;
  624. }
  625. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  626. do { \
  627. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  628. PIPE_CONTROL_DEPTH_STALL); \
  629. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  630. intel_ring_emit(ring__, 0); \
  631. intel_ring_emit(ring__, 0); \
  632. } while (0)
  633. static int
  634. pc_render_add_request(struct intel_ring_buffer *ring)
  635. {
  636. struct pipe_control *pc = ring->private;
  637. u32 scratch_addr = pc->gtt_offset + 128;
  638. int ret;
  639. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  640. * incoherent with writes to memory, i.e. completely fubar,
  641. * so we need to use PIPE_NOTIFY instead.
  642. *
  643. * However, we also need to workaround the qword write
  644. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  645. * memory before requesting an interrupt.
  646. */
  647. ret = intel_ring_begin(ring, 32);
  648. if (ret)
  649. return ret;
  650. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  651. PIPE_CONTROL_WRITE_FLUSH |
  652. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  653. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  654. intel_ring_emit(ring, ring->outstanding_lazy_request);
  655. intel_ring_emit(ring, 0);
  656. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  657. scratch_addr += 128; /* write to separate cachelines */
  658. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  659. scratch_addr += 128;
  660. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  661. scratch_addr += 128;
  662. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  663. scratch_addr += 128;
  664. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  665. scratch_addr += 128;
  666. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  667. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  668. PIPE_CONTROL_WRITE_FLUSH |
  669. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  670. PIPE_CONTROL_NOTIFY);
  671. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  672. intel_ring_emit(ring, ring->outstanding_lazy_request);
  673. intel_ring_emit(ring, 0);
  674. intel_ring_advance(ring);
  675. return 0;
  676. }
  677. static u32
  678. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  679. {
  680. /* Workaround to force correct ordering between irq and seqno writes on
  681. * ivb (and maybe also on snb) by reading from a CS register (like
  682. * ACTHD) before reading the status page. */
  683. if (!lazy_coherency)
  684. intel_ring_get_active_head(ring);
  685. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  686. }
  687. static u32
  688. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  689. {
  690. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  691. }
  692. static void
  693. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  694. {
  695. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  696. }
  697. static u32
  698. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  699. {
  700. struct pipe_control *pc = ring->private;
  701. return pc->cpu_page[0];
  702. }
  703. static void
  704. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  705. {
  706. struct pipe_control *pc = ring->private;
  707. pc->cpu_page[0] = seqno;
  708. }
  709. static bool
  710. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  711. {
  712. struct drm_device *dev = ring->dev;
  713. drm_i915_private_t *dev_priv = dev->dev_private;
  714. unsigned long flags;
  715. if (!dev->irq_enabled)
  716. return false;
  717. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  718. if (ring->irq_refcount.gt++ == 0) {
  719. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  720. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  721. POSTING_READ(GTIMR);
  722. }
  723. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  724. return true;
  725. }
  726. static void
  727. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  728. {
  729. struct drm_device *dev = ring->dev;
  730. drm_i915_private_t *dev_priv = dev->dev_private;
  731. unsigned long flags;
  732. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  733. if (--ring->irq_refcount.gt == 0) {
  734. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  735. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  736. POSTING_READ(GTIMR);
  737. }
  738. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  739. }
  740. static bool
  741. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  742. {
  743. struct drm_device *dev = ring->dev;
  744. drm_i915_private_t *dev_priv = dev->dev_private;
  745. unsigned long flags;
  746. if (!dev->irq_enabled)
  747. return false;
  748. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  749. if (ring->irq_refcount.gt++ == 0) {
  750. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  751. I915_WRITE(IMR, dev_priv->irq_mask);
  752. POSTING_READ(IMR);
  753. }
  754. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  755. return true;
  756. }
  757. static void
  758. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  759. {
  760. struct drm_device *dev = ring->dev;
  761. drm_i915_private_t *dev_priv = dev->dev_private;
  762. unsigned long flags;
  763. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  764. if (--ring->irq_refcount.gt == 0) {
  765. dev_priv->irq_mask |= ring->irq_enable_mask;
  766. I915_WRITE(IMR, dev_priv->irq_mask);
  767. POSTING_READ(IMR);
  768. }
  769. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  770. }
  771. static bool
  772. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  773. {
  774. struct drm_device *dev = ring->dev;
  775. drm_i915_private_t *dev_priv = dev->dev_private;
  776. unsigned long flags;
  777. if (!dev->irq_enabled)
  778. return false;
  779. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  780. if (ring->irq_refcount.gt++ == 0) {
  781. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  782. I915_WRITE16(IMR, dev_priv->irq_mask);
  783. POSTING_READ16(IMR);
  784. }
  785. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  786. return true;
  787. }
  788. static void
  789. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  790. {
  791. struct drm_device *dev = ring->dev;
  792. drm_i915_private_t *dev_priv = dev->dev_private;
  793. unsigned long flags;
  794. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  795. if (--ring->irq_refcount.gt == 0) {
  796. dev_priv->irq_mask |= ring->irq_enable_mask;
  797. I915_WRITE16(IMR, dev_priv->irq_mask);
  798. POSTING_READ16(IMR);
  799. }
  800. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  801. }
  802. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  803. {
  804. struct drm_device *dev = ring->dev;
  805. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  806. u32 mmio = 0;
  807. /* The ring status page addresses are no longer next to the rest of
  808. * the ring registers as of gen7.
  809. */
  810. if (IS_GEN7(dev)) {
  811. switch (ring->id) {
  812. case RCS:
  813. mmio = RENDER_HWS_PGA_GEN7;
  814. break;
  815. case BCS:
  816. mmio = BLT_HWS_PGA_GEN7;
  817. break;
  818. case VCS:
  819. mmio = BSD_HWS_PGA_GEN7;
  820. break;
  821. case VECS:
  822. mmio = VEBOX_HWS_PGA_GEN7;
  823. break;
  824. }
  825. } else if (IS_GEN6(ring->dev)) {
  826. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  827. } else {
  828. mmio = RING_HWS_PGA(ring->mmio_base);
  829. }
  830. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  831. POSTING_READ(mmio);
  832. /* Flush the TLB for this page */
  833. if (INTEL_INFO(dev)->gen >= 6) {
  834. u32 reg = RING_INSTPM(ring->mmio_base);
  835. I915_WRITE(reg,
  836. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  837. INSTPM_SYNC_FLUSH));
  838. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  839. 1000))
  840. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  841. ring->name);
  842. }
  843. }
  844. static int
  845. bsd_ring_flush(struct intel_ring_buffer *ring,
  846. u32 invalidate_domains,
  847. u32 flush_domains)
  848. {
  849. int ret;
  850. ret = intel_ring_begin(ring, 2);
  851. if (ret)
  852. return ret;
  853. intel_ring_emit(ring, MI_FLUSH);
  854. intel_ring_emit(ring, MI_NOOP);
  855. intel_ring_advance(ring);
  856. return 0;
  857. }
  858. static int
  859. i9xx_add_request(struct intel_ring_buffer *ring)
  860. {
  861. int ret;
  862. ret = intel_ring_begin(ring, 4);
  863. if (ret)
  864. return ret;
  865. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  866. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  867. intel_ring_emit(ring, ring->outstanding_lazy_request);
  868. intel_ring_emit(ring, MI_USER_INTERRUPT);
  869. intel_ring_advance(ring);
  870. return 0;
  871. }
  872. static bool
  873. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  874. {
  875. struct drm_device *dev = ring->dev;
  876. drm_i915_private_t *dev_priv = dev->dev_private;
  877. unsigned long flags;
  878. if (!dev->irq_enabled)
  879. return false;
  880. /* It looks like we need to prevent the gt from suspending while waiting
  881. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  882. * blt/bsd rings on ivb. */
  883. gen6_gt_force_wake_get(dev_priv);
  884. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  885. if (ring->irq_refcount.gt++ == 0) {
  886. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  887. I915_WRITE_IMR(ring,
  888. ~(ring->irq_enable_mask |
  889. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  890. else
  891. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  892. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  893. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  894. POSTING_READ(GTIMR);
  895. }
  896. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  897. return true;
  898. }
  899. static void
  900. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  901. {
  902. struct drm_device *dev = ring->dev;
  903. drm_i915_private_t *dev_priv = dev->dev_private;
  904. unsigned long flags;
  905. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  906. if (--ring->irq_refcount.gt == 0) {
  907. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  908. I915_WRITE_IMR(ring,
  909. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  910. else
  911. I915_WRITE_IMR(ring, ~0);
  912. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  913. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  914. POSTING_READ(GTIMR);
  915. }
  916. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  917. gen6_gt_force_wake_put(dev_priv);
  918. }
  919. static bool
  920. hsw_vebox_get_irq(struct intel_ring_buffer *ring)
  921. {
  922. struct drm_device *dev = ring->dev;
  923. struct drm_i915_private *dev_priv = dev->dev_private;
  924. unsigned long flags;
  925. if (!dev->irq_enabled)
  926. return false;
  927. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  928. if (ring->irq_refcount.pm++ == 0) {
  929. u32 pm_imr = I915_READ(GEN6_PMIMR);
  930. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  931. I915_WRITE(GEN6_PMIMR, pm_imr & ~ring->irq_enable_mask);
  932. POSTING_READ(GEN6_PMIMR);
  933. }
  934. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  935. return true;
  936. }
  937. static void
  938. hsw_vebox_put_irq(struct intel_ring_buffer *ring)
  939. {
  940. struct drm_device *dev = ring->dev;
  941. struct drm_i915_private *dev_priv = dev->dev_private;
  942. unsigned long flags;
  943. if (!dev->irq_enabled)
  944. return;
  945. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  946. if (--ring->irq_refcount.pm == 0) {
  947. u32 pm_imr = I915_READ(GEN6_PMIMR);
  948. I915_WRITE_IMR(ring, ~0);
  949. I915_WRITE(GEN6_PMIMR, pm_imr | ring->irq_enable_mask);
  950. POSTING_READ(GEN6_PMIMR);
  951. }
  952. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  953. }
  954. static int
  955. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  956. u32 offset, u32 length,
  957. unsigned flags)
  958. {
  959. int ret;
  960. ret = intel_ring_begin(ring, 2);
  961. if (ret)
  962. return ret;
  963. intel_ring_emit(ring,
  964. MI_BATCH_BUFFER_START |
  965. MI_BATCH_GTT |
  966. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  967. intel_ring_emit(ring, offset);
  968. intel_ring_advance(ring);
  969. return 0;
  970. }
  971. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  972. #define I830_BATCH_LIMIT (256*1024)
  973. static int
  974. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  975. u32 offset, u32 len,
  976. unsigned flags)
  977. {
  978. int ret;
  979. if (flags & I915_DISPATCH_PINNED) {
  980. ret = intel_ring_begin(ring, 4);
  981. if (ret)
  982. return ret;
  983. intel_ring_emit(ring, MI_BATCH_BUFFER);
  984. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  985. intel_ring_emit(ring, offset + len - 8);
  986. intel_ring_emit(ring, MI_NOOP);
  987. intel_ring_advance(ring);
  988. } else {
  989. struct drm_i915_gem_object *obj = ring->private;
  990. u32 cs_offset = obj->gtt_offset;
  991. if (len > I830_BATCH_LIMIT)
  992. return -ENOSPC;
  993. ret = intel_ring_begin(ring, 9+3);
  994. if (ret)
  995. return ret;
  996. /* Blit the batch (which has now all relocs applied) to the stable batch
  997. * scratch bo area (so that the CS never stumbles over its tlb
  998. * invalidation bug) ... */
  999. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  1000. XY_SRC_COPY_BLT_WRITE_ALPHA |
  1001. XY_SRC_COPY_BLT_WRITE_RGB);
  1002. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  1003. intel_ring_emit(ring, 0);
  1004. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  1005. intel_ring_emit(ring, cs_offset);
  1006. intel_ring_emit(ring, 0);
  1007. intel_ring_emit(ring, 4096);
  1008. intel_ring_emit(ring, offset);
  1009. intel_ring_emit(ring, MI_FLUSH);
  1010. /* ... and execute it. */
  1011. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1012. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1013. intel_ring_emit(ring, cs_offset + len - 8);
  1014. intel_ring_advance(ring);
  1015. }
  1016. return 0;
  1017. }
  1018. static int
  1019. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1020. u32 offset, u32 len,
  1021. unsigned flags)
  1022. {
  1023. int ret;
  1024. ret = intel_ring_begin(ring, 2);
  1025. if (ret)
  1026. return ret;
  1027. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1028. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1029. intel_ring_advance(ring);
  1030. return 0;
  1031. }
  1032. static void cleanup_status_page(struct intel_ring_buffer *ring)
  1033. {
  1034. struct drm_i915_gem_object *obj;
  1035. obj = ring->status_page.obj;
  1036. if (obj == NULL)
  1037. return;
  1038. kunmap(sg_page(obj->pages->sgl));
  1039. i915_gem_object_unpin(obj);
  1040. drm_gem_object_unreference(&obj->base);
  1041. ring->status_page.obj = NULL;
  1042. }
  1043. static int init_status_page(struct intel_ring_buffer *ring)
  1044. {
  1045. struct drm_device *dev = ring->dev;
  1046. struct drm_i915_gem_object *obj;
  1047. int ret;
  1048. obj = i915_gem_alloc_object(dev, 4096);
  1049. if (obj == NULL) {
  1050. DRM_ERROR("Failed to allocate status page\n");
  1051. ret = -ENOMEM;
  1052. goto err;
  1053. }
  1054. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1055. ret = i915_gem_object_pin(obj, 4096, true, false);
  1056. if (ret != 0) {
  1057. goto err_unref;
  1058. }
  1059. ring->status_page.gfx_addr = obj->gtt_offset;
  1060. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1061. if (ring->status_page.page_addr == NULL) {
  1062. ret = -ENOMEM;
  1063. goto err_unpin;
  1064. }
  1065. ring->status_page.obj = obj;
  1066. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1067. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1068. ring->name, ring->status_page.gfx_addr);
  1069. return 0;
  1070. err_unpin:
  1071. i915_gem_object_unpin(obj);
  1072. err_unref:
  1073. drm_gem_object_unreference(&obj->base);
  1074. err:
  1075. return ret;
  1076. }
  1077. static int init_phys_status_page(struct intel_ring_buffer *ring)
  1078. {
  1079. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1080. if (!dev_priv->status_page_dmah) {
  1081. dev_priv->status_page_dmah =
  1082. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1083. if (!dev_priv->status_page_dmah)
  1084. return -ENOMEM;
  1085. }
  1086. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1087. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1088. return 0;
  1089. }
  1090. static int intel_init_ring_buffer(struct drm_device *dev,
  1091. struct intel_ring_buffer *ring)
  1092. {
  1093. struct drm_i915_gem_object *obj;
  1094. struct drm_i915_private *dev_priv = dev->dev_private;
  1095. int ret;
  1096. ring->dev = dev;
  1097. INIT_LIST_HEAD(&ring->active_list);
  1098. INIT_LIST_HEAD(&ring->request_list);
  1099. ring->size = 32 * PAGE_SIZE;
  1100. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1101. init_waitqueue_head(&ring->irq_queue);
  1102. if (I915_NEED_GFX_HWS(dev)) {
  1103. ret = init_status_page(ring);
  1104. if (ret)
  1105. return ret;
  1106. } else {
  1107. BUG_ON(ring->id != RCS);
  1108. ret = init_phys_status_page(ring);
  1109. if (ret)
  1110. return ret;
  1111. }
  1112. obj = NULL;
  1113. if (!HAS_LLC(dev))
  1114. obj = i915_gem_object_create_stolen(dev, ring->size);
  1115. if (obj == NULL)
  1116. obj = i915_gem_alloc_object(dev, ring->size);
  1117. if (obj == NULL) {
  1118. DRM_ERROR("Failed to allocate ringbuffer\n");
  1119. ret = -ENOMEM;
  1120. goto err_hws;
  1121. }
  1122. ring->obj = obj;
  1123. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  1124. if (ret)
  1125. goto err_unref;
  1126. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1127. if (ret)
  1128. goto err_unpin;
  1129. ring->virtual_start =
  1130. ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
  1131. ring->size);
  1132. if (ring->virtual_start == NULL) {
  1133. DRM_ERROR("Failed to map ringbuffer.\n");
  1134. ret = -EINVAL;
  1135. goto err_unpin;
  1136. }
  1137. ret = ring->init(ring);
  1138. if (ret)
  1139. goto err_unmap;
  1140. /* Workaround an erratum on the i830 which causes a hang if
  1141. * the TAIL pointer points to within the last 2 cachelines
  1142. * of the buffer.
  1143. */
  1144. ring->effective_size = ring->size;
  1145. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1146. ring->effective_size -= 128;
  1147. return 0;
  1148. err_unmap:
  1149. iounmap(ring->virtual_start);
  1150. err_unpin:
  1151. i915_gem_object_unpin(obj);
  1152. err_unref:
  1153. drm_gem_object_unreference(&obj->base);
  1154. ring->obj = NULL;
  1155. err_hws:
  1156. cleanup_status_page(ring);
  1157. return ret;
  1158. }
  1159. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1160. {
  1161. struct drm_i915_private *dev_priv;
  1162. int ret;
  1163. if (ring->obj == NULL)
  1164. return;
  1165. /* Disable the ring buffer. The ring must be idle at this point */
  1166. dev_priv = ring->dev->dev_private;
  1167. ret = intel_ring_idle(ring);
  1168. if (ret)
  1169. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1170. ring->name, ret);
  1171. I915_WRITE_CTL(ring, 0);
  1172. iounmap(ring->virtual_start);
  1173. i915_gem_object_unpin(ring->obj);
  1174. drm_gem_object_unreference(&ring->obj->base);
  1175. ring->obj = NULL;
  1176. if (ring->cleanup)
  1177. ring->cleanup(ring);
  1178. cleanup_status_page(ring);
  1179. }
  1180. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1181. {
  1182. int ret;
  1183. ret = i915_wait_seqno(ring, seqno);
  1184. if (!ret)
  1185. i915_gem_retire_requests_ring(ring);
  1186. return ret;
  1187. }
  1188. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1189. {
  1190. struct drm_i915_gem_request *request;
  1191. u32 seqno = 0;
  1192. int ret;
  1193. i915_gem_retire_requests_ring(ring);
  1194. if (ring->last_retired_head != -1) {
  1195. ring->head = ring->last_retired_head;
  1196. ring->last_retired_head = -1;
  1197. ring->space = ring_space(ring);
  1198. if (ring->space >= n)
  1199. return 0;
  1200. }
  1201. list_for_each_entry(request, &ring->request_list, list) {
  1202. int space;
  1203. if (request->tail == -1)
  1204. continue;
  1205. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1206. if (space < 0)
  1207. space += ring->size;
  1208. if (space >= n) {
  1209. seqno = request->seqno;
  1210. break;
  1211. }
  1212. /* Consume this request in case we need more space than
  1213. * is available and so need to prevent a race between
  1214. * updating last_retired_head and direct reads of
  1215. * I915_RING_HEAD. It also provides a nice sanity check.
  1216. */
  1217. request->tail = -1;
  1218. }
  1219. if (seqno == 0)
  1220. return -ENOSPC;
  1221. ret = intel_ring_wait_seqno(ring, seqno);
  1222. if (ret)
  1223. return ret;
  1224. if (WARN_ON(ring->last_retired_head == -1))
  1225. return -ENOSPC;
  1226. ring->head = ring->last_retired_head;
  1227. ring->last_retired_head = -1;
  1228. ring->space = ring_space(ring);
  1229. if (WARN_ON(ring->space < n))
  1230. return -ENOSPC;
  1231. return 0;
  1232. }
  1233. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1234. {
  1235. struct drm_device *dev = ring->dev;
  1236. struct drm_i915_private *dev_priv = dev->dev_private;
  1237. unsigned long end;
  1238. int ret;
  1239. ret = intel_ring_wait_request(ring, n);
  1240. if (ret != -ENOSPC)
  1241. return ret;
  1242. trace_i915_ring_wait_begin(ring);
  1243. /* With GEM the hangcheck timer should kick us out of the loop,
  1244. * leaving it early runs the risk of corrupting GEM state (due
  1245. * to running on almost untested codepaths). But on resume
  1246. * timers don't work yet, so prevent a complete hang in that
  1247. * case by choosing an insanely large timeout. */
  1248. end = jiffies + 60 * HZ;
  1249. do {
  1250. ring->head = I915_READ_HEAD(ring);
  1251. ring->space = ring_space(ring);
  1252. if (ring->space >= n) {
  1253. trace_i915_ring_wait_end(ring);
  1254. return 0;
  1255. }
  1256. if (dev->primary->master) {
  1257. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1258. if (master_priv->sarea_priv)
  1259. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1260. }
  1261. msleep(1);
  1262. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1263. dev_priv->mm.interruptible);
  1264. if (ret)
  1265. return ret;
  1266. } while (!time_after(jiffies, end));
  1267. trace_i915_ring_wait_end(ring);
  1268. return -EBUSY;
  1269. }
  1270. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1271. {
  1272. uint32_t __iomem *virt;
  1273. int rem = ring->size - ring->tail;
  1274. if (ring->space < rem) {
  1275. int ret = ring_wait_for_space(ring, rem);
  1276. if (ret)
  1277. return ret;
  1278. }
  1279. virt = ring->virtual_start + ring->tail;
  1280. rem /= 4;
  1281. while (rem--)
  1282. iowrite32(MI_NOOP, virt++);
  1283. ring->tail = 0;
  1284. ring->space = ring_space(ring);
  1285. return 0;
  1286. }
  1287. int intel_ring_idle(struct intel_ring_buffer *ring)
  1288. {
  1289. u32 seqno;
  1290. int ret;
  1291. /* We need to add any requests required to flush the objects and ring */
  1292. if (ring->outstanding_lazy_request) {
  1293. ret = i915_add_request(ring, NULL);
  1294. if (ret)
  1295. return ret;
  1296. }
  1297. /* Wait upon the last request to be completed */
  1298. if (list_empty(&ring->request_list))
  1299. return 0;
  1300. seqno = list_entry(ring->request_list.prev,
  1301. struct drm_i915_gem_request,
  1302. list)->seqno;
  1303. return i915_wait_seqno(ring, seqno);
  1304. }
  1305. static int
  1306. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1307. {
  1308. if (ring->outstanding_lazy_request)
  1309. return 0;
  1310. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
  1311. }
  1312. static int __intel_ring_begin(struct intel_ring_buffer *ring,
  1313. int bytes)
  1314. {
  1315. int ret;
  1316. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1317. ret = intel_wrap_ring_buffer(ring);
  1318. if (unlikely(ret))
  1319. return ret;
  1320. }
  1321. if (unlikely(ring->space < bytes)) {
  1322. ret = ring_wait_for_space(ring, bytes);
  1323. if (unlikely(ret))
  1324. return ret;
  1325. }
  1326. ring->space -= bytes;
  1327. return 0;
  1328. }
  1329. int intel_ring_begin(struct intel_ring_buffer *ring,
  1330. int num_dwords)
  1331. {
  1332. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1333. int ret;
  1334. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1335. dev_priv->mm.interruptible);
  1336. if (ret)
  1337. return ret;
  1338. /* Preallocate the olr before touching the ring */
  1339. ret = intel_ring_alloc_seqno(ring);
  1340. if (ret)
  1341. return ret;
  1342. return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
  1343. }
  1344. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1345. {
  1346. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1347. BUG_ON(ring->outstanding_lazy_request);
  1348. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1349. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1350. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1351. }
  1352. ring->set_seqno(ring, seqno);
  1353. ring->hangcheck.seqno = seqno;
  1354. }
  1355. void intel_ring_advance(struct intel_ring_buffer *ring)
  1356. {
  1357. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1358. ring->tail &= ring->size - 1;
  1359. if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
  1360. return;
  1361. ring->write_tail(ring, ring->tail);
  1362. }
  1363. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1364. u32 value)
  1365. {
  1366. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1367. /* Every tail move must follow the sequence below */
  1368. /* Disable notification that the ring is IDLE. The GT
  1369. * will then assume that it is busy and bring it out of rc6.
  1370. */
  1371. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1372. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1373. /* Clear the context id. Here be magic! */
  1374. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1375. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1376. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1377. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1378. 50))
  1379. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1380. /* Now that the ring is fully powered up, update the tail */
  1381. I915_WRITE_TAIL(ring, value);
  1382. POSTING_READ(RING_TAIL(ring->mmio_base));
  1383. /* Let the ring send IDLE messages to the GT again,
  1384. * and so let it sleep to conserve power when idle.
  1385. */
  1386. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1387. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1388. }
  1389. static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
  1390. u32 invalidate, u32 flush)
  1391. {
  1392. uint32_t cmd;
  1393. int ret;
  1394. ret = intel_ring_begin(ring, 4);
  1395. if (ret)
  1396. return ret;
  1397. cmd = MI_FLUSH_DW;
  1398. /*
  1399. * Bspec vol 1c.5 - video engine command streamer:
  1400. * "If ENABLED, all TLBs will be invalidated once the flush
  1401. * operation is complete. This bit is only valid when the
  1402. * Post-Sync Operation field is a value of 1h or 3h."
  1403. */
  1404. if (invalidate & I915_GEM_GPU_DOMAINS)
  1405. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1406. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1407. intel_ring_emit(ring, cmd);
  1408. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1409. intel_ring_emit(ring, 0);
  1410. intel_ring_emit(ring, MI_NOOP);
  1411. intel_ring_advance(ring);
  1412. return 0;
  1413. }
  1414. static int
  1415. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1416. u32 offset, u32 len,
  1417. unsigned flags)
  1418. {
  1419. int ret;
  1420. ret = intel_ring_begin(ring, 2);
  1421. if (ret)
  1422. return ret;
  1423. intel_ring_emit(ring,
  1424. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1425. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1426. /* bit0-7 is the length on GEN6+ */
  1427. intel_ring_emit(ring, offset);
  1428. intel_ring_advance(ring);
  1429. return 0;
  1430. }
  1431. static int
  1432. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1433. u32 offset, u32 len,
  1434. unsigned flags)
  1435. {
  1436. int ret;
  1437. ret = intel_ring_begin(ring, 2);
  1438. if (ret)
  1439. return ret;
  1440. intel_ring_emit(ring,
  1441. MI_BATCH_BUFFER_START |
  1442. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1443. /* bit0-7 is the length on GEN6+ */
  1444. intel_ring_emit(ring, offset);
  1445. intel_ring_advance(ring);
  1446. return 0;
  1447. }
  1448. /* Blitter support (SandyBridge+) */
  1449. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1450. u32 invalidate, u32 flush)
  1451. {
  1452. struct drm_device *dev = ring->dev;
  1453. uint32_t cmd;
  1454. int ret;
  1455. ret = intel_ring_begin(ring, 4);
  1456. if (ret)
  1457. return ret;
  1458. cmd = MI_FLUSH_DW;
  1459. /*
  1460. * Bspec vol 1c.3 - blitter engine command streamer:
  1461. * "If ENABLED, all TLBs will be invalidated once the flush
  1462. * operation is complete. This bit is only valid when the
  1463. * Post-Sync Operation field is a value of 1h or 3h."
  1464. */
  1465. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1466. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1467. MI_FLUSH_DW_OP_STOREDW;
  1468. intel_ring_emit(ring, cmd);
  1469. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1470. intel_ring_emit(ring, 0);
  1471. intel_ring_emit(ring, MI_NOOP);
  1472. intel_ring_advance(ring);
  1473. if (IS_GEN7(dev) && flush)
  1474. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1475. return 0;
  1476. }
  1477. int intel_init_render_ring_buffer(struct drm_device *dev)
  1478. {
  1479. drm_i915_private_t *dev_priv = dev->dev_private;
  1480. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1481. ring->name = "render ring";
  1482. ring->id = RCS;
  1483. ring->mmio_base = RENDER_RING_BASE;
  1484. if (INTEL_INFO(dev)->gen >= 6) {
  1485. ring->add_request = gen6_add_request;
  1486. ring->flush = gen7_render_ring_flush;
  1487. if (INTEL_INFO(dev)->gen == 6)
  1488. ring->flush = gen6_render_ring_flush;
  1489. ring->irq_get = gen6_ring_get_irq;
  1490. ring->irq_put = gen6_ring_put_irq;
  1491. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1492. ring->get_seqno = gen6_ring_get_seqno;
  1493. ring->set_seqno = ring_set_seqno;
  1494. ring->sync_to = gen6_ring_sync;
  1495. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1496. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
  1497. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
  1498. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1499. ring->signal_mbox[RCS] = GEN6_NOSYNC;
  1500. ring->signal_mbox[VCS] = GEN6_VRSYNC;
  1501. ring->signal_mbox[BCS] = GEN6_BRSYNC;
  1502. ring->signal_mbox[VECS] = GEN6_VERSYNC;
  1503. } else if (IS_GEN5(dev)) {
  1504. ring->add_request = pc_render_add_request;
  1505. ring->flush = gen4_render_ring_flush;
  1506. ring->get_seqno = pc_render_get_seqno;
  1507. ring->set_seqno = pc_render_set_seqno;
  1508. ring->irq_get = gen5_ring_get_irq;
  1509. ring->irq_put = gen5_ring_put_irq;
  1510. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1511. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1512. } else {
  1513. ring->add_request = i9xx_add_request;
  1514. if (INTEL_INFO(dev)->gen < 4)
  1515. ring->flush = gen2_render_ring_flush;
  1516. else
  1517. ring->flush = gen4_render_ring_flush;
  1518. ring->get_seqno = ring_get_seqno;
  1519. ring->set_seqno = ring_set_seqno;
  1520. if (IS_GEN2(dev)) {
  1521. ring->irq_get = i8xx_ring_get_irq;
  1522. ring->irq_put = i8xx_ring_put_irq;
  1523. } else {
  1524. ring->irq_get = i9xx_ring_get_irq;
  1525. ring->irq_put = i9xx_ring_put_irq;
  1526. }
  1527. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1528. }
  1529. ring->write_tail = ring_write_tail;
  1530. if (IS_HASWELL(dev))
  1531. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1532. else if (INTEL_INFO(dev)->gen >= 6)
  1533. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1534. else if (INTEL_INFO(dev)->gen >= 4)
  1535. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1536. else if (IS_I830(dev) || IS_845G(dev))
  1537. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1538. else
  1539. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1540. ring->init = init_render_ring;
  1541. ring->cleanup = render_ring_cleanup;
  1542. /* Workaround batchbuffer to combat CS tlb bug. */
  1543. if (HAS_BROKEN_CS_TLB(dev)) {
  1544. struct drm_i915_gem_object *obj;
  1545. int ret;
  1546. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1547. if (obj == NULL) {
  1548. DRM_ERROR("Failed to allocate batch bo\n");
  1549. return -ENOMEM;
  1550. }
  1551. ret = i915_gem_object_pin(obj, 0, true, false);
  1552. if (ret != 0) {
  1553. drm_gem_object_unreference(&obj->base);
  1554. DRM_ERROR("Failed to ping batch bo\n");
  1555. return ret;
  1556. }
  1557. ring->private = obj;
  1558. }
  1559. return intel_init_ring_buffer(dev, ring);
  1560. }
  1561. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1562. {
  1563. drm_i915_private_t *dev_priv = dev->dev_private;
  1564. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1565. int ret;
  1566. ring->name = "render ring";
  1567. ring->id = RCS;
  1568. ring->mmio_base = RENDER_RING_BASE;
  1569. if (INTEL_INFO(dev)->gen >= 6) {
  1570. /* non-kms not supported on gen6+ */
  1571. return -ENODEV;
  1572. }
  1573. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1574. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1575. * the special gen5 functions. */
  1576. ring->add_request = i9xx_add_request;
  1577. if (INTEL_INFO(dev)->gen < 4)
  1578. ring->flush = gen2_render_ring_flush;
  1579. else
  1580. ring->flush = gen4_render_ring_flush;
  1581. ring->get_seqno = ring_get_seqno;
  1582. ring->set_seqno = ring_set_seqno;
  1583. if (IS_GEN2(dev)) {
  1584. ring->irq_get = i8xx_ring_get_irq;
  1585. ring->irq_put = i8xx_ring_put_irq;
  1586. } else {
  1587. ring->irq_get = i9xx_ring_get_irq;
  1588. ring->irq_put = i9xx_ring_put_irq;
  1589. }
  1590. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1591. ring->write_tail = ring_write_tail;
  1592. if (INTEL_INFO(dev)->gen >= 4)
  1593. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1594. else if (IS_I830(dev) || IS_845G(dev))
  1595. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1596. else
  1597. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1598. ring->init = init_render_ring;
  1599. ring->cleanup = render_ring_cleanup;
  1600. ring->dev = dev;
  1601. INIT_LIST_HEAD(&ring->active_list);
  1602. INIT_LIST_HEAD(&ring->request_list);
  1603. ring->size = size;
  1604. ring->effective_size = ring->size;
  1605. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1606. ring->effective_size -= 128;
  1607. ring->virtual_start = ioremap_wc(start, size);
  1608. if (ring->virtual_start == NULL) {
  1609. DRM_ERROR("can not ioremap virtual address for"
  1610. " ring buffer\n");
  1611. return -ENOMEM;
  1612. }
  1613. if (!I915_NEED_GFX_HWS(dev)) {
  1614. ret = init_phys_status_page(ring);
  1615. if (ret)
  1616. return ret;
  1617. }
  1618. return 0;
  1619. }
  1620. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1621. {
  1622. drm_i915_private_t *dev_priv = dev->dev_private;
  1623. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1624. ring->name = "bsd ring";
  1625. ring->id = VCS;
  1626. ring->write_tail = ring_write_tail;
  1627. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1628. ring->mmio_base = GEN6_BSD_RING_BASE;
  1629. /* gen6 bsd needs a special wa for tail updates */
  1630. if (IS_GEN6(dev))
  1631. ring->write_tail = gen6_bsd_ring_write_tail;
  1632. ring->flush = gen6_bsd_ring_flush;
  1633. ring->add_request = gen6_add_request;
  1634. ring->get_seqno = gen6_ring_get_seqno;
  1635. ring->set_seqno = ring_set_seqno;
  1636. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1637. ring->irq_get = gen6_ring_get_irq;
  1638. ring->irq_put = gen6_ring_put_irq;
  1639. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1640. ring->sync_to = gen6_ring_sync;
  1641. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
  1642. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1643. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
  1644. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
  1645. ring->signal_mbox[RCS] = GEN6_RVSYNC;
  1646. ring->signal_mbox[VCS] = GEN6_NOSYNC;
  1647. ring->signal_mbox[BCS] = GEN6_BVSYNC;
  1648. ring->signal_mbox[VECS] = GEN6_VEVSYNC;
  1649. } else {
  1650. ring->mmio_base = BSD_RING_BASE;
  1651. ring->flush = bsd_ring_flush;
  1652. ring->add_request = i9xx_add_request;
  1653. ring->get_seqno = ring_get_seqno;
  1654. ring->set_seqno = ring_set_seqno;
  1655. if (IS_GEN5(dev)) {
  1656. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  1657. ring->irq_get = gen5_ring_get_irq;
  1658. ring->irq_put = gen5_ring_put_irq;
  1659. } else {
  1660. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1661. ring->irq_get = i9xx_ring_get_irq;
  1662. ring->irq_put = i9xx_ring_put_irq;
  1663. }
  1664. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1665. }
  1666. ring->init = init_ring_common;
  1667. return intel_init_ring_buffer(dev, ring);
  1668. }
  1669. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1670. {
  1671. drm_i915_private_t *dev_priv = dev->dev_private;
  1672. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1673. ring->name = "blitter ring";
  1674. ring->id = BCS;
  1675. ring->mmio_base = BLT_RING_BASE;
  1676. ring->write_tail = ring_write_tail;
  1677. ring->flush = gen6_ring_flush;
  1678. ring->add_request = gen6_add_request;
  1679. ring->get_seqno = gen6_ring_get_seqno;
  1680. ring->set_seqno = ring_set_seqno;
  1681. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  1682. ring->irq_get = gen6_ring_get_irq;
  1683. ring->irq_put = gen6_ring_put_irq;
  1684. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1685. ring->sync_to = gen6_ring_sync;
  1686. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
  1687. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
  1688. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  1689. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
  1690. ring->signal_mbox[RCS] = GEN6_RBSYNC;
  1691. ring->signal_mbox[VCS] = GEN6_VBSYNC;
  1692. ring->signal_mbox[BCS] = GEN6_NOSYNC;
  1693. ring->signal_mbox[VECS] = GEN6_VEBSYNC;
  1694. ring->init = init_ring_common;
  1695. return intel_init_ring_buffer(dev, ring);
  1696. }
  1697. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  1698. {
  1699. drm_i915_private_t *dev_priv = dev->dev_private;
  1700. struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
  1701. ring->name = "video enhancement ring";
  1702. ring->id = VECS;
  1703. ring->mmio_base = VEBOX_RING_BASE;
  1704. ring->write_tail = ring_write_tail;
  1705. ring->flush = gen6_ring_flush;
  1706. ring->add_request = gen6_add_request;
  1707. ring->get_seqno = gen6_ring_get_seqno;
  1708. ring->set_seqno = ring_set_seqno;
  1709. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT |
  1710. PM_VEBOX_CS_ERROR_INTERRUPT;
  1711. ring->irq_get = hsw_vebox_get_irq;
  1712. ring->irq_put = hsw_vebox_put_irq;
  1713. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1714. ring->sync_to = gen6_ring_sync;
  1715. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
  1716. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
  1717. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
  1718. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  1719. ring->signal_mbox[RCS] = GEN6_RVESYNC;
  1720. ring->signal_mbox[VCS] = GEN6_VVESYNC;
  1721. ring->signal_mbox[BCS] = GEN6_BVESYNC;
  1722. ring->signal_mbox[VECS] = GEN6_NOSYNC;
  1723. ring->init = init_ring_common;
  1724. return intel_init_ring_buffer(dev, ring);
  1725. }
  1726. int
  1727. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1728. {
  1729. int ret;
  1730. if (!ring->gpu_caches_dirty)
  1731. return 0;
  1732. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1733. if (ret)
  1734. return ret;
  1735. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1736. ring->gpu_caches_dirty = false;
  1737. return 0;
  1738. }
  1739. int
  1740. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1741. {
  1742. uint32_t flush_domains;
  1743. int ret;
  1744. flush_domains = 0;
  1745. if (ring->gpu_caches_dirty)
  1746. flush_domains = I915_GEM_GPU_DOMAINS;
  1747. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1748. if (ret)
  1749. return ret;
  1750. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1751. ring->gpu_caches_dirty = false;
  1752. return 0;
  1753. }