dart_iommu.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * arch/powerpc/sysdev/dart_iommu.c
  3. *
  4. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  5. * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
  6. * IBM Corporation
  7. *
  8. * Based on pSeries_iommu.c:
  9. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  10. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  11. *
  12. * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
  13. *
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  28. */
  29. #include <linux/init.h>
  30. #include <linux/types.h>
  31. #include <linux/slab.h>
  32. #include <linux/mm.h>
  33. #include <linux/spinlock.h>
  34. #include <linux/string.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/vmalloc.h>
  38. #include <linux/suspend.h>
  39. #include <linux/lmb.h>
  40. #include <asm/io.h>
  41. #include <asm/prom.h>
  42. #include <asm/iommu.h>
  43. #include <asm/pci-bridge.h>
  44. #include <asm/machdep.h>
  45. #include <asm/abs_addr.h>
  46. #include <asm/cacheflush.h>
  47. #include <asm/ppc-pci.h>
  48. #include "dart.h"
  49. /* Physical base address and size of the DART table */
  50. unsigned long dart_tablebase; /* exported to htab_initialize */
  51. static unsigned long dart_tablesize;
  52. /* Virtual base address of the DART table */
  53. static u32 *dart_vbase;
  54. #ifdef CONFIG_PM
  55. static u32 *dart_copy;
  56. #endif
  57. /* Mapped base address for the dart */
  58. static unsigned int __iomem *dart;
  59. /* Dummy val that entries are set to when unused */
  60. static unsigned int dart_emptyval;
  61. static struct iommu_table iommu_table_dart;
  62. static int iommu_table_dart_inited;
  63. static int dart_dirty;
  64. static int dart_is_u4;
  65. #define DBG(...)
  66. static inline void dart_tlb_invalidate_all(void)
  67. {
  68. unsigned long l = 0;
  69. unsigned int reg, inv_bit;
  70. unsigned long limit;
  71. DBG("dart: flush\n");
  72. /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
  73. * control register and wait for it to clear.
  74. *
  75. * Gotcha: Sometimes, the DART won't detect that the bit gets
  76. * set. If so, clear it and set it again.
  77. */
  78. limit = 0;
  79. inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
  80. retry:
  81. l = 0;
  82. reg = DART_IN(DART_CNTL);
  83. reg |= inv_bit;
  84. DART_OUT(DART_CNTL, reg);
  85. while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
  86. l++;
  87. if (l == (1L << limit)) {
  88. if (limit < 4) {
  89. limit++;
  90. reg = DART_IN(DART_CNTL);
  91. reg &= ~inv_bit;
  92. DART_OUT(DART_CNTL, reg);
  93. goto retry;
  94. } else
  95. panic("DART: TLB did not flush after waiting a long "
  96. "time. Buggy U3 ?");
  97. }
  98. }
  99. static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
  100. {
  101. unsigned int reg;
  102. unsigned int l, limit;
  103. reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
  104. (bus_rpn & DART_CNTL_U4_IONE_MASK);
  105. DART_OUT(DART_CNTL, reg);
  106. limit = 0;
  107. wait_more:
  108. l = 0;
  109. while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
  110. rmb();
  111. l++;
  112. }
  113. if (l == (1L << limit)) {
  114. if (limit < 4) {
  115. limit++;
  116. goto wait_more;
  117. } else
  118. panic("DART: TLB did not flush after waiting a long "
  119. "time. Buggy U4 ?");
  120. }
  121. }
  122. static void dart_flush(struct iommu_table *tbl)
  123. {
  124. mb();
  125. if (dart_dirty) {
  126. dart_tlb_invalidate_all();
  127. dart_dirty = 0;
  128. }
  129. }
  130. static void dart_build(struct iommu_table *tbl, long index,
  131. long npages, unsigned long uaddr,
  132. enum dma_data_direction direction,
  133. struct dma_attrs *attrs)
  134. {
  135. unsigned int *dp;
  136. unsigned int rpn;
  137. long l;
  138. DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
  139. dp = ((unsigned int*)tbl->it_base) + index;
  140. /* On U3, all memory is contigous, so we can move this
  141. * out of the loop.
  142. */
  143. l = npages;
  144. while (l--) {
  145. rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT;
  146. *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
  147. uaddr += DART_PAGE_SIZE;
  148. }
  149. /* make sure all updates have reached memory */
  150. mb();
  151. in_be32((unsigned __iomem *)dp);
  152. mb();
  153. if (dart_is_u4) {
  154. rpn = index;
  155. while (npages--)
  156. dart_tlb_invalidate_one(rpn++);
  157. } else {
  158. dart_dirty = 1;
  159. }
  160. }
  161. static void dart_free(struct iommu_table *tbl, long index, long npages)
  162. {
  163. unsigned int *dp;
  164. /* We don't worry about flushing the TLB cache. The only drawback of
  165. * not doing it is that we won't catch buggy device drivers doing
  166. * bad DMAs, but then no 32-bit architecture ever does either.
  167. */
  168. DBG("dart: free at: %lx, %lx\n", index, npages);
  169. dp = ((unsigned int *)tbl->it_base) + index;
  170. while (npages--)
  171. *(dp++) = dart_emptyval;
  172. }
  173. static int __init dart_init(struct device_node *dart_node)
  174. {
  175. unsigned int i;
  176. unsigned long tmp, base, size;
  177. struct resource r;
  178. if (dart_tablebase == 0 || dart_tablesize == 0) {
  179. printk(KERN_INFO "DART: table not allocated, using "
  180. "direct DMA\n");
  181. return -ENODEV;
  182. }
  183. if (of_address_to_resource(dart_node, 0, &r))
  184. panic("DART: can't get register base ! ");
  185. /* Make sure nothing from the DART range remains in the CPU cache
  186. * from a previous mapping that existed before the kernel took
  187. * over
  188. */
  189. flush_dcache_phys_range(dart_tablebase,
  190. dart_tablebase + dart_tablesize);
  191. /* Allocate a spare page to map all invalid DART pages. We need to do
  192. * that to work around what looks like a problem with the HT bridge
  193. * prefetching into invalid pages and corrupting data
  194. */
  195. tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
  196. dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
  197. DARTMAP_RPNMASK);
  198. /* Map in DART registers */
  199. dart = ioremap(r.start, r.end - r.start + 1);
  200. if (dart == NULL)
  201. panic("DART: Cannot map registers!");
  202. /* Map in DART table */
  203. dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize);
  204. /* Fill initial table */
  205. for (i = 0; i < dart_tablesize/4; i++)
  206. dart_vbase[i] = dart_emptyval;
  207. /* Initialize DART with table base and enable it. */
  208. base = dart_tablebase >> DART_PAGE_SHIFT;
  209. size = dart_tablesize >> DART_PAGE_SHIFT;
  210. if (dart_is_u4) {
  211. size &= DART_SIZE_U4_SIZE_MASK;
  212. DART_OUT(DART_BASE_U4, base);
  213. DART_OUT(DART_SIZE_U4, size);
  214. DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
  215. } else {
  216. size &= DART_CNTL_U3_SIZE_MASK;
  217. DART_OUT(DART_CNTL,
  218. DART_CNTL_U3_ENABLE |
  219. (base << DART_CNTL_U3_BASE_SHIFT) |
  220. (size << DART_CNTL_U3_SIZE_SHIFT));
  221. }
  222. /* Invalidate DART to get rid of possible stale TLBs */
  223. dart_tlb_invalidate_all();
  224. printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
  225. dart_is_u4 ? "U4" : "U3");
  226. return 0;
  227. }
  228. static void iommu_table_dart_setup(void)
  229. {
  230. iommu_table_dart.it_busno = 0;
  231. iommu_table_dart.it_offset = 0;
  232. /* it_size is in number of entries */
  233. iommu_table_dart.it_size = dart_tablesize / sizeof(u32);
  234. /* Initialize the common IOMMU code */
  235. iommu_table_dart.it_base = (unsigned long)dart_vbase;
  236. iommu_table_dart.it_index = 0;
  237. iommu_table_dart.it_blocksize = 1;
  238. iommu_init_table(&iommu_table_dart, -1);
  239. /* Reserve the last page of the DART to avoid possible prefetch
  240. * past the DART mapped area
  241. */
  242. set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
  243. }
  244. static void pci_dma_dev_setup_dart(struct pci_dev *dev)
  245. {
  246. /* We only have one iommu table on the mac for now, which makes
  247. * things simple. Setup all PCI devices to point to this table
  248. */
  249. dev->dev.archdata.dma_data = &iommu_table_dart;
  250. }
  251. static void pci_dma_bus_setup_dart(struct pci_bus *bus)
  252. {
  253. struct device_node *dn;
  254. if (!iommu_table_dart_inited) {
  255. iommu_table_dart_inited = 1;
  256. iommu_table_dart_setup();
  257. }
  258. dn = pci_bus_to_OF_node(bus);
  259. if (dn)
  260. PCI_DN(dn)->iommu_table = &iommu_table_dart;
  261. }
  262. void __init iommu_init_early_dart(void)
  263. {
  264. struct device_node *dn;
  265. /* Find the DART in the device-tree */
  266. dn = of_find_compatible_node(NULL, "dart", "u3-dart");
  267. if (dn == NULL) {
  268. dn = of_find_compatible_node(NULL, "dart", "u4-dart");
  269. if (dn == NULL)
  270. goto bail;
  271. dart_is_u4 = 1;
  272. }
  273. /* Setup low level TCE operations for the core IOMMU code */
  274. ppc_md.tce_build = dart_build;
  275. ppc_md.tce_free = dart_free;
  276. ppc_md.tce_flush = dart_flush;
  277. /* Initialize the DART HW */
  278. if (dart_init(dn) == 0) {
  279. ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_dart;
  280. ppc_md.pci_dma_bus_setup = pci_dma_bus_setup_dart;
  281. /* Setup pci_dma ops */
  282. set_pci_dma_ops(&dma_iommu_ops);
  283. return;
  284. }
  285. bail:
  286. /* If init failed, use direct iommu and null setup functions */
  287. ppc_md.pci_dma_dev_setup = NULL;
  288. ppc_md.pci_dma_bus_setup = NULL;
  289. /* Setup pci_dma ops */
  290. set_pci_dma_ops(&dma_direct_ops);
  291. }
  292. #ifdef CONFIG_PM
  293. static void iommu_dart_save(void)
  294. {
  295. memcpy(dart_copy, dart_vbase, 2*1024*1024);
  296. }
  297. static void iommu_dart_restore(void)
  298. {
  299. memcpy(dart_vbase, dart_copy, 2*1024*1024);
  300. dart_tlb_invalidate_all();
  301. }
  302. static int __init iommu_init_late_dart(void)
  303. {
  304. unsigned long tbasepfn;
  305. struct page *p;
  306. /* if no dart table exists then we won't need to save it
  307. * and the area has also not been reserved */
  308. if (!dart_tablebase)
  309. return 0;
  310. tbasepfn = __pa(dart_tablebase) >> PAGE_SHIFT;
  311. register_nosave_region_late(tbasepfn,
  312. tbasepfn + ((1<<24) >> PAGE_SHIFT));
  313. /* For suspend we need to copy the dart contents because
  314. * it is not part of the regular mapping (see above) and
  315. * thus not saved automatically. The memory for this copy
  316. * must be allocated early because we need 2 MB. */
  317. p = alloc_pages(GFP_KERNEL, 21 - PAGE_SHIFT);
  318. BUG_ON(!p);
  319. dart_copy = page_address(p);
  320. ppc_md.iommu_save = iommu_dart_save;
  321. ppc_md.iommu_restore = iommu_dart_restore;
  322. return 0;
  323. }
  324. late_initcall(iommu_init_late_dart);
  325. #endif
  326. void __init alloc_dart_table(void)
  327. {
  328. /* Only reserve DART space if machine has more than 1GB of RAM
  329. * or if requested with iommu=on on cmdline.
  330. *
  331. * 1GB of RAM is picked as limit because some default devices
  332. * (i.e. Airport Extreme) have 30 bit address range limits.
  333. */
  334. if (iommu_is_off)
  335. return;
  336. if (!iommu_force_on && lmb_end_of_DRAM() <= 0x40000000ull)
  337. return;
  338. /* 512 pages (2MB) is max DART tablesize. */
  339. dart_tablesize = 1UL << 21;
  340. /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
  341. * will blow up an entire large page anyway in the kernel mapping
  342. */
  343. dart_tablebase = (unsigned long)
  344. abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L));
  345. printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase);
  346. }