smsc95xx.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc95xx.h"
  34. #define SMSC_CHIPNAME "smsc95xx"
  35. #define SMSC_DRIVER_VERSION "1.0.4"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (2048)
  42. #define LAN95XX_EEPROM_MAGIC (0x9500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define SMSC95XX_INTERNAL_PHY_ID (1)
  47. #define SMSC95XX_TX_OVERHEAD (8)
  48. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  49. #define SUPPORTED_WAKE (WAKE_UCAST | WAKE_BCAST | \
  50. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  51. #define check_warn(ret, fmt, args...) \
  52. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  53. #define check_warn_return(ret, fmt, args...) \
  54. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  55. #define check_warn_goto_done(ret, fmt, args...) \
  56. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  57. struct smsc95xx_priv {
  58. u32 mac_cr;
  59. u32 hash_hi;
  60. u32 hash_lo;
  61. u32 wolopts;
  62. spinlock_t mac_cr_lock;
  63. int wuff_filter_count;
  64. };
  65. static bool turbo_mode = true;
  66. module_param(turbo_mode, bool, 0644);
  67. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  68. static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
  69. u32 *data)
  70. {
  71. u32 buf;
  72. int ret;
  73. BUG_ON(!dev);
  74. ret = usbnet_read_cmd(dev, USB_VENDOR_REQUEST_READ_REGISTER,
  75. USB_DIR_IN | USB_TYPE_VENDOR |
  76. USB_RECIP_DEVICE,
  77. 0, index, &buf, 4);
  78. if (unlikely(ret < 0))
  79. netdev_warn(dev->net, "Failed to read register index 0x%08x\n", index);
  80. le32_to_cpus(&buf);
  81. *data = buf;
  82. return ret;
  83. }
  84. static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
  85. u32 data)
  86. {
  87. u32 buf;
  88. int ret;
  89. BUG_ON(!dev);
  90. buf = data;
  91. cpu_to_le32s(&buf);
  92. ret = usbnet_write_cmd(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
  93. USB_DIR_OUT | USB_TYPE_VENDOR |
  94. USB_RECIP_DEVICE,
  95. 0, index, &buf, 4);
  96. if (unlikely(ret < 0))
  97. netdev_warn(dev->net, "Failed to write register index 0x%08x\n", index);
  98. return ret;
  99. }
  100. static int smsc95xx_set_feature(struct usbnet *dev, u32 feature)
  101. {
  102. if (WARN_ON_ONCE(!dev))
  103. return -EINVAL;
  104. return usbnet_write_cmd(dev, USB_REQ_SET_FEATURE,
  105. USB_RECIP_DEVICE, feature, 0, NULL, 0);
  106. }
  107. static int smsc95xx_clear_feature(struct usbnet *dev, u32 feature)
  108. {
  109. if (WARN_ON_ONCE(!dev))
  110. return -EINVAL;
  111. return usbnet_write_cmd(dev, USB_REQ_CLEAR_FEATURE,
  112. USB_RECIP_DEVICE, feature, 0, NULL, 0);
  113. }
  114. /* Loop until the read is completed with timeout
  115. * called with phy_mutex held */
  116. static int __must_check smsc95xx_phy_wait_not_busy(struct usbnet *dev)
  117. {
  118. unsigned long start_time = jiffies;
  119. u32 val;
  120. int ret;
  121. do {
  122. ret = smsc95xx_read_reg(dev, MII_ADDR, &val);
  123. check_warn_return(ret, "Error reading MII_ACCESS");
  124. if (!(val & MII_BUSY_))
  125. return 0;
  126. } while (!time_after(jiffies, start_time + HZ));
  127. return -EIO;
  128. }
  129. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  130. {
  131. struct usbnet *dev = netdev_priv(netdev);
  132. u32 val, addr;
  133. int ret;
  134. mutex_lock(&dev->phy_mutex);
  135. /* confirm MII not busy */
  136. ret = smsc95xx_phy_wait_not_busy(dev);
  137. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read");
  138. /* set the address, index & direction (read from PHY) */
  139. phy_id &= dev->mii.phy_id_mask;
  140. idx &= dev->mii.reg_num_mask;
  141. addr = (phy_id << 11) | (idx << 6) | MII_READ_;
  142. ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
  143. check_warn_goto_done(ret, "Error writing MII_ADDR");
  144. ret = smsc95xx_phy_wait_not_busy(dev);
  145. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  146. ret = smsc95xx_read_reg(dev, MII_DATA, &val);
  147. check_warn_goto_done(ret, "Error reading MII_DATA");
  148. ret = (u16)(val & 0xFFFF);
  149. done:
  150. mutex_unlock(&dev->phy_mutex);
  151. return ret;
  152. }
  153. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  154. int regval)
  155. {
  156. struct usbnet *dev = netdev_priv(netdev);
  157. u32 val, addr;
  158. int ret;
  159. mutex_lock(&dev->phy_mutex);
  160. /* confirm MII not busy */
  161. ret = smsc95xx_phy_wait_not_busy(dev);
  162. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write");
  163. val = regval;
  164. ret = smsc95xx_write_reg(dev, MII_DATA, val);
  165. check_warn_goto_done(ret, "Error writing MII_DATA");
  166. /* set the address, index & direction (write to PHY) */
  167. phy_id &= dev->mii.phy_id_mask;
  168. idx &= dev->mii.reg_num_mask;
  169. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_;
  170. ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
  171. check_warn_goto_done(ret, "Error writing MII_ADDR");
  172. ret = smsc95xx_phy_wait_not_busy(dev);
  173. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  174. done:
  175. mutex_unlock(&dev->phy_mutex);
  176. }
  177. static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
  178. {
  179. unsigned long start_time = jiffies;
  180. u32 val;
  181. int ret;
  182. do {
  183. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  184. check_warn_return(ret, "Error reading E2P_CMD");
  185. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  186. break;
  187. udelay(40);
  188. } while (!time_after(jiffies, start_time + HZ));
  189. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  190. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  191. return -EIO;
  192. }
  193. return 0;
  194. }
  195. static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  196. {
  197. unsigned long start_time = jiffies;
  198. u32 val;
  199. int ret;
  200. do {
  201. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  202. check_warn_return(ret, "Error reading E2P_CMD");
  203. if (!(val & E2P_CMD_BUSY_))
  204. return 0;
  205. udelay(40);
  206. } while (!time_after(jiffies, start_time + HZ));
  207. netdev_warn(dev->net, "EEPROM is busy\n");
  208. return -EIO;
  209. }
  210. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  211. u8 *data)
  212. {
  213. u32 val;
  214. int i, ret;
  215. BUG_ON(!dev);
  216. BUG_ON(!data);
  217. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  218. if (ret)
  219. return ret;
  220. for (i = 0; i < length; i++) {
  221. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  222. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  223. check_warn_return(ret, "Error writing E2P_CMD");
  224. ret = smsc95xx_wait_eeprom(dev);
  225. if (ret < 0)
  226. return ret;
  227. ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
  228. check_warn_return(ret, "Error reading E2P_DATA");
  229. data[i] = val & 0xFF;
  230. offset++;
  231. }
  232. return 0;
  233. }
  234. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  235. u8 *data)
  236. {
  237. u32 val;
  238. int i, ret;
  239. BUG_ON(!dev);
  240. BUG_ON(!data);
  241. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  242. if (ret)
  243. return ret;
  244. /* Issue write/erase enable command */
  245. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  246. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  247. check_warn_return(ret, "Error writing E2P_DATA");
  248. ret = smsc95xx_wait_eeprom(dev);
  249. if (ret < 0)
  250. return ret;
  251. for (i = 0; i < length; i++) {
  252. /* Fill data register */
  253. val = data[i];
  254. ret = smsc95xx_write_reg(dev, E2P_DATA, val);
  255. check_warn_return(ret, "Error writing E2P_DATA");
  256. /* Send "write" command */
  257. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  258. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  259. check_warn_return(ret, "Error writing E2P_CMD");
  260. ret = smsc95xx_wait_eeprom(dev);
  261. if (ret < 0)
  262. return ret;
  263. offset++;
  264. }
  265. return 0;
  266. }
  267. static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
  268. u32 *data)
  269. {
  270. const u16 size = 4;
  271. int ret;
  272. ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
  273. USB_DIR_OUT | USB_TYPE_VENDOR |
  274. USB_RECIP_DEVICE,
  275. 0, index, data, size);
  276. if (ret < 0)
  277. netdev_warn(dev->net, "Error write async cmd, sts=%d\n",
  278. ret);
  279. return ret;
  280. }
  281. /* returns hash bit number for given MAC address
  282. * example:
  283. * 01 00 5E 00 00 01 -> returns bit number 31 */
  284. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  285. {
  286. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  287. }
  288. static void smsc95xx_set_multicast(struct net_device *netdev)
  289. {
  290. struct usbnet *dev = netdev_priv(netdev);
  291. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  292. unsigned long flags;
  293. int ret;
  294. pdata->hash_hi = 0;
  295. pdata->hash_lo = 0;
  296. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  297. if (dev->net->flags & IFF_PROMISC) {
  298. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  299. pdata->mac_cr |= MAC_CR_PRMS_;
  300. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  301. } else if (dev->net->flags & IFF_ALLMULTI) {
  302. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  303. pdata->mac_cr |= MAC_CR_MCPAS_;
  304. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  305. } else if (!netdev_mc_empty(dev->net)) {
  306. struct netdev_hw_addr *ha;
  307. pdata->mac_cr |= MAC_CR_HPFILT_;
  308. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  309. netdev_for_each_mc_addr(ha, netdev) {
  310. u32 bitnum = smsc95xx_hash(ha->addr);
  311. u32 mask = 0x01 << (bitnum & 0x1F);
  312. if (bitnum & 0x20)
  313. pdata->hash_hi |= mask;
  314. else
  315. pdata->hash_lo |= mask;
  316. }
  317. netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
  318. pdata->hash_hi, pdata->hash_lo);
  319. } else {
  320. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  321. pdata->mac_cr &=
  322. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  323. }
  324. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  325. /* Initiate async writes, as we can't wait for completion here */
  326. ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
  327. check_warn(ret, "failed to initiate async write to HASHH");
  328. ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
  329. check_warn(ret, "failed to initiate async write to HASHL");
  330. ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  331. check_warn(ret, "failed to initiate async write to MAC_CR");
  332. }
  333. static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  334. u16 lcladv, u16 rmtadv)
  335. {
  336. u32 flow, afc_cfg = 0;
  337. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  338. check_warn_return(ret, "Error reading AFC_CFG");
  339. if (duplex == DUPLEX_FULL) {
  340. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  341. if (cap & FLOW_CTRL_RX)
  342. flow = 0xFFFF0002;
  343. else
  344. flow = 0;
  345. if (cap & FLOW_CTRL_TX)
  346. afc_cfg |= 0xF;
  347. else
  348. afc_cfg &= ~0xF;
  349. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  350. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  351. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  352. } else {
  353. netif_dbg(dev, link, dev->net, "half duplex\n");
  354. flow = 0;
  355. afc_cfg |= 0xF;
  356. }
  357. ret = smsc95xx_write_reg(dev, FLOW, flow);
  358. check_warn_return(ret, "Error writing FLOW");
  359. ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  360. check_warn_return(ret, "Error writing AFC_CFG");
  361. return 0;
  362. }
  363. static int smsc95xx_link_reset(struct usbnet *dev)
  364. {
  365. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  366. struct mii_if_info *mii = &dev->mii;
  367. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  368. unsigned long flags;
  369. u16 lcladv, rmtadv;
  370. int ret;
  371. /* clear interrupt status */
  372. ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  373. check_warn_return(ret, "Error reading PHY_INT_SRC");
  374. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  375. check_warn_return(ret, "Error writing INT_STS");
  376. mii_check_media(mii, 1, 1);
  377. mii_ethtool_gset(&dev->mii, &ecmd);
  378. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  379. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  380. netif_dbg(dev, link, dev->net,
  381. "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  382. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  383. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  384. if (ecmd.duplex != DUPLEX_FULL) {
  385. pdata->mac_cr &= ~MAC_CR_FDPX_;
  386. pdata->mac_cr |= MAC_CR_RCVOWN_;
  387. } else {
  388. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  389. pdata->mac_cr |= MAC_CR_FDPX_;
  390. }
  391. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  392. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  393. check_warn_return(ret, "Error writing MAC_CR");
  394. ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  395. check_warn_return(ret, "Error updating PHY flow control");
  396. return 0;
  397. }
  398. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  399. {
  400. u32 intdata;
  401. if (urb->actual_length != 4) {
  402. netdev_warn(dev->net, "unexpected urb length %d\n",
  403. urb->actual_length);
  404. return;
  405. }
  406. memcpy(&intdata, urb->transfer_buffer, 4);
  407. le32_to_cpus(&intdata);
  408. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  409. if (intdata & INT_ENP_PHY_INT_)
  410. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  411. else
  412. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  413. intdata);
  414. }
  415. /* Enable or disable Tx & Rx checksum offload engines */
  416. static int smsc95xx_set_features(struct net_device *netdev,
  417. netdev_features_t features)
  418. {
  419. struct usbnet *dev = netdev_priv(netdev);
  420. u32 read_buf;
  421. int ret;
  422. ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  423. check_warn_return(ret, "Failed to read COE_CR: %d\n", ret);
  424. if (features & NETIF_F_HW_CSUM)
  425. read_buf |= Tx_COE_EN_;
  426. else
  427. read_buf &= ~Tx_COE_EN_;
  428. if (features & NETIF_F_RXCSUM)
  429. read_buf |= Rx_COE_EN_;
  430. else
  431. read_buf &= ~Rx_COE_EN_;
  432. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  433. check_warn_return(ret, "Failed to write COE_CR: %d\n", ret);
  434. netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
  435. return 0;
  436. }
  437. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  438. {
  439. return MAX_EEPROM_SIZE;
  440. }
  441. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  442. struct ethtool_eeprom *ee, u8 *data)
  443. {
  444. struct usbnet *dev = netdev_priv(netdev);
  445. ee->magic = LAN95XX_EEPROM_MAGIC;
  446. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  447. }
  448. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  449. struct ethtool_eeprom *ee, u8 *data)
  450. {
  451. struct usbnet *dev = netdev_priv(netdev);
  452. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  453. netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
  454. ee->magic);
  455. return -EINVAL;
  456. }
  457. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  458. }
  459. static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
  460. {
  461. /* all smsc95xx registers */
  462. return COE_CR - ID_REV + 1;
  463. }
  464. static void
  465. smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
  466. void *buf)
  467. {
  468. struct usbnet *dev = netdev_priv(netdev);
  469. unsigned int i, j;
  470. int retval;
  471. u32 *data = buf;
  472. retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
  473. if (retval < 0) {
  474. netdev_warn(netdev, "REGS: cannot read ID_REV\n");
  475. return;
  476. }
  477. for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
  478. retval = smsc95xx_read_reg(dev, i, &data[j]);
  479. if (retval < 0) {
  480. netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
  481. return;
  482. }
  483. }
  484. }
  485. static void smsc95xx_ethtool_get_wol(struct net_device *net,
  486. struct ethtool_wolinfo *wolinfo)
  487. {
  488. struct usbnet *dev = netdev_priv(net);
  489. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  490. wolinfo->supported = SUPPORTED_WAKE;
  491. wolinfo->wolopts = pdata->wolopts;
  492. }
  493. static int smsc95xx_ethtool_set_wol(struct net_device *net,
  494. struct ethtool_wolinfo *wolinfo)
  495. {
  496. struct usbnet *dev = netdev_priv(net);
  497. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  498. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  499. return 0;
  500. }
  501. static const struct ethtool_ops smsc95xx_ethtool_ops = {
  502. .get_link = usbnet_get_link,
  503. .nway_reset = usbnet_nway_reset,
  504. .get_drvinfo = usbnet_get_drvinfo,
  505. .get_msglevel = usbnet_get_msglevel,
  506. .set_msglevel = usbnet_set_msglevel,
  507. .get_settings = usbnet_get_settings,
  508. .set_settings = usbnet_set_settings,
  509. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  510. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  511. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  512. .get_regs_len = smsc95xx_ethtool_getregslen,
  513. .get_regs = smsc95xx_ethtool_getregs,
  514. .get_wol = smsc95xx_ethtool_get_wol,
  515. .set_wol = smsc95xx_ethtool_set_wol,
  516. };
  517. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  518. {
  519. struct usbnet *dev = netdev_priv(netdev);
  520. if (!netif_running(netdev))
  521. return -EINVAL;
  522. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  523. }
  524. static void smsc95xx_init_mac_address(struct usbnet *dev)
  525. {
  526. /* try reading mac address from EEPROM */
  527. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  528. dev->net->dev_addr) == 0) {
  529. if (is_valid_ether_addr(dev->net->dev_addr)) {
  530. /* eeprom values are valid so use them */
  531. netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
  532. return;
  533. }
  534. }
  535. /* no eeprom, or eeprom values are invalid. generate random MAC */
  536. eth_hw_addr_random(dev->net);
  537. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  538. }
  539. static int smsc95xx_set_mac_address(struct usbnet *dev)
  540. {
  541. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  542. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  543. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  544. int ret;
  545. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  546. check_warn_return(ret, "Failed to write ADDRL: %d\n", ret);
  547. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  548. check_warn_return(ret, "Failed to write ADDRH: %d\n", ret);
  549. return 0;
  550. }
  551. /* starts the TX path */
  552. static int smsc95xx_start_tx_path(struct usbnet *dev)
  553. {
  554. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  555. unsigned long flags;
  556. int ret;
  557. /* Enable Tx at MAC */
  558. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  559. pdata->mac_cr |= MAC_CR_TXEN_;
  560. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  561. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  562. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  563. /* Enable Tx at SCSRs */
  564. ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
  565. check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret);
  566. return 0;
  567. }
  568. /* Starts the Receive path */
  569. static int smsc95xx_start_rx_path(struct usbnet *dev)
  570. {
  571. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  572. unsigned long flags;
  573. int ret;
  574. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  575. pdata->mac_cr |= MAC_CR_RXEN_;
  576. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  577. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  578. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  579. return 0;
  580. }
  581. static int smsc95xx_phy_initialize(struct usbnet *dev)
  582. {
  583. int bmcr, ret, timeout = 0;
  584. /* Initialize MII structure */
  585. dev->mii.dev = dev->net;
  586. dev->mii.mdio_read = smsc95xx_mdio_read;
  587. dev->mii.mdio_write = smsc95xx_mdio_write;
  588. dev->mii.phy_id_mask = 0x1f;
  589. dev->mii.reg_num_mask = 0x1f;
  590. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  591. /* reset phy and wait for reset to complete */
  592. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  593. do {
  594. msleep(10);
  595. bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  596. timeout++;
  597. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  598. if (timeout >= 100) {
  599. netdev_warn(dev->net, "timeout on PHY Reset");
  600. return -EIO;
  601. }
  602. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  603. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  604. ADVERTISE_PAUSE_ASYM);
  605. /* read to clear */
  606. ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  607. check_warn_return(ret, "Failed to read PHY_INT_SRC during init");
  608. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  609. PHY_INT_MASK_DEFAULT_);
  610. mii_nway_restart(&dev->mii);
  611. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  612. return 0;
  613. }
  614. static int smsc95xx_reset(struct usbnet *dev)
  615. {
  616. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  617. u32 read_buf, write_buf, burst_cap;
  618. int ret = 0, timeout;
  619. netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
  620. ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
  621. check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
  622. timeout = 0;
  623. do {
  624. msleep(10);
  625. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  626. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  627. timeout++;
  628. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  629. if (timeout >= 100) {
  630. netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
  631. return ret;
  632. }
  633. ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
  634. check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret);
  635. timeout = 0;
  636. do {
  637. msleep(10);
  638. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  639. check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret);
  640. timeout++;
  641. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  642. if (timeout >= 100) {
  643. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  644. return ret;
  645. }
  646. ret = smsc95xx_set_mac_address(dev);
  647. if (ret < 0)
  648. return ret;
  649. netif_dbg(dev, ifup, dev->net,
  650. "MAC Address: %pM\n", dev->net->dev_addr);
  651. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  652. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  653. netif_dbg(dev, ifup, dev->net,
  654. "Read Value from HW_CFG : 0x%08x\n", read_buf);
  655. read_buf |= HW_CFG_BIR_;
  656. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  657. check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
  658. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  659. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  660. netif_dbg(dev, ifup, dev->net,
  661. "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
  662. read_buf);
  663. if (!turbo_mode) {
  664. burst_cap = 0;
  665. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  666. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  667. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  668. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  669. } else {
  670. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  671. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  672. }
  673. netif_dbg(dev, ifup, dev->net,
  674. "rx_urb_size=%ld\n", (ulong)dev->rx_urb_size);
  675. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  676. check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
  677. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  678. check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
  679. netif_dbg(dev, ifup, dev->net,
  680. "Read Value from BURST_CAP after writing: 0x%08x\n",
  681. read_buf);
  682. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  683. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
  684. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  685. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
  686. netif_dbg(dev, ifup, dev->net,
  687. "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
  688. read_buf);
  689. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  690. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  691. netif_dbg(dev, ifup, dev->net,
  692. "Read Value from HW_CFG: 0x%08x\n", read_buf);
  693. if (turbo_mode)
  694. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  695. read_buf &= ~HW_CFG_RXDOFF_;
  696. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  697. read_buf |= NET_IP_ALIGN << 9;
  698. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  699. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  700. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  701. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  702. netif_dbg(dev, ifup, dev->net,
  703. "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  704. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  705. check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
  706. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  707. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  708. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
  709. /* Configure GPIO pins as LED outputs */
  710. write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
  711. LED_GPIO_CFG_FDX_LED;
  712. ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
  713. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret);
  714. /* Init Tx */
  715. ret = smsc95xx_write_reg(dev, FLOW, 0);
  716. check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
  717. ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
  718. check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret);
  719. /* Don't need mac_cr_lock during initialisation */
  720. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  721. check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
  722. /* Init Rx */
  723. /* Set Vlan */
  724. ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
  725. check_warn_return(ret, "Failed to write VLAN1: %d\n", ret);
  726. /* Enable or disable checksum offload engines */
  727. ret = smsc95xx_set_features(dev->net, dev->net->features);
  728. check_warn_return(ret, "Failed to set checksum offload features");
  729. smsc95xx_set_multicast(dev->net);
  730. ret = smsc95xx_phy_initialize(dev);
  731. check_warn_return(ret, "Failed to init PHY");
  732. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  733. check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
  734. /* enable PHY interrupts */
  735. read_buf |= INT_EP_CTL_PHY_INT_;
  736. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  737. check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
  738. ret = smsc95xx_start_tx_path(dev);
  739. check_warn_return(ret, "Failed to start TX path");
  740. ret = smsc95xx_start_rx_path(dev);
  741. check_warn_return(ret, "Failed to start RX path");
  742. netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
  743. return 0;
  744. }
  745. static const struct net_device_ops smsc95xx_netdev_ops = {
  746. .ndo_open = usbnet_open,
  747. .ndo_stop = usbnet_stop,
  748. .ndo_start_xmit = usbnet_start_xmit,
  749. .ndo_tx_timeout = usbnet_tx_timeout,
  750. .ndo_change_mtu = usbnet_change_mtu,
  751. .ndo_set_mac_address = eth_mac_addr,
  752. .ndo_validate_addr = eth_validate_addr,
  753. .ndo_do_ioctl = smsc95xx_ioctl,
  754. .ndo_set_rx_mode = smsc95xx_set_multicast,
  755. .ndo_set_features = smsc95xx_set_features,
  756. };
  757. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  758. {
  759. struct smsc95xx_priv *pdata = NULL;
  760. u32 val;
  761. int ret;
  762. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  763. ret = usbnet_get_endpoints(dev, intf);
  764. check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
  765. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  766. GFP_KERNEL);
  767. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  768. if (!pdata) {
  769. netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
  770. return -ENOMEM;
  771. }
  772. spin_lock_init(&pdata->mac_cr_lock);
  773. if (DEFAULT_TX_CSUM_ENABLE)
  774. dev->net->features |= NETIF_F_HW_CSUM;
  775. if (DEFAULT_RX_CSUM_ENABLE)
  776. dev->net->features |= NETIF_F_RXCSUM;
  777. dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
  778. smsc95xx_init_mac_address(dev);
  779. /* Init all registers */
  780. ret = smsc95xx_reset(dev);
  781. /* detect device revision as different features may be available */
  782. ret = smsc95xx_read_reg(dev, ID_REV, &val);
  783. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  784. val >>= 16;
  785. if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9512_))
  786. pdata->wuff_filter_count = LAN9500A_WUFF_NUM;
  787. else
  788. pdata->wuff_filter_count = LAN9500_WUFF_NUM;
  789. dev->net->netdev_ops = &smsc95xx_netdev_ops;
  790. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  791. dev->net->flags |= IFF_MULTICAST;
  792. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
  793. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  794. return 0;
  795. }
  796. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  797. {
  798. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  799. if (pdata) {
  800. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  801. kfree(pdata);
  802. pdata = NULL;
  803. dev->data[0] = 0;
  804. }
  805. }
  806. static u16 smsc_crc(const u8 *buffer, size_t len, int filter)
  807. {
  808. return bitrev16(crc16(0xFFFF, buffer, len)) << ((filter % 2) * 16);
  809. }
  810. static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
  811. {
  812. struct usbnet *dev = usb_get_intfdata(intf);
  813. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  814. int ret;
  815. u32 val;
  816. ret = usbnet_suspend(intf, message);
  817. check_warn_return(ret, "usbnet_suspend error");
  818. /* if no wol options set, enter lowest power SUSPEND2 mode */
  819. if (!(pdata->wolopts & SUPPORTED_WAKE)) {
  820. netdev_info(dev->net, "entering SUSPEND2 mode");
  821. /* disable energy detect (link up) & wake up events */
  822. ret = smsc95xx_read_reg(dev, WUCSR, &val);
  823. check_warn_return(ret, "Error reading WUCSR");
  824. val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);
  825. ret = smsc95xx_write_reg(dev, WUCSR, val);
  826. check_warn_return(ret, "Error writing WUCSR");
  827. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  828. check_warn_return(ret, "Error reading PM_CTRL");
  829. val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);
  830. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  831. check_warn_return(ret, "Error writing PM_CTRL");
  832. /* enter suspend2 mode */
  833. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  834. check_warn_return(ret, "Error reading PM_CTRL");
  835. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  836. val |= PM_CTL_SUS_MODE_2;
  837. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  838. check_warn_return(ret, "Error writing PM_CTRL");
  839. return 0;
  840. }
  841. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  842. u32 *filter_mask = kzalloc(32, GFP_KERNEL);
  843. u32 command[2];
  844. u32 offset[2];
  845. u32 crc[4];
  846. int i, filter = 0;
  847. memset(command, 0, sizeof(command));
  848. memset(offset, 0, sizeof(offset));
  849. memset(crc, 0, sizeof(crc));
  850. if (pdata->wolopts & WAKE_BCAST) {
  851. const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF};
  852. netdev_info(dev->net, "enabling broadcast detection");
  853. filter_mask[filter * 4] = 0x003F;
  854. filter_mask[filter * 4 + 1] = 0x00;
  855. filter_mask[filter * 4 + 2] = 0x00;
  856. filter_mask[filter * 4 + 3] = 0x00;
  857. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  858. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  859. crc[filter/2] |= smsc_crc(bcast, 6, filter);
  860. filter++;
  861. }
  862. if (pdata->wolopts & WAKE_MCAST) {
  863. const u8 mcast[] = {0x01, 0x00, 0x5E};
  864. netdev_info(dev->net, "enabling multicast detection");
  865. filter_mask[filter * 4] = 0x0007;
  866. filter_mask[filter * 4 + 1] = 0x00;
  867. filter_mask[filter * 4 + 2] = 0x00;
  868. filter_mask[filter * 4 + 3] = 0x00;
  869. command[filter/4] |= 0x09UL << ((filter % 4) * 8);
  870. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  871. crc[filter/2] |= smsc_crc(mcast, 3, filter);
  872. filter++;
  873. }
  874. if (pdata->wolopts & WAKE_ARP) {
  875. const u8 arp[] = {0x08, 0x06};
  876. netdev_info(dev->net, "enabling ARP detection");
  877. filter_mask[filter * 4] = 0x0003;
  878. filter_mask[filter * 4 + 1] = 0x00;
  879. filter_mask[filter * 4 + 2] = 0x00;
  880. filter_mask[filter * 4 + 3] = 0x00;
  881. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  882. offset[filter/4] |= 0x0C << ((filter % 4) * 8);
  883. crc[filter/2] |= smsc_crc(arp, 2, filter);
  884. filter++;
  885. }
  886. if (pdata->wolopts & WAKE_UCAST) {
  887. netdev_info(dev->net, "enabling unicast detection");
  888. filter_mask[filter * 4] = 0x003F;
  889. filter_mask[filter * 4 + 1] = 0x00;
  890. filter_mask[filter * 4 + 2] = 0x00;
  891. filter_mask[filter * 4 + 3] = 0x00;
  892. command[filter/4] |= 0x01UL << ((filter % 4) * 8);
  893. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  894. crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter);
  895. filter++;
  896. }
  897. for (i = 0; i < (pdata->wuff_filter_count * 4); i++) {
  898. ret = smsc95xx_write_reg(dev, WUFF, filter_mask[i]);
  899. if (ret < 0)
  900. kfree(filter_mask);
  901. check_warn_return(ret, "Error writing WUFF");
  902. }
  903. kfree(filter_mask);
  904. for (i = 0; i < (pdata->wuff_filter_count / 4); i++) {
  905. ret = smsc95xx_write_reg(dev, WUFF, command[i]);
  906. check_warn_return(ret, "Error writing WUFF");
  907. }
  908. for (i = 0; i < (pdata->wuff_filter_count / 4); i++) {
  909. ret = smsc95xx_write_reg(dev, WUFF, offset[i]);
  910. check_warn_return(ret, "Error writing WUFF");
  911. }
  912. for (i = 0; i < (pdata->wuff_filter_count / 2); i++) {
  913. ret = smsc95xx_write_reg(dev, WUFF, crc[i]);
  914. check_warn_return(ret, "Error writing WUFF");
  915. }
  916. /* clear any pending pattern match packet status */
  917. ret = smsc95xx_read_reg(dev, WUCSR, &val);
  918. check_warn_return(ret, "Error reading WUCSR");
  919. val |= WUCSR_WUFR_;
  920. ret = smsc95xx_write_reg(dev, WUCSR, val);
  921. check_warn_return(ret, "Error writing WUCSR");
  922. }
  923. if (pdata->wolopts & WAKE_MAGIC) {
  924. /* clear any pending magic packet status */
  925. ret = smsc95xx_read_reg(dev, WUCSR, &val);
  926. check_warn_return(ret, "Error reading WUCSR");
  927. val |= WUCSR_MPR_;
  928. ret = smsc95xx_write_reg(dev, WUCSR, val);
  929. check_warn_return(ret, "Error writing WUCSR");
  930. }
  931. /* enable/disable wakeup sources */
  932. ret = smsc95xx_read_reg(dev, WUCSR, &val);
  933. check_warn_return(ret, "Error reading WUCSR");
  934. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  935. netdev_info(dev->net, "enabling pattern match wakeup");
  936. val |= WUCSR_WAKE_EN_;
  937. } else {
  938. netdev_info(dev->net, "disabling pattern match wakeup");
  939. val &= ~WUCSR_WAKE_EN_;
  940. }
  941. if (pdata->wolopts & WAKE_MAGIC) {
  942. netdev_info(dev->net, "enabling magic packet wakeup");
  943. val |= WUCSR_MPEN_;
  944. } else {
  945. netdev_info(dev->net, "disabling magic packet wakeup");
  946. val &= ~WUCSR_MPEN_;
  947. }
  948. ret = smsc95xx_write_reg(dev, WUCSR, val);
  949. check_warn_return(ret, "Error writing WUCSR");
  950. /* enable wol wakeup source */
  951. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  952. check_warn_return(ret, "Error reading PM_CTRL");
  953. val |= PM_CTL_WOL_EN_;
  954. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  955. check_warn_return(ret, "Error writing PM_CTRL");
  956. /* enable receiver to enable frame reception */
  957. smsc95xx_start_rx_path(dev);
  958. /* some wol options are enabled, so enter SUSPEND0 */
  959. netdev_info(dev->net, "entering SUSPEND0 mode");
  960. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  961. check_warn_return(ret, "Error reading PM_CTRL");
  962. val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
  963. val |= PM_CTL_SUS_MODE_0;
  964. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  965. check_warn_return(ret, "Error writing PM_CTRL");
  966. /* clear wol status */
  967. val &= ~PM_CTL_WUPS_;
  968. val |= PM_CTL_WUPS_WOL_;
  969. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  970. check_warn_return(ret, "Error writing PM_CTRL");
  971. /* read back PM_CTRL */
  972. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  973. check_warn_return(ret, "Error reading PM_CTRL");
  974. smsc95xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  975. return 0;
  976. }
  977. static int smsc95xx_resume(struct usb_interface *intf)
  978. {
  979. struct usbnet *dev = usb_get_intfdata(intf);
  980. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  981. int ret;
  982. u32 val;
  983. BUG_ON(!dev);
  984. if (pdata->wolopts) {
  985. smsc95xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  986. /* clear wake-up sources */
  987. ret = smsc95xx_read_reg(dev, WUCSR, &val);
  988. check_warn_return(ret, "Error reading WUCSR");
  989. val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_);
  990. ret = smsc95xx_write_reg(dev, WUCSR, val);
  991. check_warn_return(ret, "Error writing WUCSR");
  992. /* clear wake-up status */
  993. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  994. check_warn_return(ret, "Error reading PM_CTRL");
  995. val &= ~PM_CTL_WOL_EN_;
  996. val |= PM_CTL_WUPS_;
  997. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  998. check_warn_return(ret, "Error writing PM_CTRL");
  999. }
  1000. return usbnet_resume(intf);
  1001. check_warn_return(ret, "usbnet_resume error");
  1002. return 0;
  1003. }
  1004. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  1005. {
  1006. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  1007. skb->ip_summed = CHECKSUM_COMPLETE;
  1008. skb_trim(skb, skb->len - 2);
  1009. }
  1010. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1011. {
  1012. while (skb->len > 0) {
  1013. u32 header, align_count;
  1014. struct sk_buff *ax_skb;
  1015. unsigned char *packet;
  1016. u16 size;
  1017. memcpy(&header, skb->data, sizeof(header));
  1018. le32_to_cpus(&header);
  1019. skb_pull(skb, 4 + NET_IP_ALIGN);
  1020. packet = skb->data;
  1021. /* get the packet length */
  1022. size = (u16)((header & RX_STS_FL_) >> 16);
  1023. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  1024. if (unlikely(header & RX_STS_ES_)) {
  1025. netif_dbg(dev, rx_err, dev->net,
  1026. "Error header=0x%08x\n", header);
  1027. dev->net->stats.rx_errors++;
  1028. dev->net->stats.rx_dropped++;
  1029. if (header & RX_STS_CRC_) {
  1030. dev->net->stats.rx_crc_errors++;
  1031. } else {
  1032. if (header & (RX_STS_TL_ | RX_STS_RF_))
  1033. dev->net->stats.rx_frame_errors++;
  1034. if ((header & RX_STS_LE_) &&
  1035. (!(header & RX_STS_FT_)))
  1036. dev->net->stats.rx_length_errors++;
  1037. }
  1038. } else {
  1039. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1040. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1041. netif_dbg(dev, rx_err, dev->net,
  1042. "size err header=0x%08x\n", header);
  1043. return 0;
  1044. }
  1045. /* last frame in this batch */
  1046. if (skb->len == size) {
  1047. if (dev->net->features & NETIF_F_RXCSUM)
  1048. smsc95xx_rx_csum_offload(skb);
  1049. skb_trim(skb, skb->len - 4); /* remove fcs */
  1050. skb->truesize = size + sizeof(struct sk_buff);
  1051. return 1;
  1052. }
  1053. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1054. if (unlikely(!ax_skb)) {
  1055. netdev_warn(dev->net, "Error allocating skb\n");
  1056. return 0;
  1057. }
  1058. ax_skb->len = size;
  1059. ax_skb->data = packet;
  1060. skb_set_tail_pointer(ax_skb, size);
  1061. if (dev->net->features & NETIF_F_RXCSUM)
  1062. smsc95xx_rx_csum_offload(ax_skb);
  1063. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1064. ax_skb->truesize = size + sizeof(struct sk_buff);
  1065. usbnet_skb_return(dev, ax_skb);
  1066. }
  1067. skb_pull(skb, size);
  1068. /* padding bytes before the next frame starts */
  1069. if (skb->len)
  1070. skb_pull(skb, align_count);
  1071. }
  1072. if (unlikely(skb->len < 0)) {
  1073. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  1074. return 0;
  1075. }
  1076. return 1;
  1077. }
  1078. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  1079. {
  1080. u16 low_16 = (u16)skb_checksum_start_offset(skb);
  1081. u16 high_16 = low_16 + skb->csum_offset;
  1082. return (high_16 << 16) | low_16;
  1083. }
  1084. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  1085. struct sk_buff *skb, gfp_t flags)
  1086. {
  1087. bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
  1088. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  1089. u32 tx_cmd_a, tx_cmd_b;
  1090. /* We do not advertise SG, so skbs should be already linearized */
  1091. BUG_ON(skb_shinfo(skb)->nr_frags);
  1092. if (skb_headroom(skb) < overhead) {
  1093. struct sk_buff *skb2 = skb_copy_expand(skb,
  1094. overhead, 0, flags);
  1095. dev_kfree_skb_any(skb);
  1096. skb = skb2;
  1097. if (!skb)
  1098. return NULL;
  1099. }
  1100. if (csum) {
  1101. if (skb->len <= 45) {
  1102. /* workaround - hardware tx checksum does not work
  1103. * properly with extremely small packets */
  1104. long csstart = skb_checksum_start_offset(skb);
  1105. __wsum calc = csum_partial(skb->data + csstart,
  1106. skb->len - csstart, 0);
  1107. *((__sum16 *)(skb->data + csstart
  1108. + skb->csum_offset)) = csum_fold(calc);
  1109. csum = false;
  1110. } else {
  1111. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  1112. skb_push(skb, 4);
  1113. memcpy(skb->data, &csum_preamble, 4);
  1114. }
  1115. }
  1116. skb_push(skb, 4);
  1117. tx_cmd_b = (u32)(skb->len - 4);
  1118. if (csum)
  1119. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  1120. cpu_to_le32s(&tx_cmd_b);
  1121. memcpy(skb->data, &tx_cmd_b, 4);
  1122. skb_push(skb, 4);
  1123. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  1124. TX_CMD_A_LAST_SEG_;
  1125. cpu_to_le32s(&tx_cmd_a);
  1126. memcpy(skb->data, &tx_cmd_a, 4);
  1127. return skb;
  1128. }
  1129. static const struct driver_info smsc95xx_info = {
  1130. .description = "smsc95xx USB 2.0 Ethernet",
  1131. .bind = smsc95xx_bind,
  1132. .unbind = smsc95xx_unbind,
  1133. .link_reset = smsc95xx_link_reset,
  1134. .reset = smsc95xx_reset,
  1135. .rx_fixup = smsc95xx_rx_fixup,
  1136. .tx_fixup = smsc95xx_tx_fixup,
  1137. .status = smsc95xx_status,
  1138. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1139. };
  1140. static const struct usb_device_id products[] = {
  1141. {
  1142. /* SMSC9500 USB Ethernet Device */
  1143. USB_DEVICE(0x0424, 0x9500),
  1144. .driver_info = (unsigned long) &smsc95xx_info,
  1145. },
  1146. {
  1147. /* SMSC9505 USB Ethernet Device */
  1148. USB_DEVICE(0x0424, 0x9505),
  1149. .driver_info = (unsigned long) &smsc95xx_info,
  1150. },
  1151. {
  1152. /* SMSC9500A USB Ethernet Device */
  1153. USB_DEVICE(0x0424, 0x9E00),
  1154. .driver_info = (unsigned long) &smsc95xx_info,
  1155. },
  1156. {
  1157. /* SMSC9505A USB Ethernet Device */
  1158. USB_DEVICE(0x0424, 0x9E01),
  1159. .driver_info = (unsigned long) &smsc95xx_info,
  1160. },
  1161. {
  1162. /* SMSC9512/9514 USB Hub & Ethernet Device */
  1163. USB_DEVICE(0x0424, 0xec00),
  1164. .driver_info = (unsigned long) &smsc95xx_info,
  1165. },
  1166. {
  1167. /* SMSC9500 USB Ethernet Device (SAL10) */
  1168. USB_DEVICE(0x0424, 0x9900),
  1169. .driver_info = (unsigned long) &smsc95xx_info,
  1170. },
  1171. {
  1172. /* SMSC9505 USB Ethernet Device (SAL10) */
  1173. USB_DEVICE(0x0424, 0x9901),
  1174. .driver_info = (unsigned long) &smsc95xx_info,
  1175. },
  1176. {
  1177. /* SMSC9500A USB Ethernet Device (SAL10) */
  1178. USB_DEVICE(0x0424, 0x9902),
  1179. .driver_info = (unsigned long) &smsc95xx_info,
  1180. },
  1181. {
  1182. /* SMSC9505A USB Ethernet Device (SAL10) */
  1183. USB_DEVICE(0x0424, 0x9903),
  1184. .driver_info = (unsigned long) &smsc95xx_info,
  1185. },
  1186. {
  1187. /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
  1188. USB_DEVICE(0x0424, 0x9904),
  1189. .driver_info = (unsigned long) &smsc95xx_info,
  1190. },
  1191. {
  1192. /* SMSC9500A USB Ethernet Device (HAL) */
  1193. USB_DEVICE(0x0424, 0x9905),
  1194. .driver_info = (unsigned long) &smsc95xx_info,
  1195. },
  1196. {
  1197. /* SMSC9505A USB Ethernet Device (HAL) */
  1198. USB_DEVICE(0x0424, 0x9906),
  1199. .driver_info = (unsigned long) &smsc95xx_info,
  1200. },
  1201. {
  1202. /* SMSC9500 USB Ethernet Device (Alternate ID) */
  1203. USB_DEVICE(0x0424, 0x9907),
  1204. .driver_info = (unsigned long) &smsc95xx_info,
  1205. },
  1206. {
  1207. /* SMSC9500A USB Ethernet Device (Alternate ID) */
  1208. USB_DEVICE(0x0424, 0x9908),
  1209. .driver_info = (unsigned long) &smsc95xx_info,
  1210. },
  1211. {
  1212. /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
  1213. USB_DEVICE(0x0424, 0x9909),
  1214. .driver_info = (unsigned long) &smsc95xx_info,
  1215. },
  1216. {
  1217. /* SMSC LAN9530 USB Ethernet Device */
  1218. USB_DEVICE(0x0424, 0x9530),
  1219. .driver_info = (unsigned long) &smsc95xx_info,
  1220. },
  1221. {
  1222. /* SMSC LAN9730 USB Ethernet Device */
  1223. USB_DEVICE(0x0424, 0x9730),
  1224. .driver_info = (unsigned long) &smsc95xx_info,
  1225. },
  1226. {
  1227. /* SMSC LAN89530 USB Ethernet Device */
  1228. USB_DEVICE(0x0424, 0x9E08),
  1229. .driver_info = (unsigned long) &smsc95xx_info,
  1230. },
  1231. { }, /* END */
  1232. };
  1233. MODULE_DEVICE_TABLE(usb, products);
  1234. static struct usb_driver smsc95xx_driver = {
  1235. .name = "smsc95xx",
  1236. .id_table = products,
  1237. .probe = usbnet_probe,
  1238. .suspend = smsc95xx_suspend,
  1239. .resume = smsc95xx_resume,
  1240. .reset_resume = smsc95xx_resume,
  1241. .disconnect = usbnet_disconnect,
  1242. .disable_hub_initiated_lpm = 1,
  1243. };
  1244. module_usb_driver(smsc95xx_driver);
  1245. MODULE_AUTHOR("Nancy Lin");
  1246. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1247. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1248. MODULE_LICENSE("GPL");