gpio-mxs.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * Based on code from Freescale,
  6. * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version 2
  11. * of the License, or (at your option) any later version.
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  20. * MA 02110-1301, USA.
  21. */
  22. #include <linux/err.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/irq.h>
  27. #include <linux/irqdomain.h>
  28. #include <linux/gpio.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_device.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/slab.h>
  34. #include <linux/basic_mmio_gpio.h>
  35. #include <linux/module.h>
  36. #define MXS_SET 0x4
  37. #define MXS_CLR 0x8
  38. #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
  39. #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
  40. #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
  41. #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
  42. #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
  43. #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
  44. #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
  45. #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
  46. #define GPIO_INT_FALL_EDGE 0x0
  47. #define GPIO_INT_LOW_LEV 0x1
  48. #define GPIO_INT_RISE_EDGE 0x2
  49. #define GPIO_INT_HIGH_LEV 0x3
  50. #define GPIO_INT_LEV_MASK (1 << 0)
  51. #define GPIO_INT_POL_MASK (1 << 1)
  52. enum mxs_gpio_id {
  53. IMX23_GPIO,
  54. IMX28_GPIO,
  55. };
  56. struct mxs_gpio_port {
  57. void __iomem *base;
  58. int id;
  59. int irq;
  60. struct irq_domain *domain;
  61. struct bgpio_chip bgc;
  62. enum mxs_gpio_id devid;
  63. };
  64. static inline int is_imx23_gpio(struct mxs_gpio_port *port)
  65. {
  66. return port->devid == IMX23_GPIO;
  67. }
  68. static inline int is_imx28_gpio(struct mxs_gpio_port *port)
  69. {
  70. return port->devid == IMX28_GPIO;
  71. }
  72. /* Note: This driver assumes 32 GPIOs are handled in one register */
  73. static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
  74. {
  75. u32 pin_mask = 1 << d->hwirq;
  76. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  77. struct mxs_gpio_port *port = gc->private;
  78. void __iomem *pin_addr;
  79. int edge;
  80. switch (type) {
  81. case IRQ_TYPE_EDGE_RISING:
  82. edge = GPIO_INT_RISE_EDGE;
  83. break;
  84. case IRQ_TYPE_EDGE_FALLING:
  85. edge = GPIO_INT_FALL_EDGE;
  86. break;
  87. case IRQ_TYPE_LEVEL_LOW:
  88. edge = GPIO_INT_LOW_LEV;
  89. break;
  90. case IRQ_TYPE_LEVEL_HIGH:
  91. edge = GPIO_INT_HIGH_LEV;
  92. break;
  93. default:
  94. return -EINVAL;
  95. }
  96. /* set level or edge */
  97. pin_addr = port->base + PINCTRL_IRQLEV(port);
  98. if (edge & GPIO_INT_LEV_MASK)
  99. writel(pin_mask, pin_addr + MXS_SET);
  100. else
  101. writel(pin_mask, pin_addr + MXS_CLR);
  102. /* set polarity */
  103. pin_addr = port->base + PINCTRL_IRQPOL(port);
  104. if (edge & GPIO_INT_POL_MASK)
  105. writel(pin_mask, pin_addr + MXS_SET);
  106. else
  107. writel(pin_mask, pin_addr + MXS_CLR);
  108. writel(pin_mask,
  109. port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  110. return 0;
  111. }
  112. /* MXS has one interrupt *per* gpio port */
  113. static void mxs_gpio_irq_handler(u32 irq, struct irq_desc *desc)
  114. {
  115. u32 irq_stat;
  116. struct mxs_gpio_port *port = irq_get_handler_data(irq);
  117. desc->irq_data.chip->irq_ack(&desc->irq_data);
  118. irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
  119. readl(port->base + PINCTRL_IRQEN(port));
  120. while (irq_stat != 0) {
  121. int irqoffset = fls(irq_stat) - 1;
  122. generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
  123. irq_stat &= ~(1 << irqoffset);
  124. }
  125. }
  126. /*
  127. * Set interrupt number "irq" in the GPIO as a wake-up source.
  128. * While system is running, all registered GPIO interrupts need to have
  129. * wake-up enabled. When system is suspended, only selected GPIO interrupts
  130. * need to have wake-up enabled.
  131. * @param irq interrupt source number
  132. * @param enable enable as wake-up if equal to non-zero
  133. * @return This function returns 0 on success.
  134. */
  135. static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
  136. {
  137. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  138. struct mxs_gpio_port *port = gc->private;
  139. if (enable)
  140. enable_irq_wake(port->irq);
  141. else
  142. disable_irq_wake(port->irq);
  143. return 0;
  144. }
  145. static void __init mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
  146. {
  147. struct irq_chip_generic *gc;
  148. struct irq_chip_type *ct;
  149. gc = irq_alloc_generic_chip("gpio-mxs", 1, irq_base,
  150. port->base, handle_level_irq);
  151. gc->private = port;
  152. ct = gc->chip_types;
  153. ct->chip.irq_ack = irq_gc_ack_set_bit;
  154. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  155. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  156. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  157. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  158. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  159. ct->regs.mask = PINCTRL_IRQEN(port);
  160. irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
  161. }
  162. static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  163. {
  164. struct bgpio_chip *bgc = to_bgpio_chip(gc);
  165. struct mxs_gpio_port *port =
  166. container_of(bgc, struct mxs_gpio_port, bgc);
  167. return irq_find_mapping(port->domain, offset);
  168. }
  169. static struct platform_device_id mxs_gpio_ids[] = {
  170. {
  171. .name = "imx23-gpio",
  172. .driver_data = IMX23_GPIO,
  173. }, {
  174. .name = "imx28-gpio",
  175. .driver_data = IMX28_GPIO,
  176. }, {
  177. /* sentinel */
  178. }
  179. };
  180. MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
  181. static const struct of_device_id mxs_gpio_dt_ids[] = {
  182. { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
  183. { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
  184. { /* sentinel */ }
  185. };
  186. MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
  187. static int mxs_gpio_probe(struct platform_device *pdev)
  188. {
  189. const struct of_device_id *of_id =
  190. of_match_device(mxs_gpio_dt_ids, &pdev->dev);
  191. struct device_node *np = pdev->dev.of_node;
  192. struct device_node *parent;
  193. static void __iomem *base;
  194. struct mxs_gpio_port *port;
  195. struct resource *iores = NULL;
  196. int irq_base;
  197. int err;
  198. port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
  199. if (!port)
  200. return -ENOMEM;
  201. if (np) {
  202. port->id = of_alias_get_id(np, "gpio");
  203. if (port->id < 0)
  204. return port->id;
  205. port->devid = (enum mxs_gpio_id) of_id->data;
  206. } else {
  207. port->id = pdev->id;
  208. port->devid = pdev->id_entry->driver_data;
  209. }
  210. port->irq = platform_get_irq(pdev, 0);
  211. if (port->irq < 0)
  212. return port->irq;
  213. /*
  214. * map memory region only once, as all the gpio ports
  215. * share the same one
  216. */
  217. if (!base) {
  218. if (np) {
  219. parent = of_get_parent(np);
  220. base = of_iomap(parent, 0);
  221. of_node_put(parent);
  222. if (!base)
  223. return -EADDRNOTAVAIL;
  224. } else {
  225. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  226. base = devm_ioremap_resource(&pdev->dev, iores);
  227. if (IS_ERR(base))
  228. return PTR_ERR(base);
  229. }
  230. }
  231. port->base = base;
  232. /*
  233. * select the pin interrupt functionality but initially
  234. * disable the interrupts
  235. */
  236. writel(~0U, port->base + PINCTRL_PIN2IRQ(port));
  237. writel(0, port->base + PINCTRL_IRQEN(port));
  238. /* clear address has to be used to clear IRQSTAT bits */
  239. writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  240. irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
  241. if (irq_base < 0)
  242. return irq_base;
  243. port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
  244. &irq_domain_simple_ops, NULL);
  245. if (!port->domain) {
  246. err = -ENODEV;
  247. goto out_irqdesc_free;
  248. }
  249. /* gpio-mxs can be a generic irq chip */
  250. mxs_gpio_init_gc(port, irq_base);
  251. /* setup one handler for each entry */
  252. irq_set_chained_handler(port->irq, mxs_gpio_irq_handler);
  253. irq_set_handler_data(port->irq, port);
  254. err = bgpio_init(&port->bgc, &pdev->dev, 4,
  255. port->base + PINCTRL_DIN(port),
  256. port->base + PINCTRL_DOUT(port), NULL,
  257. port->base + PINCTRL_DOE(port), NULL, 0);
  258. if (err)
  259. goto out_irqdesc_free;
  260. port->bgc.gc.to_irq = mxs_gpio_to_irq;
  261. port->bgc.gc.base = port->id * 32;
  262. err = gpiochip_add(&port->bgc.gc);
  263. if (err)
  264. goto out_bgpio_remove;
  265. return 0;
  266. out_bgpio_remove:
  267. bgpio_remove(&port->bgc);
  268. out_irqdesc_free:
  269. irq_free_descs(irq_base, 32);
  270. return err;
  271. }
  272. static struct platform_driver mxs_gpio_driver = {
  273. .driver = {
  274. .name = "gpio-mxs",
  275. .owner = THIS_MODULE,
  276. .of_match_table = mxs_gpio_dt_ids,
  277. },
  278. .probe = mxs_gpio_probe,
  279. .id_table = mxs_gpio_ids,
  280. };
  281. static int __init mxs_gpio_init(void)
  282. {
  283. return platform_driver_register(&mxs_gpio_driver);
  284. }
  285. postcore_initcall(mxs_gpio_init);
  286. MODULE_AUTHOR("Freescale Semiconductor, "
  287. "Daniel Mack <danielncaiaq.de>, "
  288. "Juergen Beisert <kernel@pengutronix.de>");
  289. MODULE_DESCRIPTION("Freescale MXS GPIO");
  290. MODULE_LICENSE("GPL");