iwl-trans-pcie.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #include <linux/pci.h>
  64. #include <linux/pci-aspm.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/debugfs.h>
  67. #include <linux/sched.h>
  68. #include <linux/bitops.h>
  69. #include <linux/gfp.h>
  70. #include "iwl-trans.h"
  71. #include "iwl-trans-pcie-int.h"
  72. #include "iwl-csr.h"
  73. #include "iwl-prph.h"
  74. #include "iwl-shared.h"
  75. #include "iwl-eeprom.h"
  76. #include "iwl-agn-hw.h"
  77. #include "iwl-core.h"
  78. #define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  79. static int iwl_trans_rx_alloc(struct iwl_trans *trans)
  80. {
  81. struct iwl_trans_pcie *trans_pcie =
  82. IWL_TRANS_GET_PCIE_TRANS(trans);
  83. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  84. struct device *dev = trans->dev;
  85. memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
  86. spin_lock_init(&rxq->lock);
  87. if (WARN_ON(rxq->bd || rxq->rb_stts))
  88. return -EINVAL;
  89. /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
  90. rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  91. &rxq->bd_dma, GFP_KERNEL);
  92. if (!rxq->bd)
  93. goto err_bd;
  94. /*Allocate the driver's pointer to receive buffer status */
  95. rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
  96. &rxq->rb_stts_dma, GFP_KERNEL);
  97. if (!rxq->rb_stts)
  98. goto err_rb_stts;
  99. return 0;
  100. err_rb_stts:
  101. dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  102. rxq->bd, rxq->bd_dma);
  103. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  104. rxq->bd = NULL;
  105. err_bd:
  106. return -ENOMEM;
  107. }
  108. static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
  109. {
  110. struct iwl_trans_pcie *trans_pcie =
  111. IWL_TRANS_GET_PCIE_TRANS(trans);
  112. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  113. int i;
  114. /* Fill the rx_used queue with _all_ of the Rx buffers */
  115. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  116. /* In the reset function, these buffers may have been allocated
  117. * to an SKB, so we need to unmap and free potential storage */
  118. if (rxq->pool[i].page != NULL) {
  119. dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
  120. PAGE_SIZE << hw_params(trans).rx_page_order,
  121. DMA_FROM_DEVICE);
  122. __free_pages(rxq->pool[i].page,
  123. hw_params(trans).rx_page_order);
  124. rxq->pool[i].page = NULL;
  125. }
  126. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  127. }
  128. }
  129. static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
  130. struct iwl_rx_queue *rxq)
  131. {
  132. u32 rb_size;
  133. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  134. u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
  135. if (iwlagn_mod_params.amsdu_size_8K)
  136. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  137. else
  138. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  139. /* Stop Rx DMA */
  140. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  141. /* Reset driver's Rx queue write index */
  142. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  143. /* Tell device where to find RBD circular buffer in DRAM */
  144. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  145. (u32)(rxq->bd_dma >> 8));
  146. /* Tell device where in DRAM to update its Rx status */
  147. iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  148. rxq->rb_stts_dma >> 4);
  149. /* Enable Rx DMA
  150. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  151. * the credit mechanism in 5000 HW RX FIFO
  152. * Direct rx interrupts to hosts
  153. * Rx buffer size 4 or 8k
  154. * RB timeout 0x10
  155. * 256 RBDs
  156. */
  157. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  158. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  159. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  160. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  161. FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  162. rb_size|
  163. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  164. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  165. /* Set interrupt coalescing timer to default (2048 usecs) */
  166. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  167. }
  168. static int iwl_rx_init(struct iwl_trans *trans)
  169. {
  170. struct iwl_trans_pcie *trans_pcie =
  171. IWL_TRANS_GET_PCIE_TRANS(trans);
  172. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  173. int i, err;
  174. unsigned long flags;
  175. if (!rxq->bd) {
  176. err = iwl_trans_rx_alloc(trans);
  177. if (err)
  178. return err;
  179. }
  180. spin_lock_irqsave(&rxq->lock, flags);
  181. INIT_LIST_HEAD(&rxq->rx_free);
  182. INIT_LIST_HEAD(&rxq->rx_used);
  183. iwl_trans_rxq_free_rx_bufs(trans);
  184. for (i = 0; i < RX_QUEUE_SIZE; i++)
  185. rxq->queue[i] = NULL;
  186. /* Set us so that we have processed and used all buffers, but have
  187. * not restocked the Rx queue with fresh buffers */
  188. rxq->read = rxq->write = 0;
  189. rxq->write_actual = 0;
  190. rxq->free_count = 0;
  191. spin_unlock_irqrestore(&rxq->lock, flags);
  192. iwlagn_rx_replenish(trans);
  193. iwl_trans_rx_hw_init(trans, rxq);
  194. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  195. rxq->need_update = 1;
  196. iwl_rx_queue_update_write_ptr(trans, rxq);
  197. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  198. return 0;
  199. }
  200. static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
  201. {
  202. struct iwl_trans_pcie *trans_pcie =
  203. IWL_TRANS_GET_PCIE_TRANS(trans);
  204. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  205. unsigned long flags;
  206. /*if rxq->bd is NULL, it means that nothing has been allocated,
  207. * exit now */
  208. if (!rxq->bd) {
  209. IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
  210. return;
  211. }
  212. spin_lock_irqsave(&rxq->lock, flags);
  213. iwl_trans_rxq_free_rx_bufs(trans);
  214. spin_unlock_irqrestore(&rxq->lock, flags);
  215. dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
  216. rxq->bd, rxq->bd_dma);
  217. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  218. rxq->bd = NULL;
  219. if (rxq->rb_stts)
  220. dma_free_coherent(trans->dev,
  221. sizeof(struct iwl_rb_status),
  222. rxq->rb_stts, rxq->rb_stts_dma);
  223. else
  224. IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
  225. memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
  226. rxq->rb_stts = NULL;
  227. }
  228. static int iwl_trans_rx_stop(struct iwl_trans *trans)
  229. {
  230. /* stop Rx DMA */
  231. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  232. return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
  233. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  234. }
  235. static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
  236. struct iwl_dma_ptr *ptr, size_t size)
  237. {
  238. if (WARN_ON(ptr->addr))
  239. return -EINVAL;
  240. ptr->addr = dma_alloc_coherent(trans->dev, size,
  241. &ptr->dma, GFP_KERNEL);
  242. if (!ptr->addr)
  243. return -ENOMEM;
  244. ptr->size = size;
  245. return 0;
  246. }
  247. static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
  248. struct iwl_dma_ptr *ptr)
  249. {
  250. if (unlikely(!ptr->addr))
  251. return;
  252. dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
  253. memset(ptr, 0, sizeof(*ptr));
  254. }
  255. static int iwl_trans_txq_alloc(struct iwl_trans *trans,
  256. struct iwl_tx_queue *txq, int slots_num,
  257. u32 txq_id)
  258. {
  259. size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
  260. int i;
  261. if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
  262. return -EINVAL;
  263. txq->q.n_window = slots_num;
  264. txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
  265. txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
  266. if (!txq->meta || !txq->cmd)
  267. goto error;
  268. if (txq_id == trans->shrd->cmd_queue)
  269. for (i = 0; i < slots_num; i++) {
  270. txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
  271. GFP_KERNEL);
  272. if (!txq->cmd[i])
  273. goto error;
  274. }
  275. /* Alloc driver data array and TFD circular buffer */
  276. /* Driver private data, only for Tx (not command) queues,
  277. * not shared with device. */
  278. if (txq_id != trans->shrd->cmd_queue) {
  279. txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
  280. GFP_KERNEL);
  281. if (!txq->skbs) {
  282. IWL_ERR(trans, "kmalloc for auxiliary BD "
  283. "structures failed\n");
  284. goto error;
  285. }
  286. } else {
  287. txq->skbs = NULL;
  288. }
  289. /* Circular buffer of transmit frame descriptors (TFDs),
  290. * shared with device */
  291. txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
  292. &txq->q.dma_addr, GFP_KERNEL);
  293. if (!txq->tfds) {
  294. IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
  295. goto error;
  296. }
  297. txq->q.id = txq_id;
  298. return 0;
  299. error:
  300. kfree(txq->skbs);
  301. txq->skbs = NULL;
  302. /* since txq->cmd has been zeroed,
  303. * all non allocated cmd[i] will be NULL */
  304. if (txq->cmd && txq_id == trans->shrd->cmd_queue)
  305. for (i = 0; i < slots_num; i++)
  306. kfree(txq->cmd[i]);
  307. kfree(txq->meta);
  308. kfree(txq->cmd);
  309. txq->meta = NULL;
  310. txq->cmd = NULL;
  311. return -ENOMEM;
  312. }
  313. static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  314. int slots_num, u32 txq_id)
  315. {
  316. int ret;
  317. txq->need_update = 0;
  318. memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
  319. /*
  320. * For the default queues 0-3, set up the swq_id
  321. * already -- all others need to get one later
  322. * (if they need one at all).
  323. */
  324. if (txq_id < 4)
  325. iwl_set_swq_id(txq, txq_id, txq_id);
  326. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  327. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  328. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  329. /* Initialize queue's high/low-water marks, and head/tail indexes */
  330. ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
  331. txq_id);
  332. if (ret)
  333. return ret;
  334. spin_lock_init(&txq->lock);
  335. /*
  336. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  337. * given Tx queue, and enable the DMA channel used for that queue.
  338. * Circular buffer (TFD queue in DRAM) physical base address */
  339. iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
  340. txq->q.dma_addr >> 8);
  341. return 0;
  342. }
  343. /**
  344. * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
  345. */
  346. static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
  347. {
  348. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  349. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  350. struct iwl_queue *q = &txq->q;
  351. enum dma_data_direction dma_dir;
  352. if (!q->n_bd)
  353. return;
  354. /* In the command queue, all the TBs are mapped as BIDI
  355. * so unmap them as such.
  356. */
  357. if (txq_id == trans->shrd->cmd_queue)
  358. dma_dir = DMA_BIDIRECTIONAL;
  359. else
  360. dma_dir = DMA_TO_DEVICE;
  361. spin_lock_bh(&txq->lock);
  362. while (q->write_ptr != q->read_ptr) {
  363. /* The read_ptr needs to bound by q->n_window */
  364. iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
  365. dma_dir);
  366. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
  367. }
  368. spin_unlock_bh(&txq->lock);
  369. }
  370. /**
  371. * iwl_tx_queue_free - Deallocate DMA queue.
  372. * @txq: Transmit queue to deallocate.
  373. *
  374. * Empty queue by removing and destroying all BD's.
  375. * Free all buffers.
  376. * 0-fill, but do not free "txq" descriptor structure.
  377. */
  378. static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
  379. {
  380. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  381. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  382. struct device *dev = trans->dev;
  383. int i;
  384. if (WARN_ON(!txq))
  385. return;
  386. iwl_tx_queue_unmap(trans, txq_id);
  387. /* De-alloc array of command/tx buffers */
  388. if (txq_id == trans->shrd->cmd_queue)
  389. for (i = 0; i < txq->q.n_window; i++)
  390. kfree(txq->cmd[i]);
  391. /* De-alloc circular buffer of TFDs */
  392. if (txq->q.n_bd) {
  393. dma_free_coherent(dev, sizeof(struct iwl_tfd) *
  394. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  395. memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
  396. }
  397. /* De-alloc array of per-TFD driver data */
  398. kfree(txq->skbs);
  399. txq->skbs = NULL;
  400. /* deallocate arrays */
  401. kfree(txq->cmd);
  402. kfree(txq->meta);
  403. txq->cmd = NULL;
  404. txq->meta = NULL;
  405. /* 0-fill queue descriptor structure */
  406. memset(txq, 0, sizeof(*txq));
  407. }
  408. /**
  409. * iwl_trans_tx_free - Free TXQ Context
  410. *
  411. * Destroy all TX DMA queues and structures
  412. */
  413. static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
  414. {
  415. int txq_id;
  416. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  417. /* Tx queues */
  418. if (trans_pcie->txq) {
  419. for (txq_id = 0;
  420. txq_id < hw_params(trans).max_txq_num; txq_id++)
  421. iwl_tx_queue_free(trans, txq_id);
  422. }
  423. kfree(trans_pcie->txq);
  424. trans_pcie->txq = NULL;
  425. iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
  426. iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
  427. }
  428. /**
  429. * iwl_trans_tx_alloc - allocate TX context
  430. * Allocate all Tx DMA structures and initialize them
  431. *
  432. * @param priv
  433. * @return error code
  434. */
  435. static int iwl_trans_tx_alloc(struct iwl_trans *trans)
  436. {
  437. int ret;
  438. int txq_id, slots_num;
  439. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  440. u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
  441. sizeof(struct iwlagn_scd_bc_tbl);
  442. /*It is not allowed to alloc twice, so warn when this happens.
  443. * We cannot rely on the previous allocation, so free and fail */
  444. if (WARN_ON(trans_pcie->txq)) {
  445. ret = -EINVAL;
  446. goto error;
  447. }
  448. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
  449. scd_bc_tbls_size);
  450. if (ret) {
  451. IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
  452. goto error;
  453. }
  454. /* Alloc keep-warm buffer */
  455. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
  456. if (ret) {
  457. IWL_ERR(trans, "Keep Warm allocation failed\n");
  458. goto error;
  459. }
  460. trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
  461. sizeof(struct iwl_tx_queue), GFP_KERNEL);
  462. if (!trans_pcie->txq) {
  463. IWL_ERR(trans, "Not enough memory for txq\n");
  464. ret = ENOMEM;
  465. goto error;
  466. }
  467. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  468. for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
  469. slots_num = (txq_id == trans->shrd->cmd_queue) ?
  470. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  471. ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
  472. slots_num, txq_id);
  473. if (ret) {
  474. IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
  475. goto error;
  476. }
  477. }
  478. return 0;
  479. error:
  480. iwl_trans_pcie_tx_free(trans);
  481. return ret;
  482. }
  483. static int iwl_tx_init(struct iwl_trans *trans)
  484. {
  485. int ret;
  486. int txq_id, slots_num;
  487. unsigned long flags;
  488. bool alloc = false;
  489. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  490. if (!trans_pcie->txq) {
  491. ret = iwl_trans_tx_alloc(trans);
  492. if (ret)
  493. goto error;
  494. alloc = true;
  495. }
  496. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  497. /* Turn off all Tx DMA fifos */
  498. iwl_write_prph(trans, SCD_TXFACT, 0);
  499. /* Tell NIC where to find the "keep warm" buffer */
  500. iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
  501. trans_pcie->kw.dma >> 4);
  502. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  503. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  504. for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
  505. slots_num = (txq_id == trans->shrd->cmd_queue) ?
  506. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  507. ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
  508. slots_num, txq_id);
  509. if (ret) {
  510. IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
  511. goto error;
  512. }
  513. }
  514. return 0;
  515. error:
  516. /*Upon error, free only if we allocated something */
  517. if (alloc)
  518. iwl_trans_pcie_tx_free(trans);
  519. return ret;
  520. }
  521. static void iwl_set_pwr_vmain(struct iwl_trans *trans)
  522. {
  523. /*
  524. * (for documentation purposes)
  525. * to set power to V_AUX, do:
  526. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  527. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  528. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  529. ~APMG_PS_CTRL_MSK_PWR_SRC);
  530. */
  531. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  532. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  533. ~APMG_PS_CTRL_MSK_PWR_SRC);
  534. }
  535. /* PCI registers */
  536. #define PCI_CFG_RETRY_TIMEOUT 0x041
  537. #define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
  538. #define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
  539. static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
  540. {
  541. int pos;
  542. u16 pci_lnk_ctl;
  543. struct iwl_trans_pcie *trans_pcie =
  544. IWL_TRANS_GET_PCIE_TRANS(trans);
  545. struct pci_dev *pci_dev = trans_pcie->pci_dev;
  546. pos = pci_pcie_cap(pci_dev);
  547. pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
  548. return pci_lnk_ctl;
  549. }
  550. static void iwl_apm_config(struct iwl_trans *trans)
  551. {
  552. /*
  553. * HW bug W/A for instability in PCIe bus L0S->L1 transition.
  554. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  555. * If so (likely), disable L0S, so device moves directly L0->L1;
  556. * costs negligible amount of power savings.
  557. * If not (unlikely), enable L0S, so there is at least some
  558. * power savings, even without L1.
  559. */
  560. u16 lctl = iwl_pciexp_link_ctrl(trans);
  561. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  562. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  563. /* L1-ASPM enabled; disable(!) L0S */
  564. iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  565. dev_printk(KERN_INFO, trans->dev,
  566. "L1 Enabled; Disabling L0S\n");
  567. } else {
  568. /* L1-ASPM disabled; enable(!) L0S */
  569. iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  570. dev_printk(KERN_INFO, trans->dev,
  571. "L1 Disabled; Enabling L0S\n");
  572. }
  573. trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
  574. }
  575. /*
  576. * Start up NIC's basic functionality after it has been reset
  577. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  578. * NOTE: This does not load uCode nor start the embedded processor
  579. */
  580. static int iwl_apm_init(struct iwl_trans *trans)
  581. {
  582. int ret = 0;
  583. IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
  584. /*
  585. * Use "set_bit" below rather than "write", to preserve any hardware
  586. * bits already set by default after reset.
  587. */
  588. /* Disable L0S exit timer (platform NMI Work/Around) */
  589. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  590. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  591. /*
  592. * Disable L0s without affecting L1;
  593. * don't wait for ICH L0s (ICH bug W/A)
  594. */
  595. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  596. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  597. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  598. iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  599. /*
  600. * Enable HAP INTA (interrupt from management bus) to
  601. * wake device's PCI Express link L1a -> L0s
  602. */
  603. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  604. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  605. iwl_apm_config(trans);
  606. /* Configure analog phase-lock-loop before activating to D0A */
  607. if (cfg(trans)->base_params->pll_cfg_val)
  608. iwl_set_bit(trans, CSR_ANA_PLL_CFG,
  609. cfg(trans)->base_params->pll_cfg_val);
  610. /*
  611. * Set "initialization complete" bit to move adapter from
  612. * D0U* --> D0A* (powered-up active) state.
  613. */
  614. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  615. /*
  616. * Wait for clock stabilization; once stabilized, access to
  617. * device-internal resources is supported, e.g. iwl_write_prph()
  618. * and accesses to uCode SRAM.
  619. */
  620. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  621. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  622. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  623. if (ret < 0) {
  624. IWL_DEBUG_INFO(trans, "Failed to init the card\n");
  625. goto out;
  626. }
  627. /*
  628. * Enable DMA clock and wait for it to stabilize.
  629. *
  630. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  631. * do not disable clocks. This preserves any hardware bits already
  632. * set by default in "CLK_CTRL_REG" after reset.
  633. */
  634. iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  635. udelay(20);
  636. /* Disable L1-Active */
  637. iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
  638. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  639. set_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status);
  640. out:
  641. return ret;
  642. }
  643. static int iwl_apm_stop_master(struct iwl_trans *trans)
  644. {
  645. int ret = 0;
  646. /* stop device's busmaster DMA activity */
  647. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  648. ret = iwl_poll_bit(trans, CSR_RESET,
  649. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  650. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  651. if (ret)
  652. IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
  653. IWL_DEBUG_INFO(trans, "stop master\n");
  654. return ret;
  655. }
  656. static void iwl_apm_stop(struct iwl_trans *trans)
  657. {
  658. IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
  659. clear_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status);
  660. /* Stop device's DMA activity */
  661. iwl_apm_stop_master(trans);
  662. /* Reset the entire device */
  663. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  664. udelay(10);
  665. /*
  666. * Clear "initialization complete" bit to move adapter from
  667. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  668. */
  669. iwl_clear_bit(trans, CSR_GP_CNTRL,
  670. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  671. }
  672. static int iwl_nic_init(struct iwl_trans *trans)
  673. {
  674. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  675. unsigned long flags;
  676. /* nic_init */
  677. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  678. iwl_apm_init(trans);
  679. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  680. iwl_write8(trans, CSR_INT_COALESCING,
  681. IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  682. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  683. iwl_set_pwr_vmain(trans);
  684. iwl_nic_config(priv(trans));
  685. #ifndef CONFIG_IWLWIFI_IDI
  686. /* Allocate the RX queue, or reset if it is already allocated */
  687. iwl_rx_init(trans);
  688. #endif
  689. /* Allocate or reset and init all Tx and Command queues */
  690. if (iwl_tx_init(trans))
  691. return -ENOMEM;
  692. if (hw_params(trans).shadow_reg_enable) {
  693. /* enable shadow regs in HW */
  694. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
  695. 0x800FFFFF);
  696. }
  697. set_bit(STATUS_INIT, &trans->shrd->status);
  698. return 0;
  699. }
  700. #define HW_READY_TIMEOUT (50)
  701. /* Note: returns poll_bit return value, which is >= 0 if success */
  702. static int iwl_set_hw_ready(struct iwl_trans *trans)
  703. {
  704. int ret;
  705. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  706. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  707. /* See if we got it */
  708. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  709. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  710. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  711. HW_READY_TIMEOUT);
  712. IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
  713. return ret;
  714. }
  715. /* Note: returns standard 0/-ERROR code */
  716. static int iwl_prepare_card_hw(struct iwl_trans *trans)
  717. {
  718. int ret;
  719. IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
  720. ret = iwl_set_hw_ready(trans);
  721. /* If the card is ready, exit 0 */
  722. if (ret >= 0)
  723. return 0;
  724. /* If HW is not ready, prepare the conditions to check again */
  725. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  726. CSR_HW_IF_CONFIG_REG_PREPARE);
  727. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  728. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  729. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  730. if (ret < 0)
  731. return ret;
  732. /* HW should be ready by now, check again. */
  733. ret = iwl_set_hw_ready(trans);
  734. if (ret >= 0)
  735. return 0;
  736. return ret;
  737. }
  738. #define IWL_AC_UNSET -1
  739. struct queue_to_fifo_ac {
  740. s8 fifo, ac;
  741. };
  742. static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
  743. { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
  744. { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
  745. { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
  746. { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
  747. { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
  748. { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
  749. { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
  750. { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
  751. { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
  752. { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
  753. { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
  754. };
  755. static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
  756. { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
  757. { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
  758. { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
  759. { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
  760. { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
  761. { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
  762. { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
  763. { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
  764. { IWL_TX_FIFO_BE_IPAN, 2, },
  765. { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
  766. { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
  767. };
  768. static const u8 iwlagn_bss_ac_to_fifo[] = {
  769. IWL_TX_FIFO_VO,
  770. IWL_TX_FIFO_VI,
  771. IWL_TX_FIFO_BE,
  772. IWL_TX_FIFO_BK,
  773. };
  774. static const u8 iwlagn_bss_ac_to_queue[] = {
  775. 0, 1, 2, 3,
  776. };
  777. static const u8 iwlagn_pan_ac_to_fifo[] = {
  778. IWL_TX_FIFO_VO_IPAN,
  779. IWL_TX_FIFO_VI_IPAN,
  780. IWL_TX_FIFO_BE_IPAN,
  781. IWL_TX_FIFO_BK_IPAN,
  782. };
  783. static const u8 iwlagn_pan_ac_to_queue[] = {
  784. 7, 6, 5, 4,
  785. };
  786. /*
  787. * ucode
  788. */
  789. static int iwl_load_section(struct iwl_trans *trans, const char *name,
  790. const struct fw_desc *image, u32 dst_addr)
  791. {
  792. dma_addr_t phy_addr = image->p_addr;
  793. u32 byte_cnt = image->len;
  794. int ret;
  795. trans->ucode_write_complete = 0;
  796. iwl_write_direct32(trans,
  797. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  798. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  799. iwl_write_direct32(trans,
  800. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
  801. iwl_write_direct32(trans,
  802. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  803. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  804. iwl_write_direct32(trans,
  805. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  806. (iwl_get_dma_hi_addr(phy_addr)
  807. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  808. iwl_write_direct32(trans,
  809. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  810. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  811. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  812. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  813. iwl_write_direct32(trans,
  814. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  815. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  816. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  817. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  818. IWL_DEBUG_FW(trans, "%s uCode section being loaded...\n", name);
  819. ret = wait_event_timeout(trans->shrd->wait_command_queue,
  820. trans->ucode_write_complete, 5 * HZ);
  821. if (!ret) {
  822. IWL_ERR(trans, "Could not load the %s uCode section\n",
  823. name);
  824. return -ETIMEDOUT;
  825. }
  826. return 0;
  827. }
  828. static int iwl_load_given_ucode(struct iwl_trans *trans,
  829. const struct fw_img *image)
  830. {
  831. int ret = 0;
  832. ret = iwl_load_section(trans, "INST", &image->code,
  833. IWLAGN_RTC_INST_LOWER_BOUND);
  834. if (ret)
  835. return ret;
  836. ret = iwl_load_section(trans, "DATA", &image->data,
  837. IWLAGN_RTC_DATA_LOWER_BOUND);
  838. if (ret)
  839. return ret;
  840. /* Remove all resets to allow NIC to operate */
  841. iwl_write32(trans, CSR_RESET, 0);
  842. return 0;
  843. }
  844. static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
  845. const struct fw_img *fw)
  846. {
  847. int ret;
  848. struct iwl_trans_pcie *trans_pcie =
  849. IWL_TRANS_GET_PCIE_TRANS(trans);
  850. trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
  851. trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
  852. trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
  853. trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
  854. trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
  855. trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
  856. trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
  857. if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
  858. iwl_prepare_card_hw(trans)) {
  859. IWL_WARN(trans, "Exit HW not ready\n");
  860. return -EIO;
  861. }
  862. /* If platform's RF_KILL switch is NOT set to KILL */
  863. if (iwl_read32(trans, CSR_GP_CNTRL) &
  864. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  865. clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
  866. else
  867. set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
  868. if (iwl_is_rfkill(trans->shrd)) {
  869. iwl_op_mode_hw_rf_kill(trans->op_mode, true);
  870. iwl_enable_interrupts(trans);
  871. return -ERFKILL;
  872. }
  873. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  874. ret = iwl_nic_init(trans);
  875. if (ret) {
  876. IWL_ERR(trans, "Unable to init nic\n");
  877. return ret;
  878. }
  879. /* make sure rfkill handshake bits are cleared */
  880. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  881. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
  882. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  883. /* clear (again), then enable host interrupts */
  884. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  885. iwl_enable_interrupts(trans);
  886. /* really make sure rfkill handshake bits are cleared */
  887. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  888. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  889. /* Load the given image to the HW */
  890. iwl_load_given_ucode(trans, fw);
  891. return 0;
  892. }
  893. /*
  894. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  895. * must be called under the irq lock and with MAC access
  896. */
  897. static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
  898. {
  899. struct iwl_trans_pcie __maybe_unused *trans_pcie =
  900. IWL_TRANS_GET_PCIE_TRANS(trans);
  901. lockdep_assert_held(&trans_pcie->irq_lock);
  902. iwl_write_prph(trans, SCD_TXFACT, mask);
  903. }
  904. static void iwl_tx_start(struct iwl_trans *trans)
  905. {
  906. const struct queue_to_fifo_ac *queue_to_fifo;
  907. struct iwl_trans_pcie *trans_pcie =
  908. IWL_TRANS_GET_PCIE_TRANS(trans);
  909. u32 a;
  910. unsigned long flags;
  911. int i, chan;
  912. u32 reg_val;
  913. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  914. trans_pcie->scd_base_addr =
  915. iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
  916. a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
  917. /* reset conext data memory */
  918. for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
  919. a += 4)
  920. iwl_write_targ_mem(trans, a, 0);
  921. /* reset tx status memory */
  922. for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
  923. a += 4)
  924. iwl_write_targ_mem(trans, a, 0);
  925. for (; a < trans_pcie->scd_base_addr +
  926. SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
  927. a += 4)
  928. iwl_write_targ_mem(trans, a, 0);
  929. iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
  930. trans_pcie->scd_bc_tbls.dma >> 10);
  931. /* Enable DMA channel */
  932. for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
  933. iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  934. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  935. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  936. /* Update FH chicken bits */
  937. reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
  938. iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
  939. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  940. iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
  941. SCD_QUEUECHAIN_SEL_ALL(trans));
  942. iwl_write_prph(trans, SCD_AGGR_SEL, 0);
  943. /* initiate the queues */
  944. for (i = 0; i < hw_params(trans).max_txq_num; i++) {
  945. iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
  946. iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
  947. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  948. SCD_CONTEXT_QUEUE_OFFSET(i), 0);
  949. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  950. SCD_CONTEXT_QUEUE_OFFSET(i) +
  951. sizeof(u32),
  952. ((SCD_WIN_SIZE <<
  953. SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  954. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  955. ((SCD_FRAME_LIMIT <<
  956. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  957. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  958. }
  959. iwl_write_prph(trans, SCD_INTERRUPT_MASK,
  960. IWL_MASK(0, hw_params(trans).max_txq_num));
  961. /* Activate all Tx DMA/FIFO channels */
  962. iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
  963. /* map queues to FIFOs */
  964. if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  965. queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
  966. else
  967. queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
  968. iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
  969. /* make sure all queue are not stopped */
  970. memset(&trans_pcie->queue_stopped[0], 0,
  971. sizeof(trans_pcie->queue_stopped));
  972. for (i = 0; i < 4; i++)
  973. atomic_set(&trans_pcie->queue_stop_count[i], 0);
  974. /* reset to 0 to enable all the queue first */
  975. trans_pcie->txq_ctx_active_msk = 0;
  976. BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
  977. IWLAGN_FIRST_AMPDU_QUEUE);
  978. BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
  979. IWLAGN_FIRST_AMPDU_QUEUE);
  980. for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
  981. int fifo = queue_to_fifo[i].fifo;
  982. int ac = queue_to_fifo[i].ac;
  983. iwl_txq_ctx_activate(trans_pcie, i);
  984. if (fifo == IWL_TX_FIFO_UNUSED)
  985. continue;
  986. if (ac != IWL_AC_UNSET)
  987. iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
  988. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
  989. fifo, 0);
  990. }
  991. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  992. /* Enable L1-Active */
  993. iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
  994. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  995. }
  996. static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
  997. {
  998. iwl_reset_ict(trans);
  999. iwl_tx_start(trans);
  1000. }
  1001. /**
  1002. * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
  1003. */
  1004. static int iwl_trans_tx_stop(struct iwl_trans *trans)
  1005. {
  1006. int ch, txq_id;
  1007. unsigned long flags;
  1008. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1009. /* Turn off all Tx DMA fifos */
  1010. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1011. iwl_trans_txq_set_sched(trans, 0);
  1012. /* Stop each Tx DMA channel, and wait for it to be idle */
  1013. for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
  1014. iwl_write_direct32(trans,
  1015. FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  1016. if (iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
  1017. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  1018. 1000))
  1019. IWL_ERR(trans, "Failing on timeout while stopping"
  1020. " DMA channel %d [0x%08x]", ch,
  1021. iwl_read_direct32(trans,
  1022. FH_TSSR_TX_STATUS_REG));
  1023. }
  1024. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1025. if (!trans_pcie->txq) {
  1026. IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
  1027. return 0;
  1028. }
  1029. /* Unmap DMA from host system and free skb's */
  1030. for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
  1031. iwl_tx_queue_unmap(trans, txq_id);
  1032. return 0;
  1033. }
  1034. static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
  1035. {
  1036. unsigned long flags;
  1037. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1038. /* tell the device to stop sending interrupts */
  1039. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1040. iwl_disable_interrupts(trans);
  1041. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1042. /* device going down, Stop using ICT table */
  1043. iwl_disable_ict(trans);
  1044. /*
  1045. * If a HW restart happens during firmware loading,
  1046. * then the firmware loading might call this function
  1047. * and later it might be called again due to the
  1048. * restart. So don't process again if the device is
  1049. * already dead.
  1050. */
  1051. if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
  1052. iwl_trans_tx_stop(trans);
  1053. #ifndef CONFIG_IWLWIFI_IDI
  1054. iwl_trans_rx_stop(trans);
  1055. #endif
  1056. /* Power-down device's busmaster DMA clocks */
  1057. iwl_write_prph(trans, APMG_CLK_DIS_REG,
  1058. APMG_CLK_VAL_DMA_CLK_RQT);
  1059. udelay(5);
  1060. }
  1061. /* Make sure (redundant) we've released our request to stay awake */
  1062. iwl_clear_bit(trans, CSR_GP_CNTRL,
  1063. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1064. /* Stop the device, and put it in low power state */
  1065. iwl_apm_stop(trans);
  1066. /* Upon stop, the APM issues an interrupt if HW RF kill is set.
  1067. * Clean again the interrupt here
  1068. */
  1069. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1070. iwl_disable_interrupts(trans);
  1071. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1072. /* wait to make sure we flush pending tasklet*/
  1073. synchronize_irq(trans->irq);
  1074. tasklet_kill(&trans_pcie->irq_tasklet);
  1075. cancel_work_sync(&trans_pcie->rx_replenish);
  1076. /* stop and reset the on-board processor */
  1077. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  1078. }
  1079. static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
  1080. {
  1081. /* let the ucode operate on its own */
  1082. iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
  1083. CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
  1084. iwl_disable_interrupts(trans);
  1085. iwl_clear_bit(trans, CSR_GP_CNTRL,
  1086. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1087. }
  1088. static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
  1089. struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
  1090. u8 sta_id, u8 tid)
  1091. {
  1092. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1093. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1094. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1095. struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
  1096. struct iwl_cmd_meta *out_meta;
  1097. struct iwl_tx_queue *txq;
  1098. struct iwl_queue *q;
  1099. dma_addr_t phys_addr = 0;
  1100. dma_addr_t txcmd_phys;
  1101. dma_addr_t scratch_phys;
  1102. u16 len, firstlen, secondlen;
  1103. u8 wait_write_ptr = 0;
  1104. u8 txq_id;
  1105. bool is_agg = false;
  1106. __le16 fc = hdr->frame_control;
  1107. u8 hdr_len = ieee80211_hdrlen(fc);
  1108. u16 __maybe_unused wifi_seq;
  1109. /*
  1110. * Send this frame after DTIM -- there's a special queue
  1111. * reserved for this for contexts that support AP mode.
  1112. */
  1113. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1114. txq_id = trans_pcie->mcast_queue[ctx];
  1115. /*
  1116. * The microcode will clear the more data
  1117. * bit in the last frame it transmits.
  1118. */
  1119. hdr->frame_control |=
  1120. cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1121. } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
  1122. txq_id = IWL_AUX_QUEUE;
  1123. else
  1124. txq_id =
  1125. trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
  1126. /* aggregation is on for this <sta,tid> */
  1127. if (info->flags & IEEE80211_TX_CTL_AMPDU) {
  1128. WARN_ON(tid >= IWL_MAX_TID_COUNT);
  1129. txq_id = trans_pcie->agg_txq[sta_id][tid];
  1130. is_agg = true;
  1131. }
  1132. txq = &trans_pcie->txq[txq_id];
  1133. q = &txq->q;
  1134. spin_lock(&txq->lock);
  1135. /* In AGG mode, the index in the ring must correspond to the WiFi
  1136. * sequence number. This is a HW requirements to help the SCD to parse
  1137. * the BA.
  1138. * Check here that the packets are in the right place on the ring.
  1139. */
  1140. #ifdef CONFIG_IWLWIFI_DEBUG
  1141. wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
  1142. WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
  1143. "Q: %d WiFi Seq %d tfdNum %d",
  1144. txq_id, wifi_seq, q->write_ptr);
  1145. #endif
  1146. /* Set up driver data for this TFD */
  1147. txq->skbs[q->write_ptr] = skb;
  1148. txq->cmd[q->write_ptr] = dev_cmd;
  1149. dev_cmd->hdr.cmd = REPLY_TX;
  1150. dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  1151. INDEX_TO_SEQ(q->write_ptr)));
  1152. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1153. out_meta = &txq->meta[q->write_ptr];
  1154. /*
  1155. * Use the first empty entry in this queue's command buffer array
  1156. * to contain the Tx command and MAC header concatenated together
  1157. * (payload data will be in another buffer).
  1158. * Size of this varies, due to varying MAC header length.
  1159. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1160. * of the MAC header (device reads on dword boundaries).
  1161. * We'll tell device about this padding later.
  1162. */
  1163. len = sizeof(struct iwl_tx_cmd) +
  1164. sizeof(struct iwl_cmd_header) + hdr_len;
  1165. firstlen = (len + 3) & ~3;
  1166. /* Tell NIC about any 2-byte padding after MAC header */
  1167. if (firstlen != len)
  1168. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1169. /* Physical address of this Tx command's header (not MAC header!),
  1170. * within command buffer array. */
  1171. txcmd_phys = dma_map_single(trans->dev,
  1172. &dev_cmd->hdr, firstlen,
  1173. DMA_BIDIRECTIONAL);
  1174. if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
  1175. goto out_err;
  1176. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1177. dma_unmap_len_set(out_meta, len, firstlen);
  1178. if (!ieee80211_has_morefrags(fc)) {
  1179. txq->need_update = 1;
  1180. } else {
  1181. wait_write_ptr = 1;
  1182. txq->need_update = 0;
  1183. }
  1184. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1185. * if any (802.11 null frames have no payload). */
  1186. secondlen = skb->len - hdr_len;
  1187. if (secondlen > 0) {
  1188. phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
  1189. secondlen, DMA_TO_DEVICE);
  1190. if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
  1191. dma_unmap_single(trans->dev,
  1192. dma_unmap_addr(out_meta, mapping),
  1193. dma_unmap_len(out_meta, len),
  1194. DMA_BIDIRECTIONAL);
  1195. goto out_err;
  1196. }
  1197. }
  1198. /* Attach buffers to TFD */
  1199. iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
  1200. if (secondlen > 0)
  1201. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  1202. secondlen, 0);
  1203. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  1204. offsetof(struct iwl_tx_cmd, scratch);
  1205. /* take back ownership of DMA buffer to enable update */
  1206. dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
  1207. DMA_BIDIRECTIONAL);
  1208. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1209. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  1210. IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
  1211. le16_to_cpu(dev_cmd->hdr.sequence));
  1212. IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1213. iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  1214. iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  1215. /* Set up entry for this TFD in Tx byte-count array */
  1216. iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
  1217. dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
  1218. DMA_BIDIRECTIONAL);
  1219. trace_iwlwifi_dev_tx(priv(trans),
  1220. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  1221. sizeof(struct iwl_tfd),
  1222. &dev_cmd->hdr, firstlen,
  1223. skb->data + hdr_len, secondlen);
  1224. /* Tell device the write index *just past* this latest filled TFD */
  1225. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  1226. iwl_txq_update_write_ptr(trans, txq);
  1227. /*
  1228. * At this point the frame is "transmitted" successfully
  1229. * and we will get a TX status notification eventually,
  1230. * regardless of the value of ret. "ret" only indicates
  1231. * whether or not we should update the write pointer.
  1232. */
  1233. if (iwl_queue_space(q) < q->high_mark) {
  1234. if (wait_write_ptr) {
  1235. txq->need_update = 1;
  1236. iwl_txq_update_write_ptr(trans, txq);
  1237. } else {
  1238. iwl_stop_queue(trans, txq, "Queue is full");
  1239. }
  1240. }
  1241. spin_unlock(&txq->lock);
  1242. return 0;
  1243. out_err:
  1244. spin_unlock(&txq->lock);
  1245. return -1;
  1246. }
  1247. static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
  1248. {
  1249. struct iwl_trans_pcie *trans_pcie =
  1250. IWL_TRANS_GET_PCIE_TRANS(trans);
  1251. int err;
  1252. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  1253. if (!trans_pcie->irq_requested) {
  1254. tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
  1255. iwl_irq_tasklet, (unsigned long)trans);
  1256. iwl_alloc_isr_ict(trans);
  1257. err = request_irq(trans->irq, iwl_isr_ict, IRQF_SHARED,
  1258. DRV_NAME, trans);
  1259. if (err) {
  1260. IWL_ERR(trans, "Error allocating IRQ %d\n",
  1261. trans->irq);
  1262. goto error;
  1263. }
  1264. INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
  1265. trans_pcie->irq_requested = true;
  1266. }
  1267. err = iwl_prepare_card_hw(trans);
  1268. if (err) {
  1269. IWL_ERR(trans, "Error while preparing HW: %d", err);
  1270. goto err_free_irq;
  1271. }
  1272. iwl_apm_init(trans);
  1273. /* If platform's RF_KILL switch is NOT set to KILL */
  1274. if (iwl_read32(trans,
  1275. CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  1276. clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
  1277. else
  1278. set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
  1279. iwl_op_mode_hw_rf_kill(trans->op_mode,
  1280. test_bit(STATUS_RF_KILL_HW,
  1281. &trans->shrd->status));
  1282. return err;
  1283. err_free_irq:
  1284. free_irq(trans->irq, trans);
  1285. error:
  1286. iwl_free_isr_ict(trans);
  1287. tasklet_kill(&trans_pcie->irq_tasklet);
  1288. return err;
  1289. }
  1290. static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
  1291. {
  1292. iwl_apm_stop(trans);
  1293. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  1294. /* Even if we stop the HW, we still want the RF kill interrupt */
  1295. IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
  1296. iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
  1297. }
  1298. static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
  1299. int txq_id, int ssn, u32 status,
  1300. struct sk_buff_head *skbs)
  1301. {
  1302. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1303. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  1304. /* n_bd is usually 256 => n_bd - 1 = 0xff */
  1305. int tfd_num = ssn & (txq->q.n_bd - 1);
  1306. int freed = 0;
  1307. spin_lock(&txq->lock);
  1308. txq->time_stamp = jiffies;
  1309. if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
  1310. tid != IWL_TID_NON_QOS &&
  1311. txq_id != trans_pcie->agg_txq[sta_id][tid])) {
  1312. /*
  1313. * FIXME: this is a uCode bug which need to be addressed,
  1314. * log the information and return for now.
  1315. * Since it is can possibly happen very often and in order
  1316. * not to fill the syslog, don't use IWL_ERR or IWL_WARN
  1317. */
  1318. IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
  1319. "agg_txq[sta_id[tid] %d", txq_id,
  1320. trans_pcie->agg_txq[sta_id][tid]);
  1321. spin_unlock(&txq->lock);
  1322. return 1;
  1323. }
  1324. if (txq->q.read_ptr != tfd_num) {
  1325. IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
  1326. txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
  1327. tfd_num, ssn);
  1328. freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
  1329. if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
  1330. (!txq->sched_retry ||
  1331. status != TX_STATUS_FAIL_PASSIVE_NO_RX))
  1332. iwl_wake_queue(trans, txq, "Packets reclaimed");
  1333. }
  1334. spin_unlock(&txq->lock);
  1335. return 0;
  1336. }
  1337. static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
  1338. {
  1339. iowrite8(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1340. }
  1341. static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
  1342. {
  1343. iowrite32(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1344. }
  1345. static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
  1346. {
  1347. u32 val = ioread32(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1348. return val;
  1349. }
  1350. static void iwl_trans_pcie_free(struct iwl_trans *trans)
  1351. {
  1352. struct iwl_trans_pcie *trans_pcie =
  1353. IWL_TRANS_GET_PCIE_TRANS(trans);
  1354. iwl_trans_pcie_tx_free(trans);
  1355. #ifndef CONFIG_IWLWIFI_IDI
  1356. iwl_trans_pcie_rx_free(trans);
  1357. #endif
  1358. if (trans_pcie->irq_requested == true) {
  1359. free_irq(trans->irq, trans);
  1360. iwl_free_isr_ict(trans);
  1361. }
  1362. pci_disable_msi(trans_pcie->pci_dev);
  1363. pci_iounmap(trans_pcie->pci_dev, trans_pcie->hw_base);
  1364. pci_release_regions(trans_pcie->pci_dev);
  1365. pci_disable_device(trans_pcie->pci_dev);
  1366. trans->shrd->trans = NULL;
  1367. kfree(trans);
  1368. }
  1369. #ifdef CONFIG_PM_SLEEP
  1370. static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
  1371. {
  1372. return 0;
  1373. }
  1374. static int iwl_trans_pcie_resume(struct iwl_trans *trans)
  1375. {
  1376. bool hw_rfkill = false;
  1377. iwl_enable_interrupts(trans);
  1378. if (!(iwl_read32(trans, CSR_GP_CNTRL) &
  1379. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1380. hw_rfkill = true;
  1381. if (hw_rfkill)
  1382. set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
  1383. else
  1384. clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
  1385. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1386. return 0;
  1387. }
  1388. #endif /* CONFIG_PM_SLEEP */
  1389. static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
  1390. enum iwl_rxon_context_id ctx,
  1391. const char *msg)
  1392. {
  1393. u8 ac, txq_id;
  1394. struct iwl_trans_pcie *trans_pcie =
  1395. IWL_TRANS_GET_PCIE_TRANS(trans);
  1396. for (ac = 0; ac < AC_NUM; ac++) {
  1397. txq_id = trans_pcie->ac_to_queue[ctx][ac];
  1398. IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
  1399. ac,
  1400. (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
  1401. ? "stopped" : "awake");
  1402. iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
  1403. }
  1404. }
  1405. static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
  1406. const char *msg)
  1407. {
  1408. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1409. iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
  1410. }
  1411. #define IWL_FLUSH_WAIT_MS 2000
  1412. static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
  1413. {
  1414. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1415. struct iwl_tx_queue *txq;
  1416. struct iwl_queue *q;
  1417. int cnt;
  1418. unsigned long now = jiffies;
  1419. int ret = 0;
  1420. /* waiting for all the tx frames complete might take a while */
  1421. for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
  1422. if (cnt == trans->shrd->cmd_queue)
  1423. continue;
  1424. txq = &trans_pcie->txq[cnt];
  1425. q = &txq->q;
  1426. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1427. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1428. msleep(1);
  1429. if (q->read_ptr != q->write_ptr) {
  1430. IWL_ERR(trans, "fail to flush all tx fifo queues\n");
  1431. ret = -ETIMEDOUT;
  1432. break;
  1433. }
  1434. }
  1435. return ret;
  1436. }
  1437. /*
  1438. * On every watchdog tick we check (latest) time stamp. If it does not
  1439. * change during timeout period and queue is not empty we reset firmware.
  1440. */
  1441. static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
  1442. {
  1443. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1444. struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
  1445. struct iwl_queue *q = &txq->q;
  1446. unsigned long timeout;
  1447. if (q->read_ptr == q->write_ptr) {
  1448. txq->time_stamp = jiffies;
  1449. return 0;
  1450. }
  1451. timeout = txq->time_stamp +
  1452. msecs_to_jiffies(hw_params(trans).wd_timeout);
  1453. if (time_after(jiffies, timeout)) {
  1454. IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
  1455. hw_params(trans).wd_timeout);
  1456. IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
  1457. q->read_ptr, q->write_ptr);
  1458. IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
  1459. iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
  1460. & (TFD_QUEUE_SIZE_MAX - 1),
  1461. iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
  1462. return 1;
  1463. }
  1464. return 0;
  1465. }
  1466. static const char *get_fh_string(int cmd)
  1467. {
  1468. switch (cmd) {
  1469. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1470. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1471. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  1472. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1473. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1474. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1475. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1476. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  1477. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  1478. default:
  1479. return "UNKNOWN";
  1480. }
  1481. }
  1482. int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
  1483. {
  1484. int i;
  1485. #ifdef CONFIG_IWLWIFI_DEBUG
  1486. int pos = 0;
  1487. size_t bufsz = 0;
  1488. #endif
  1489. static const u32 fh_tbl[] = {
  1490. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1491. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1492. FH_RSCSR_CHNL0_WPTR,
  1493. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1494. FH_MEM_RSSR_SHARED_CTRL_REG,
  1495. FH_MEM_RSSR_RX_STATUS_REG,
  1496. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1497. FH_TSSR_TX_STATUS_REG,
  1498. FH_TSSR_TX_ERROR_REG
  1499. };
  1500. #ifdef CONFIG_IWLWIFI_DEBUG
  1501. if (display) {
  1502. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1503. *buf = kmalloc(bufsz, GFP_KERNEL);
  1504. if (!*buf)
  1505. return -ENOMEM;
  1506. pos += scnprintf(*buf + pos, bufsz - pos,
  1507. "FH register values:\n");
  1508. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1509. pos += scnprintf(*buf + pos, bufsz - pos,
  1510. " %34s: 0X%08x\n",
  1511. get_fh_string(fh_tbl[i]),
  1512. iwl_read_direct32(trans, fh_tbl[i]));
  1513. }
  1514. return pos;
  1515. }
  1516. #endif
  1517. IWL_ERR(trans, "FH register values:\n");
  1518. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1519. IWL_ERR(trans, " %34s: 0X%08x\n",
  1520. get_fh_string(fh_tbl[i]),
  1521. iwl_read_direct32(trans, fh_tbl[i]));
  1522. }
  1523. return 0;
  1524. }
  1525. static const char *get_csr_string(int cmd)
  1526. {
  1527. switch (cmd) {
  1528. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1529. IWL_CMD(CSR_INT_COALESCING);
  1530. IWL_CMD(CSR_INT);
  1531. IWL_CMD(CSR_INT_MASK);
  1532. IWL_CMD(CSR_FH_INT_STATUS);
  1533. IWL_CMD(CSR_GPIO_IN);
  1534. IWL_CMD(CSR_RESET);
  1535. IWL_CMD(CSR_GP_CNTRL);
  1536. IWL_CMD(CSR_HW_REV);
  1537. IWL_CMD(CSR_EEPROM_REG);
  1538. IWL_CMD(CSR_EEPROM_GP);
  1539. IWL_CMD(CSR_OTP_GP_REG);
  1540. IWL_CMD(CSR_GIO_REG);
  1541. IWL_CMD(CSR_GP_UCODE_REG);
  1542. IWL_CMD(CSR_GP_DRIVER_REG);
  1543. IWL_CMD(CSR_UCODE_DRV_GP1);
  1544. IWL_CMD(CSR_UCODE_DRV_GP2);
  1545. IWL_CMD(CSR_LED_REG);
  1546. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1547. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1548. IWL_CMD(CSR_ANA_PLL_CFG);
  1549. IWL_CMD(CSR_HW_REV_WA_REG);
  1550. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1551. default:
  1552. return "UNKNOWN";
  1553. }
  1554. }
  1555. void iwl_dump_csr(struct iwl_trans *trans)
  1556. {
  1557. int i;
  1558. static const u32 csr_tbl[] = {
  1559. CSR_HW_IF_CONFIG_REG,
  1560. CSR_INT_COALESCING,
  1561. CSR_INT,
  1562. CSR_INT_MASK,
  1563. CSR_FH_INT_STATUS,
  1564. CSR_GPIO_IN,
  1565. CSR_RESET,
  1566. CSR_GP_CNTRL,
  1567. CSR_HW_REV,
  1568. CSR_EEPROM_REG,
  1569. CSR_EEPROM_GP,
  1570. CSR_OTP_GP_REG,
  1571. CSR_GIO_REG,
  1572. CSR_GP_UCODE_REG,
  1573. CSR_GP_DRIVER_REG,
  1574. CSR_UCODE_DRV_GP1,
  1575. CSR_UCODE_DRV_GP2,
  1576. CSR_LED_REG,
  1577. CSR_DRAM_INT_TBL_REG,
  1578. CSR_GIO_CHICKEN_BITS,
  1579. CSR_ANA_PLL_CFG,
  1580. CSR_HW_REV_WA_REG,
  1581. CSR_DBG_HPET_MEM_REG
  1582. };
  1583. IWL_ERR(trans, "CSR values:\n");
  1584. IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
  1585. "CSR_INT_PERIODIC_REG)\n");
  1586. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1587. IWL_ERR(trans, " %25s: 0X%08x\n",
  1588. get_csr_string(csr_tbl[i]),
  1589. iwl_read32(trans, csr_tbl[i]));
  1590. }
  1591. }
  1592. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1593. /* create and remove of files */
  1594. #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
  1595. if (!debugfs_create_file(#name, mode, parent, trans, \
  1596. &iwl_dbgfs_##name##_ops)) \
  1597. return -ENOMEM; \
  1598. } while (0)
  1599. /* file operation */
  1600. #define DEBUGFS_READ_FUNC(name) \
  1601. static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
  1602. char __user *user_buf, \
  1603. size_t count, loff_t *ppos);
  1604. #define DEBUGFS_WRITE_FUNC(name) \
  1605. static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
  1606. const char __user *user_buf, \
  1607. size_t count, loff_t *ppos);
  1608. static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
  1609. {
  1610. file->private_data = inode->i_private;
  1611. return 0;
  1612. }
  1613. #define DEBUGFS_READ_FILE_OPS(name) \
  1614. DEBUGFS_READ_FUNC(name); \
  1615. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1616. .read = iwl_dbgfs_##name##_read, \
  1617. .open = iwl_dbgfs_open_file_generic, \
  1618. .llseek = generic_file_llseek, \
  1619. };
  1620. #define DEBUGFS_WRITE_FILE_OPS(name) \
  1621. DEBUGFS_WRITE_FUNC(name); \
  1622. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1623. .write = iwl_dbgfs_##name##_write, \
  1624. .open = iwl_dbgfs_open_file_generic, \
  1625. .llseek = generic_file_llseek, \
  1626. };
  1627. #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
  1628. DEBUGFS_READ_FUNC(name); \
  1629. DEBUGFS_WRITE_FUNC(name); \
  1630. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1631. .write = iwl_dbgfs_##name##_write, \
  1632. .read = iwl_dbgfs_##name##_read, \
  1633. .open = iwl_dbgfs_open_file_generic, \
  1634. .llseek = generic_file_llseek, \
  1635. };
  1636. static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
  1637. char __user *user_buf,
  1638. size_t count, loff_t *ppos)
  1639. {
  1640. struct iwl_trans *trans = file->private_data;
  1641. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1642. struct iwl_tx_queue *txq;
  1643. struct iwl_queue *q;
  1644. char *buf;
  1645. int pos = 0;
  1646. int cnt;
  1647. int ret;
  1648. const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
  1649. if (!trans_pcie->txq) {
  1650. IWL_ERR(trans, "txq not ready\n");
  1651. return -EAGAIN;
  1652. }
  1653. buf = kzalloc(bufsz, GFP_KERNEL);
  1654. if (!buf)
  1655. return -ENOMEM;
  1656. for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
  1657. txq = &trans_pcie->txq[cnt];
  1658. q = &txq->q;
  1659. pos += scnprintf(buf + pos, bufsz - pos,
  1660. "hwq %.2d: read=%u write=%u stop=%d"
  1661. " swq_id=%#.2x (ac %d/hwq %d)\n",
  1662. cnt, q->read_ptr, q->write_ptr,
  1663. !!test_bit(cnt, trans_pcie->queue_stopped),
  1664. txq->swq_id, txq->swq_id & 3,
  1665. (txq->swq_id >> 2) & 0x1f);
  1666. if (cnt >= 4)
  1667. continue;
  1668. /* for the ACs, display the stop count too */
  1669. pos += scnprintf(buf + pos, bufsz - pos,
  1670. " stop-count: %d\n",
  1671. atomic_read(&trans_pcie->queue_stop_count[cnt]));
  1672. }
  1673. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1674. kfree(buf);
  1675. return ret;
  1676. }
  1677. static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
  1678. char __user *user_buf,
  1679. size_t count, loff_t *ppos) {
  1680. struct iwl_trans *trans = file->private_data;
  1681. struct iwl_trans_pcie *trans_pcie =
  1682. IWL_TRANS_GET_PCIE_TRANS(trans);
  1683. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  1684. char buf[256];
  1685. int pos = 0;
  1686. const size_t bufsz = sizeof(buf);
  1687. pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
  1688. rxq->read);
  1689. pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
  1690. rxq->write);
  1691. pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
  1692. rxq->free_count);
  1693. if (rxq->rb_stts) {
  1694. pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
  1695. le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
  1696. } else {
  1697. pos += scnprintf(buf + pos, bufsz - pos,
  1698. "closed_rb_num: Not Allocated\n");
  1699. }
  1700. return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1701. }
  1702. static ssize_t iwl_dbgfs_log_event_read(struct file *file,
  1703. char __user *user_buf,
  1704. size_t count, loff_t *ppos)
  1705. {
  1706. struct iwl_trans *trans = file->private_data;
  1707. char *buf;
  1708. int pos = 0;
  1709. ssize_t ret = -ENOMEM;
  1710. ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
  1711. if (buf) {
  1712. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1713. kfree(buf);
  1714. }
  1715. return ret;
  1716. }
  1717. static ssize_t iwl_dbgfs_log_event_write(struct file *file,
  1718. const char __user *user_buf,
  1719. size_t count, loff_t *ppos)
  1720. {
  1721. struct iwl_trans *trans = file->private_data;
  1722. u32 event_log_flag;
  1723. char buf[8];
  1724. int buf_size;
  1725. memset(buf, 0, sizeof(buf));
  1726. buf_size = min(count, sizeof(buf) - 1);
  1727. if (copy_from_user(buf, user_buf, buf_size))
  1728. return -EFAULT;
  1729. if (sscanf(buf, "%d", &event_log_flag) != 1)
  1730. return -EFAULT;
  1731. if (event_log_flag == 1)
  1732. iwl_dump_nic_event_log(trans, true, NULL, false);
  1733. return count;
  1734. }
  1735. static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
  1736. char __user *user_buf,
  1737. size_t count, loff_t *ppos) {
  1738. struct iwl_trans *trans = file->private_data;
  1739. struct iwl_trans_pcie *trans_pcie =
  1740. IWL_TRANS_GET_PCIE_TRANS(trans);
  1741. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1742. int pos = 0;
  1743. char *buf;
  1744. int bufsz = 24 * 64; /* 24 items * 64 char per item */
  1745. ssize_t ret;
  1746. buf = kzalloc(bufsz, GFP_KERNEL);
  1747. if (!buf) {
  1748. IWL_ERR(trans, "Can not allocate Buffer\n");
  1749. return -ENOMEM;
  1750. }
  1751. pos += scnprintf(buf + pos, bufsz - pos,
  1752. "Interrupt Statistics Report:\n");
  1753. pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
  1754. isr_stats->hw);
  1755. pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
  1756. isr_stats->sw);
  1757. if (isr_stats->sw || isr_stats->hw) {
  1758. pos += scnprintf(buf + pos, bufsz - pos,
  1759. "\tLast Restarting Code: 0x%X\n",
  1760. isr_stats->err_code);
  1761. }
  1762. #ifdef CONFIG_IWLWIFI_DEBUG
  1763. pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
  1764. isr_stats->sch);
  1765. pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
  1766. isr_stats->alive);
  1767. #endif
  1768. pos += scnprintf(buf + pos, bufsz - pos,
  1769. "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
  1770. pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
  1771. isr_stats->ctkill);
  1772. pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
  1773. isr_stats->wakeup);
  1774. pos += scnprintf(buf + pos, bufsz - pos,
  1775. "Rx command responses:\t\t %u\n", isr_stats->rx);
  1776. pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
  1777. isr_stats->tx);
  1778. pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
  1779. isr_stats->unhandled);
  1780. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1781. kfree(buf);
  1782. return ret;
  1783. }
  1784. static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
  1785. const char __user *user_buf,
  1786. size_t count, loff_t *ppos)
  1787. {
  1788. struct iwl_trans *trans = file->private_data;
  1789. struct iwl_trans_pcie *trans_pcie =
  1790. IWL_TRANS_GET_PCIE_TRANS(trans);
  1791. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1792. char buf[8];
  1793. int buf_size;
  1794. u32 reset_flag;
  1795. memset(buf, 0, sizeof(buf));
  1796. buf_size = min(count, sizeof(buf) - 1);
  1797. if (copy_from_user(buf, user_buf, buf_size))
  1798. return -EFAULT;
  1799. if (sscanf(buf, "%x", &reset_flag) != 1)
  1800. return -EFAULT;
  1801. if (reset_flag == 0)
  1802. memset(isr_stats, 0, sizeof(*isr_stats));
  1803. return count;
  1804. }
  1805. static ssize_t iwl_dbgfs_csr_write(struct file *file,
  1806. const char __user *user_buf,
  1807. size_t count, loff_t *ppos)
  1808. {
  1809. struct iwl_trans *trans = file->private_data;
  1810. char buf[8];
  1811. int buf_size;
  1812. int csr;
  1813. memset(buf, 0, sizeof(buf));
  1814. buf_size = min(count, sizeof(buf) - 1);
  1815. if (copy_from_user(buf, user_buf, buf_size))
  1816. return -EFAULT;
  1817. if (sscanf(buf, "%d", &csr) != 1)
  1818. return -EFAULT;
  1819. iwl_dump_csr(trans);
  1820. return count;
  1821. }
  1822. static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
  1823. char __user *user_buf,
  1824. size_t count, loff_t *ppos)
  1825. {
  1826. struct iwl_trans *trans = file->private_data;
  1827. char *buf;
  1828. int pos = 0;
  1829. ssize_t ret = -EFAULT;
  1830. ret = pos = iwl_dump_fh(trans, &buf, true);
  1831. if (buf) {
  1832. ret = simple_read_from_buffer(user_buf,
  1833. count, ppos, buf, pos);
  1834. kfree(buf);
  1835. }
  1836. return ret;
  1837. }
  1838. DEBUGFS_READ_WRITE_FILE_OPS(log_event);
  1839. DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
  1840. DEBUGFS_READ_FILE_OPS(fh_reg);
  1841. DEBUGFS_READ_FILE_OPS(rx_queue);
  1842. DEBUGFS_READ_FILE_OPS(tx_queue);
  1843. DEBUGFS_WRITE_FILE_OPS(csr);
  1844. /*
  1845. * Create the debugfs files and directories
  1846. *
  1847. */
  1848. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1849. struct dentry *dir)
  1850. {
  1851. DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
  1852. DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
  1853. DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
  1854. DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
  1855. DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
  1856. DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
  1857. return 0;
  1858. }
  1859. #else
  1860. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1861. struct dentry *dir)
  1862. { return 0; }
  1863. #endif /*CONFIG_IWLWIFI_DEBUGFS */
  1864. const struct iwl_trans_ops trans_ops_pcie = {
  1865. .start_hw = iwl_trans_pcie_start_hw,
  1866. .stop_hw = iwl_trans_pcie_stop_hw,
  1867. .fw_alive = iwl_trans_pcie_fw_alive,
  1868. .start_fw = iwl_trans_pcie_start_fw,
  1869. .stop_device = iwl_trans_pcie_stop_device,
  1870. .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
  1871. .wake_any_queue = iwl_trans_pcie_wake_any_queue,
  1872. .send_cmd = iwl_trans_pcie_send_cmd,
  1873. .tx = iwl_trans_pcie_tx,
  1874. .reclaim = iwl_trans_pcie_reclaim,
  1875. .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
  1876. .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
  1877. .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
  1878. .free = iwl_trans_pcie_free,
  1879. .stop_queue = iwl_trans_pcie_stop_queue,
  1880. .dbgfs_register = iwl_trans_pcie_dbgfs_register,
  1881. .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
  1882. .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
  1883. #ifdef CONFIG_PM_SLEEP
  1884. .suspend = iwl_trans_pcie_suspend,
  1885. .resume = iwl_trans_pcie_resume,
  1886. #endif
  1887. .write8 = iwl_trans_pcie_write8,
  1888. .write32 = iwl_trans_pcie_write32,
  1889. .read32 = iwl_trans_pcie_read32,
  1890. };
  1891. struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
  1892. struct pci_dev *pdev,
  1893. const struct pci_device_id *ent)
  1894. {
  1895. struct iwl_trans_pcie *trans_pcie;
  1896. struct iwl_trans *trans;
  1897. u16 pci_cmd;
  1898. int err;
  1899. trans = kzalloc(sizeof(struct iwl_trans) +
  1900. sizeof(struct iwl_trans_pcie), GFP_KERNEL);
  1901. if (WARN_ON(!trans))
  1902. return NULL;
  1903. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1904. trans->ops = &trans_ops_pcie;
  1905. trans->shrd = shrd;
  1906. trans_pcie->trans = trans;
  1907. spin_lock_init(&trans_pcie->irq_lock);
  1908. /* W/A - seems to solve weird behavior. We need to remove this if we
  1909. * don't want to stay in L1 all the time. This wastes a lot of power */
  1910. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  1911. PCIE_LINK_STATE_CLKPM);
  1912. if (pci_enable_device(pdev)) {
  1913. err = -ENODEV;
  1914. goto out_no_pci;
  1915. }
  1916. pci_set_master(pdev);
  1917. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  1918. if (!err)
  1919. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  1920. if (err) {
  1921. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1922. if (!err)
  1923. err = pci_set_consistent_dma_mask(pdev,
  1924. DMA_BIT_MASK(32));
  1925. /* both attempts failed: */
  1926. if (err) {
  1927. dev_printk(KERN_ERR, &pdev->dev,
  1928. "No suitable DMA available.\n");
  1929. goto out_pci_disable_device;
  1930. }
  1931. }
  1932. err = pci_request_regions(pdev, DRV_NAME);
  1933. if (err) {
  1934. dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
  1935. goto out_pci_disable_device;
  1936. }
  1937. trans_pcie->hw_base = pci_iomap(pdev, 0, 0);
  1938. if (!trans_pcie->hw_base) {
  1939. dev_printk(KERN_ERR, &pdev->dev, "pci_iomap failed");
  1940. err = -ENODEV;
  1941. goto out_pci_release_regions;
  1942. }
  1943. dev_printk(KERN_INFO, &pdev->dev,
  1944. "pci_resource_len = 0x%08llx\n",
  1945. (unsigned long long) pci_resource_len(pdev, 0));
  1946. dev_printk(KERN_INFO, &pdev->dev,
  1947. "pci_resource_base = %p\n", trans_pcie->hw_base);
  1948. dev_printk(KERN_INFO, &pdev->dev,
  1949. "HW Revision ID = 0x%X\n", pdev->revision);
  1950. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  1951. * PCI Tx retries from interfering with C3 CPU state */
  1952. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  1953. err = pci_enable_msi(pdev);
  1954. if (err)
  1955. dev_printk(KERN_ERR, &pdev->dev,
  1956. "pci_enable_msi failed(0X%x)", err);
  1957. trans->dev = &pdev->dev;
  1958. trans->irq = pdev->irq;
  1959. trans_pcie->pci_dev = pdev;
  1960. trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
  1961. trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
  1962. snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
  1963. "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
  1964. /* TODO: Move this away, not needed if not MSI */
  1965. /* enable rfkill interrupt: hw bug w/a */
  1966. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1967. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  1968. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1969. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1970. }
  1971. return trans;
  1972. out_pci_release_regions:
  1973. pci_release_regions(pdev);
  1974. out_pci_disable_device:
  1975. pci_disable_device(pdev);
  1976. out_no_pci:
  1977. kfree(trans);
  1978. return NULL;
  1979. }