dispc.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/delay.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/hardirq.h>
  33. #include <linux/interrupt.h>
  34. #include <plat/sram.h>
  35. #include <plat/clock.h>
  36. #include <plat/display.h>
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. /* DISPC */
  40. #define DISPC_SZ_REGS SZ_4K
  41. struct dispc_reg { u16 idx; };
  42. #define DISPC_REG(idx) ((const struct dispc_reg) { idx })
  43. /*
  44. * DISPC common registers and
  45. * DISPC channel registers , ch = 0 for LCD, ch = 1 for
  46. * DIGIT, and ch = 2 for LCD2
  47. */
  48. #define DISPC_REVISION DISPC_REG(0x0000)
  49. #define DISPC_SYSCONFIG DISPC_REG(0x0010)
  50. #define DISPC_SYSSTATUS DISPC_REG(0x0014)
  51. #define DISPC_IRQSTATUS DISPC_REG(0x0018)
  52. #define DISPC_IRQENABLE DISPC_REG(0x001C)
  53. #define DISPC_CONTROL DISPC_REG(0x0040)
  54. #define DISPC_CONTROL2 DISPC_REG(0x0238)
  55. #define DISPC_CONFIG DISPC_REG(0x0044)
  56. #define DISPC_CONFIG2 DISPC_REG(0x0620)
  57. #define DISPC_CAPABLE DISPC_REG(0x0048)
  58. #define DISPC_DEFAULT_COLOR(ch) DISPC_REG(ch == 0 ? 0x004C : \
  59. (ch == 1 ? 0x0050 : 0x03AC))
  60. #define DISPC_TRANS_COLOR(ch) DISPC_REG(ch == 0 ? 0x0054 : \
  61. (ch == 1 ? 0x0058 : 0x03B0))
  62. #define DISPC_LINE_STATUS DISPC_REG(0x005C)
  63. #define DISPC_LINE_NUMBER DISPC_REG(0x0060)
  64. #define DISPC_TIMING_H(ch) DISPC_REG(ch != 2 ? 0x0064 : 0x0400)
  65. #define DISPC_TIMING_V(ch) DISPC_REG(ch != 2 ? 0x0068 : 0x0404)
  66. #define DISPC_POL_FREQ(ch) DISPC_REG(ch != 2 ? 0x006C : 0x0408)
  67. #define DISPC_DIVISOR(ch) DISPC_REG(ch != 2 ? 0x0070 : 0x040C)
  68. #define DISPC_GLOBAL_ALPHA DISPC_REG(0x0074)
  69. #define DISPC_SIZE_DIG DISPC_REG(0x0078)
  70. #define DISPC_SIZE_LCD(ch) DISPC_REG(ch != 2 ? 0x007C : 0x03CC)
  71. /* DISPC GFX plane */
  72. #define DISPC_GFX_BA0 DISPC_REG(0x0080)
  73. #define DISPC_GFX_BA1 DISPC_REG(0x0084)
  74. #define DISPC_GFX_POSITION DISPC_REG(0x0088)
  75. #define DISPC_GFX_SIZE DISPC_REG(0x008C)
  76. #define DISPC_GFX_ATTRIBUTES DISPC_REG(0x00A0)
  77. #define DISPC_GFX_FIFO_THRESHOLD DISPC_REG(0x00A4)
  78. #define DISPC_GFX_FIFO_SIZE_STATUS DISPC_REG(0x00A8)
  79. #define DISPC_GFX_ROW_INC DISPC_REG(0x00AC)
  80. #define DISPC_GFX_PIXEL_INC DISPC_REG(0x00B0)
  81. #define DISPC_GFX_WINDOW_SKIP DISPC_REG(0x00B4)
  82. #define DISPC_GFX_TABLE_BA DISPC_REG(0x00B8)
  83. #define DISPC_DATA_CYCLE1(ch) DISPC_REG(ch != 2 ? 0x01D4 : 0x03C0)
  84. #define DISPC_DATA_CYCLE2(ch) DISPC_REG(ch != 2 ? 0x01D8 : 0x03C4)
  85. #define DISPC_DATA_CYCLE3(ch) DISPC_REG(ch != 2 ? 0x01DC : 0x03C8)
  86. #define DISPC_CPR_COEF_R(ch) DISPC_REG(ch != 2 ? 0x0220 : 0x03BC)
  87. #define DISPC_CPR_COEF_G(ch) DISPC_REG(ch != 2 ? 0x0224 : 0x03B8)
  88. #define DISPC_CPR_COEF_B(ch) DISPC_REG(ch != 2 ? 0x0228 : 0x03B4)
  89. #define DISPC_GFX_PRELOAD DISPC_REG(0x022C)
  90. /* DISPC Video plane, n = 0 for VID1 and n = 1 for VID2 */
  91. #define DISPC_VID_REG(n, idx) DISPC_REG(0x00BC + (n)*0x90 + idx)
  92. #define DISPC_VID_BA0(n) DISPC_VID_REG(n, 0x0000)
  93. #define DISPC_VID_BA1(n) DISPC_VID_REG(n, 0x0004)
  94. #define DISPC_VID_POSITION(n) DISPC_VID_REG(n, 0x0008)
  95. #define DISPC_VID_SIZE(n) DISPC_VID_REG(n, 0x000C)
  96. #define DISPC_VID_ATTRIBUTES(n) DISPC_VID_REG(n, 0x0010)
  97. #define DISPC_VID_FIFO_THRESHOLD(n) DISPC_VID_REG(n, 0x0014)
  98. #define DISPC_VID_FIFO_SIZE_STATUS(n) DISPC_VID_REG(n, 0x0018)
  99. #define DISPC_VID_ROW_INC(n) DISPC_VID_REG(n, 0x001C)
  100. #define DISPC_VID_PIXEL_INC(n) DISPC_VID_REG(n, 0x0020)
  101. #define DISPC_VID_FIR(n) DISPC_VID_REG(n, 0x0024)
  102. #define DISPC_VID_PICTURE_SIZE(n) DISPC_VID_REG(n, 0x0028)
  103. #define DISPC_VID_ACCU0(n) DISPC_VID_REG(n, 0x002C)
  104. #define DISPC_VID_ACCU1(n) DISPC_VID_REG(n, 0x0030)
  105. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  106. #define DISPC_VID_FIR_COEF_H(n, i) DISPC_REG(0x00F0 + (n)*0x90 + (i)*0x8)
  107. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  108. #define DISPC_VID_FIR_COEF_HV(n, i) DISPC_REG(0x00F4 + (n)*0x90 + (i)*0x8)
  109. /* coef index i = {0, 1, 2, 3, 4} */
  110. #define DISPC_VID_CONV_COEF(n, i) DISPC_REG(0x0130 + (n)*0x90 + (i)*0x4)
  111. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  112. #define DISPC_VID_FIR_COEF_V(n, i) DISPC_REG(0x01E0 + (n)*0x20 + (i)*0x4)
  113. #define DISPC_VID_PRELOAD(n) DISPC_REG(0x230 + (n)*0x04)
  114. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  115. DISPC_IRQ_OCP_ERR | \
  116. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  117. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  118. DISPC_IRQ_SYNC_LOST | \
  119. DISPC_IRQ_SYNC_LOST_DIGIT)
  120. #define DISPC_MAX_NR_ISRS 8
  121. struct omap_dispc_isr_data {
  122. omap_dispc_isr_t isr;
  123. void *arg;
  124. u32 mask;
  125. };
  126. struct dispc_h_coef {
  127. s8 hc4;
  128. s8 hc3;
  129. u8 hc2;
  130. s8 hc1;
  131. s8 hc0;
  132. };
  133. struct dispc_v_coef {
  134. s8 vc22;
  135. s8 vc2;
  136. u8 vc1;
  137. s8 vc0;
  138. s8 vc00;
  139. };
  140. #define REG_GET(idx, start, end) \
  141. FLD_GET(dispc_read_reg(idx), start, end)
  142. #define REG_FLD_MOD(idx, val, start, end) \
  143. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  144. static const struct dispc_reg dispc_reg_att[] = { DISPC_GFX_ATTRIBUTES,
  145. DISPC_VID_ATTRIBUTES(0),
  146. DISPC_VID_ATTRIBUTES(1) };
  147. struct dispc_irq_stats {
  148. unsigned long last_reset;
  149. unsigned irq_count;
  150. unsigned irqs[32];
  151. };
  152. static struct {
  153. struct platform_device *pdev;
  154. void __iomem *base;
  155. int irq;
  156. u32 fifo_size[3];
  157. spinlock_t irq_lock;
  158. u32 irq_error_mask;
  159. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  160. u32 error_irqs;
  161. struct work_struct error_work;
  162. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  163. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  164. spinlock_t irq_stats_lock;
  165. struct dispc_irq_stats irq_stats;
  166. #endif
  167. } dispc;
  168. static void _omap_dispc_set_irqs(void);
  169. static inline void dispc_write_reg(const struct dispc_reg idx, u32 val)
  170. {
  171. __raw_writel(val, dispc.base + idx.idx);
  172. }
  173. static inline u32 dispc_read_reg(const struct dispc_reg idx)
  174. {
  175. return __raw_readl(dispc.base + idx.idx);
  176. }
  177. #define SR(reg) \
  178. dispc.ctx[(DISPC_##reg).idx / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  179. #define RR(reg) \
  180. dispc_write_reg(DISPC_##reg, dispc.ctx[(DISPC_##reg).idx / sizeof(u32)])
  181. void dispc_save_context(void)
  182. {
  183. if (cpu_is_omap24xx())
  184. return;
  185. SR(SYSCONFIG);
  186. SR(IRQENABLE);
  187. SR(CONTROL);
  188. SR(CONFIG);
  189. SR(DEFAULT_COLOR(0));
  190. SR(DEFAULT_COLOR(1));
  191. SR(TRANS_COLOR(0));
  192. SR(TRANS_COLOR(1));
  193. SR(LINE_NUMBER);
  194. SR(TIMING_H(0));
  195. SR(TIMING_V(0));
  196. SR(POL_FREQ(0));
  197. SR(DIVISOR(0));
  198. SR(GLOBAL_ALPHA);
  199. SR(SIZE_DIG);
  200. SR(SIZE_LCD(0));
  201. if (dss_has_feature(FEAT_MGR_LCD2)) {
  202. SR(CONTROL2);
  203. SR(DEFAULT_COLOR(2));
  204. SR(TRANS_COLOR(2));
  205. SR(SIZE_LCD(2));
  206. SR(TIMING_H(2));
  207. SR(TIMING_V(2));
  208. SR(POL_FREQ(2));
  209. SR(DIVISOR(2));
  210. SR(CONFIG2);
  211. }
  212. SR(GFX_BA0);
  213. SR(GFX_BA1);
  214. SR(GFX_POSITION);
  215. SR(GFX_SIZE);
  216. SR(GFX_ATTRIBUTES);
  217. SR(GFX_FIFO_THRESHOLD);
  218. SR(GFX_ROW_INC);
  219. SR(GFX_PIXEL_INC);
  220. SR(GFX_WINDOW_SKIP);
  221. SR(GFX_TABLE_BA);
  222. SR(DATA_CYCLE1(0));
  223. SR(DATA_CYCLE2(0));
  224. SR(DATA_CYCLE3(0));
  225. SR(CPR_COEF_R(0));
  226. SR(CPR_COEF_G(0));
  227. SR(CPR_COEF_B(0));
  228. if (dss_has_feature(FEAT_MGR_LCD2)) {
  229. SR(CPR_COEF_B(2));
  230. SR(CPR_COEF_G(2));
  231. SR(CPR_COEF_R(2));
  232. SR(DATA_CYCLE1(2));
  233. SR(DATA_CYCLE2(2));
  234. SR(DATA_CYCLE3(2));
  235. }
  236. SR(GFX_PRELOAD);
  237. /* VID1 */
  238. SR(VID_BA0(0));
  239. SR(VID_BA1(0));
  240. SR(VID_POSITION(0));
  241. SR(VID_SIZE(0));
  242. SR(VID_ATTRIBUTES(0));
  243. SR(VID_FIFO_THRESHOLD(0));
  244. SR(VID_ROW_INC(0));
  245. SR(VID_PIXEL_INC(0));
  246. SR(VID_FIR(0));
  247. SR(VID_PICTURE_SIZE(0));
  248. SR(VID_ACCU0(0));
  249. SR(VID_ACCU1(0));
  250. SR(VID_FIR_COEF_H(0, 0));
  251. SR(VID_FIR_COEF_H(0, 1));
  252. SR(VID_FIR_COEF_H(0, 2));
  253. SR(VID_FIR_COEF_H(0, 3));
  254. SR(VID_FIR_COEF_H(0, 4));
  255. SR(VID_FIR_COEF_H(0, 5));
  256. SR(VID_FIR_COEF_H(0, 6));
  257. SR(VID_FIR_COEF_H(0, 7));
  258. SR(VID_FIR_COEF_HV(0, 0));
  259. SR(VID_FIR_COEF_HV(0, 1));
  260. SR(VID_FIR_COEF_HV(0, 2));
  261. SR(VID_FIR_COEF_HV(0, 3));
  262. SR(VID_FIR_COEF_HV(0, 4));
  263. SR(VID_FIR_COEF_HV(0, 5));
  264. SR(VID_FIR_COEF_HV(0, 6));
  265. SR(VID_FIR_COEF_HV(0, 7));
  266. SR(VID_CONV_COEF(0, 0));
  267. SR(VID_CONV_COEF(0, 1));
  268. SR(VID_CONV_COEF(0, 2));
  269. SR(VID_CONV_COEF(0, 3));
  270. SR(VID_CONV_COEF(0, 4));
  271. SR(VID_FIR_COEF_V(0, 0));
  272. SR(VID_FIR_COEF_V(0, 1));
  273. SR(VID_FIR_COEF_V(0, 2));
  274. SR(VID_FIR_COEF_V(0, 3));
  275. SR(VID_FIR_COEF_V(0, 4));
  276. SR(VID_FIR_COEF_V(0, 5));
  277. SR(VID_FIR_COEF_V(0, 6));
  278. SR(VID_FIR_COEF_V(0, 7));
  279. SR(VID_PRELOAD(0));
  280. /* VID2 */
  281. SR(VID_BA0(1));
  282. SR(VID_BA1(1));
  283. SR(VID_POSITION(1));
  284. SR(VID_SIZE(1));
  285. SR(VID_ATTRIBUTES(1));
  286. SR(VID_FIFO_THRESHOLD(1));
  287. SR(VID_ROW_INC(1));
  288. SR(VID_PIXEL_INC(1));
  289. SR(VID_FIR(1));
  290. SR(VID_PICTURE_SIZE(1));
  291. SR(VID_ACCU0(1));
  292. SR(VID_ACCU1(1));
  293. SR(VID_FIR_COEF_H(1, 0));
  294. SR(VID_FIR_COEF_H(1, 1));
  295. SR(VID_FIR_COEF_H(1, 2));
  296. SR(VID_FIR_COEF_H(1, 3));
  297. SR(VID_FIR_COEF_H(1, 4));
  298. SR(VID_FIR_COEF_H(1, 5));
  299. SR(VID_FIR_COEF_H(1, 6));
  300. SR(VID_FIR_COEF_H(1, 7));
  301. SR(VID_FIR_COEF_HV(1, 0));
  302. SR(VID_FIR_COEF_HV(1, 1));
  303. SR(VID_FIR_COEF_HV(1, 2));
  304. SR(VID_FIR_COEF_HV(1, 3));
  305. SR(VID_FIR_COEF_HV(1, 4));
  306. SR(VID_FIR_COEF_HV(1, 5));
  307. SR(VID_FIR_COEF_HV(1, 6));
  308. SR(VID_FIR_COEF_HV(1, 7));
  309. SR(VID_CONV_COEF(1, 0));
  310. SR(VID_CONV_COEF(1, 1));
  311. SR(VID_CONV_COEF(1, 2));
  312. SR(VID_CONV_COEF(1, 3));
  313. SR(VID_CONV_COEF(1, 4));
  314. SR(VID_FIR_COEF_V(1, 0));
  315. SR(VID_FIR_COEF_V(1, 1));
  316. SR(VID_FIR_COEF_V(1, 2));
  317. SR(VID_FIR_COEF_V(1, 3));
  318. SR(VID_FIR_COEF_V(1, 4));
  319. SR(VID_FIR_COEF_V(1, 5));
  320. SR(VID_FIR_COEF_V(1, 6));
  321. SR(VID_FIR_COEF_V(1, 7));
  322. SR(VID_PRELOAD(1));
  323. }
  324. void dispc_restore_context(void)
  325. {
  326. RR(SYSCONFIG);
  327. /*RR(IRQENABLE);*/
  328. /*RR(CONTROL);*/
  329. RR(CONFIG);
  330. RR(DEFAULT_COLOR(0));
  331. RR(DEFAULT_COLOR(1));
  332. RR(TRANS_COLOR(0));
  333. RR(TRANS_COLOR(1));
  334. RR(LINE_NUMBER);
  335. RR(TIMING_H(0));
  336. RR(TIMING_V(0));
  337. RR(POL_FREQ(0));
  338. RR(DIVISOR(0));
  339. RR(GLOBAL_ALPHA);
  340. RR(SIZE_DIG);
  341. RR(SIZE_LCD(0));
  342. if (dss_has_feature(FEAT_MGR_LCD2)) {
  343. RR(DEFAULT_COLOR(2));
  344. RR(TRANS_COLOR(2));
  345. RR(SIZE_LCD(2));
  346. RR(TIMING_H(2));
  347. RR(TIMING_V(2));
  348. RR(POL_FREQ(2));
  349. RR(DIVISOR(2));
  350. RR(CONFIG2);
  351. }
  352. RR(GFX_BA0);
  353. RR(GFX_BA1);
  354. RR(GFX_POSITION);
  355. RR(GFX_SIZE);
  356. RR(GFX_ATTRIBUTES);
  357. RR(GFX_FIFO_THRESHOLD);
  358. RR(GFX_ROW_INC);
  359. RR(GFX_PIXEL_INC);
  360. RR(GFX_WINDOW_SKIP);
  361. RR(GFX_TABLE_BA);
  362. RR(DATA_CYCLE1(0));
  363. RR(DATA_CYCLE2(0));
  364. RR(DATA_CYCLE3(0));
  365. RR(CPR_COEF_R(0));
  366. RR(CPR_COEF_G(0));
  367. RR(CPR_COEF_B(0));
  368. if (dss_has_feature(FEAT_MGR_LCD2)) {
  369. RR(DATA_CYCLE1(2));
  370. RR(DATA_CYCLE2(2));
  371. RR(DATA_CYCLE3(2));
  372. RR(CPR_COEF_B(2));
  373. RR(CPR_COEF_G(2));
  374. RR(CPR_COEF_R(2));
  375. }
  376. RR(GFX_PRELOAD);
  377. /* VID1 */
  378. RR(VID_BA0(0));
  379. RR(VID_BA1(0));
  380. RR(VID_POSITION(0));
  381. RR(VID_SIZE(0));
  382. RR(VID_ATTRIBUTES(0));
  383. RR(VID_FIFO_THRESHOLD(0));
  384. RR(VID_ROW_INC(0));
  385. RR(VID_PIXEL_INC(0));
  386. RR(VID_FIR(0));
  387. RR(VID_PICTURE_SIZE(0));
  388. RR(VID_ACCU0(0));
  389. RR(VID_ACCU1(0));
  390. RR(VID_FIR_COEF_H(0, 0));
  391. RR(VID_FIR_COEF_H(0, 1));
  392. RR(VID_FIR_COEF_H(0, 2));
  393. RR(VID_FIR_COEF_H(0, 3));
  394. RR(VID_FIR_COEF_H(0, 4));
  395. RR(VID_FIR_COEF_H(0, 5));
  396. RR(VID_FIR_COEF_H(0, 6));
  397. RR(VID_FIR_COEF_H(0, 7));
  398. RR(VID_FIR_COEF_HV(0, 0));
  399. RR(VID_FIR_COEF_HV(0, 1));
  400. RR(VID_FIR_COEF_HV(0, 2));
  401. RR(VID_FIR_COEF_HV(0, 3));
  402. RR(VID_FIR_COEF_HV(0, 4));
  403. RR(VID_FIR_COEF_HV(0, 5));
  404. RR(VID_FIR_COEF_HV(0, 6));
  405. RR(VID_FIR_COEF_HV(0, 7));
  406. RR(VID_CONV_COEF(0, 0));
  407. RR(VID_CONV_COEF(0, 1));
  408. RR(VID_CONV_COEF(0, 2));
  409. RR(VID_CONV_COEF(0, 3));
  410. RR(VID_CONV_COEF(0, 4));
  411. RR(VID_FIR_COEF_V(0, 0));
  412. RR(VID_FIR_COEF_V(0, 1));
  413. RR(VID_FIR_COEF_V(0, 2));
  414. RR(VID_FIR_COEF_V(0, 3));
  415. RR(VID_FIR_COEF_V(0, 4));
  416. RR(VID_FIR_COEF_V(0, 5));
  417. RR(VID_FIR_COEF_V(0, 6));
  418. RR(VID_FIR_COEF_V(0, 7));
  419. RR(VID_PRELOAD(0));
  420. /* VID2 */
  421. RR(VID_BA0(1));
  422. RR(VID_BA1(1));
  423. RR(VID_POSITION(1));
  424. RR(VID_SIZE(1));
  425. RR(VID_ATTRIBUTES(1));
  426. RR(VID_FIFO_THRESHOLD(1));
  427. RR(VID_ROW_INC(1));
  428. RR(VID_PIXEL_INC(1));
  429. RR(VID_FIR(1));
  430. RR(VID_PICTURE_SIZE(1));
  431. RR(VID_ACCU0(1));
  432. RR(VID_ACCU1(1));
  433. RR(VID_FIR_COEF_H(1, 0));
  434. RR(VID_FIR_COEF_H(1, 1));
  435. RR(VID_FIR_COEF_H(1, 2));
  436. RR(VID_FIR_COEF_H(1, 3));
  437. RR(VID_FIR_COEF_H(1, 4));
  438. RR(VID_FIR_COEF_H(1, 5));
  439. RR(VID_FIR_COEF_H(1, 6));
  440. RR(VID_FIR_COEF_H(1, 7));
  441. RR(VID_FIR_COEF_HV(1, 0));
  442. RR(VID_FIR_COEF_HV(1, 1));
  443. RR(VID_FIR_COEF_HV(1, 2));
  444. RR(VID_FIR_COEF_HV(1, 3));
  445. RR(VID_FIR_COEF_HV(1, 4));
  446. RR(VID_FIR_COEF_HV(1, 5));
  447. RR(VID_FIR_COEF_HV(1, 6));
  448. RR(VID_FIR_COEF_HV(1, 7));
  449. RR(VID_CONV_COEF(1, 0));
  450. RR(VID_CONV_COEF(1, 1));
  451. RR(VID_CONV_COEF(1, 2));
  452. RR(VID_CONV_COEF(1, 3));
  453. RR(VID_CONV_COEF(1, 4));
  454. RR(VID_FIR_COEF_V(1, 0));
  455. RR(VID_FIR_COEF_V(1, 1));
  456. RR(VID_FIR_COEF_V(1, 2));
  457. RR(VID_FIR_COEF_V(1, 3));
  458. RR(VID_FIR_COEF_V(1, 4));
  459. RR(VID_FIR_COEF_V(1, 5));
  460. RR(VID_FIR_COEF_V(1, 6));
  461. RR(VID_FIR_COEF_V(1, 7));
  462. RR(VID_PRELOAD(1));
  463. /* enable last, because LCD & DIGIT enable are here */
  464. RR(CONTROL);
  465. if (dss_has_feature(FEAT_MGR_LCD2))
  466. RR(CONTROL2);
  467. /* clear spurious SYNC_LOST_DIGIT interrupts */
  468. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  469. /*
  470. * enable last so IRQs won't trigger before
  471. * the context is fully restored
  472. */
  473. RR(IRQENABLE);
  474. }
  475. #undef SR
  476. #undef RR
  477. static inline void enable_clocks(bool enable)
  478. {
  479. if (enable)
  480. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  481. else
  482. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  483. }
  484. bool dispc_go_busy(enum omap_channel channel)
  485. {
  486. int bit;
  487. if (channel == OMAP_DSS_CHANNEL_LCD ||
  488. channel == OMAP_DSS_CHANNEL_LCD2)
  489. bit = 5; /* GOLCD */
  490. else
  491. bit = 6; /* GODIGIT */
  492. if (channel == OMAP_DSS_CHANNEL_LCD2)
  493. return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  494. else
  495. return REG_GET(DISPC_CONTROL, bit, bit) == 1;
  496. }
  497. void dispc_go(enum omap_channel channel)
  498. {
  499. int bit;
  500. bool enable_bit, go_bit;
  501. enable_clocks(1);
  502. if (channel == OMAP_DSS_CHANNEL_LCD ||
  503. channel == OMAP_DSS_CHANNEL_LCD2)
  504. bit = 0; /* LCDENABLE */
  505. else
  506. bit = 1; /* DIGITALENABLE */
  507. /* if the channel is not enabled, we don't need GO */
  508. if (channel == OMAP_DSS_CHANNEL_LCD2)
  509. enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  510. else
  511. enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  512. if (!enable_bit)
  513. goto end;
  514. if (channel == OMAP_DSS_CHANNEL_LCD ||
  515. channel == OMAP_DSS_CHANNEL_LCD2)
  516. bit = 5; /* GOLCD */
  517. else
  518. bit = 6; /* GODIGIT */
  519. if (channel == OMAP_DSS_CHANNEL_LCD2)
  520. go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  521. else
  522. go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  523. if (go_bit) {
  524. DSSERR("GO bit not down for channel %d\n", channel);
  525. goto end;
  526. }
  527. DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
  528. (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
  529. if (channel == OMAP_DSS_CHANNEL_LCD2)
  530. REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
  531. else
  532. REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
  533. end:
  534. enable_clocks(0);
  535. }
  536. static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  537. {
  538. BUG_ON(plane == OMAP_DSS_GFX);
  539. dispc_write_reg(DISPC_VID_FIR_COEF_H(plane-1, reg), value);
  540. }
  541. static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  542. {
  543. BUG_ON(plane == OMAP_DSS_GFX);
  544. dispc_write_reg(DISPC_VID_FIR_COEF_HV(plane-1, reg), value);
  545. }
  546. static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  547. {
  548. BUG_ON(plane == OMAP_DSS_GFX);
  549. dispc_write_reg(DISPC_VID_FIR_COEF_V(plane-1, reg), value);
  550. }
  551. static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
  552. int vscaleup, int five_taps)
  553. {
  554. /* Coefficients for horizontal up-sampling */
  555. static const struct dispc_h_coef coef_hup[8] = {
  556. { 0, 0, 128, 0, 0 },
  557. { -1, 13, 124, -8, 0 },
  558. { -2, 30, 112, -11, -1 },
  559. { -5, 51, 95, -11, -2 },
  560. { 0, -9, 73, 73, -9 },
  561. { -2, -11, 95, 51, -5 },
  562. { -1, -11, 112, 30, -2 },
  563. { 0, -8, 124, 13, -1 },
  564. };
  565. /* Coefficients for vertical up-sampling */
  566. static const struct dispc_v_coef coef_vup_3tap[8] = {
  567. { 0, 0, 128, 0, 0 },
  568. { 0, 3, 123, 2, 0 },
  569. { 0, 12, 111, 5, 0 },
  570. { 0, 32, 89, 7, 0 },
  571. { 0, 0, 64, 64, 0 },
  572. { 0, 7, 89, 32, 0 },
  573. { 0, 5, 111, 12, 0 },
  574. { 0, 2, 123, 3, 0 },
  575. };
  576. static const struct dispc_v_coef coef_vup_5tap[8] = {
  577. { 0, 0, 128, 0, 0 },
  578. { -1, 13, 124, -8, 0 },
  579. { -2, 30, 112, -11, -1 },
  580. { -5, 51, 95, -11, -2 },
  581. { 0, -9, 73, 73, -9 },
  582. { -2, -11, 95, 51, -5 },
  583. { -1, -11, 112, 30, -2 },
  584. { 0, -8, 124, 13, -1 },
  585. };
  586. /* Coefficients for horizontal down-sampling */
  587. static const struct dispc_h_coef coef_hdown[8] = {
  588. { 0, 36, 56, 36, 0 },
  589. { 4, 40, 55, 31, -2 },
  590. { 8, 44, 54, 27, -5 },
  591. { 12, 48, 53, 22, -7 },
  592. { -9, 17, 52, 51, 17 },
  593. { -7, 22, 53, 48, 12 },
  594. { -5, 27, 54, 44, 8 },
  595. { -2, 31, 55, 40, 4 },
  596. };
  597. /* Coefficients for vertical down-sampling */
  598. static const struct dispc_v_coef coef_vdown_3tap[8] = {
  599. { 0, 36, 56, 36, 0 },
  600. { 0, 40, 57, 31, 0 },
  601. { 0, 45, 56, 27, 0 },
  602. { 0, 50, 55, 23, 0 },
  603. { 0, 18, 55, 55, 0 },
  604. { 0, 23, 55, 50, 0 },
  605. { 0, 27, 56, 45, 0 },
  606. { 0, 31, 57, 40, 0 },
  607. };
  608. static const struct dispc_v_coef coef_vdown_5tap[8] = {
  609. { 0, 36, 56, 36, 0 },
  610. { 4, 40, 55, 31, -2 },
  611. { 8, 44, 54, 27, -5 },
  612. { 12, 48, 53, 22, -7 },
  613. { -9, 17, 52, 51, 17 },
  614. { -7, 22, 53, 48, 12 },
  615. { -5, 27, 54, 44, 8 },
  616. { -2, 31, 55, 40, 4 },
  617. };
  618. const struct dispc_h_coef *h_coef;
  619. const struct dispc_v_coef *v_coef;
  620. int i;
  621. if (hscaleup)
  622. h_coef = coef_hup;
  623. else
  624. h_coef = coef_hdown;
  625. if (vscaleup)
  626. v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
  627. else
  628. v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
  629. for (i = 0; i < 8; i++) {
  630. u32 h, hv;
  631. h = FLD_VAL(h_coef[i].hc0, 7, 0)
  632. | FLD_VAL(h_coef[i].hc1, 15, 8)
  633. | FLD_VAL(h_coef[i].hc2, 23, 16)
  634. | FLD_VAL(h_coef[i].hc3, 31, 24);
  635. hv = FLD_VAL(h_coef[i].hc4, 7, 0)
  636. | FLD_VAL(v_coef[i].vc0, 15, 8)
  637. | FLD_VAL(v_coef[i].vc1, 23, 16)
  638. | FLD_VAL(v_coef[i].vc2, 31, 24);
  639. _dispc_write_firh_reg(plane, i, h);
  640. _dispc_write_firhv_reg(plane, i, hv);
  641. }
  642. if (five_taps) {
  643. for (i = 0; i < 8; i++) {
  644. u32 v;
  645. v = FLD_VAL(v_coef[i].vc00, 7, 0)
  646. | FLD_VAL(v_coef[i].vc22, 15, 8);
  647. _dispc_write_firv_reg(plane, i, v);
  648. }
  649. }
  650. }
  651. static void _dispc_setup_color_conv_coef(void)
  652. {
  653. const struct color_conv_coef {
  654. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  655. int full_range;
  656. } ctbl_bt601_5 = {
  657. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  658. };
  659. const struct color_conv_coef *ct;
  660. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  661. ct = &ctbl_bt601_5;
  662. dispc_write_reg(DISPC_VID_CONV_COEF(0, 0), CVAL(ct->rcr, ct->ry));
  663. dispc_write_reg(DISPC_VID_CONV_COEF(0, 1), CVAL(ct->gy, ct->rcb));
  664. dispc_write_reg(DISPC_VID_CONV_COEF(0, 2), CVAL(ct->gcb, ct->gcr));
  665. dispc_write_reg(DISPC_VID_CONV_COEF(0, 3), CVAL(ct->bcr, ct->by));
  666. dispc_write_reg(DISPC_VID_CONV_COEF(0, 4), CVAL(0, ct->bcb));
  667. dispc_write_reg(DISPC_VID_CONV_COEF(1, 0), CVAL(ct->rcr, ct->ry));
  668. dispc_write_reg(DISPC_VID_CONV_COEF(1, 1), CVAL(ct->gy, ct->rcb));
  669. dispc_write_reg(DISPC_VID_CONV_COEF(1, 2), CVAL(ct->gcb, ct->gcr));
  670. dispc_write_reg(DISPC_VID_CONV_COEF(1, 3), CVAL(ct->bcr, ct->by));
  671. dispc_write_reg(DISPC_VID_CONV_COEF(1, 4), CVAL(0, ct->bcb));
  672. #undef CVAL
  673. REG_FLD_MOD(DISPC_VID_ATTRIBUTES(0), ct->full_range, 11, 11);
  674. REG_FLD_MOD(DISPC_VID_ATTRIBUTES(1), ct->full_range, 11, 11);
  675. }
  676. static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
  677. {
  678. const struct dispc_reg ba0_reg[] = { DISPC_GFX_BA0,
  679. DISPC_VID_BA0(0),
  680. DISPC_VID_BA0(1) };
  681. dispc_write_reg(ba0_reg[plane], paddr);
  682. }
  683. static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
  684. {
  685. const struct dispc_reg ba1_reg[] = { DISPC_GFX_BA1,
  686. DISPC_VID_BA1(0),
  687. DISPC_VID_BA1(1) };
  688. dispc_write_reg(ba1_reg[plane], paddr);
  689. }
  690. static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
  691. {
  692. const struct dispc_reg pos_reg[] = { DISPC_GFX_POSITION,
  693. DISPC_VID_POSITION(0),
  694. DISPC_VID_POSITION(1) };
  695. u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  696. dispc_write_reg(pos_reg[plane], val);
  697. }
  698. static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
  699. {
  700. const struct dispc_reg siz_reg[] = { DISPC_GFX_SIZE,
  701. DISPC_VID_PICTURE_SIZE(0),
  702. DISPC_VID_PICTURE_SIZE(1) };
  703. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  704. dispc_write_reg(siz_reg[plane], val);
  705. }
  706. static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
  707. {
  708. u32 val;
  709. const struct dispc_reg vsi_reg[] = { DISPC_VID_SIZE(0),
  710. DISPC_VID_SIZE(1) };
  711. BUG_ON(plane == OMAP_DSS_GFX);
  712. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  713. dispc_write_reg(vsi_reg[plane-1], val);
  714. }
  715. static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
  716. {
  717. if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
  718. return;
  719. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  720. plane == OMAP_DSS_VIDEO1)
  721. return;
  722. REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 28, 28);
  723. }
  724. static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
  725. {
  726. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  727. return;
  728. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  729. plane == OMAP_DSS_VIDEO1)
  730. return;
  731. if (plane == OMAP_DSS_GFX)
  732. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
  733. else if (plane == OMAP_DSS_VIDEO2)
  734. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
  735. }
  736. static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
  737. {
  738. const struct dispc_reg ri_reg[] = { DISPC_GFX_PIXEL_INC,
  739. DISPC_VID_PIXEL_INC(0),
  740. DISPC_VID_PIXEL_INC(1) };
  741. dispc_write_reg(ri_reg[plane], inc);
  742. }
  743. static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
  744. {
  745. const struct dispc_reg ri_reg[] = { DISPC_GFX_ROW_INC,
  746. DISPC_VID_ROW_INC(0),
  747. DISPC_VID_ROW_INC(1) };
  748. dispc_write_reg(ri_reg[plane], inc);
  749. }
  750. static void _dispc_set_color_mode(enum omap_plane plane,
  751. enum omap_color_mode color_mode)
  752. {
  753. u32 m = 0;
  754. switch (color_mode) {
  755. case OMAP_DSS_COLOR_CLUT1:
  756. m = 0x0; break;
  757. case OMAP_DSS_COLOR_CLUT2:
  758. m = 0x1; break;
  759. case OMAP_DSS_COLOR_CLUT4:
  760. m = 0x2; break;
  761. case OMAP_DSS_COLOR_CLUT8:
  762. m = 0x3; break;
  763. case OMAP_DSS_COLOR_RGB12U:
  764. m = 0x4; break;
  765. case OMAP_DSS_COLOR_ARGB16:
  766. m = 0x5; break;
  767. case OMAP_DSS_COLOR_RGB16:
  768. m = 0x6; break;
  769. case OMAP_DSS_COLOR_RGB24U:
  770. m = 0x8; break;
  771. case OMAP_DSS_COLOR_RGB24P:
  772. m = 0x9; break;
  773. case OMAP_DSS_COLOR_YUV2:
  774. m = 0xa; break;
  775. case OMAP_DSS_COLOR_UYVY:
  776. m = 0xb; break;
  777. case OMAP_DSS_COLOR_ARGB32:
  778. m = 0xc; break;
  779. case OMAP_DSS_COLOR_RGBA32:
  780. m = 0xd; break;
  781. case OMAP_DSS_COLOR_RGBX32:
  782. m = 0xe; break;
  783. default:
  784. BUG(); break;
  785. }
  786. REG_FLD_MOD(dispc_reg_att[plane], m, 4, 1);
  787. }
  788. static void _dispc_set_channel_out(enum omap_plane plane,
  789. enum omap_channel channel)
  790. {
  791. int shift;
  792. u32 val;
  793. int chan = 0, chan2 = 0;
  794. switch (plane) {
  795. case OMAP_DSS_GFX:
  796. shift = 8;
  797. break;
  798. case OMAP_DSS_VIDEO1:
  799. case OMAP_DSS_VIDEO2:
  800. shift = 16;
  801. break;
  802. default:
  803. BUG();
  804. return;
  805. }
  806. val = dispc_read_reg(dispc_reg_att[plane]);
  807. if (dss_has_feature(FEAT_MGR_LCD2)) {
  808. switch (channel) {
  809. case OMAP_DSS_CHANNEL_LCD:
  810. chan = 0;
  811. chan2 = 0;
  812. break;
  813. case OMAP_DSS_CHANNEL_DIGIT:
  814. chan = 1;
  815. chan2 = 0;
  816. break;
  817. case OMAP_DSS_CHANNEL_LCD2:
  818. chan = 0;
  819. chan2 = 1;
  820. break;
  821. default:
  822. BUG();
  823. }
  824. val = FLD_MOD(val, chan, shift, shift);
  825. val = FLD_MOD(val, chan2, 31, 30);
  826. } else {
  827. val = FLD_MOD(val, channel, shift, shift);
  828. }
  829. dispc_write_reg(dispc_reg_att[plane], val);
  830. }
  831. void dispc_set_burst_size(enum omap_plane plane,
  832. enum omap_burst_size burst_size)
  833. {
  834. int shift;
  835. u32 val;
  836. enable_clocks(1);
  837. switch (plane) {
  838. case OMAP_DSS_GFX:
  839. shift = 6;
  840. break;
  841. case OMAP_DSS_VIDEO1:
  842. case OMAP_DSS_VIDEO2:
  843. shift = 14;
  844. break;
  845. default:
  846. BUG();
  847. return;
  848. }
  849. val = dispc_read_reg(dispc_reg_att[plane]);
  850. val = FLD_MOD(val, burst_size, shift+1, shift);
  851. dispc_write_reg(dispc_reg_att[plane], val);
  852. enable_clocks(0);
  853. }
  854. static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
  855. {
  856. u32 val;
  857. BUG_ON(plane == OMAP_DSS_GFX);
  858. val = dispc_read_reg(dispc_reg_att[plane]);
  859. val = FLD_MOD(val, enable, 9, 9);
  860. dispc_write_reg(dispc_reg_att[plane], val);
  861. }
  862. void dispc_enable_replication(enum omap_plane plane, bool enable)
  863. {
  864. int bit;
  865. if (plane == OMAP_DSS_GFX)
  866. bit = 5;
  867. else
  868. bit = 10;
  869. enable_clocks(1);
  870. REG_FLD_MOD(dispc_reg_att[plane], enable, bit, bit);
  871. enable_clocks(0);
  872. }
  873. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
  874. {
  875. u32 val;
  876. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  877. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  878. enable_clocks(1);
  879. dispc_write_reg(DISPC_SIZE_LCD(channel), val);
  880. enable_clocks(0);
  881. }
  882. void dispc_set_digit_size(u16 width, u16 height)
  883. {
  884. u32 val;
  885. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  886. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  887. enable_clocks(1);
  888. dispc_write_reg(DISPC_SIZE_DIG, val);
  889. enable_clocks(0);
  890. }
  891. static void dispc_read_plane_fifo_sizes(void)
  892. {
  893. const struct dispc_reg fsz_reg[] = { DISPC_GFX_FIFO_SIZE_STATUS,
  894. DISPC_VID_FIFO_SIZE_STATUS(0),
  895. DISPC_VID_FIFO_SIZE_STATUS(1) };
  896. u32 size;
  897. int plane;
  898. u8 start, end;
  899. enable_clocks(1);
  900. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  901. for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
  902. size = FLD_GET(dispc_read_reg(fsz_reg[plane]), start, end);
  903. dispc.fifo_size[plane] = size;
  904. }
  905. enable_clocks(0);
  906. }
  907. u32 dispc_get_plane_fifo_size(enum omap_plane plane)
  908. {
  909. return dispc.fifo_size[plane];
  910. }
  911. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
  912. {
  913. const struct dispc_reg ftrs_reg[] = { DISPC_GFX_FIFO_THRESHOLD,
  914. DISPC_VID_FIFO_THRESHOLD(0),
  915. DISPC_VID_FIFO_THRESHOLD(1) };
  916. u8 hi_start, hi_end, lo_start, lo_end;
  917. enable_clocks(1);
  918. DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
  919. plane,
  920. REG_GET(ftrs_reg[plane], 11, 0),
  921. REG_GET(ftrs_reg[plane], 27, 16),
  922. low, high);
  923. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  924. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  925. dispc_write_reg(ftrs_reg[plane],
  926. FLD_VAL(high, hi_start, hi_end) |
  927. FLD_VAL(low, lo_start, lo_end));
  928. enable_clocks(0);
  929. }
  930. void dispc_enable_fifomerge(bool enable)
  931. {
  932. enable_clocks(1);
  933. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  934. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  935. enable_clocks(0);
  936. }
  937. static void _dispc_set_fir(enum omap_plane plane, int hinc, int vinc)
  938. {
  939. u32 val;
  940. const struct dispc_reg fir_reg[] = { DISPC_VID_FIR(0),
  941. DISPC_VID_FIR(1) };
  942. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  943. BUG_ON(plane == OMAP_DSS_GFX);
  944. dss_feat_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
  945. dss_feat_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
  946. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  947. FLD_VAL(hinc, hinc_start, hinc_end);
  948. dispc_write_reg(fir_reg[plane-1], val);
  949. }
  950. static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  951. {
  952. u32 val;
  953. const struct dispc_reg ac0_reg[] = { DISPC_VID_ACCU0(0),
  954. DISPC_VID_ACCU0(1) };
  955. u8 hor_start, hor_end, vert_start, vert_end;
  956. BUG_ON(plane == OMAP_DSS_GFX);
  957. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  958. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  959. val = FLD_VAL(vaccu, vert_start, vert_end) |
  960. FLD_VAL(haccu, hor_start, hor_end);
  961. dispc_write_reg(ac0_reg[plane-1], val);
  962. }
  963. static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  964. {
  965. u32 val;
  966. const struct dispc_reg ac1_reg[] = { DISPC_VID_ACCU1(0),
  967. DISPC_VID_ACCU1(1) };
  968. u8 hor_start, hor_end, vert_start, vert_end;
  969. BUG_ON(plane == OMAP_DSS_GFX);
  970. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  971. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  972. val = FLD_VAL(vaccu, vert_start, vert_end) |
  973. FLD_VAL(haccu, hor_start, hor_end);
  974. dispc_write_reg(ac1_reg[plane-1], val);
  975. }
  976. static void _dispc_set_scaling(enum omap_plane plane,
  977. u16 orig_width, u16 orig_height,
  978. u16 out_width, u16 out_height,
  979. bool ilace, bool five_taps,
  980. bool fieldmode)
  981. {
  982. int fir_hinc;
  983. int fir_vinc;
  984. int hscaleup, vscaleup;
  985. int accu0 = 0;
  986. int accu1 = 0;
  987. u32 l;
  988. BUG_ON(plane == OMAP_DSS_GFX);
  989. hscaleup = orig_width <= out_width;
  990. vscaleup = orig_height <= out_height;
  991. _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps);
  992. if (!orig_width || orig_width == out_width)
  993. fir_hinc = 0;
  994. else
  995. fir_hinc = 1024 * orig_width / out_width;
  996. if (!orig_height || orig_height == out_height)
  997. fir_vinc = 0;
  998. else
  999. fir_vinc = 1024 * orig_height / out_height;
  1000. _dispc_set_fir(plane, fir_hinc, fir_vinc);
  1001. l = dispc_read_reg(dispc_reg_att[plane]);
  1002. /* RESIZEENABLE and VERTICALTAPS */
  1003. l &= ~((0x3 << 5) | (0x1 << 21));
  1004. l |= fir_hinc ? (1 << 5) : 0;
  1005. l |= fir_vinc ? (1 << 6) : 0;
  1006. l |= five_taps ? (1 << 21) : 0;
  1007. /* VRESIZECONF and HRESIZECONF */
  1008. if (dss_has_feature(FEAT_RESIZECONF)) {
  1009. l &= ~(0x3 << 7);
  1010. l |= hscaleup ? 0 : (1 << 7);
  1011. l |= vscaleup ? 0 : (1 << 8);
  1012. }
  1013. /* LINEBUFFERSPLIT */
  1014. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1015. l &= ~(0x1 << 22);
  1016. l |= five_taps ? (1 << 22) : 0;
  1017. }
  1018. dispc_write_reg(dispc_reg_att[plane], l);
  1019. /*
  1020. * field 0 = even field = bottom field
  1021. * field 1 = odd field = top field
  1022. */
  1023. if (ilace && !fieldmode) {
  1024. accu1 = 0;
  1025. accu0 = (fir_vinc / 2) & 0x3ff;
  1026. if (accu0 >= 1024/2) {
  1027. accu1 = 1024/2;
  1028. accu0 -= accu1;
  1029. }
  1030. }
  1031. _dispc_set_vid_accu0(plane, 0, accu0);
  1032. _dispc_set_vid_accu1(plane, 0, accu1);
  1033. }
  1034. static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1035. bool mirroring, enum omap_color_mode color_mode)
  1036. {
  1037. bool row_repeat = false;
  1038. int vidrot = 0;
  1039. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1040. color_mode == OMAP_DSS_COLOR_UYVY) {
  1041. if (mirroring) {
  1042. switch (rotation) {
  1043. case OMAP_DSS_ROT_0:
  1044. vidrot = 2;
  1045. break;
  1046. case OMAP_DSS_ROT_90:
  1047. vidrot = 1;
  1048. break;
  1049. case OMAP_DSS_ROT_180:
  1050. vidrot = 0;
  1051. break;
  1052. case OMAP_DSS_ROT_270:
  1053. vidrot = 3;
  1054. break;
  1055. }
  1056. } else {
  1057. switch (rotation) {
  1058. case OMAP_DSS_ROT_0:
  1059. vidrot = 0;
  1060. break;
  1061. case OMAP_DSS_ROT_90:
  1062. vidrot = 1;
  1063. break;
  1064. case OMAP_DSS_ROT_180:
  1065. vidrot = 2;
  1066. break;
  1067. case OMAP_DSS_ROT_270:
  1068. vidrot = 3;
  1069. break;
  1070. }
  1071. }
  1072. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1073. row_repeat = true;
  1074. else
  1075. row_repeat = false;
  1076. }
  1077. REG_FLD_MOD(dispc_reg_att[plane], vidrot, 13, 12);
  1078. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1079. REG_FLD_MOD(dispc_reg_att[plane], row_repeat ? 1 : 0, 18, 18);
  1080. }
  1081. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1082. {
  1083. switch (color_mode) {
  1084. case OMAP_DSS_COLOR_CLUT1:
  1085. return 1;
  1086. case OMAP_DSS_COLOR_CLUT2:
  1087. return 2;
  1088. case OMAP_DSS_COLOR_CLUT4:
  1089. return 4;
  1090. case OMAP_DSS_COLOR_CLUT8:
  1091. return 8;
  1092. case OMAP_DSS_COLOR_RGB12U:
  1093. case OMAP_DSS_COLOR_RGB16:
  1094. case OMAP_DSS_COLOR_ARGB16:
  1095. case OMAP_DSS_COLOR_YUV2:
  1096. case OMAP_DSS_COLOR_UYVY:
  1097. return 16;
  1098. case OMAP_DSS_COLOR_RGB24P:
  1099. return 24;
  1100. case OMAP_DSS_COLOR_RGB24U:
  1101. case OMAP_DSS_COLOR_ARGB32:
  1102. case OMAP_DSS_COLOR_RGBA32:
  1103. case OMAP_DSS_COLOR_RGBX32:
  1104. return 32;
  1105. default:
  1106. BUG();
  1107. }
  1108. }
  1109. static s32 pixinc(int pixels, u8 ps)
  1110. {
  1111. if (pixels == 1)
  1112. return 1;
  1113. else if (pixels > 1)
  1114. return 1 + (pixels - 1) * ps;
  1115. else if (pixels < 0)
  1116. return 1 - (-pixels + 1) * ps;
  1117. else
  1118. BUG();
  1119. }
  1120. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1121. u16 screen_width,
  1122. u16 width, u16 height,
  1123. enum omap_color_mode color_mode, bool fieldmode,
  1124. unsigned int field_offset,
  1125. unsigned *offset0, unsigned *offset1,
  1126. s32 *row_inc, s32 *pix_inc)
  1127. {
  1128. u8 ps;
  1129. /* FIXME CLUT formats */
  1130. switch (color_mode) {
  1131. case OMAP_DSS_COLOR_CLUT1:
  1132. case OMAP_DSS_COLOR_CLUT2:
  1133. case OMAP_DSS_COLOR_CLUT4:
  1134. case OMAP_DSS_COLOR_CLUT8:
  1135. BUG();
  1136. return;
  1137. case OMAP_DSS_COLOR_YUV2:
  1138. case OMAP_DSS_COLOR_UYVY:
  1139. ps = 4;
  1140. break;
  1141. default:
  1142. ps = color_mode_to_bpp(color_mode) / 8;
  1143. break;
  1144. }
  1145. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1146. width, height);
  1147. /*
  1148. * field 0 = even field = bottom field
  1149. * field 1 = odd field = top field
  1150. */
  1151. switch (rotation + mirror * 4) {
  1152. case OMAP_DSS_ROT_0:
  1153. case OMAP_DSS_ROT_180:
  1154. /*
  1155. * If the pixel format is YUV or UYVY divide the width
  1156. * of the image by 2 for 0 and 180 degree rotation.
  1157. */
  1158. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1159. color_mode == OMAP_DSS_COLOR_UYVY)
  1160. width = width >> 1;
  1161. case OMAP_DSS_ROT_90:
  1162. case OMAP_DSS_ROT_270:
  1163. *offset1 = 0;
  1164. if (field_offset)
  1165. *offset0 = field_offset * screen_width * ps;
  1166. else
  1167. *offset0 = 0;
  1168. *row_inc = pixinc(1 + (screen_width - width) +
  1169. (fieldmode ? screen_width : 0),
  1170. ps);
  1171. *pix_inc = pixinc(1, ps);
  1172. break;
  1173. case OMAP_DSS_ROT_0 + 4:
  1174. case OMAP_DSS_ROT_180 + 4:
  1175. /* If the pixel format is YUV or UYVY divide the width
  1176. * of the image by 2 for 0 degree and 180 degree
  1177. */
  1178. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1179. color_mode == OMAP_DSS_COLOR_UYVY)
  1180. width = width >> 1;
  1181. case OMAP_DSS_ROT_90 + 4:
  1182. case OMAP_DSS_ROT_270 + 4:
  1183. *offset1 = 0;
  1184. if (field_offset)
  1185. *offset0 = field_offset * screen_width * ps;
  1186. else
  1187. *offset0 = 0;
  1188. *row_inc = pixinc(1 - (screen_width + width) -
  1189. (fieldmode ? screen_width : 0),
  1190. ps);
  1191. *pix_inc = pixinc(1, ps);
  1192. break;
  1193. default:
  1194. BUG();
  1195. }
  1196. }
  1197. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1198. u16 screen_width,
  1199. u16 width, u16 height,
  1200. enum omap_color_mode color_mode, bool fieldmode,
  1201. unsigned int field_offset,
  1202. unsigned *offset0, unsigned *offset1,
  1203. s32 *row_inc, s32 *pix_inc)
  1204. {
  1205. u8 ps;
  1206. u16 fbw, fbh;
  1207. /* FIXME CLUT formats */
  1208. switch (color_mode) {
  1209. case OMAP_DSS_COLOR_CLUT1:
  1210. case OMAP_DSS_COLOR_CLUT2:
  1211. case OMAP_DSS_COLOR_CLUT4:
  1212. case OMAP_DSS_COLOR_CLUT8:
  1213. BUG();
  1214. return;
  1215. default:
  1216. ps = color_mode_to_bpp(color_mode) / 8;
  1217. break;
  1218. }
  1219. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1220. width, height);
  1221. /* width & height are overlay sizes, convert to fb sizes */
  1222. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1223. fbw = width;
  1224. fbh = height;
  1225. } else {
  1226. fbw = height;
  1227. fbh = width;
  1228. }
  1229. /*
  1230. * field 0 = even field = bottom field
  1231. * field 1 = odd field = top field
  1232. */
  1233. switch (rotation + mirror * 4) {
  1234. case OMAP_DSS_ROT_0:
  1235. *offset1 = 0;
  1236. if (field_offset)
  1237. *offset0 = *offset1 + field_offset * screen_width * ps;
  1238. else
  1239. *offset0 = *offset1;
  1240. *row_inc = pixinc(1 + (screen_width - fbw) +
  1241. (fieldmode ? screen_width : 0),
  1242. ps);
  1243. *pix_inc = pixinc(1, ps);
  1244. break;
  1245. case OMAP_DSS_ROT_90:
  1246. *offset1 = screen_width * (fbh - 1) * ps;
  1247. if (field_offset)
  1248. *offset0 = *offset1 + field_offset * ps;
  1249. else
  1250. *offset0 = *offset1;
  1251. *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
  1252. (fieldmode ? 1 : 0), ps);
  1253. *pix_inc = pixinc(-screen_width, ps);
  1254. break;
  1255. case OMAP_DSS_ROT_180:
  1256. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1257. if (field_offset)
  1258. *offset0 = *offset1 - field_offset * screen_width * ps;
  1259. else
  1260. *offset0 = *offset1;
  1261. *row_inc = pixinc(-1 -
  1262. (screen_width - fbw) -
  1263. (fieldmode ? screen_width : 0),
  1264. ps);
  1265. *pix_inc = pixinc(-1, ps);
  1266. break;
  1267. case OMAP_DSS_ROT_270:
  1268. *offset1 = (fbw - 1) * ps;
  1269. if (field_offset)
  1270. *offset0 = *offset1 - field_offset * ps;
  1271. else
  1272. *offset0 = *offset1;
  1273. *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
  1274. (fieldmode ? 1 : 0), ps);
  1275. *pix_inc = pixinc(screen_width, ps);
  1276. break;
  1277. /* mirroring */
  1278. case OMAP_DSS_ROT_0 + 4:
  1279. *offset1 = (fbw - 1) * ps;
  1280. if (field_offset)
  1281. *offset0 = *offset1 + field_offset * screen_width * ps;
  1282. else
  1283. *offset0 = *offset1;
  1284. *row_inc = pixinc(screen_width * 2 - 1 +
  1285. (fieldmode ? screen_width : 0),
  1286. ps);
  1287. *pix_inc = pixinc(-1, ps);
  1288. break;
  1289. case OMAP_DSS_ROT_90 + 4:
  1290. *offset1 = 0;
  1291. if (field_offset)
  1292. *offset0 = *offset1 + field_offset * ps;
  1293. else
  1294. *offset0 = *offset1;
  1295. *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
  1296. (fieldmode ? 1 : 0),
  1297. ps);
  1298. *pix_inc = pixinc(screen_width, ps);
  1299. break;
  1300. case OMAP_DSS_ROT_180 + 4:
  1301. *offset1 = screen_width * (fbh - 1) * ps;
  1302. if (field_offset)
  1303. *offset0 = *offset1 - field_offset * screen_width * ps;
  1304. else
  1305. *offset0 = *offset1;
  1306. *row_inc = pixinc(1 - screen_width * 2 -
  1307. (fieldmode ? screen_width : 0),
  1308. ps);
  1309. *pix_inc = pixinc(1, ps);
  1310. break;
  1311. case OMAP_DSS_ROT_270 + 4:
  1312. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1313. if (field_offset)
  1314. *offset0 = *offset1 - field_offset * ps;
  1315. else
  1316. *offset0 = *offset1;
  1317. *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
  1318. (fieldmode ? 1 : 0),
  1319. ps);
  1320. *pix_inc = pixinc(-screen_width, ps);
  1321. break;
  1322. default:
  1323. BUG();
  1324. }
  1325. }
  1326. static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
  1327. u16 height, u16 out_width, u16 out_height,
  1328. enum omap_color_mode color_mode)
  1329. {
  1330. u32 fclk = 0;
  1331. /* FIXME venc pclk? */
  1332. u64 tmp, pclk = dispc_pclk_rate(channel);
  1333. if (height > out_height) {
  1334. /* FIXME get real display PPL */
  1335. unsigned int ppl = 800;
  1336. tmp = pclk * height * out_width;
  1337. do_div(tmp, 2 * out_height * ppl);
  1338. fclk = tmp;
  1339. if (height > 2 * out_height) {
  1340. if (ppl == out_width)
  1341. return 0;
  1342. tmp = pclk * (height - 2 * out_height) * out_width;
  1343. do_div(tmp, 2 * out_height * (ppl - out_width));
  1344. fclk = max(fclk, (u32) tmp);
  1345. }
  1346. }
  1347. if (width > out_width) {
  1348. tmp = pclk * width;
  1349. do_div(tmp, out_width);
  1350. fclk = max(fclk, (u32) tmp);
  1351. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1352. fclk <<= 1;
  1353. }
  1354. return fclk;
  1355. }
  1356. static unsigned long calc_fclk(enum omap_channel channel, u16 width,
  1357. u16 height, u16 out_width, u16 out_height)
  1358. {
  1359. unsigned int hf, vf;
  1360. /*
  1361. * FIXME how to determine the 'A' factor
  1362. * for the no downscaling case ?
  1363. */
  1364. if (width > 3 * out_width)
  1365. hf = 4;
  1366. else if (width > 2 * out_width)
  1367. hf = 3;
  1368. else if (width > out_width)
  1369. hf = 2;
  1370. else
  1371. hf = 1;
  1372. if (height > out_height)
  1373. vf = 2;
  1374. else
  1375. vf = 1;
  1376. /* FIXME venc pclk? */
  1377. return dispc_pclk_rate(channel) * vf * hf;
  1378. }
  1379. void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
  1380. {
  1381. enable_clocks(1);
  1382. _dispc_set_channel_out(plane, channel_out);
  1383. enable_clocks(0);
  1384. }
  1385. static int _dispc_setup_plane(enum omap_plane plane,
  1386. u32 paddr, u16 screen_width,
  1387. u16 pos_x, u16 pos_y,
  1388. u16 width, u16 height,
  1389. u16 out_width, u16 out_height,
  1390. enum omap_color_mode color_mode,
  1391. bool ilace,
  1392. enum omap_dss_rotation_type rotation_type,
  1393. u8 rotation, int mirror,
  1394. u8 global_alpha, u8 pre_mult_alpha,
  1395. enum omap_channel channel)
  1396. {
  1397. const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
  1398. bool five_taps = 0;
  1399. bool fieldmode = 0;
  1400. int cconv = 0;
  1401. unsigned offset0, offset1;
  1402. s32 row_inc;
  1403. s32 pix_inc;
  1404. u16 frame_height = height;
  1405. unsigned int field_offset = 0;
  1406. if (paddr == 0)
  1407. return -EINVAL;
  1408. if (ilace && height == out_height)
  1409. fieldmode = 1;
  1410. if (ilace) {
  1411. if (fieldmode)
  1412. height /= 2;
  1413. pos_y /= 2;
  1414. out_height /= 2;
  1415. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  1416. "out_height %d\n",
  1417. height, pos_y, out_height);
  1418. }
  1419. if (!dss_feat_color_mode_supported(plane, color_mode))
  1420. return -EINVAL;
  1421. if (plane == OMAP_DSS_GFX) {
  1422. if (width != out_width || height != out_height)
  1423. return -EINVAL;
  1424. } else {
  1425. /* video plane */
  1426. unsigned long fclk = 0;
  1427. if (out_width < width / maxdownscale ||
  1428. out_width > width * 8)
  1429. return -EINVAL;
  1430. if (out_height < height / maxdownscale ||
  1431. out_height > height * 8)
  1432. return -EINVAL;
  1433. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1434. color_mode == OMAP_DSS_COLOR_UYVY)
  1435. cconv = 1;
  1436. /* Must use 5-tap filter? */
  1437. five_taps = height > out_height * 2;
  1438. if (!five_taps) {
  1439. fclk = calc_fclk(channel, width, height, out_width,
  1440. out_height);
  1441. /* Try 5-tap filter if 3-tap fclk is too high */
  1442. if (cpu_is_omap34xx() && height > out_height &&
  1443. fclk > dispc_fclk_rate())
  1444. five_taps = true;
  1445. }
  1446. if (width > (2048 >> five_taps)) {
  1447. DSSERR("failed to set up scaling, fclk too low\n");
  1448. return -EINVAL;
  1449. }
  1450. if (five_taps)
  1451. fclk = calc_fclk_five_taps(channel, width, height,
  1452. out_width, out_height, color_mode);
  1453. DSSDBG("required fclk rate = %lu Hz\n", fclk);
  1454. DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
  1455. if (!fclk || fclk > dispc_fclk_rate()) {
  1456. DSSERR("failed to set up scaling, "
  1457. "required fclk rate = %lu Hz, "
  1458. "current fclk rate = %lu Hz\n",
  1459. fclk, dispc_fclk_rate());
  1460. return -EINVAL;
  1461. }
  1462. }
  1463. if (ilace && !fieldmode) {
  1464. /*
  1465. * when downscaling the bottom field may have to start several
  1466. * source lines below the top field. Unfortunately ACCUI
  1467. * registers will only hold the fractional part of the offset
  1468. * so the integer part must be added to the base address of the
  1469. * bottom field.
  1470. */
  1471. if (!height || height == out_height)
  1472. field_offset = 0;
  1473. else
  1474. field_offset = height / out_height / 2;
  1475. }
  1476. /* Fields are independent but interleaved in memory. */
  1477. if (fieldmode)
  1478. field_offset = 1;
  1479. if (rotation_type == OMAP_DSS_ROT_DMA)
  1480. calc_dma_rotation_offset(rotation, mirror,
  1481. screen_width, width, frame_height, color_mode,
  1482. fieldmode, field_offset,
  1483. &offset0, &offset1, &row_inc, &pix_inc);
  1484. else
  1485. calc_vrfb_rotation_offset(rotation, mirror,
  1486. screen_width, width, frame_height, color_mode,
  1487. fieldmode, field_offset,
  1488. &offset0, &offset1, &row_inc, &pix_inc);
  1489. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  1490. offset0, offset1, row_inc, pix_inc);
  1491. _dispc_set_color_mode(plane, color_mode);
  1492. _dispc_set_plane_ba0(plane, paddr + offset0);
  1493. _dispc_set_plane_ba1(plane, paddr + offset1);
  1494. _dispc_set_row_inc(plane, row_inc);
  1495. _dispc_set_pix_inc(plane, pix_inc);
  1496. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
  1497. out_width, out_height);
  1498. _dispc_set_plane_pos(plane, pos_x, pos_y);
  1499. _dispc_set_pic_size(plane, width, height);
  1500. if (plane != OMAP_DSS_GFX) {
  1501. _dispc_set_scaling(plane, width, height,
  1502. out_width, out_height,
  1503. ilace, five_taps, fieldmode);
  1504. _dispc_set_vid_size(plane, out_width, out_height);
  1505. _dispc_set_vid_color_conv(plane, cconv);
  1506. }
  1507. _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
  1508. _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
  1509. _dispc_setup_global_alpha(plane, global_alpha);
  1510. return 0;
  1511. }
  1512. static void _dispc_enable_plane(enum omap_plane plane, bool enable)
  1513. {
  1514. REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 0, 0);
  1515. }
  1516. static void dispc_disable_isr(void *data, u32 mask)
  1517. {
  1518. struct completion *compl = data;
  1519. complete(compl);
  1520. }
  1521. static void _enable_lcd_out(enum omap_channel channel, bool enable)
  1522. {
  1523. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1524. REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
  1525. else
  1526. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
  1527. }
  1528. static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
  1529. {
  1530. struct completion frame_done_completion;
  1531. bool is_on;
  1532. int r;
  1533. u32 irq;
  1534. enable_clocks(1);
  1535. /* When we disable LCD output, we need to wait until frame is done.
  1536. * Otherwise the DSS is still working, and turning off the clocks
  1537. * prevents DSS from going to OFF mode */
  1538. is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
  1539. REG_GET(DISPC_CONTROL2, 0, 0) :
  1540. REG_GET(DISPC_CONTROL, 0, 0);
  1541. irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
  1542. DISPC_IRQ_FRAMEDONE;
  1543. if (!enable && is_on) {
  1544. init_completion(&frame_done_completion);
  1545. r = omap_dispc_register_isr(dispc_disable_isr,
  1546. &frame_done_completion, irq);
  1547. if (r)
  1548. DSSERR("failed to register FRAMEDONE isr\n");
  1549. }
  1550. _enable_lcd_out(channel, enable);
  1551. if (!enable && is_on) {
  1552. if (!wait_for_completion_timeout(&frame_done_completion,
  1553. msecs_to_jiffies(100)))
  1554. DSSERR("timeout waiting for FRAME DONE\n");
  1555. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1556. &frame_done_completion, irq);
  1557. if (r)
  1558. DSSERR("failed to unregister FRAMEDONE isr\n");
  1559. }
  1560. enable_clocks(0);
  1561. }
  1562. static void _enable_digit_out(bool enable)
  1563. {
  1564. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
  1565. }
  1566. static void dispc_enable_digit_out(bool enable)
  1567. {
  1568. struct completion frame_done_completion;
  1569. int r;
  1570. enable_clocks(1);
  1571. if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
  1572. enable_clocks(0);
  1573. return;
  1574. }
  1575. if (enable) {
  1576. unsigned long flags;
  1577. /* When we enable digit output, we'll get an extra digit
  1578. * sync lost interrupt, that we need to ignore */
  1579. spin_lock_irqsave(&dispc.irq_lock, flags);
  1580. dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  1581. _omap_dispc_set_irqs();
  1582. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1583. }
  1584. /* When we disable digit output, we need to wait until fields are done.
  1585. * Otherwise the DSS is still working, and turning off the clocks
  1586. * prevents DSS from going to OFF mode. And when enabling, we need to
  1587. * wait for the extra sync losts */
  1588. init_completion(&frame_done_completion);
  1589. r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
  1590. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1591. if (r)
  1592. DSSERR("failed to register EVSYNC isr\n");
  1593. _enable_digit_out(enable);
  1594. /* XXX I understand from TRM that we should only wait for the
  1595. * current field to complete. But it seems we have to wait
  1596. * for both fields */
  1597. if (!wait_for_completion_timeout(&frame_done_completion,
  1598. msecs_to_jiffies(100)))
  1599. DSSERR("timeout waiting for EVSYNC\n");
  1600. if (!wait_for_completion_timeout(&frame_done_completion,
  1601. msecs_to_jiffies(100)))
  1602. DSSERR("timeout waiting for EVSYNC\n");
  1603. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1604. &frame_done_completion,
  1605. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1606. if (r)
  1607. DSSERR("failed to unregister EVSYNC isr\n");
  1608. if (enable) {
  1609. unsigned long flags;
  1610. spin_lock_irqsave(&dispc.irq_lock, flags);
  1611. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  1612. if (dss_has_feature(FEAT_MGR_LCD2))
  1613. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  1614. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  1615. _omap_dispc_set_irqs();
  1616. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1617. }
  1618. enable_clocks(0);
  1619. }
  1620. bool dispc_is_channel_enabled(enum omap_channel channel)
  1621. {
  1622. if (channel == OMAP_DSS_CHANNEL_LCD)
  1623. return !!REG_GET(DISPC_CONTROL, 0, 0);
  1624. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1625. return !!REG_GET(DISPC_CONTROL, 1, 1);
  1626. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  1627. return !!REG_GET(DISPC_CONTROL2, 0, 0);
  1628. else
  1629. BUG();
  1630. }
  1631. void dispc_enable_channel(enum omap_channel channel, bool enable)
  1632. {
  1633. if (channel == OMAP_DSS_CHANNEL_LCD ||
  1634. channel == OMAP_DSS_CHANNEL_LCD2)
  1635. dispc_enable_lcd_out(channel, enable);
  1636. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1637. dispc_enable_digit_out(enable);
  1638. else
  1639. BUG();
  1640. }
  1641. void dispc_lcd_enable_signal_polarity(bool act_high)
  1642. {
  1643. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  1644. return;
  1645. enable_clocks(1);
  1646. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  1647. enable_clocks(0);
  1648. }
  1649. void dispc_lcd_enable_signal(bool enable)
  1650. {
  1651. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  1652. return;
  1653. enable_clocks(1);
  1654. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  1655. enable_clocks(0);
  1656. }
  1657. void dispc_pck_free_enable(bool enable)
  1658. {
  1659. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  1660. return;
  1661. enable_clocks(1);
  1662. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  1663. enable_clocks(0);
  1664. }
  1665. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
  1666. {
  1667. enable_clocks(1);
  1668. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1669. REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
  1670. else
  1671. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
  1672. enable_clocks(0);
  1673. }
  1674. void dispc_set_lcd_display_type(enum omap_channel channel,
  1675. enum omap_lcd_display_type type)
  1676. {
  1677. int mode;
  1678. switch (type) {
  1679. case OMAP_DSS_LCD_DISPLAY_STN:
  1680. mode = 0;
  1681. break;
  1682. case OMAP_DSS_LCD_DISPLAY_TFT:
  1683. mode = 1;
  1684. break;
  1685. default:
  1686. BUG();
  1687. return;
  1688. }
  1689. enable_clocks(1);
  1690. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1691. REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
  1692. else
  1693. REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
  1694. enable_clocks(0);
  1695. }
  1696. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  1697. {
  1698. enable_clocks(1);
  1699. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  1700. enable_clocks(0);
  1701. }
  1702. void dispc_set_default_color(enum omap_channel channel, u32 color)
  1703. {
  1704. enable_clocks(1);
  1705. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  1706. enable_clocks(0);
  1707. }
  1708. u32 dispc_get_default_color(enum omap_channel channel)
  1709. {
  1710. u32 l;
  1711. BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
  1712. channel != OMAP_DSS_CHANNEL_LCD &&
  1713. channel != OMAP_DSS_CHANNEL_LCD2);
  1714. enable_clocks(1);
  1715. l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
  1716. enable_clocks(0);
  1717. return l;
  1718. }
  1719. void dispc_set_trans_key(enum omap_channel ch,
  1720. enum omap_dss_trans_key_type type,
  1721. u32 trans_key)
  1722. {
  1723. enable_clocks(1);
  1724. if (ch == OMAP_DSS_CHANNEL_LCD)
  1725. REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
  1726. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1727. REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
  1728. else /* OMAP_DSS_CHANNEL_LCD2 */
  1729. REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
  1730. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  1731. enable_clocks(0);
  1732. }
  1733. void dispc_get_trans_key(enum omap_channel ch,
  1734. enum omap_dss_trans_key_type *type,
  1735. u32 *trans_key)
  1736. {
  1737. enable_clocks(1);
  1738. if (type) {
  1739. if (ch == OMAP_DSS_CHANNEL_LCD)
  1740. *type = REG_GET(DISPC_CONFIG, 11, 11);
  1741. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1742. *type = REG_GET(DISPC_CONFIG, 13, 13);
  1743. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1744. *type = REG_GET(DISPC_CONFIG2, 11, 11);
  1745. else
  1746. BUG();
  1747. }
  1748. if (trans_key)
  1749. *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
  1750. enable_clocks(0);
  1751. }
  1752. void dispc_enable_trans_key(enum omap_channel ch, bool enable)
  1753. {
  1754. enable_clocks(1);
  1755. if (ch == OMAP_DSS_CHANNEL_LCD)
  1756. REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
  1757. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1758. REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
  1759. else /* OMAP_DSS_CHANNEL_LCD2 */
  1760. REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
  1761. enable_clocks(0);
  1762. }
  1763. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
  1764. {
  1765. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1766. return;
  1767. enable_clocks(1);
  1768. if (ch == OMAP_DSS_CHANNEL_LCD)
  1769. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  1770. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1771. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  1772. else /* OMAP_DSS_CHANNEL_LCD2 */
  1773. REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
  1774. enable_clocks(0);
  1775. }
  1776. bool dispc_alpha_blending_enabled(enum omap_channel ch)
  1777. {
  1778. bool enabled;
  1779. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1780. return false;
  1781. enable_clocks(1);
  1782. if (ch == OMAP_DSS_CHANNEL_LCD)
  1783. enabled = REG_GET(DISPC_CONFIG, 18, 18);
  1784. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1785. enabled = REG_GET(DISPC_CONFIG, 19, 19);
  1786. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1787. enabled = REG_GET(DISPC_CONFIG2, 18, 18);
  1788. else
  1789. BUG();
  1790. enable_clocks(0);
  1791. return enabled;
  1792. }
  1793. bool dispc_trans_key_enabled(enum omap_channel ch)
  1794. {
  1795. bool enabled;
  1796. enable_clocks(1);
  1797. if (ch == OMAP_DSS_CHANNEL_LCD)
  1798. enabled = REG_GET(DISPC_CONFIG, 10, 10);
  1799. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1800. enabled = REG_GET(DISPC_CONFIG, 12, 12);
  1801. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1802. enabled = REG_GET(DISPC_CONFIG2, 10, 10);
  1803. else
  1804. BUG();
  1805. enable_clocks(0);
  1806. return enabled;
  1807. }
  1808. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  1809. {
  1810. int code;
  1811. switch (data_lines) {
  1812. case 12:
  1813. code = 0;
  1814. break;
  1815. case 16:
  1816. code = 1;
  1817. break;
  1818. case 18:
  1819. code = 2;
  1820. break;
  1821. case 24:
  1822. code = 3;
  1823. break;
  1824. default:
  1825. BUG();
  1826. return;
  1827. }
  1828. enable_clocks(1);
  1829. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1830. REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
  1831. else
  1832. REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
  1833. enable_clocks(0);
  1834. }
  1835. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  1836. enum omap_parallel_interface_mode mode)
  1837. {
  1838. u32 l;
  1839. int stallmode;
  1840. int gpout0 = 1;
  1841. int gpout1;
  1842. switch (mode) {
  1843. case OMAP_DSS_PARALLELMODE_BYPASS:
  1844. stallmode = 0;
  1845. gpout1 = 1;
  1846. break;
  1847. case OMAP_DSS_PARALLELMODE_RFBI:
  1848. stallmode = 1;
  1849. gpout1 = 0;
  1850. break;
  1851. case OMAP_DSS_PARALLELMODE_DSI:
  1852. stallmode = 1;
  1853. gpout1 = 1;
  1854. break;
  1855. default:
  1856. BUG();
  1857. return;
  1858. }
  1859. enable_clocks(1);
  1860. if (channel == OMAP_DSS_CHANNEL_LCD2) {
  1861. l = dispc_read_reg(DISPC_CONTROL2);
  1862. l = FLD_MOD(l, stallmode, 11, 11);
  1863. dispc_write_reg(DISPC_CONTROL2, l);
  1864. } else {
  1865. l = dispc_read_reg(DISPC_CONTROL);
  1866. l = FLD_MOD(l, stallmode, 11, 11);
  1867. l = FLD_MOD(l, gpout0, 15, 15);
  1868. l = FLD_MOD(l, gpout1, 16, 16);
  1869. dispc_write_reg(DISPC_CONTROL, l);
  1870. }
  1871. enable_clocks(0);
  1872. }
  1873. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  1874. int vsw, int vfp, int vbp)
  1875. {
  1876. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1877. if (hsw < 1 || hsw > 64 ||
  1878. hfp < 1 || hfp > 256 ||
  1879. hbp < 1 || hbp > 256 ||
  1880. vsw < 1 || vsw > 64 ||
  1881. vfp < 0 || vfp > 255 ||
  1882. vbp < 0 || vbp > 255)
  1883. return false;
  1884. } else {
  1885. if (hsw < 1 || hsw > 256 ||
  1886. hfp < 1 || hfp > 4096 ||
  1887. hbp < 1 || hbp > 4096 ||
  1888. vsw < 1 || vsw > 256 ||
  1889. vfp < 0 || vfp > 4095 ||
  1890. vbp < 0 || vbp > 4095)
  1891. return false;
  1892. }
  1893. return true;
  1894. }
  1895. bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
  1896. {
  1897. return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1898. timings->hbp, timings->vsw,
  1899. timings->vfp, timings->vbp);
  1900. }
  1901. static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
  1902. int hfp, int hbp, int vsw, int vfp, int vbp)
  1903. {
  1904. u32 timing_h, timing_v;
  1905. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1906. timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
  1907. FLD_VAL(hbp-1, 27, 20);
  1908. timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
  1909. FLD_VAL(vbp, 27, 20);
  1910. } else {
  1911. timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
  1912. FLD_VAL(hbp-1, 31, 20);
  1913. timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
  1914. FLD_VAL(vbp, 31, 20);
  1915. }
  1916. enable_clocks(1);
  1917. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  1918. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  1919. enable_clocks(0);
  1920. }
  1921. /* change name to mode? */
  1922. void dispc_set_lcd_timings(enum omap_channel channel,
  1923. struct omap_video_timings *timings)
  1924. {
  1925. unsigned xtot, ytot;
  1926. unsigned long ht, vt;
  1927. if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1928. timings->hbp, timings->vsw,
  1929. timings->vfp, timings->vbp))
  1930. BUG();
  1931. _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
  1932. timings->hbp, timings->vsw, timings->vfp,
  1933. timings->vbp);
  1934. dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
  1935. xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
  1936. ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
  1937. ht = (timings->pixel_clock * 1000) / xtot;
  1938. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  1939. DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
  1940. timings->y_res);
  1941. DSSDBG("pck %u\n", timings->pixel_clock);
  1942. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  1943. timings->hsw, timings->hfp, timings->hbp,
  1944. timings->vsw, timings->vfp, timings->vbp);
  1945. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  1946. }
  1947. static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  1948. u16 pck_div)
  1949. {
  1950. BUG_ON(lck_div < 1);
  1951. BUG_ON(pck_div < 2);
  1952. enable_clocks(1);
  1953. dispc_write_reg(DISPC_DIVISOR(channel),
  1954. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  1955. enable_clocks(0);
  1956. }
  1957. static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  1958. int *pck_div)
  1959. {
  1960. u32 l;
  1961. l = dispc_read_reg(DISPC_DIVISOR(channel));
  1962. *lck_div = FLD_GET(l, 23, 16);
  1963. *pck_div = FLD_GET(l, 7, 0);
  1964. }
  1965. unsigned long dispc_fclk_rate(void)
  1966. {
  1967. unsigned long r = 0;
  1968. if (dss_get_dispc_clk_source() == DSS_CLK_SRC_FCK)
  1969. r = dss_clk_get_rate(DSS_CLK_FCK);
  1970. else
  1971. #ifdef CONFIG_OMAP2_DSS_DSI
  1972. r = dsi_get_dsi1_pll_rate();
  1973. #else
  1974. BUG();
  1975. #endif
  1976. return r;
  1977. }
  1978. unsigned long dispc_lclk_rate(enum omap_channel channel)
  1979. {
  1980. int lcd;
  1981. unsigned long r;
  1982. u32 l;
  1983. l = dispc_read_reg(DISPC_DIVISOR(channel));
  1984. lcd = FLD_GET(l, 23, 16);
  1985. r = dispc_fclk_rate();
  1986. return r / lcd;
  1987. }
  1988. unsigned long dispc_pclk_rate(enum omap_channel channel)
  1989. {
  1990. int lcd, pcd;
  1991. unsigned long r;
  1992. u32 l;
  1993. l = dispc_read_reg(DISPC_DIVISOR(channel));
  1994. lcd = FLD_GET(l, 23, 16);
  1995. pcd = FLD_GET(l, 7, 0);
  1996. r = dispc_fclk_rate();
  1997. return r / lcd / pcd;
  1998. }
  1999. void dispc_dump_clocks(struct seq_file *s)
  2000. {
  2001. int lcd, pcd;
  2002. enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2003. enable_clocks(1);
  2004. seq_printf(s, "- DISPC -\n");
  2005. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2006. dss_get_generic_clk_source_name(dispc_clk_src),
  2007. dss_feat_get_clk_source_name(dispc_clk_src));
  2008. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2009. seq_printf(s, "- LCD1 -\n");
  2010. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
  2011. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2012. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
  2013. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2014. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
  2015. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2016. seq_printf(s, "- LCD2 -\n");
  2017. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
  2018. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2019. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
  2020. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2021. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
  2022. }
  2023. enable_clocks(0);
  2024. }
  2025. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2026. void dispc_dump_irqs(struct seq_file *s)
  2027. {
  2028. unsigned long flags;
  2029. struct dispc_irq_stats stats;
  2030. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  2031. stats = dispc.irq_stats;
  2032. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  2033. dispc.irq_stats.last_reset = jiffies;
  2034. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  2035. seq_printf(s, "period %u ms\n",
  2036. jiffies_to_msecs(jiffies - stats.last_reset));
  2037. seq_printf(s, "irqs %d\n", stats.irq_count);
  2038. #define PIS(x) \
  2039. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  2040. PIS(FRAMEDONE);
  2041. PIS(VSYNC);
  2042. PIS(EVSYNC_EVEN);
  2043. PIS(EVSYNC_ODD);
  2044. PIS(ACBIAS_COUNT_STAT);
  2045. PIS(PROG_LINE_NUM);
  2046. PIS(GFX_FIFO_UNDERFLOW);
  2047. PIS(GFX_END_WIN);
  2048. PIS(PAL_GAMMA_MASK);
  2049. PIS(OCP_ERR);
  2050. PIS(VID1_FIFO_UNDERFLOW);
  2051. PIS(VID1_END_WIN);
  2052. PIS(VID2_FIFO_UNDERFLOW);
  2053. PIS(VID2_END_WIN);
  2054. PIS(SYNC_LOST);
  2055. PIS(SYNC_LOST_DIGIT);
  2056. PIS(WAKEUP);
  2057. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2058. PIS(FRAMEDONE2);
  2059. PIS(VSYNC2);
  2060. PIS(ACBIAS_COUNT_STAT2);
  2061. PIS(SYNC_LOST2);
  2062. }
  2063. #undef PIS
  2064. }
  2065. #endif
  2066. void dispc_dump_regs(struct seq_file *s)
  2067. {
  2068. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dispc_read_reg(r))
  2069. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  2070. DUMPREG(DISPC_REVISION);
  2071. DUMPREG(DISPC_SYSCONFIG);
  2072. DUMPREG(DISPC_SYSSTATUS);
  2073. DUMPREG(DISPC_IRQSTATUS);
  2074. DUMPREG(DISPC_IRQENABLE);
  2075. DUMPREG(DISPC_CONTROL);
  2076. DUMPREG(DISPC_CONFIG);
  2077. DUMPREG(DISPC_CAPABLE);
  2078. DUMPREG(DISPC_DEFAULT_COLOR(0));
  2079. DUMPREG(DISPC_DEFAULT_COLOR(1));
  2080. DUMPREG(DISPC_TRANS_COLOR(0));
  2081. DUMPREG(DISPC_TRANS_COLOR(1));
  2082. DUMPREG(DISPC_LINE_STATUS);
  2083. DUMPREG(DISPC_LINE_NUMBER);
  2084. DUMPREG(DISPC_TIMING_H(0));
  2085. DUMPREG(DISPC_TIMING_V(0));
  2086. DUMPREG(DISPC_POL_FREQ(0));
  2087. DUMPREG(DISPC_DIVISOR(0));
  2088. DUMPREG(DISPC_GLOBAL_ALPHA);
  2089. DUMPREG(DISPC_SIZE_DIG);
  2090. DUMPREG(DISPC_SIZE_LCD(0));
  2091. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2092. DUMPREG(DISPC_CONTROL2);
  2093. DUMPREG(DISPC_CONFIG2);
  2094. DUMPREG(DISPC_DEFAULT_COLOR(2));
  2095. DUMPREG(DISPC_TRANS_COLOR(2));
  2096. DUMPREG(DISPC_TIMING_H(2));
  2097. DUMPREG(DISPC_TIMING_V(2));
  2098. DUMPREG(DISPC_POL_FREQ(2));
  2099. DUMPREG(DISPC_DIVISOR(2));
  2100. DUMPREG(DISPC_SIZE_LCD(2));
  2101. }
  2102. DUMPREG(DISPC_GFX_BA0);
  2103. DUMPREG(DISPC_GFX_BA1);
  2104. DUMPREG(DISPC_GFX_POSITION);
  2105. DUMPREG(DISPC_GFX_SIZE);
  2106. DUMPREG(DISPC_GFX_ATTRIBUTES);
  2107. DUMPREG(DISPC_GFX_FIFO_THRESHOLD);
  2108. DUMPREG(DISPC_GFX_FIFO_SIZE_STATUS);
  2109. DUMPREG(DISPC_GFX_ROW_INC);
  2110. DUMPREG(DISPC_GFX_PIXEL_INC);
  2111. DUMPREG(DISPC_GFX_WINDOW_SKIP);
  2112. DUMPREG(DISPC_GFX_TABLE_BA);
  2113. DUMPREG(DISPC_DATA_CYCLE1(0));
  2114. DUMPREG(DISPC_DATA_CYCLE2(0));
  2115. DUMPREG(DISPC_DATA_CYCLE3(0));
  2116. DUMPREG(DISPC_CPR_COEF_R(0));
  2117. DUMPREG(DISPC_CPR_COEF_G(0));
  2118. DUMPREG(DISPC_CPR_COEF_B(0));
  2119. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2120. DUMPREG(DISPC_DATA_CYCLE1(2));
  2121. DUMPREG(DISPC_DATA_CYCLE2(2));
  2122. DUMPREG(DISPC_DATA_CYCLE3(2));
  2123. DUMPREG(DISPC_CPR_COEF_R(2));
  2124. DUMPREG(DISPC_CPR_COEF_G(2));
  2125. DUMPREG(DISPC_CPR_COEF_B(2));
  2126. }
  2127. DUMPREG(DISPC_GFX_PRELOAD);
  2128. DUMPREG(DISPC_VID_BA0(0));
  2129. DUMPREG(DISPC_VID_BA1(0));
  2130. DUMPREG(DISPC_VID_POSITION(0));
  2131. DUMPREG(DISPC_VID_SIZE(0));
  2132. DUMPREG(DISPC_VID_ATTRIBUTES(0));
  2133. DUMPREG(DISPC_VID_FIFO_THRESHOLD(0));
  2134. DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(0));
  2135. DUMPREG(DISPC_VID_ROW_INC(0));
  2136. DUMPREG(DISPC_VID_PIXEL_INC(0));
  2137. DUMPREG(DISPC_VID_FIR(0));
  2138. DUMPREG(DISPC_VID_PICTURE_SIZE(0));
  2139. DUMPREG(DISPC_VID_ACCU0(0));
  2140. DUMPREG(DISPC_VID_ACCU1(0));
  2141. DUMPREG(DISPC_VID_BA0(1));
  2142. DUMPREG(DISPC_VID_BA1(1));
  2143. DUMPREG(DISPC_VID_POSITION(1));
  2144. DUMPREG(DISPC_VID_SIZE(1));
  2145. DUMPREG(DISPC_VID_ATTRIBUTES(1));
  2146. DUMPREG(DISPC_VID_FIFO_THRESHOLD(1));
  2147. DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(1));
  2148. DUMPREG(DISPC_VID_ROW_INC(1));
  2149. DUMPREG(DISPC_VID_PIXEL_INC(1));
  2150. DUMPREG(DISPC_VID_FIR(1));
  2151. DUMPREG(DISPC_VID_PICTURE_SIZE(1));
  2152. DUMPREG(DISPC_VID_ACCU0(1));
  2153. DUMPREG(DISPC_VID_ACCU1(1));
  2154. DUMPREG(DISPC_VID_FIR_COEF_H(0, 0));
  2155. DUMPREG(DISPC_VID_FIR_COEF_H(0, 1));
  2156. DUMPREG(DISPC_VID_FIR_COEF_H(0, 2));
  2157. DUMPREG(DISPC_VID_FIR_COEF_H(0, 3));
  2158. DUMPREG(DISPC_VID_FIR_COEF_H(0, 4));
  2159. DUMPREG(DISPC_VID_FIR_COEF_H(0, 5));
  2160. DUMPREG(DISPC_VID_FIR_COEF_H(0, 6));
  2161. DUMPREG(DISPC_VID_FIR_COEF_H(0, 7));
  2162. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 0));
  2163. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 1));
  2164. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 2));
  2165. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 3));
  2166. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 4));
  2167. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 5));
  2168. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 6));
  2169. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 7));
  2170. DUMPREG(DISPC_VID_CONV_COEF(0, 0));
  2171. DUMPREG(DISPC_VID_CONV_COEF(0, 1));
  2172. DUMPREG(DISPC_VID_CONV_COEF(0, 2));
  2173. DUMPREG(DISPC_VID_CONV_COEF(0, 3));
  2174. DUMPREG(DISPC_VID_CONV_COEF(0, 4));
  2175. DUMPREG(DISPC_VID_FIR_COEF_V(0, 0));
  2176. DUMPREG(DISPC_VID_FIR_COEF_V(0, 1));
  2177. DUMPREG(DISPC_VID_FIR_COEF_V(0, 2));
  2178. DUMPREG(DISPC_VID_FIR_COEF_V(0, 3));
  2179. DUMPREG(DISPC_VID_FIR_COEF_V(0, 4));
  2180. DUMPREG(DISPC_VID_FIR_COEF_V(0, 5));
  2181. DUMPREG(DISPC_VID_FIR_COEF_V(0, 6));
  2182. DUMPREG(DISPC_VID_FIR_COEF_V(0, 7));
  2183. DUMPREG(DISPC_VID_FIR_COEF_H(1, 0));
  2184. DUMPREG(DISPC_VID_FIR_COEF_H(1, 1));
  2185. DUMPREG(DISPC_VID_FIR_COEF_H(1, 2));
  2186. DUMPREG(DISPC_VID_FIR_COEF_H(1, 3));
  2187. DUMPREG(DISPC_VID_FIR_COEF_H(1, 4));
  2188. DUMPREG(DISPC_VID_FIR_COEF_H(1, 5));
  2189. DUMPREG(DISPC_VID_FIR_COEF_H(1, 6));
  2190. DUMPREG(DISPC_VID_FIR_COEF_H(1, 7));
  2191. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 0));
  2192. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 1));
  2193. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 2));
  2194. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 3));
  2195. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 4));
  2196. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 5));
  2197. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 6));
  2198. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 7));
  2199. DUMPREG(DISPC_VID_CONV_COEF(1, 0));
  2200. DUMPREG(DISPC_VID_CONV_COEF(1, 1));
  2201. DUMPREG(DISPC_VID_CONV_COEF(1, 2));
  2202. DUMPREG(DISPC_VID_CONV_COEF(1, 3));
  2203. DUMPREG(DISPC_VID_CONV_COEF(1, 4));
  2204. DUMPREG(DISPC_VID_FIR_COEF_V(1, 0));
  2205. DUMPREG(DISPC_VID_FIR_COEF_V(1, 1));
  2206. DUMPREG(DISPC_VID_FIR_COEF_V(1, 2));
  2207. DUMPREG(DISPC_VID_FIR_COEF_V(1, 3));
  2208. DUMPREG(DISPC_VID_FIR_COEF_V(1, 4));
  2209. DUMPREG(DISPC_VID_FIR_COEF_V(1, 5));
  2210. DUMPREG(DISPC_VID_FIR_COEF_V(1, 6));
  2211. DUMPREG(DISPC_VID_FIR_COEF_V(1, 7));
  2212. DUMPREG(DISPC_VID_PRELOAD(0));
  2213. DUMPREG(DISPC_VID_PRELOAD(1));
  2214. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  2215. #undef DUMPREG
  2216. }
  2217. static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
  2218. bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
  2219. {
  2220. u32 l = 0;
  2221. DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
  2222. onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
  2223. l |= FLD_VAL(onoff, 17, 17);
  2224. l |= FLD_VAL(rf, 16, 16);
  2225. l |= FLD_VAL(ieo, 15, 15);
  2226. l |= FLD_VAL(ipc, 14, 14);
  2227. l |= FLD_VAL(ihs, 13, 13);
  2228. l |= FLD_VAL(ivs, 12, 12);
  2229. l |= FLD_VAL(acbi, 11, 8);
  2230. l |= FLD_VAL(acb, 7, 0);
  2231. enable_clocks(1);
  2232. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2233. enable_clocks(0);
  2234. }
  2235. void dispc_set_pol_freq(enum omap_channel channel,
  2236. enum omap_panel_config config, u8 acbi, u8 acb)
  2237. {
  2238. _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
  2239. (config & OMAP_DSS_LCD_RF) != 0,
  2240. (config & OMAP_DSS_LCD_IEO) != 0,
  2241. (config & OMAP_DSS_LCD_IPC) != 0,
  2242. (config & OMAP_DSS_LCD_IHS) != 0,
  2243. (config & OMAP_DSS_LCD_IVS) != 0,
  2244. acbi, acb);
  2245. }
  2246. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2247. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  2248. struct dispc_clock_info *cinfo)
  2249. {
  2250. u16 pcd_min = is_tft ? 2 : 3;
  2251. unsigned long best_pck;
  2252. u16 best_ld, cur_ld;
  2253. u16 best_pd, cur_pd;
  2254. best_pck = 0;
  2255. best_ld = 0;
  2256. best_pd = 0;
  2257. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2258. unsigned long lck = fck / cur_ld;
  2259. for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
  2260. unsigned long pck = lck / cur_pd;
  2261. long old_delta = abs(best_pck - req_pck);
  2262. long new_delta = abs(pck - req_pck);
  2263. if (best_pck == 0 || new_delta < old_delta) {
  2264. best_pck = pck;
  2265. best_ld = cur_ld;
  2266. best_pd = cur_pd;
  2267. if (pck == req_pck)
  2268. goto found;
  2269. }
  2270. if (pck < req_pck)
  2271. break;
  2272. }
  2273. if (lck / pcd_min < req_pck)
  2274. break;
  2275. }
  2276. found:
  2277. cinfo->lck_div = best_ld;
  2278. cinfo->pck_div = best_pd;
  2279. cinfo->lck = fck / cinfo->lck_div;
  2280. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2281. }
  2282. /* calculate clock rates using dividers in cinfo */
  2283. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2284. struct dispc_clock_info *cinfo)
  2285. {
  2286. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2287. return -EINVAL;
  2288. if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
  2289. return -EINVAL;
  2290. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2291. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2292. return 0;
  2293. }
  2294. int dispc_set_clock_div(enum omap_channel channel,
  2295. struct dispc_clock_info *cinfo)
  2296. {
  2297. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2298. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2299. dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2300. return 0;
  2301. }
  2302. int dispc_get_clock_div(enum omap_channel channel,
  2303. struct dispc_clock_info *cinfo)
  2304. {
  2305. unsigned long fck;
  2306. fck = dispc_fclk_rate();
  2307. cinfo->lck_div = REG_GET(DISPC_DIVISOR(channel), 23, 16);
  2308. cinfo->pck_div = REG_GET(DISPC_DIVISOR(channel), 7, 0);
  2309. cinfo->lck = fck / cinfo->lck_div;
  2310. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2311. return 0;
  2312. }
  2313. /* dispc.irq_lock has to be locked by the caller */
  2314. static void _omap_dispc_set_irqs(void)
  2315. {
  2316. u32 mask;
  2317. u32 old_mask;
  2318. int i;
  2319. struct omap_dispc_isr_data *isr_data;
  2320. mask = dispc.irq_error_mask;
  2321. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2322. isr_data = &dispc.registered_isr[i];
  2323. if (isr_data->isr == NULL)
  2324. continue;
  2325. mask |= isr_data->mask;
  2326. }
  2327. enable_clocks(1);
  2328. old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2329. /* clear the irqstatus for newly enabled irqs */
  2330. dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
  2331. dispc_write_reg(DISPC_IRQENABLE, mask);
  2332. enable_clocks(0);
  2333. }
  2334. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2335. {
  2336. int i;
  2337. int ret;
  2338. unsigned long flags;
  2339. struct omap_dispc_isr_data *isr_data;
  2340. if (isr == NULL)
  2341. return -EINVAL;
  2342. spin_lock_irqsave(&dispc.irq_lock, flags);
  2343. /* check for duplicate entry */
  2344. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2345. isr_data = &dispc.registered_isr[i];
  2346. if (isr_data->isr == isr && isr_data->arg == arg &&
  2347. isr_data->mask == mask) {
  2348. ret = -EINVAL;
  2349. goto err;
  2350. }
  2351. }
  2352. isr_data = NULL;
  2353. ret = -EBUSY;
  2354. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2355. isr_data = &dispc.registered_isr[i];
  2356. if (isr_data->isr != NULL)
  2357. continue;
  2358. isr_data->isr = isr;
  2359. isr_data->arg = arg;
  2360. isr_data->mask = mask;
  2361. ret = 0;
  2362. break;
  2363. }
  2364. _omap_dispc_set_irqs();
  2365. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2366. return 0;
  2367. err:
  2368. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2369. return ret;
  2370. }
  2371. EXPORT_SYMBOL(omap_dispc_register_isr);
  2372. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2373. {
  2374. int i;
  2375. unsigned long flags;
  2376. int ret = -EINVAL;
  2377. struct omap_dispc_isr_data *isr_data;
  2378. spin_lock_irqsave(&dispc.irq_lock, flags);
  2379. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2380. isr_data = &dispc.registered_isr[i];
  2381. if (isr_data->isr != isr || isr_data->arg != arg ||
  2382. isr_data->mask != mask)
  2383. continue;
  2384. /* found the correct isr */
  2385. isr_data->isr = NULL;
  2386. isr_data->arg = NULL;
  2387. isr_data->mask = 0;
  2388. ret = 0;
  2389. break;
  2390. }
  2391. if (ret == 0)
  2392. _omap_dispc_set_irqs();
  2393. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2394. return ret;
  2395. }
  2396. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2397. #ifdef DEBUG
  2398. static void print_irq_status(u32 status)
  2399. {
  2400. if ((status & dispc.irq_error_mask) == 0)
  2401. return;
  2402. printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
  2403. #define PIS(x) \
  2404. if (status & DISPC_IRQ_##x) \
  2405. printk(#x " ");
  2406. PIS(GFX_FIFO_UNDERFLOW);
  2407. PIS(OCP_ERR);
  2408. PIS(VID1_FIFO_UNDERFLOW);
  2409. PIS(VID2_FIFO_UNDERFLOW);
  2410. PIS(SYNC_LOST);
  2411. PIS(SYNC_LOST_DIGIT);
  2412. if (dss_has_feature(FEAT_MGR_LCD2))
  2413. PIS(SYNC_LOST2);
  2414. #undef PIS
  2415. printk("\n");
  2416. }
  2417. #endif
  2418. /* Called from dss.c. Note that we don't touch clocks here,
  2419. * but we presume they are on because we got an IRQ. However,
  2420. * an irq handler may turn the clocks off, so we may not have
  2421. * clock later in the function. */
  2422. static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
  2423. {
  2424. int i;
  2425. u32 irqstatus, irqenable;
  2426. u32 handledirqs = 0;
  2427. u32 unhandled_errors;
  2428. struct omap_dispc_isr_data *isr_data;
  2429. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  2430. spin_lock(&dispc.irq_lock);
  2431. irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
  2432. irqenable = dispc_read_reg(DISPC_IRQENABLE);
  2433. /* IRQ is not for us */
  2434. if (!(irqstatus & irqenable)) {
  2435. spin_unlock(&dispc.irq_lock);
  2436. return IRQ_NONE;
  2437. }
  2438. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2439. spin_lock(&dispc.irq_stats_lock);
  2440. dispc.irq_stats.irq_count++;
  2441. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  2442. spin_unlock(&dispc.irq_stats_lock);
  2443. #endif
  2444. #ifdef DEBUG
  2445. if (dss_debug)
  2446. print_irq_status(irqstatus);
  2447. #endif
  2448. /* Ack the interrupt. Do it here before clocks are possibly turned
  2449. * off */
  2450. dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
  2451. /* flush posted write */
  2452. dispc_read_reg(DISPC_IRQSTATUS);
  2453. /* make a copy and unlock, so that isrs can unregister
  2454. * themselves */
  2455. memcpy(registered_isr, dispc.registered_isr,
  2456. sizeof(registered_isr));
  2457. spin_unlock(&dispc.irq_lock);
  2458. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2459. isr_data = &registered_isr[i];
  2460. if (!isr_data->isr)
  2461. continue;
  2462. if (isr_data->mask & irqstatus) {
  2463. isr_data->isr(isr_data->arg, irqstatus);
  2464. handledirqs |= isr_data->mask;
  2465. }
  2466. }
  2467. spin_lock(&dispc.irq_lock);
  2468. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  2469. if (unhandled_errors) {
  2470. dispc.error_irqs |= unhandled_errors;
  2471. dispc.irq_error_mask &= ~unhandled_errors;
  2472. _omap_dispc_set_irqs();
  2473. schedule_work(&dispc.error_work);
  2474. }
  2475. spin_unlock(&dispc.irq_lock);
  2476. return IRQ_HANDLED;
  2477. }
  2478. static void dispc_error_worker(struct work_struct *work)
  2479. {
  2480. int i;
  2481. u32 errors;
  2482. unsigned long flags;
  2483. spin_lock_irqsave(&dispc.irq_lock, flags);
  2484. errors = dispc.error_irqs;
  2485. dispc.error_irqs = 0;
  2486. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2487. if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
  2488. DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
  2489. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2490. struct omap_overlay *ovl;
  2491. ovl = omap_dss_get_overlay(i);
  2492. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2493. continue;
  2494. if (ovl->id == 0) {
  2495. dispc_enable_plane(ovl->id, 0);
  2496. dispc_go(ovl->manager->id);
  2497. mdelay(50);
  2498. break;
  2499. }
  2500. }
  2501. }
  2502. if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
  2503. DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
  2504. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2505. struct omap_overlay *ovl;
  2506. ovl = omap_dss_get_overlay(i);
  2507. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2508. continue;
  2509. if (ovl->id == 1) {
  2510. dispc_enable_plane(ovl->id, 0);
  2511. dispc_go(ovl->manager->id);
  2512. mdelay(50);
  2513. break;
  2514. }
  2515. }
  2516. }
  2517. if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
  2518. DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
  2519. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2520. struct omap_overlay *ovl;
  2521. ovl = omap_dss_get_overlay(i);
  2522. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2523. continue;
  2524. if (ovl->id == 2) {
  2525. dispc_enable_plane(ovl->id, 0);
  2526. dispc_go(ovl->manager->id);
  2527. mdelay(50);
  2528. break;
  2529. }
  2530. }
  2531. }
  2532. if (errors & DISPC_IRQ_SYNC_LOST) {
  2533. struct omap_overlay_manager *manager = NULL;
  2534. bool enable = false;
  2535. DSSERR("SYNC_LOST, disabling LCD\n");
  2536. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2537. struct omap_overlay_manager *mgr;
  2538. mgr = omap_dss_get_overlay_manager(i);
  2539. if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
  2540. manager = mgr;
  2541. enable = mgr->device->state ==
  2542. OMAP_DSS_DISPLAY_ACTIVE;
  2543. mgr->device->driver->disable(mgr->device);
  2544. break;
  2545. }
  2546. }
  2547. if (manager) {
  2548. struct omap_dss_device *dssdev = manager->device;
  2549. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2550. struct omap_overlay *ovl;
  2551. ovl = omap_dss_get_overlay(i);
  2552. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2553. continue;
  2554. if (ovl->id != 0 && ovl->manager == manager)
  2555. dispc_enable_plane(ovl->id, 0);
  2556. }
  2557. dispc_go(manager->id);
  2558. mdelay(50);
  2559. if (enable)
  2560. dssdev->driver->enable(dssdev);
  2561. }
  2562. }
  2563. if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
  2564. struct omap_overlay_manager *manager = NULL;
  2565. bool enable = false;
  2566. DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
  2567. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2568. struct omap_overlay_manager *mgr;
  2569. mgr = omap_dss_get_overlay_manager(i);
  2570. if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
  2571. manager = mgr;
  2572. enable = mgr->device->state ==
  2573. OMAP_DSS_DISPLAY_ACTIVE;
  2574. mgr->device->driver->disable(mgr->device);
  2575. break;
  2576. }
  2577. }
  2578. if (manager) {
  2579. struct omap_dss_device *dssdev = manager->device;
  2580. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2581. struct omap_overlay *ovl;
  2582. ovl = omap_dss_get_overlay(i);
  2583. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2584. continue;
  2585. if (ovl->id != 0 && ovl->manager == manager)
  2586. dispc_enable_plane(ovl->id, 0);
  2587. }
  2588. dispc_go(manager->id);
  2589. mdelay(50);
  2590. if (enable)
  2591. dssdev->driver->enable(dssdev);
  2592. }
  2593. }
  2594. if (errors & DISPC_IRQ_SYNC_LOST2) {
  2595. struct omap_overlay_manager *manager = NULL;
  2596. bool enable = false;
  2597. DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
  2598. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2599. struct omap_overlay_manager *mgr;
  2600. mgr = omap_dss_get_overlay_manager(i);
  2601. if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
  2602. manager = mgr;
  2603. enable = mgr->device->state ==
  2604. OMAP_DSS_DISPLAY_ACTIVE;
  2605. mgr->device->driver->disable(mgr->device);
  2606. break;
  2607. }
  2608. }
  2609. if (manager) {
  2610. struct omap_dss_device *dssdev = manager->device;
  2611. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2612. struct omap_overlay *ovl;
  2613. ovl = omap_dss_get_overlay(i);
  2614. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2615. continue;
  2616. if (ovl->id != 0 && ovl->manager == manager)
  2617. dispc_enable_plane(ovl->id, 0);
  2618. }
  2619. dispc_go(manager->id);
  2620. mdelay(50);
  2621. if (enable)
  2622. dssdev->driver->enable(dssdev);
  2623. }
  2624. }
  2625. if (errors & DISPC_IRQ_OCP_ERR) {
  2626. DSSERR("OCP_ERR\n");
  2627. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2628. struct omap_overlay_manager *mgr;
  2629. mgr = omap_dss_get_overlay_manager(i);
  2630. if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
  2631. mgr->device->driver->disable(mgr->device);
  2632. }
  2633. }
  2634. spin_lock_irqsave(&dispc.irq_lock, flags);
  2635. dispc.irq_error_mask |= errors;
  2636. _omap_dispc_set_irqs();
  2637. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2638. }
  2639. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  2640. {
  2641. void dispc_irq_wait_handler(void *data, u32 mask)
  2642. {
  2643. complete((struct completion *)data);
  2644. }
  2645. int r;
  2646. DECLARE_COMPLETION_ONSTACK(completion);
  2647. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2648. irqmask);
  2649. if (r)
  2650. return r;
  2651. timeout = wait_for_completion_timeout(&completion, timeout);
  2652. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2653. if (timeout == 0)
  2654. return -ETIMEDOUT;
  2655. if (timeout == -ERESTARTSYS)
  2656. return -ERESTARTSYS;
  2657. return 0;
  2658. }
  2659. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  2660. unsigned long timeout)
  2661. {
  2662. void dispc_irq_wait_handler(void *data, u32 mask)
  2663. {
  2664. complete((struct completion *)data);
  2665. }
  2666. int r;
  2667. DECLARE_COMPLETION_ONSTACK(completion);
  2668. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2669. irqmask);
  2670. if (r)
  2671. return r;
  2672. timeout = wait_for_completion_interruptible_timeout(&completion,
  2673. timeout);
  2674. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2675. if (timeout == 0)
  2676. return -ETIMEDOUT;
  2677. if (timeout == -ERESTARTSYS)
  2678. return -ERESTARTSYS;
  2679. return 0;
  2680. }
  2681. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2682. void dispc_fake_vsync_irq(void)
  2683. {
  2684. u32 irqstatus = DISPC_IRQ_VSYNC;
  2685. int i;
  2686. WARN_ON(!in_interrupt());
  2687. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2688. struct omap_dispc_isr_data *isr_data;
  2689. isr_data = &dispc.registered_isr[i];
  2690. if (!isr_data->isr)
  2691. continue;
  2692. if (isr_data->mask & irqstatus)
  2693. isr_data->isr(isr_data->arg, irqstatus);
  2694. }
  2695. }
  2696. #endif
  2697. static void _omap_dispc_initialize_irq(void)
  2698. {
  2699. unsigned long flags;
  2700. spin_lock_irqsave(&dispc.irq_lock, flags);
  2701. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  2702. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  2703. if (dss_has_feature(FEAT_MGR_LCD2))
  2704. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  2705. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  2706. * so clear it */
  2707. dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
  2708. _omap_dispc_set_irqs();
  2709. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2710. }
  2711. void dispc_enable_sidle(void)
  2712. {
  2713. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2714. }
  2715. void dispc_disable_sidle(void)
  2716. {
  2717. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2718. }
  2719. static void _omap_dispc_initial_config(void)
  2720. {
  2721. u32 l;
  2722. l = dispc_read_reg(DISPC_SYSCONFIG);
  2723. l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
  2724. l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
  2725. l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
  2726. l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
  2727. dispc_write_reg(DISPC_SYSCONFIG, l);
  2728. /* FUNCGATED */
  2729. if (dss_has_feature(FEAT_FUNCGATED))
  2730. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2731. /* L3 firewall setting: enable access to OCM RAM */
  2732. /* XXX this should be somewhere in plat-omap */
  2733. if (cpu_is_omap24xx())
  2734. __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
  2735. _dispc_setup_color_conv_coef();
  2736. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2737. dispc_read_plane_fifo_sizes();
  2738. }
  2739. int dispc_enable_plane(enum omap_plane plane, bool enable)
  2740. {
  2741. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2742. enable_clocks(1);
  2743. _dispc_enable_plane(plane, enable);
  2744. enable_clocks(0);
  2745. return 0;
  2746. }
  2747. int dispc_setup_plane(enum omap_plane plane,
  2748. u32 paddr, u16 screen_width,
  2749. u16 pos_x, u16 pos_y,
  2750. u16 width, u16 height,
  2751. u16 out_width, u16 out_height,
  2752. enum omap_color_mode color_mode,
  2753. bool ilace,
  2754. enum omap_dss_rotation_type rotation_type,
  2755. u8 rotation, bool mirror, u8 global_alpha,
  2756. u8 pre_mult_alpha, enum omap_channel channel)
  2757. {
  2758. int r = 0;
  2759. DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d,%d, %dx%d -> "
  2760. "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
  2761. plane, paddr, screen_width, pos_x, pos_y,
  2762. width, height,
  2763. out_width, out_height,
  2764. ilace, color_mode,
  2765. rotation, mirror, channel);
  2766. enable_clocks(1);
  2767. r = _dispc_setup_plane(plane,
  2768. paddr, screen_width,
  2769. pos_x, pos_y,
  2770. width, height,
  2771. out_width, out_height,
  2772. color_mode, ilace,
  2773. rotation_type,
  2774. rotation, mirror,
  2775. global_alpha,
  2776. pre_mult_alpha, channel);
  2777. enable_clocks(0);
  2778. return r;
  2779. }
  2780. /* DISPC HW IP initialisation */
  2781. static int omap_dispchw_probe(struct platform_device *pdev)
  2782. {
  2783. u32 rev;
  2784. int r = 0;
  2785. struct resource *dispc_mem;
  2786. dispc.pdev = pdev;
  2787. spin_lock_init(&dispc.irq_lock);
  2788. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2789. spin_lock_init(&dispc.irq_stats_lock);
  2790. dispc.irq_stats.last_reset = jiffies;
  2791. #endif
  2792. INIT_WORK(&dispc.error_work, dispc_error_worker);
  2793. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  2794. if (!dispc_mem) {
  2795. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  2796. r = -EINVAL;
  2797. goto fail0;
  2798. }
  2799. dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
  2800. if (!dispc.base) {
  2801. DSSERR("can't ioremap DISPC\n");
  2802. r = -ENOMEM;
  2803. goto fail0;
  2804. }
  2805. dispc.irq = platform_get_irq(dispc.pdev, 0);
  2806. if (dispc.irq < 0) {
  2807. DSSERR("platform_get_irq failed\n");
  2808. r = -ENODEV;
  2809. goto fail1;
  2810. }
  2811. r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
  2812. "OMAP DISPC", dispc.pdev);
  2813. if (r < 0) {
  2814. DSSERR("request_irq failed\n");
  2815. goto fail1;
  2816. }
  2817. enable_clocks(1);
  2818. _omap_dispc_initial_config();
  2819. _omap_dispc_initialize_irq();
  2820. dispc_save_context();
  2821. rev = dispc_read_reg(DISPC_REVISION);
  2822. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  2823. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  2824. enable_clocks(0);
  2825. return 0;
  2826. fail1:
  2827. iounmap(dispc.base);
  2828. fail0:
  2829. return r;
  2830. }
  2831. static int omap_dispchw_remove(struct platform_device *pdev)
  2832. {
  2833. free_irq(dispc.irq, dispc.pdev);
  2834. iounmap(dispc.base);
  2835. return 0;
  2836. }
  2837. static struct platform_driver omap_dispchw_driver = {
  2838. .probe = omap_dispchw_probe,
  2839. .remove = omap_dispchw_remove,
  2840. .driver = {
  2841. .name = "omapdss_dispc",
  2842. .owner = THIS_MODULE,
  2843. },
  2844. };
  2845. int dispc_init_platform_driver(void)
  2846. {
  2847. return platform_driver_register(&omap_dispchw_driver);
  2848. }
  2849. void dispc_uninit_platform_driver(void)
  2850. {
  2851. return platform_driver_unregister(&omap_dispchw_driver);
  2852. }