nvc0_graph.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906
  1. /*
  2. * Copyright 2010 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <linux/firmware.h>
  25. #include "drmP.h"
  26. #include "nouveau_drv.h"
  27. #include "nouveau_mm.h"
  28. #include "nvc0_graph.h"
  29. #include "nvc0_grhub.fuc.h"
  30. #include "nvc0_grgpc.fuc.h"
  31. static void
  32. nvc0_graph_ctxctl_debug_unit(struct drm_device *dev, u32 base)
  33. {
  34. NV_INFO(dev, "PGRAPH: %06x - done 0x%08x\n", base,
  35. nv_rd32(dev, base + 0x400));
  36. NV_INFO(dev, "PGRAPH: %06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
  37. nv_rd32(dev, base + 0x800), nv_rd32(dev, base + 0x804),
  38. nv_rd32(dev, base + 0x808), nv_rd32(dev, base + 0x80c));
  39. NV_INFO(dev, "PGRAPH: %06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
  40. nv_rd32(dev, base + 0x810), nv_rd32(dev, base + 0x814),
  41. nv_rd32(dev, base + 0x818), nv_rd32(dev, base + 0x81c));
  42. }
  43. static void
  44. nvc0_graph_ctxctl_debug(struct drm_device *dev)
  45. {
  46. u32 gpcnr = nv_rd32(dev, 0x409604) & 0xffff;
  47. u32 gpc;
  48. nvc0_graph_ctxctl_debug_unit(dev, 0x409000);
  49. for (gpc = 0; gpc < gpcnr; gpc++)
  50. nvc0_graph_ctxctl_debug_unit(dev, 0x502000 + (gpc * 0x8000));
  51. }
  52. static int
  53. nvc0_graph_load_context(struct nouveau_channel *chan)
  54. {
  55. struct drm_device *dev = chan->dev;
  56. nv_wr32(dev, 0x409840, 0x00000030);
  57. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  58. nv_wr32(dev, 0x409504, 0x00000003);
  59. if (!nv_wait(dev, 0x409800, 0x00000010, 0x00000010))
  60. NV_ERROR(dev, "PGRAPH: load_ctx timeout\n");
  61. return 0;
  62. }
  63. static int
  64. nvc0_graph_unload_context_to(struct drm_device *dev, u64 chan)
  65. {
  66. nv_wr32(dev, 0x409840, 0x00000003);
  67. nv_wr32(dev, 0x409500, 0x80000000 | chan >> 12);
  68. nv_wr32(dev, 0x409504, 0x00000009);
  69. if (!nv_wait(dev, 0x409800, 0x00000001, 0x00000000)) {
  70. NV_ERROR(dev, "PGRAPH: unload_ctx timeout\n");
  71. return -EBUSY;
  72. }
  73. return 0;
  74. }
  75. static int
  76. nvc0_graph_construct_context(struct nouveau_channel *chan)
  77. {
  78. struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
  79. struct nvc0_graph_priv *priv = nv_engine(chan->dev, NVOBJ_ENGINE_GR);
  80. struct nvc0_graph_chan *grch = chan->engctx[NVOBJ_ENGINE_GR];
  81. struct drm_device *dev = chan->dev;
  82. int ret, i;
  83. u32 *ctx;
  84. ctx = kmalloc(priv->grctx_size, GFP_KERNEL);
  85. if (!ctx)
  86. return -ENOMEM;
  87. if (!nouveau_ctxfw) {
  88. nv_wr32(dev, 0x409840, 0x80000000);
  89. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  90. nv_wr32(dev, 0x409504, 0x00000001);
  91. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  92. NV_ERROR(dev, "PGRAPH: HUB_SET_CHAN timeout\n");
  93. nvc0_graph_ctxctl_debug(dev);
  94. return -EBUSY;
  95. }
  96. } else {
  97. nvc0_graph_load_context(chan);
  98. nv_wo32(grch->grctx, 0x1c, 1);
  99. nv_wo32(grch->grctx, 0x20, 0);
  100. nv_wo32(grch->grctx, 0x28, 0);
  101. nv_wo32(grch->grctx, 0x2c, 0);
  102. dev_priv->engine.instmem.flush(dev);
  103. }
  104. ret = nvc0_grctx_generate(chan);
  105. if (ret) {
  106. kfree(ctx);
  107. return ret;
  108. }
  109. if (!nouveau_ctxfw) {
  110. nv_wr32(dev, 0x409840, 0x80000000);
  111. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  112. nv_wr32(dev, 0x409504, 0x00000002);
  113. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  114. NV_ERROR(dev, "PGRAPH: HUB_CTX_SAVE timeout\n");
  115. nvc0_graph_ctxctl_debug(dev);
  116. return -EBUSY;
  117. }
  118. } else {
  119. ret = nvc0_graph_unload_context_to(dev, chan->ramin->vinst);
  120. if (ret) {
  121. kfree(ctx);
  122. return ret;
  123. }
  124. }
  125. for (i = 0; i < priv->grctx_size; i += 4)
  126. ctx[i / 4] = nv_ro32(grch->grctx, i);
  127. priv->grctx_vals = ctx;
  128. return 0;
  129. }
  130. static int
  131. nvc0_graph_create_context_mmio_list(struct nouveau_channel *chan)
  132. {
  133. struct nvc0_graph_priv *priv = nv_engine(chan->dev, NVOBJ_ENGINE_GR);
  134. struct nvc0_graph_chan *grch = chan->engctx[NVOBJ_ENGINE_GR];
  135. struct drm_device *dev = chan->dev;
  136. int i = 0, gpc, tp, ret;
  137. u32 magic;
  138. ret = nouveau_gpuobj_new(dev, NULL, 0x2000, 256, NVOBJ_FLAG_VM,
  139. &grch->unk408004);
  140. if (ret)
  141. return ret;
  142. ret = nouveau_gpuobj_new(dev, NULL, 0x8000, 256, NVOBJ_FLAG_VM,
  143. &grch->unk40800c);
  144. if (ret)
  145. return ret;
  146. ret = nouveau_gpuobj_new(dev, NULL, 384 * 1024, 4096,
  147. NVOBJ_FLAG_VM | NVOBJ_FLAG_VM_USER,
  148. &grch->unk418810);
  149. if (ret)
  150. return ret;
  151. ret = nouveau_gpuobj_new(dev, NULL, 0x1000, 0, NVOBJ_FLAG_VM,
  152. &grch->mmio);
  153. if (ret)
  154. return ret;
  155. nv_wo32(grch->mmio, i++ * 4, 0x00408004);
  156. nv_wo32(grch->mmio, i++ * 4, grch->unk408004->linst >> 8);
  157. nv_wo32(grch->mmio, i++ * 4, 0x00408008);
  158. nv_wo32(grch->mmio, i++ * 4, 0x80000018);
  159. nv_wo32(grch->mmio, i++ * 4, 0x0040800c);
  160. nv_wo32(grch->mmio, i++ * 4, grch->unk40800c->linst >> 8);
  161. nv_wo32(grch->mmio, i++ * 4, 0x00408010);
  162. nv_wo32(grch->mmio, i++ * 4, 0x80000000);
  163. nv_wo32(grch->mmio, i++ * 4, 0x00418810);
  164. nv_wo32(grch->mmio, i++ * 4, 0x80000000 | grch->unk418810->linst >> 12);
  165. nv_wo32(grch->mmio, i++ * 4, 0x00419848);
  166. nv_wo32(grch->mmio, i++ * 4, 0x10000000 | grch->unk418810->linst >> 12);
  167. nv_wo32(grch->mmio, i++ * 4, 0x00419004);
  168. nv_wo32(grch->mmio, i++ * 4, grch->unk40800c->linst >> 8);
  169. nv_wo32(grch->mmio, i++ * 4, 0x00419008);
  170. nv_wo32(grch->mmio, i++ * 4, 0x00000000);
  171. nv_wo32(grch->mmio, i++ * 4, 0x00418808);
  172. nv_wo32(grch->mmio, i++ * 4, grch->unk408004->linst >> 8);
  173. nv_wo32(grch->mmio, i++ * 4, 0x0041880c);
  174. nv_wo32(grch->mmio, i++ * 4, 0x80000018);
  175. magic = 0x02180000;
  176. nv_wo32(grch->mmio, i++ * 4, 0x00405830);
  177. nv_wo32(grch->mmio, i++ * 4, magic);
  178. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  179. for (tp = 0; tp < priv->tp_nr[gpc]; tp++, magic += 0x0324) {
  180. u32 reg = 0x504520 + (gpc * 0x8000) + (tp * 0x0800);
  181. nv_wo32(grch->mmio, i++ * 4, reg);
  182. nv_wo32(grch->mmio, i++ * 4, magic);
  183. }
  184. }
  185. grch->mmio_nr = i / 2;
  186. return 0;
  187. }
  188. static int
  189. nvc0_graph_context_new(struct nouveau_channel *chan, int engine)
  190. {
  191. struct drm_device *dev = chan->dev;
  192. struct drm_nouveau_private *dev_priv = dev->dev_private;
  193. struct nouveau_instmem_engine *pinstmem = &dev_priv->engine.instmem;
  194. struct nvc0_graph_priv *priv = nv_engine(dev, engine);
  195. struct nvc0_graph_chan *grch;
  196. struct nouveau_gpuobj *grctx;
  197. int ret, i;
  198. grch = kzalloc(sizeof(*grch), GFP_KERNEL);
  199. if (!grch)
  200. return -ENOMEM;
  201. chan->engctx[NVOBJ_ENGINE_GR] = grch;
  202. ret = nouveau_gpuobj_new(dev, NULL, priv->grctx_size, 256,
  203. NVOBJ_FLAG_VM | NVOBJ_FLAG_ZERO_ALLOC,
  204. &grch->grctx);
  205. if (ret)
  206. goto error;
  207. grctx = grch->grctx;
  208. ret = nvc0_graph_create_context_mmio_list(chan);
  209. if (ret)
  210. goto error;
  211. nv_wo32(chan->ramin, 0x0210, lower_32_bits(grctx->linst) | 4);
  212. nv_wo32(chan->ramin, 0x0214, upper_32_bits(grctx->linst));
  213. pinstmem->flush(dev);
  214. if (!priv->grctx_vals) {
  215. ret = nvc0_graph_construct_context(chan);
  216. if (ret)
  217. goto error;
  218. }
  219. for (i = 0; i < priv->grctx_size; i += 4)
  220. nv_wo32(grctx, i, priv->grctx_vals[i / 4]);
  221. if (!nouveau_ctxfw) {
  222. nv_wo32(grctx, 0x00, grch->mmio_nr);
  223. nv_wo32(grctx, 0x04, grch->mmio->linst >> 8);
  224. } else {
  225. nv_wo32(grctx, 0xf4, 0);
  226. nv_wo32(grctx, 0xf8, 0);
  227. nv_wo32(grctx, 0x10, grch->mmio_nr);
  228. nv_wo32(grctx, 0x14, lower_32_bits(grch->mmio->linst));
  229. nv_wo32(grctx, 0x18, upper_32_bits(grch->mmio->linst));
  230. nv_wo32(grctx, 0x1c, 1);
  231. nv_wo32(grctx, 0x20, 0);
  232. nv_wo32(grctx, 0x28, 0);
  233. nv_wo32(grctx, 0x2c, 0);
  234. }
  235. pinstmem->flush(dev);
  236. return 0;
  237. error:
  238. priv->base.context_del(chan, engine);
  239. return ret;
  240. }
  241. static void
  242. nvc0_graph_context_del(struct nouveau_channel *chan, int engine)
  243. {
  244. struct nvc0_graph_chan *grch = chan->engctx[engine];
  245. nouveau_gpuobj_ref(NULL, &grch->mmio);
  246. nouveau_gpuobj_ref(NULL, &grch->unk418810);
  247. nouveau_gpuobj_ref(NULL, &grch->unk40800c);
  248. nouveau_gpuobj_ref(NULL, &grch->unk408004);
  249. nouveau_gpuobj_ref(NULL, &grch->grctx);
  250. chan->engctx[engine] = NULL;
  251. }
  252. static int
  253. nvc0_graph_object_new(struct nouveau_channel *chan, int engine,
  254. u32 handle, u16 class)
  255. {
  256. return 0;
  257. }
  258. static int
  259. nvc0_graph_fini(struct drm_device *dev, int engine)
  260. {
  261. return 0;
  262. }
  263. static int
  264. nvc0_graph_mthd_page_flip(struct nouveau_channel *chan,
  265. u32 class, u32 mthd, u32 data)
  266. {
  267. nouveau_finish_page_flip(chan, NULL);
  268. return 0;
  269. }
  270. static void
  271. nvc0_graph_init_obj418880(struct drm_device *dev)
  272. {
  273. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  274. int i;
  275. nv_wr32(dev, GPC_BCAST(0x0880), 0x00000000);
  276. nv_wr32(dev, GPC_BCAST(0x08a4), 0x00000000);
  277. for (i = 0; i < 4; i++)
  278. nv_wr32(dev, GPC_BCAST(0x0888) + (i * 4), 0x00000000);
  279. nv_wr32(dev, GPC_BCAST(0x08b4), priv->unk4188b4->vinst >> 8);
  280. nv_wr32(dev, GPC_BCAST(0x08b8), priv->unk4188b8->vinst >> 8);
  281. }
  282. static void
  283. nvc0_graph_init_regs(struct drm_device *dev)
  284. {
  285. nv_wr32(dev, 0x400080, 0x003083c2);
  286. nv_wr32(dev, 0x400088, 0x00006fe7);
  287. nv_wr32(dev, 0x40008c, 0x00000000);
  288. nv_wr32(dev, 0x400090, 0x00000030);
  289. nv_wr32(dev, 0x40013c, 0x013901f7);
  290. nv_wr32(dev, 0x400140, 0x00000100);
  291. nv_wr32(dev, 0x400144, 0x00000000);
  292. nv_wr32(dev, 0x400148, 0x00000110);
  293. nv_wr32(dev, 0x400138, 0x00000000);
  294. nv_wr32(dev, 0x400130, 0x00000000);
  295. nv_wr32(dev, 0x400134, 0x00000000);
  296. nv_wr32(dev, 0x400124, 0x00000002);
  297. }
  298. static void
  299. nvc0_graph_init_gpc_0(struct drm_device *dev)
  300. {
  301. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  302. const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, priv->tp_total);
  303. u32 data[TP_MAX / 8];
  304. u8 tpnr[GPC_MAX];
  305. int i, gpc, tpc;
  306. /*
  307. * TP ROP UNKVAL(magic_not_rop_nr)
  308. * 450: 4/0/0/0 2 3
  309. * 460: 3/4/0/0 4 1
  310. * 465: 3/4/4/0 4 7
  311. * 470: 3/3/4/4 5 5
  312. * 480: 3/4/4/4 6 6
  313. */
  314. memset(data, 0x00, sizeof(data));
  315. memcpy(tpnr, priv->tp_nr, sizeof(priv->tp_nr));
  316. for (i = 0, gpc = -1; i < priv->tp_total; i++) {
  317. do {
  318. gpc = (gpc + 1) % priv->gpc_nr;
  319. } while (!tpnr[gpc]);
  320. tpc = priv->tp_nr[gpc] - tpnr[gpc]--;
  321. data[i / 8] |= tpc << ((i % 8) * 4);
  322. }
  323. nv_wr32(dev, GPC_BCAST(0x0980), data[0]);
  324. nv_wr32(dev, GPC_BCAST(0x0984), data[1]);
  325. nv_wr32(dev, GPC_BCAST(0x0988), data[2]);
  326. nv_wr32(dev, GPC_BCAST(0x098c), data[3]);
  327. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  328. nv_wr32(dev, GPC_UNIT(gpc, 0x0914), priv->magic_not_rop_nr << 8 |
  329. priv->tp_nr[gpc]);
  330. nv_wr32(dev, GPC_UNIT(gpc, 0x0910), 0x00040000 | priv->tp_total);
  331. nv_wr32(dev, GPC_UNIT(gpc, 0x0918), magicgpc918);
  332. }
  333. nv_wr32(dev, GPC_BCAST(0x1bd4), magicgpc918);
  334. nv_wr32(dev, GPC_BCAST(0x08ac), priv->rop_nr);
  335. }
  336. static void
  337. nvc0_graph_init_units(struct drm_device *dev)
  338. {
  339. nv_wr32(dev, 0x409c24, 0x000f0000);
  340. nv_wr32(dev, 0x404000, 0xc0000000); /* DISPATCH */
  341. nv_wr32(dev, 0x404600, 0xc0000000); /* M2MF */
  342. nv_wr32(dev, 0x408030, 0xc0000000);
  343. nv_wr32(dev, 0x40601c, 0xc0000000);
  344. nv_wr32(dev, 0x404490, 0xc0000000); /* MACRO */
  345. nv_wr32(dev, 0x406018, 0xc0000000);
  346. nv_wr32(dev, 0x405840, 0xc0000000);
  347. nv_wr32(dev, 0x405844, 0x00ffffff);
  348. nv_mask(dev, 0x419cc0, 0x00000008, 0x00000008);
  349. nv_mask(dev, 0x419eb4, 0x00001000, 0x00001000);
  350. }
  351. static void
  352. nvc0_graph_init_gpc_1(struct drm_device *dev)
  353. {
  354. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  355. int gpc, tp;
  356. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  357. nv_wr32(dev, GPC_UNIT(gpc, 0x0420), 0xc0000000);
  358. nv_wr32(dev, GPC_UNIT(gpc, 0x0900), 0xc0000000);
  359. nv_wr32(dev, GPC_UNIT(gpc, 0x1028), 0xc0000000);
  360. nv_wr32(dev, GPC_UNIT(gpc, 0x0824), 0xc0000000);
  361. for (tp = 0; tp < priv->tp_nr[gpc]; tp++) {
  362. nv_wr32(dev, TP_UNIT(gpc, tp, 0x508), 0xffffffff);
  363. nv_wr32(dev, TP_UNIT(gpc, tp, 0x50c), 0xffffffff);
  364. nv_wr32(dev, TP_UNIT(gpc, tp, 0x224), 0xc0000000);
  365. nv_wr32(dev, TP_UNIT(gpc, tp, 0x48c), 0xc0000000);
  366. nv_wr32(dev, TP_UNIT(gpc, tp, 0x084), 0xc0000000);
  367. nv_wr32(dev, TP_UNIT(gpc, tp, 0x644), 0x001ffffe);
  368. nv_wr32(dev, TP_UNIT(gpc, tp, 0x64c), 0x0000000f);
  369. }
  370. nv_wr32(dev, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
  371. nv_wr32(dev, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
  372. }
  373. }
  374. static void
  375. nvc0_graph_init_rop(struct drm_device *dev)
  376. {
  377. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  378. int rop;
  379. for (rop = 0; rop < priv->rop_nr; rop++) {
  380. nv_wr32(dev, ROP_UNIT(rop, 0x144), 0xc0000000);
  381. nv_wr32(dev, ROP_UNIT(rop, 0x070), 0xc0000000);
  382. nv_wr32(dev, ROP_UNIT(rop, 0x204), 0xffffffff);
  383. nv_wr32(dev, ROP_UNIT(rop, 0x208), 0xffffffff);
  384. }
  385. }
  386. static void
  387. nvc0_graph_init_fuc(struct drm_device *dev, u32 fuc_base,
  388. struct nvc0_graph_fuc *code, struct nvc0_graph_fuc *data)
  389. {
  390. int i;
  391. nv_wr32(dev, fuc_base + 0x01c0, 0x01000000);
  392. for (i = 0; i < data->size / 4; i++)
  393. nv_wr32(dev, fuc_base + 0x01c4, data->data[i]);
  394. nv_wr32(dev, fuc_base + 0x0180, 0x01000000);
  395. for (i = 0; i < code->size / 4; i++) {
  396. if ((i & 0x3f) == 0)
  397. nv_wr32(dev, fuc_base + 0x0188, i >> 6);
  398. nv_wr32(dev, fuc_base + 0x0184, code->data[i]);
  399. }
  400. }
  401. static int
  402. nvc0_graph_init_ctxctl(struct drm_device *dev)
  403. {
  404. struct drm_nouveau_private *dev_priv = dev->dev_private;
  405. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  406. u32 r000260;
  407. int i;
  408. if (!nouveau_ctxfw) {
  409. /* load HUB microcode */
  410. r000260 = nv_mask(dev, 0x000260, 0x00000001, 0x00000000);
  411. nv_wr32(dev, 0x4091c0, 0x01000000);
  412. for (i = 0; i < sizeof(nvc0_grhub_data) / 4; i++)
  413. nv_wr32(dev, 0x4091c4, nvc0_grhub_data[i]);
  414. nv_wr32(dev, 0x409180, 0x01000000);
  415. for (i = 0; i < sizeof(nvc0_grhub_code) / 4; i++) {
  416. if ((i & 0x3f) == 0)
  417. nv_wr32(dev, 0x409188, i >> 6);
  418. nv_wr32(dev, 0x409184, nvc0_grhub_code[i]);
  419. }
  420. /* load GPC microcode */
  421. nv_wr32(dev, 0x41a1c0, 0x01000000);
  422. for (i = 0; i < sizeof(nvc0_grgpc_data) / 4; i++)
  423. nv_wr32(dev, 0x41a1c4, nvc0_grgpc_data[i]);
  424. nv_wr32(dev, 0x41a180, 0x01000000);
  425. for (i = 0; i < sizeof(nvc0_grgpc_code) / 4; i++) {
  426. if ((i & 0x3f) == 0)
  427. nv_wr32(dev, 0x41a188, i >> 6);
  428. nv_wr32(dev, 0x41a184, nvc0_grgpc_code[i]);
  429. }
  430. nv_wr32(dev, 0x000260, r000260);
  431. /* start HUB ucode running, it'll init the GPCs */
  432. nv_wr32(dev, 0x409800, dev_priv->chipset);
  433. nv_wr32(dev, 0x40910c, 0x00000000);
  434. nv_wr32(dev, 0x409100, 0x00000002);
  435. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  436. NV_ERROR(dev, "PGRAPH: HUB_INIT timed out\n");
  437. nvc0_graph_ctxctl_debug(dev);
  438. return -EBUSY;
  439. }
  440. priv->grctx_size = nv_rd32(dev, 0x409804);
  441. return 0;
  442. }
  443. /* load fuc microcode */
  444. r000260 = nv_mask(dev, 0x000260, 0x00000001, 0x00000000);
  445. nvc0_graph_init_fuc(dev, 0x409000, &priv->fuc409c, &priv->fuc409d);
  446. nvc0_graph_init_fuc(dev, 0x41a000, &priv->fuc41ac, &priv->fuc41ad);
  447. nv_wr32(dev, 0x000260, r000260);
  448. /* start both of them running */
  449. nv_wr32(dev, 0x409840, 0xffffffff);
  450. nv_wr32(dev, 0x41a10c, 0x00000000);
  451. nv_wr32(dev, 0x40910c, 0x00000000);
  452. nv_wr32(dev, 0x41a100, 0x00000002);
  453. nv_wr32(dev, 0x409100, 0x00000002);
  454. if (!nv_wait(dev, 0x409800, 0x00000001, 0x00000001))
  455. NV_INFO(dev, "0x409800 wait failed\n");
  456. nv_wr32(dev, 0x409840, 0xffffffff);
  457. nv_wr32(dev, 0x409500, 0x7fffffff);
  458. nv_wr32(dev, 0x409504, 0x00000021);
  459. nv_wr32(dev, 0x409840, 0xffffffff);
  460. nv_wr32(dev, 0x409500, 0x00000000);
  461. nv_wr32(dev, 0x409504, 0x00000010);
  462. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  463. NV_ERROR(dev, "fuc09 req 0x10 timeout\n");
  464. return -EBUSY;
  465. }
  466. priv->grctx_size = nv_rd32(dev, 0x409800);
  467. nv_wr32(dev, 0x409840, 0xffffffff);
  468. nv_wr32(dev, 0x409500, 0x00000000);
  469. nv_wr32(dev, 0x409504, 0x00000016);
  470. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  471. NV_ERROR(dev, "fuc09 req 0x16 timeout\n");
  472. return -EBUSY;
  473. }
  474. nv_wr32(dev, 0x409840, 0xffffffff);
  475. nv_wr32(dev, 0x409500, 0x00000000);
  476. nv_wr32(dev, 0x409504, 0x00000025);
  477. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  478. NV_ERROR(dev, "fuc09 req 0x25 timeout\n");
  479. return -EBUSY;
  480. }
  481. return 0;
  482. }
  483. static int
  484. nvc0_graph_init(struct drm_device *dev, int engine)
  485. {
  486. int ret;
  487. nv_mask(dev, 0x000200, 0x18001000, 0x00000000);
  488. nv_mask(dev, 0x000200, 0x18001000, 0x18001000);
  489. nvc0_graph_init_obj418880(dev);
  490. nvc0_graph_init_regs(dev);
  491. /*nvc0_graph_init_unitplemented_magics(dev);*/
  492. nvc0_graph_init_gpc_0(dev);
  493. /*nvc0_graph_init_unitplemented_c242(dev);*/
  494. nv_wr32(dev, 0x400500, 0x00010001);
  495. nv_wr32(dev, 0x400100, 0xffffffff);
  496. nv_wr32(dev, 0x40013c, 0xffffffff);
  497. nvc0_graph_init_units(dev);
  498. nvc0_graph_init_gpc_1(dev);
  499. nvc0_graph_init_rop(dev);
  500. nv_wr32(dev, 0x400108, 0xffffffff);
  501. nv_wr32(dev, 0x400138, 0xffffffff);
  502. nv_wr32(dev, 0x400118, 0xffffffff);
  503. nv_wr32(dev, 0x400130, 0xffffffff);
  504. nv_wr32(dev, 0x40011c, 0xffffffff);
  505. nv_wr32(dev, 0x400134, 0xffffffff);
  506. nv_wr32(dev, 0x400054, 0x34ce3464);
  507. ret = nvc0_graph_init_ctxctl(dev);
  508. if (ret)
  509. return ret;
  510. return 0;
  511. }
  512. int
  513. nvc0_graph_isr_chid(struct drm_device *dev, u64 inst)
  514. {
  515. struct drm_nouveau_private *dev_priv = dev->dev_private;
  516. struct nouveau_channel *chan;
  517. unsigned long flags;
  518. int i;
  519. spin_lock_irqsave(&dev_priv->channels.lock, flags);
  520. for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
  521. chan = dev_priv->channels.ptr[i];
  522. if (!chan || !chan->ramin)
  523. continue;
  524. if (inst == chan->ramin->vinst)
  525. break;
  526. }
  527. spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
  528. return i;
  529. }
  530. static void
  531. nvc0_graph_ctxctl_isr(struct drm_device *dev)
  532. {
  533. u32 ustat = nv_rd32(dev, 0x409c18);
  534. if (ustat & 0x00000001)
  535. NV_INFO(dev, "PGRAPH: CTXCTRL ucode error\n");
  536. if (ustat & 0x00080000)
  537. NV_INFO(dev, "PGRAPH: CTXCTRL watchdog timeout\n");
  538. if (ustat & ~0x00080001)
  539. NV_INFO(dev, "PGRAPH: CTXCTRL 0x%08x\n", ustat);
  540. nvc0_graph_ctxctl_debug(dev);
  541. nv_wr32(dev, 0x409c20, ustat);
  542. }
  543. static void
  544. nvc0_graph_isr(struct drm_device *dev)
  545. {
  546. u64 inst = (u64)(nv_rd32(dev, 0x409b00) & 0x0fffffff) << 12;
  547. u32 chid = nvc0_graph_isr_chid(dev, inst);
  548. u32 stat = nv_rd32(dev, 0x400100);
  549. u32 addr = nv_rd32(dev, 0x400704);
  550. u32 mthd = (addr & 0x00003ffc);
  551. u32 subc = (addr & 0x00070000) >> 16;
  552. u32 data = nv_rd32(dev, 0x400708);
  553. u32 code = nv_rd32(dev, 0x400110);
  554. u32 class = nv_rd32(dev, 0x404200 + (subc * 4));
  555. if (stat & 0x00000010) {
  556. if (nouveau_gpuobj_mthd_call2(dev, chid, class, mthd, data)) {
  557. NV_INFO(dev, "PGRAPH: ILLEGAL_MTHD ch %d [0x%010llx] "
  558. "subc %d class 0x%04x mthd 0x%04x "
  559. "data 0x%08x\n",
  560. chid, inst, subc, class, mthd, data);
  561. }
  562. nv_wr32(dev, 0x400100, 0x00000010);
  563. stat &= ~0x00000010;
  564. }
  565. if (stat & 0x00000020) {
  566. NV_INFO(dev, "PGRAPH: ILLEGAL_CLASS ch %d [0x%010llx] subc %d "
  567. "class 0x%04x mthd 0x%04x data 0x%08x\n",
  568. chid, inst, subc, class, mthd, data);
  569. nv_wr32(dev, 0x400100, 0x00000020);
  570. stat &= ~0x00000020;
  571. }
  572. if (stat & 0x00100000) {
  573. NV_INFO(dev, "PGRAPH: DATA_ERROR [");
  574. nouveau_enum_print(nv50_data_error_names, code);
  575. printk("] ch %d [0x%010llx] subc %d class 0x%04x "
  576. "mthd 0x%04x data 0x%08x\n",
  577. chid, inst, subc, class, mthd, data);
  578. nv_wr32(dev, 0x400100, 0x00100000);
  579. stat &= ~0x00100000;
  580. }
  581. if (stat & 0x00200000) {
  582. u32 trap = nv_rd32(dev, 0x400108);
  583. NV_INFO(dev, "PGRAPH: TRAP ch %d status 0x%08x\n", chid, trap);
  584. nv_wr32(dev, 0x400108, trap);
  585. nv_wr32(dev, 0x400100, 0x00200000);
  586. stat &= ~0x00200000;
  587. }
  588. if (stat & 0x00080000) {
  589. nvc0_graph_ctxctl_isr(dev);
  590. nv_wr32(dev, 0x400100, 0x00080000);
  591. stat &= ~0x00080000;
  592. }
  593. if (stat) {
  594. NV_INFO(dev, "PGRAPH: unknown stat 0x%08x\n", stat);
  595. nv_wr32(dev, 0x400100, stat);
  596. }
  597. nv_wr32(dev, 0x400500, 0x00010001);
  598. }
  599. static void
  600. nvc0_runk140_isr(struct drm_device *dev)
  601. {
  602. u32 units = nv_rd32(dev, 0x00017c) & 0x1f;
  603. while (units) {
  604. u32 unit = ffs(units) - 1;
  605. u32 reg = 0x140000 + unit * 0x2000;
  606. u32 st0 = nv_mask(dev, reg + 0x1020, 0, 0);
  607. u32 st1 = nv_mask(dev, reg + 0x1420, 0, 0);
  608. NV_INFO(dev, "PRUNK140: %d 0x%08x 0x%08x\n", unit, st0, st1);
  609. units &= ~(1 << unit);
  610. }
  611. }
  612. static int
  613. nvc0_graph_create_fw(struct drm_device *dev, const char *fwname,
  614. struct nvc0_graph_fuc *fuc)
  615. {
  616. struct drm_nouveau_private *dev_priv = dev->dev_private;
  617. const struct firmware *fw;
  618. char f[32];
  619. int ret;
  620. snprintf(f, sizeof(f), "nouveau/nv%02x_%s", dev_priv->chipset, fwname);
  621. ret = request_firmware(&fw, f, &dev->pdev->dev);
  622. if (ret) {
  623. snprintf(f, sizeof(f), "nouveau/%s", fwname);
  624. ret = request_firmware(&fw, f, &dev->pdev->dev);
  625. if (ret) {
  626. NV_ERROR(dev, "failed to load %s\n", fwname);
  627. return ret;
  628. }
  629. }
  630. fuc->size = fw->size;
  631. fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
  632. release_firmware(fw);
  633. return (fuc->data != NULL) ? 0 : -ENOMEM;
  634. }
  635. static void
  636. nvc0_graph_destroy_fw(struct nvc0_graph_fuc *fuc)
  637. {
  638. if (fuc->data) {
  639. kfree(fuc->data);
  640. fuc->data = NULL;
  641. }
  642. }
  643. static void
  644. nvc0_graph_destroy(struct drm_device *dev, int engine)
  645. {
  646. struct nvc0_graph_priv *priv = nv_engine(dev, engine);
  647. if (nouveau_ctxfw) {
  648. nvc0_graph_destroy_fw(&priv->fuc409c);
  649. nvc0_graph_destroy_fw(&priv->fuc409d);
  650. nvc0_graph_destroy_fw(&priv->fuc41ac);
  651. nvc0_graph_destroy_fw(&priv->fuc41ad);
  652. }
  653. nouveau_irq_unregister(dev, 12);
  654. nouveau_irq_unregister(dev, 25);
  655. nouveau_gpuobj_ref(NULL, &priv->unk4188b8);
  656. nouveau_gpuobj_ref(NULL, &priv->unk4188b4);
  657. if (priv->grctx_vals)
  658. kfree(priv->grctx_vals);
  659. NVOBJ_ENGINE_DEL(dev, GR);
  660. kfree(priv);
  661. }
  662. int
  663. nvc0_graph_create(struct drm_device *dev)
  664. {
  665. struct drm_nouveau_private *dev_priv = dev->dev_private;
  666. struct nvc0_graph_priv *priv;
  667. int ret, gpc, i;
  668. u32 fermi;
  669. fermi = nvc0_graph_class(dev);
  670. if (!fermi) {
  671. NV_ERROR(dev, "PGRAPH: unsupported chipset, please report!\n");
  672. return 0;
  673. }
  674. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  675. if (!priv)
  676. return -ENOMEM;
  677. priv->base.destroy = nvc0_graph_destroy;
  678. priv->base.init = nvc0_graph_init;
  679. priv->base.fini = nvc0_graph_fini;
  680. priv->base.context_new = nvc0_graph_context_new;
  681. priv->base.context_del = nvc0_graph_context_del;
  682. priv->base.object_new = nvc0_graph_object_new;
  683. NVOBJ_ENGINE_ADD(dev, GR, &priv->base);
  684. nouveau_irq_register(dev, 12, nvc0_graph_isr);
  685. nouveau_irq_register(dev, 25, nvc0_runk140_isr);
  686. if (nouveau_ctxfw) {
  687. NV_INFO(dev, "PGRAPH: using external firmware\n");
  688. if (nvc0_graph_create_fw(dev, "fuc409c", &priv->fuc409c) ||
  689. nvc0_graph_create_fw(dev, "fuc409d", &priv->fuc409d) ||
  690. nvc0_graph_create_fw(dev, "fuc41ac", &priv->fuc41ac) ||
  691. nvc0_graph_create_fw(dev, "fuc41ad", &priv->fuc41ad)) {
  692. ret = 0;
  693. goto error;
  694. }
  695. }
  696. ret = nouveau_gpuobj_new(dev, NULL, 0x1000, 256, 0, &priv->unk4188b4);
  697. if (ret)
  698. goto error;
  699. ret = nouveau_gpuobj_new(dev, NULL, 0x1000, 256, 0, &priv->unk4188b8);
  700. if (ret)
  701. goto error;
  702. for (i = 0; i < 0x1000; i += 4) {
  703. nv_wo32(priv->unk4188b4, i, 0x00000010);
  704. nv_wo32(priv->unk4188b8, i, 0x00000010);
  705. }
  706. priv->gpc_nr = nv_rd32(dev, 0x409604) & 0x0000001f;
  707. priv->rop_nr = (nv_rd32(dev, 0x409604) & 0x001f0000) >> 16;
  708. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  709. priv->tp_nr[gpc] = nv_rd32(dev, GPC_UNIT(gpc, 0x2608));
  710. priv->tp_total += priv->tp_nr[gpc];
  711. }
  712. /*XXX: these need figuring out... */
  713. switch (dev_priv->chipset) {
  714. case 0xc0:
  715. if (priv->tp_total == 11) { /* 465, 3/4/4/0, 4 */
  716. priv->magic_not_rop_nr = 0x07;
  717. } else
  718. if (priv->tp_total == 14) { /* 470, 3/3/4/4, 5 */
  719. priv->magic_not_rop_nr = 0x05;
  720. } else
  721. if (priv->tp_total == 15) { /* 480, 3/4/4/4, 6 */
  722. priv->magic_not_rop_nr = 0x06;
  723. }
  724. break;
  725. case 0xc3: /* 450, 4/0/0/0, 2 */
  726. priv->magic_not_rop_nr = 0x03;
  727. break;
  728. case 0xc4: /* 460, 3/4/0/0, 4 */
  729. priv->magic_not_rop_nr = 0x01;
  730. break;
  731. case 0xc1: /* 2/0/0/0, 1 */
  732. priv->magic_not_rop_nr = 0x01;
  733. break;
  734. case 0xc8: /* 4/4/3/4, 5 */
  735. priv->magic_not_rop_nr = 0x06;
  736. break;
  737. case 0xce: /* 4/4/0/0, 4 */
  738. priv->magic_not_rop_nr = 0x03;
  739. break;
  740. }
  741. if (!priv->magic_not_rop_nr) {
  742. NV_ERROR(dev, "PGRAPH: unknown config: %d/%d/%d/%d, %d\n",
  743. priv->tp_nr[0], priv->tp_nr[1], priv->tp_nr[2],
  744. priv->tp_nr[3], priv->rop_nr);
  745. /* use 0xc3's values... */
  746. priv->magic_not_rop_nr = 0x03;
  747. }
  748. NVOBJ_CLASS(dev, 0x902d, GR); /* 2D */
  749. NVOBJ_CLASS(dev, 0x9039, GR); /* M2MF */
  750. NVOBJ_MTHD (dev, 0x9039, 0x0500, nvc0_graph_mthd_page_flip);
  751. NVOBJ_CLASS(dev, 0x9097, GR); /* 3D */
  752. if (fermi >= 0x9197)
  753. NVOBJ_CLASS(dev, 0x9197, GR); /* 3D (NVC1-) */
  754. if (fermi >= 0x9297)
  755. NVOBJ_CLASS(dev, 0x9297, GR); /* 3D (NVC8-) */
  756. NVOBJ_CLASS(dev, 0x90c0, GR); /* COMPUTE */
  757. return 0;
  758. error:
  759. nvc0_graph_destroy(dev, NVOBJ_ENGINE_GR);
  760. return ret;
  761. }
  762. MODULE_FIRMWARE("nouveau/nvc0_fuc409c");
  763. MODULE_FIRMWARE("nouveau/nvc0_fuc409d");
  764. MODULE_FIRMWARE("nouveau/nvc0_fuc41ac");
  765. MODULE_FIRMWARE("nouveau/nvc0_fuc41ad");
  766. MODULE_FIRMWARE("nouveau/nvc3_fuc409c");
  767. MODULE_FIRMWARE("nouveau/nvc3_fuc409d");
  768. MODULE_FIRMWARE("nouveau/nvc3_fuc41ac");
  769. MODULE_FIRMWARE("nouveau/nvc3_fuc41ad");
  770. MODULE_FIRMWARE("nouveau/nvc4_fuc409c");
  771. MODULE_FIRMWARE("nouveau/nvc4_fuc409d");
  772. MODULE_FIRMWARE("nouveau/nvc4_fuc41ac");
  773. MODULE_FIRMWARE("nouveau/nvc4_fuc41ad");
  774. MODULE_FIRMWARE("nouveau/fuc409c");
  775. MODULE_FIRMWARE("nouveau/fuc409d");
  776. MODULE_FIRMWARE("nouveau/fuc41ac");
  777. MODULE_FIRMWARE("nouveau/fuc41ad");