base.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. /******************\
  59. * Internal defines *
  60. \******************/
  61. /* Module info */
  62. MODULE_AUTHOR("Jiri Slaby");
  63. MODULE_AUTHOR("Nick Kossifidis");
  64. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  65. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  66. MODULE_LICENSE("Dual BSD/GPL");
  67. MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
  68. /* Known PCI ids */
  69. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  70. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  71. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  72. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  73. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  74. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  75. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  76. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  77. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  78. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  79. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  85. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  86. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
  87. { 0 }
  88. };
  89. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  90. /* Known SREVs */
  91. static struct ath5k_srev_name srev_names[] = {
  92. { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
  93. { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
  94. { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
  95. { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
  96. { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
  97. { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
  98. { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
  99. { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
  100. { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
  101. { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
  102. { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
  103. { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
  104. { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
  105. { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
  106. { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
  107. { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
  108. { "2425", AR5K_VERSION_VER, AR5K_SREV_VER_AR2425 },
  109. { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
  110. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  111. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  112. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  113. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  114. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  115. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  116. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  117. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
  118. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
  119. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
  120. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  121. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  122. };
  123. static struct ieee80211_rate ath5k_rates[] = {
  124. { .bitrate = 10,
  125. .hw_value = ATH5K_RATE_CODE_1M, },
  126. { .bitrate = 20,
  127. .hw_value = ATH5K_RATE_CODE_2M,
  128. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  129. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  130. { .bitrate = 55,
  131. .hw_value = ATH5K_RATE_CODE_5_5M,
  132. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  133. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  134. { .bitrate = 110,
  135. .hw_value = ATH5K_RATE_CODE_11M,
  136. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  137. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  138. { .bitrate = 60,
  139. .hw_value = ATH5K_RATE_CODE_6M,
  140. .flags = 0 },
  141. { .bitrate = 90,
  142. .hw_value = ATH5K_RATE_CODE_9M,
  143. .flags = 0 },
  144. { .bitrate = 120,
  145. .hw_value = ATH5K_RATE_CODE_12M,
  146. .flags = 0 },
  147. { .bitrate = 180,
  148. .hw_value = ATH5K_RATE_CODE_18M,
  149. .flags = 0 },
  150. { .bitrate = 240,
  151. .hw_value = ATH5K_RATE_CODE_24M,
  152. .flags = 0 },
  153. { .bitrate = 360,
  154. .hw_value = ATH5K_RATE_CODE_36M,
  155. .flags = 0 },
  156. { .bitrate = 480,
  157. .hw_value = ATH5K_RATE_CODE_48M,
  158. .flags = 0 },
  159. { .bitrate = 540,
  160. .hw_value = ATH5K_RATE_CODE_54M,
  161. .flags = 0 },
  162. /* XR missing */
  163. };
  164. /*
  165. * Prototypes - PCI stack related functions
  166. */
  167. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  168. const struct pci_device_id *id);
  169. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  170. #ifdef CONFIG_PM
  171. static int ath5k_pci_suspend(struct pci_dev *pdev,
  172. pm_message_t state);
  173. static int ath5k_pci_resume(struct pci_dev *pdev);
  174. #else
  175. #define ath5k_pci_suspend NULL
  176. #define ath5k_pci_resume NULL
  177. #endif /* CONFIG_PM */
  178. static struct pci_driver ath5k_pci_driver = {
  179. .name = "ath5k_pci",
  180. .id_table = ath5k_pci_id_table,
  181. .probe = ath5k_pci_probe,
  182. .remove = __devexit_p(ath5k_pci_remove),
  183. .suspend = ath5k_pci_suspend,
  184. .resume = ath5k_pci_resume,
  185. };
  186. /*
  187. * Prototypes - MAC 802.11 stack related functions
  188. */
  189. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  190. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  191. static int ath5k_reset_wake(struct ath5k_softc *sc);
  192. static int ath5k_start(struct ieee80211_hw *hw);
  193. static void ath5k_stop(struct ieee80211_hw *hw);
  194. static int ath5k_add_interface(struct ieee80211_hw *hw,
  195. struct ieee80211_if_init_conf *conf);
  196. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  197. struct ieee80211_if_init_conf *conf);
  198. static int ath5k_config(struct ieee80211_hw *hw,
  199. struct ieee80211_conf *conf);
  200. static int ath5k_config_interface(struct ieee80211_hw *hw,
  201. struct ieee80211_vif *vif,
  202. struct ieee80211_if_conf *conf);
  203. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  204. unsigned int changed_flags,
  205. unsigned int *new_flags,
  206. int mc_count, struct dev_mc_list *mclist);
  207. static int ath5k_set_key(struct ieee80211_hw *hw,
  208. enum set_key_cmd cmd,
  209. const u8 *local_addr, const u8 *addr,
  210. struct ieee80211_key_conf *key);
  211. static int ath5k_get_stats(struct ieee80211_hw *hw,
  212. struct ieee80211_low_level_stats *stats);
  213. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  214. struct ieee80211_tx_queue_stats *stats);
  215. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  216. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  217. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  218. struct sk_buff *skb);
  219. static struct ieee80211_ops ath5k_hw_ops = {
  220. .tx = ath5k_tx,
  221. .start = ath5k_start,
  222. .stop = ath5k_stop,
  223. .add_interface = ath5k_add_interface,
  224. .remove_interface = ath5k_remove_interface,
  225. .config = ath5k_config,
  226. .config_interface = ath5k_config_interface,
  227. .configure_filter = ath5k_configure_filter,
  228. .set_key = ath5k_set_key,
  229. .get_stats = ath5k_get_stats,
  230. .conf_tx = NULL,
  231. .get_tx_stats = ath5k_get_tx_stats,
  232. .get_tsf = ath5k_get_tsf,
  233. .reset_tsf = ath5k_reset_tsf,
  234. };
  235. /*
  236. * Prototypes - Internal functions
  237. */
  238. /* Attach detach */
  239. static int ath5k_attach(struct pci_dev *pdev,
  240. struct ieee80211_hw *hw);
  241. static void ath5k_detach(struct pci_dev *pdev,
  242. struct ieee80211_hw *hw);
  243. /* Channel/mode setup */
  244. static inline short ath5k_ieee2mhz(short chan);
  245. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  246. struct ieee80211_channel *channels,
  247. unsigned int mode,
  248. unsigned int max);
  249. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  250. static int ath5k_chan_set(struct ath5k_softc *sc,
  251. struct ieee80211_channel *chan);
  252. static void ath5k_setcurmode(struct ath5k_softc *sc,
  253. unsigned int mode);
  254. static void ath5k_mode_setup(struct ath5k_softc *sc);
  255. /* Descriptor setup */
  256. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  257. struct pci_dev *pdev);
  258. static void ath5k_desc_free(struct ath5k_softc *sc,
  259. struct pci_dev *pdev);
  260. /* Buffers setup */
  261. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  262. struct ath5k_buf *bf);
  263. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  264. struct ath5k_buf *bf);
  265. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  266. struct ath5k_buf *bf)
  267. {
  268. BUG_ON(!bf);
  269. if (!bf->skb)
  270. return;
  271. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  272. PCI_DMA_TODEVICE);
  273. dev_kfree_skb(bf->skb);
  274. bf->skb = NULL;
  275. }
  276. /* Queues setup */
  277. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  278. int qtype, int subtype);
  279. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  280. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  281. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  282. struct ath5k_txq *txq);
  283. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  284. static void ath5k_txq_release(struct ath5k_softc *sc);
  285. /* Rx handling */
  286. static int ath5k_rx_start(struct ath5k_softc *sc);
  287. static void ath5k_rx_stop(struct ath5k_softc *sc);
  288. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  289. struct ath5k_desc *ds,
  290. struct sk_buff *skb,
  291. struct ath5k_rx_status *rs);
  292. static void ath5k_tasklet_rx(unsigned long data);
  293. /* Tx handling */
  294. static void ath5k_tx_processq(struct ath5k_softc *sc,
  295. struct ath5k_txq *txq);
  296. static void ath5k_tasklet_tx(unsigned long data);
  297. /* Beacon handling */
  298. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  299. struct ath5k_buf *bf);
  300. static void ath5k_beacon_send(struct ath5k_softc *sc);
  301. static void ath5k_beacon_config(struct ath5k_softc *sc);
  302. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  303. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  304. {
  305. u64 tsf = ath5k_hw_get_tsf64(ah);
  306. if ((tsf & 0x7fff) < rstamp)
  307. tsf -= 0x8000;
  308. return (tsf & ~0x7fff) | rstamp;
  309. }
  310. /* Interrupt handling */
  311. static int ath5k_init(struct ath5k_softc *sc);
  312. static int ath5k_stop_locked(struct ath5k_softc *sc);
  313. static int ath5k_stop_hw(struct ath5k_softc *sc);
  314. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  315. static void ath5k_tasklet_reset(unsigned long data);
  316. static void ath5k_calibrate(unsigned long data);
  317. /* LED functions */
  318. static int ath5k_init_leds(struct ath5k_softc *sc);
  319. static void ath5k_led_enable(struct ath5k_softc *sc);
  320. static void ath5k_led_off(struct ath5k_softc *sc);
  321. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  322. /*
  323. * Module init/exit functions
  324. */
  325. static int __init
  326. init_ath5k_pci(void)
  327. {
  328. int ret;
  329. ath5k_debug_init();
  330. ret = pci_register_driver(&ath5k_pci_driver);
  331. if (ret) {
  332. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  333. return ret;
  334. }
  335. return 0;
  336. }
  337. static void __exit
  338. exit_ath5k_pci(void)
  339. {
  340. pci_unregister_driver(&ath5k_pci_driver);
  341. ath5k_debug_finish();
  342. }
  343. module_init(init_ath5k_pci);
  344. module_exit(exit_ath5k_pci);
  345. /********************\
  346. * PCI Initialization *
  347. \********************/
  348. static const char *
  349. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  350. {
  351. const char *name = "xxxxx";
  352. unsigned int i;
  353. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  354. if (srev_names[i].sr_type != type)
  355. continue;
  356. if ((val & 0xff) < srev_names[i + 1].sr_val) {
  357. name = srev_names[i].sr_name;
  358. break;
  359. }
  360. }
  361. return name;
  362. }
  363. static int __devinit
  364. ath5k_pci_probe(struct pci_dev *pdev,
  365. const struct pci_device_id *id)
  366. {
  367. void __iomem *mem;
  368. struct ath5k_softc *sc;
  369. struct ieee80211_hw *hw;
  370. int ret;
  371. u8 csz;
  372. ret = pci_enable_device(pdev);
  373. if (ret) {
  374. dev_err(&pdev->dev, "can't enable device\n");
  375. goto err;
  376. }
  377. /* XXX 32-bit addressing only */
  378. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  379. if (ret) {
  380. dev_err(&pdev->dev, "32-bit DMA not available\n");
  381. goto err_dis;
  382. }
  383. /*
  384. * Cache line size is used to size and align various
  385. * structures used to communicate with the hardware.
  386. */
  387. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  388. if (csz == 0) {
  389. /*
  390. * Linux 2.4.18 (at least) writes the cache line size
  391. * register as a 16-bit wide register which is wrong.
  392. * We must have this setup properly for rx buffer
  393. * DMA to work so force a reasonable value here if it
  394. * comes up zero.
  395. */
  396. csz = L1_CACHE_BYTES / sizeof(u32);
  397. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  398. }
  399. /*
  400. * The default setting of latency timer yields poor results,
  401. * set it to the value used by other systems. It may be worth
  402. * tweaking this setting more.
  403. */
  404. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  405. /* Enable bus mastering */
  406. pci_set_master(pdev);
  407. /*
  408. * Disable the RETRY_TIMEOUT register (0x41) to keep
  409. * PCI Tx retries from interfering with C3 CPU state.
  410. */
  411. pci_write_config_byte(pdev, 0x41, 0);
  412. ret = pci_request_region(pdev, 0, "ath5k");
  413. if (ret) {
  414. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  415. goto err_dis;
  416. }
  417. mem = pci_iomap(pdev, 0, 0);
  418. if (!mem) {
  419. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  420. ret = -EIO;
  421. goto err_reg;
  422. }
  423. /*
  424. * Allocate hw (mac80211 main struct)
  425. * and hw->priv (driver private data)
  426. */
  427. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  428. if (hw == NULL) {
  429. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  430. ret = -ENOMEM;
  431. goto err_map;
  432. }
  433. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  434. /* Initialize driver private data */
  435. SET_IEEE80211_DEV(hw, &pdev->dev);
  436. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  437. IEEE80211_HW_SIGNAL_DBM |
  438. IEEE80211_HW_NOISE_DBM;
  439. hw->extra_tx_headroom = 2;
  440. hw->channel_change_time = 5000;
  441. sc = hw->priv;
  442. sc->hw = hw;
  443. sc->pdev = pdev;
  444. ath5k_debug_init_device(sc);
  445. /*
  446. * Mark the device as detached to avoid processing
  447. * interrupts until setup is complete.
  448. */
  449. __set_bit(ATH_STAT_INVALID, sc->status);
  450. sc->iobase = mem; /* So we can unmap it on detach */
  451. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  452. sc->opmode = IEEE80211_IF_TYPE_STA;
  453. mutex_init(&sc->lock);
  454. spin_lock_init(&sc->rxbuflock);
  455. spin_lock_init(&sc->txbuflock);
  456. /* Set private data */
  457. pci_set_drvdata(pdev, hw);
  458. /* Setup interrupt handler */
  459. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  460. if (ret) {
  461. ATH5K_ERR(sc, "request_irq failed\n");
  462. goto err_free;
  463. }
  464. /* Initialize device */
  465. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  466. if (IS_ERR(sc->ah)) {
  467. ret = PTR_ERR(sc->ah);
  468. goto err_irq;
  469. }
  470. /* Finish private driver data initialization */
  471. ret = ath5k_attach(pdev, hw);
  472. if (ret)
  473. goto err_ah;
  474. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  475. ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
  476. sc->ah->ah_mac_srev,
  477. sc->ah->ah_phy_revision);
  478. if (!sc->ah->ah_single_chip) {
  479. /* Single chip radio (!RF5111) */
  480. if (sc->ah->ah_radio_5ghz_revision &&
  481. !sc->ah->ah_radio_2ghz_revision) {
  482. /* No 5GHz support -> report 2GHz radio */
  483. if (!test_bit(AR5K_MODE_11A,
  484. sc->ah->ah_capabilities.cap_mode)) {
  485. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  486. ath5k_chip_name(AR5K_VERSION_RAD,
  487. sc->ah->ah_radio_5ghz_revision),
  488. sc->ah->ah_radio_5ghz_revision);
  489. /* No 2GHz support (5110 and some
  490. * 5Ghz only cards) -> report 5Ghz radio */
  491. } else if (!test_bit(AR5K_MODE_11B,
  492. sc->ah->ah_capabilities.cap_mode)) {
  493. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  494. ath5k_chip_name(AR5K_VERSION_RAD,
  495. sc->ah->ah_radio_5ghz_revision),
  496. sc->ah->ah_radio_5ghz_revision);
  497. /* Multiband radio */
  498. } else {
  499. ATH5K_INFO(sc, "RF%s multiband radio found"
  500. " (0x%x)\n",
  501. ath5k_chip_name(AR5K_VERSION_RAD,
  502. sc->ah->ah_radio_5ghz_revision),
  503. sc->ah->ah_radio_5ghz_revision);
  504. }
  505. }
  506. /* Multi chip radio (RF5111 - RF2111) ->
  507. * report both 2GHz/5GHz radios */
  508. else if (sc->ah->ah_radio_5ghz_revision &&
  509. sc->ah->ah_radio_2ghz_revision){
  510. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  511. ath5k_chip_name(AR5K_VERSION_RAD,
  512. sc->ah->ah_radio_5ghz_revision),
  513. sc->ah->ah_radio_5ghz_revision);
  514. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  515. ath5k_chip_name(AR5K_VERSION_RAD,
  516. sc->ah->ah_radio_2ghz_revision),
  517. sc->ah->ah_radio_2ghz_revision);
  518. }
  519. }
  520. /* ready to process interrupts */
  521. __clear_bit(ATH_STAT_INVALID, sc->status);
  522. return 0;
  523. err_ah:
  524. ath5k_hw_detach(sc->ah);
  525. err_irq:
  526. free_irq(pdev->irq, sc);
  527. err_free:
  528. ieee80211_free_hw(hw);
  529. err_map:
  530. pci_iounmap(pdev, mem);
  531. err_reg:
  532. pci_release_region(pdev, 0);
  533. err_dis:
  534. pci_disable_device(pdev);
  535. err:
  536. return ret;
  537. }
  538. static void __devexit
  539. ath5k_pci_remove(struct pci_dev *pdev)
  540. {
  541. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  542. struct ath5k_softc *sc = hw->priv;
  543. ath5k_debug_finish_device(sc);
  544. ath5k_detach(pdev, hw);
  545. ath5k_hw_detach(sc->ah);
  546. free_irq(pdev->irq, sc);
  547. pci_iounmap(pdev, sc->iobase);
  548. pci_release_region(pdev, 0);
  549. pci_disable_device(pdev);
  550. ieee80211_free_hw(hw);
  551. }
  552. #ifdef CONFIG_PM
  553. static int
  554. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  555. {
  556. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  557. struct ath5k_softc *sc = hw->priv;
  558. ath5k_led_off(sc);
  559. ath5k_stop_hw(sc);
  560. free_irq(pdev->irq, sc);
  561. pci_save_state(pdev);
  562. pci_disable_device(pdev);
  563. pci_set_power_state(pdev, PCI_D3hot);
  564. return 0;
  565. }
  566. static int
  567. ath5k_pci_resume(struct pci_dev *pdev)
  568. {
  569. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  570. struct ath5k_softc *sc = hw->priv;
  571. struct ath5k_hw *ah = sc->ah;
  572. int i, err;
  573. pci_restore_state(pdev);
  574. err = pci_enable_device(pdev);
  575. if (err)
  576. return err;
  577. /*
  578. * Suspend/Resume resets the PCI configuration space, so we have to
  579. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  580. * PCI Tx retries from interfering with C3 CPU state
  581. */
  582. pci_write_config_byte(pdev, 0x41, 0);
  583. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  584. if (err) {
  585. ATH5K_ERR(sc, "request_irq failed\n");
  586. goto err_no_irq;
  587. }
  588. err = ath5k_init(sc);
  589. if (err)
  590. goto err_irq;
  591. ath5k_led_enable(sc);
  592. /*
  593. * Reset the key cache since some parts do not
  594. * reset the contents on initial power up or resume.
  595. *
  596. * FIXME: This may need to be revisited when mac80211 becomes
  597. * aware of suspend/resume.
  598. */
  599. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  600. ath5k_hw_reset_key(ah, i);
  601. return 0;
  602. err_irq:
  603. free_irq(pdev->irq, sc);
  604. err_no_irq:
  605. pci_disable_device(pdev);
  606. return err;
  607. }
  608. #endif /* CONFIG_PM */
  609. /***********************\
  610. * Driver Initialization *
  611. \***********************/
  612. static int
  613. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  614. {
  615. struct ath5k_softc *sc = hw->priv;
  616. struct ath5k_hw *ah = sc->ah;
  617. u8 mac[ETH_ALEN];
  618. unsigned int i;
  619. int ret;
  620. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  621. /*
  622. * Check if the MAC has multi-rate retry support.
  623. * We do this by trying to setup a fake extended
  624. * descriptor. MAC's that don't have support will
  625. * return false w/o doing anything. MAC's that do
  626. * support it will return true w/o doing anything.
  627. */
  628. ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  629. if (ret < 0)
  630. goto err;
  631. if (ret > 0)
  632. __set_bit(ATH_STAT_MRRETRY, sc->status);
  633. /*
  634. * Reset the key cache since some parts do not
  635. * reset the contents on initial power up.
  636. */
  637. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  638. ath5k_hw_reset_key(ah, i);
  639. /*
  640. * Collect the channel list. The 802.11 layer
  641. * is resposible for filtering this list based
  642. * on settings like the phy mode and regulatory
  643. * domain restrictions.
  644. */
  645. ret = ath5k_setup_bands(hw);
  646. if (ret) {
  647. ATH5K_ERR(sc, "can't get channels\n");
  648. goto err;
  649. }
  650. /* NB: setup here so ath5k_rate_update is happy */
  651. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  652. ath5k_setcurmode(sc, AR5K_MODE_11A);
  653. else
  654. ath5k_setcurmode(sc, AR5K_MODE_11B);
  655. /*
  656. * Allocate tx+rx descriptors and populate the lists.
  657. */
  658. ret = ath5k_desc_alloc(sc, pdev);
  659. if (ret) {
  660. ATH5K_ERR(sc, "can't allocate descriptors\n");
  661. goto err;
  662. }
  663. /*
  664. * Allocate hardware transmit queues: one queue for
  665. * beacon frames and one data queue for each QoS
  666. * priority. Note that hw functions handle reseting
  667. * these queues at the needed time.
  668. */
  669. ret = ath5k_beaconq_setup(ah);
  670. if (ret < 0) {
  671. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  672. goto err_desc;
  673. }
  674. sc->bhalq = ret;
  675. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  676. if (IS_ERR(sc->txq)) {
  677. ATH5K_ERR(sc, "can't setup xmit queue\n");
  678. ret = PTR_ERR(sc->txq);
  679. goto err_bhal;
  680. }
  681. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  682. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  683. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  684. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  685. ath5k_hw_get_lladdr(ah, mac);
  686. SET_IEEE80211_PERM_ADDR(hw, mac);
  687. /* All MAC address bits matter for ACKs */
  688. memset(sc->bssidmask, 0xff, ETH_ALEN);
  689. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  690. ret = ieee80211_register_hw(hw);
  691. if (ret) {
  692. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  693. goto err_queues;
  694. }
  695. ath5k_init_leds(sc);
  696. return 0;
  697. err_queues:
  698. ath5k_txq_release(sc);
  699. err_bhal:
  700. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  701. err_desc:
  702. ath5k_desc_free(sc, pdev);
  703. err:
  704. return ret;
  705. }
  706. static void
  707. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  708. {
  709. struct ath5k_softc *sc = hw->priv;
  710. /*
  711. * NB: the order of these is important:
  712. * o call the 802.11 layer before detaching ath5k_hw to
  713. * insure callbacks into the driver to delete global
  714. * key cache entries can be handled
  715. * o reclaim the tx queue data structures after calling
  716. * the 802.11 layer as we'll get called back to reclaim
  717. * node state and potentially want to use them
  718. * o to cleanup the tx queues the hal is called, so detach
  719. * it last
  720. * XXX: ??? detach ath5k_hw ???
  721. * Other than that, it's straightforward...
  722. */
  723. ieee80211_unregister_hw(hw);
  724. ath5k_desc_free(sc, pdev);
  725. ath5k_txq_release(sc);
  726. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  727. ath5k_unregister_leds(sc);
  728. /*
  729. * NB: can't reclaim these until after ieee80211_ifdetach
  730. * returns because we'll get called back to reclaim node
  731. * state and potentially want to use them.
  732. */
  733. }
  734. /********************\
  735. * Channel/mode setup *
  736. \********************/
  737. /*
  738. * Convert IEEE channel number to MHz frequency.
  739. */
  740. static inline short
  741. ath5k_ieee2mhz(short chan)
  742. {
  743. if (chan <= 14 || chan >= 27)
  744. return ieee80211chan2mhz(chan);
  745. else
  746. return 2212 + chan * 20;
  747. }
  748. static unsigned int
  749. ath5k_copy_channels(struct ath5k_hw *ah,
  750. struct ieee80211_channel *channels,
  751. unsigned int mode,
  752. unsigned int max)
  753. {
  754. unsigned int i, count, size, chfreq, freq, ch;
  755. if (!test_bit(mode, ah->ah_modes))
  756. return 0;
  757. switch (mode) {
  758. case AR5K_MODE_11A:
  759. case AR5K_MODE_11A_TURBO:
  760. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  761. size = 220 ;
  762. chfreq = CHANNEL_5GHZ;
  763. break;
  764. case AR5K_MODE_11B:
  765. case AR5K_MODE_11G:
  766. case AR5K_MODE_11G_TURBO:
  767. size = 26;
  768. chfreq = CHANNEL_2GHZ;
  769. break;
  770. default:
  771. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  772. return 0;
  773. }
  774. for (i = 0, count = 0; i < size && max > 0; i++) {
  775. ch = i + 1 ;
  776. freq = ath5k_ieee2mhz(ch);
  777. /* Check if channel is supported by the chipset */
  778. if (!ath5k_channel_ok(ah, freq, chfreq))
  779. continue;
  780. /* Write channel info and increment counter */
  781. channels[count].center_freq = freq;
  782. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  783. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  784. switch (mode) {
  785. case AR5K_MODE_11A:
  786. case AR5K_MODE_11G:
  787. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  788. break;
  789. case AR5K_MODE_11A_TURBO:
  790. case AR5K_MODE_11G_TURBO:
  791. channels[count].hw_value = chfreq |
  792. CHANNEL_OFDM | CHANNEL_TURBO;
  793. break;
  794. case AR5K_MODE_11B:
  795. channels[count].hw_value = CHANNEL_B;
  796. }
  797. count++;
  798. max--;
  799. }
  800. return count;
  801. }
  802. static void
  803. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  804. {
  805. u8 i;
  806. for (i = 0; i < AR5K_MAX_RATES; i++)
  807. sc->rate_idx[b->band][i] = -1;
  808. for (i = 0; i < b->n_bitrates; i++) {
  809. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  810. if (b->bitrates[i].hw_value_short)
  811. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  812. }
  813. }
  814. static int
  815. ath5k_setup_bands(struct ieee80211_hw *hw)
  816. {
  817. struct ath5k_softc *sc = hw->priv;
  818. struct ath5k_hw *ah = sc->ah;
  819. struct ieee80211_supported_band *sband;
  820. int max_c, count_c = 0;
  821. int i;
  822. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  823. max_c = ARRAY_SIZE(sc->channels);
  824. /* 2GHz band */
  825. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  826. sband->band = IEEE80211_BAND_2GHZ;
  827. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  828. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  829. /* G mode */
  830. memcpy(sband->bitrates, &ath5k_rates[0],
  831. sizeof(struct ieee80211_rate) * 12);
  832. sband->n_bitrates = 12;
  833. sband->channels = sc->channels;
  834. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  835. AR5K_MODE_11G, max_c);
  836. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  837. count_c = sband->n_channels;
  838. max_c -= count_c;
  839. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  840. /* B mode */
  841. memcpy(sband->bitrates, &ath5k_rates[0],
  842. sizeof(struct ieee80211_rate) * 4);
  843. sband->n_bitrates = 4;
  844. /* 5211 only supports B rates and uses 4bit rate codes
  845. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  846. * fix them up here:
  847. */
  848. if (ah->ah_version == AR5K_AR5211) {
  849. for (i = 0; i < 4; i++) {
  850. sband->bitrates[i].hw_value =
  851. sband->bitrates[i].hw_value & 0xF;
  852. sband->bitrates[i].hw_value_short =
  853. sband->bitrates[i].hw_value_short & 0xF;
  854. }
  855. }
  856. sband->channels = sc->channels;
  857. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  858. AR5K_MODE_11B, max_c);
  859. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  860. count_c = sband->n_channels;
  861. max_c -= count_c;
  862. }
  863. ath5k_setup_rate_idx(sc, sband);
  864. /* 5GHz band, A mode */
  865. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  866. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  867. sband->band = IEEE80211_BAND_5GHZ;
  868. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  869. memcpy(sband->bitrates, &ath5k_rates[4],
  870. sizeof(struct ieee80211_rate) * 8);
  871. sband->n_bitrates = 8;
  872. sband->channels = &sc->channels[count_c];
  873. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  874. AR5K_MODE_11A, max_c);
  875. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  876. }
  877. ath5k_setup_rate_idx(sc, sband);
  878. ath5k_debug_dump_bands(sc);
  879. return 0;
  880. }
  881. /*
  882. * Set/change channels. If the channel is really being changed,
  883. * it's done by reseting the chip. To accomplish this we must
  884. * first cleanup any pending DMA, then restart stuff after a la
  885. * ath5k_init.
  886. */
  887. static int
  888. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  889. {
  890. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  891. sc->curchan->center_freq, chan->center_freq);
  892. if (chan->center_freq != sc->curchan->center_freq ||
  893. chan->hw_value != sc->curchan->hw_value) {
  894. sc->curchan = chan;
  895. sc->curband = &sc->sbands[chan->band];
  896. /*
  897. * To switch channels clear any pending DMA operations;
  898. * wait long enough for the RX fifo to drain, reset the
  899. * hardware at the new frequency, and then re-enable
  900. * the relevant bits of the h/w.
  901. */
  902. return ath5k_reset(sc, true, true);
  903. }
  904. return 0;
  905. }
  906. static void
  907. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  908. {
  909. sc->curmode = mode;
  910. if (mode == AR5K_MODE_11A) {
  911. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  912. } else {
  913. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  914. }
  915. }
  916. static void
  917. ath5k_mode_setup(struct ath5k_softc *sc)
  918. {
  919. struct ath5k_hw *ah = sc->ah;
  920. u32 rfilt;
  921. /* configure rx filter */
  922. rfilt = sc->filter_flags;
  923. ath5k_hw_set_rx_filter(ah, rfilt);
  924. if (ath5k_hw_hasbssidmask(ah))
  925. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  926. /* configure operational mode */
  927. ath5k_hw_set_opmode(ah);
  928. ath5k_hw_set_mcast_filter(ah, 0, 0);
  929. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  930. }
  931. static inline int
  932. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  933. {
  934. WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
  935. return sc->rate_idx[sc->curband->band][hw_rix];
  936. }
  937. /***************\
  938. * Buffers setup *
  939. \***************/
  940. static int
  941. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  942. {
  943. struct ath5k_hw *ah = sc->ah;
  944. struct sk_buff *skb = bf->skb;
  945. struct ath5k_desc *ds;
  946. if (likely(skb == NULL)) {
  947. unsigned int off;
  948. /*
  949. * Allocate buffer with headroom_needed space for the
  950. * fake physical layer header at the start.
  951. */
  952. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  953. if (unlikely(skb == NULL)) {
  954. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  955. sc->rxbufsize + sc->cachelsz - 1);
  956. return -ENOMEM;
  957. }
  958. /*
  959. * Cache-line-align. This is important (for the
  960. * 5210 at least) as not doing so causes bogus data
  961. * in rx'd frames.
  962. */
  963. off = ((unsigned long)skb->data) % sc->cachelsz;
  964. if (off != 0)
  965. skb_reserve(skb, sc->cachelsz - off);
  966. bf->skb = skb;
  967. bf->skbaddr = pci_map_single(sc->pdev,
  968. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  969. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  970. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  971. dev_kfree_skb(skb);
  972. bf->skb = NULL;
  973. return -ENOMEM;
  974. }
  975. }
  976. /*
  977. * Setup descriptors. For receive we always terminate
  978. * the descriptor list with a self-linked entry so we'll
  979. * not get overrun under high load (as can happen with a
  980. * 5212 when ANI processing enables PHY error frames).
  981. *
  982. * To insure the last descriptor is self-linked we create
  983. * each descriptor as self-linked and add it to the end. As
  984. * each additional descriptor is added the previous self-linked
  985. * entry is ``fixed'' naturally. This should be safe even
  986. * if DMA is happening. When processing RX interrupts we
  987. * never remove/process the last, self-linked, entry on the
  988. * descriptor list. This insures the hardware always has
  989. * someplace to write a new frame.
  990. */
  991. ds = bf->desc;
  992. ds->ds_link = bf->daddr; /* link to self */
  993. ds->ds_data = bf->skbaddr;
  994. ath5k_hw_setup_rx_desc(ah, ds,
  995. skb_tailroom(skb), /* buffer size */
  996. 0);
  997. if (sc->rxlink != NULL)
  998. *sc->rxlink = bf->daddr;
  999. sc->rxlink = &ds->ds_link;
  1000. return 0;
  1001. }
  1002. static int
  1003. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1004. {
  1005. struct ath5k_hw *ah = sc->ah;
  1006. struct ath5k_txq *txq = sc->txq;
  1007. struct ath5k_desc *ds = bf->desc;
  1008. struct sk_buff *skb = bf->skb;
  1009. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1010. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1011. int ret;
  1012. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1013. /* XXX endianness */
  1014. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1015. PCI_DMA_TODEVICE);
  1016. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1017. flags |= AR5K_TXDESC_NOACK;
  1018. pktlen = skb->len;
  1019. if (info->control.hw_key) {
  1020. keyidx = info->control.hw_key->hw_key_idx;
  1021. pktlen += info->control.icv_len;
  1022. }
  1023. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1024. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1025. (sc->power_level * 2),
  1026. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1027. info->control.retry_limit, keyidx, 0, flags, 0, 0);
  1028. if (ret)
  1029. goto err_unmap;
  1030. ds->ds_link = 0;
  1031. ds->ds_data = bf->skbaddr;
  1032. spin_lock_bh(&txq->lock);
  1033. list_add_tail(&bf->list, &txq->q);
  1034. sc->tx_stats[txq->qnum].len++;
  1035. if (txq->link == NULL) /* is this first packet? */
  1036. ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
  1037. else /* no, so only link it */
  1038. *txq->link = bf->daddr;
  1039. txq->link = &ds->ds_link;
  1040. ath5k_hw_tx_start(ah, txq->qnum);
  1041. mmiowb();
  1042. spin_unlock_bh(&txq->lock);
  1043. return 0;
  1044. err_unmap:
  1045. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1046. return ret;
  1047. }
  1048. /*******************\
  1049. * Descriptors setup *
  1050. \*******************/
  1051. static int
  1052. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1053. {
  1054. struct ath5k_desc *ds;
  1055. struct ath5k_buf *bf;
  1056. dma_addr_t da;
  1057. unsigned int i;
  1058. int ret;
  1059. /* allocate descriptors */
  1060. sc->desc_len = sizeof(struct ath5k_desc) *
  1061. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1062. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1063. if (sc->desc == NULL) {
  1064. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1065. ret = -ENOMEM;
  1066. goto err;
  1067. }
  1068. ds = sc->desc;
  1069. da = sc->desc_daddr;
  1070. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1071. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1072. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1073. sizeof(struct ath5k_buf), GFP_KERNEL);
  1074. if (bf == NULL) {
  1075. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1076. ret = -ENOMEM;
  1077. goto err_free;
  1078. }
  1079. sc->bufptr = bf;
  1080. INIT_LIST_HEAD(&sc->rxbuf);
  1081. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1082. bf->desc = ds;
  1083. bf->daddr = da;
  1084. list_add_tail(&bf->list, &sc->rxbuf);
  1085. }
  1086. INIT_LIST_HEAD(&sc->txbuf);
  1087. sc->txbuf_len = ATH_TXBUF;
  1088. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1089. da += sizeof(*ds)) {
  1090. bf->desc = ds;
  1091. bf->daddr = da;
  1092. list_add_tail(&bf->list, &sc->txbuf);
  1093. }
  1094. /* beacon buffer */
  1095. bf->desc = ds;
  1096. bf->daddr = da;
  1097. sc->bbuf = bf;
  1098. return 0;
  1099. err_free:
  1100. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1101. err:
  1102. sc->desc = NULL;
  1103. return ret;
  1104. }
  1105. static void
  1106. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1107. {
  1108. struct ath5k_buf *bf;
  1109. ath5k_txbuf_free(sc, sc->bbuf);
  1110. list_for_each_entry(bf, &sc->txbuf, list)
  1111. ath5k_txbuf_free(sc, bf);
  1112. list_for_each_entry(bf, &sc->rxbuf, list)
  1113. ath5k_txbuf_free(sc, bf);
  1114. /* Free memory associated with all descriptors */
  1115. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1116. kfree(sc->bufptr);
  1117. sc->bufptr = NULL;
  1118. }
  1119. /**************\
  1120. * Queues setup *
  1121. \**************/
  1122. static struct ath5k_txq *
  1123. ath5k_txq_setup(struct ath5k_softc *sc,
  1124. int qtype, int subtype)
  1125. {
  1126. struct ath5k_hw *ah = sc->ah;
  1127. struct ath5k_txq *txq;
  1128. struct ath5k_txq_info qi = {
  1129. .tqi_subtype = subtype,
  1130. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1131. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1132. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1133. };
  1134. int qnum;
  1135. /*
  1136. * Enable interrupts only for EOL and DESC conditions.
  1137. * We mark tx descriptors to receive a DESC interrupt
  1138. * when a tx queue gets deep; otherwise waiting for the
  1139. * EOL to reap descriptors. Note that this is done to
  1140. * reduce interrupt load and this only defers reaping
  1141. * descriptors, never transmitting frames. Aside from
  1142. * reducing interrupts this also permits more concurrency.
  1143. * The only potential downside is if the tx queue backs
  1144. * up in which case the top half of the kernel may backup
  1145. * due to a lack of tx descriptors.
  1146. */
  1147. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1148. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1149. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1150. if (qnum < 0) {
  1151. /*
  1152. * NB: don't print a message, this happens
  1153. * normally on parts with too few tx queues
  1154. */
  1155. return ERR_PTR(qnum);
  1156. }
  1157. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1158. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1159. qnum, ARRAY_SIZE(sc->txqs));
  1160. ath5k_hw_release_tx_queue(ah, qnum);
  1161. return ERR_PTR(-EINVAL);
  1162. }
  1163. txq = &sc->txqs[qnum];
  1164. if (!txq->setup) {
  1165. txq->qnum = qnum;
  1166. txq->link = NULL;
  1167. INIT_LIST_HEAD(&txq->q);
  1168. spin_lock_init(&txq->lock);
  1169. txq->setup = true;
  1170. }
  1171. return &sc->txqs[qnum];
  1172. }
  1173. static int
  1174. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1175. {
  1176. struct ath5k_txq_info qi = {
  1177. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1178. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1179. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1180. /* NB: for dynamic turbo, don't enable any other interrupts */
  1181. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1182. };
  1183. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1184. }
  1185. static int
  1186. ath5k_beaconq_config(struct ath5k_softc *sc)
  1187. {
  1188. struct ath5k_hw *ah = sc->ah;
  1189. struct ath5k_txq_info qi;
  1190. int ret;
  1191. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1192. if (ret)
  1193. return ret;
  1194. if (sc->opmode == IEEE80211_IF_TYPE_AP ||
  1195. sc->opmode == IEEE80211_IF_TYPE_MESH_POINT) {
  1196. /*
  1197. * Always burst out beacon and CAB traffic
  1198. * (aifs = cwmin = cwmax = 0)
  1199. */
  1200. qi.tqi_aifs = 0;
  1201. qi.tqi_cw_min = 0;
  1202. qi.tqi_cw_max = 0;
  1203. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1204. /*
  1205. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1206. */
  1207. qi.tqi_aifs = 0;
  1208. qi.tqi_cw_min = 0;
  1209. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1210. }
  1211. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1212. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1213. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1214. ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
  1215. if (ret) {
  1216. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1217. "hardware queue!\n", __func__);
  1218. return ret;
  1219. }
  1220. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1221. }
  1222. static void
  1223. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1224. {
  1225. struct ath5k_buf *bf, *bf0;
  1226. /*
  1227. * NB: this assumes output has been stopped and
  1228. * we do not need to block ath5k_tx_tasklet
  1229. */
  1230. spin_lock_bh(&txq->lock);
  1231. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1232. ath5k_debug_printtxbuf(sc, bf);
  1233. ath5k_txbuf_free(sc, bf);
  1234. spin_lock_bh(&sc->txbuflock);
  1235. sc->tx_stats[txq->qnum].len--;
  1236. list_move_tail(&bf->list, &sc->txbuf);
  1237. sc->txbuf_len++;
  1238. spin_unlock_bh(&sc->txbuflock);
  1239. }
  1240. txq->link = NULL;
  1241. spin_unlock_bh(&txq->lock);
  1242. }
  1243. /*
  1244. * Drain the transmit queues and reclaim resources.
  1245. */
  1246. static void
  1247. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1248. {
  1249. struct ath5k_hw *ah = sc->ah;
  1250. unsigned int i;
  1251. /* XXX return value */
  1252. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1253. /* don't touch the hardware if marked invalid */
  1254. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1255. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1256. ath5k_hw_get_tx_buf(ah, sc->bhalq));
  1257. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1258. if (sc->txqs[i].setup) {
  1259. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1260. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1261. "link %p\n",
  1262. sc->txqs[i].qnum,
  1263. ath5k_hw_get_tx_buf(ah,
  1264. sc->txqs[i].qnum),
  1265. sc->txqs[i].link);
  1266. }
  1267. }
  1268. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1269. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1270. if (sc->txqs[i].setup)
  1271. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1272. }
  1273. static void
  1274. ath5k_txq_release(struct ath5k_softc *sc)
  1275. {
  1276. struct ath5k_txq *txq = sc->txqs;
  1277. unsigned int i;
  1278. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1279. if (txq->setup) {
  1280. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1281. txq->setup = false;
  1282. }
  1283. }
  1284. /*************\
  1285. * RX Handling *
  1286. \*************/
  1287. /*
  1288. * Enable the receive h/w following a reset.
  1289. */
  1290. static int
  1291. ath5k_rx_start(struct ath5k_softc *sc)
  1292. {
  1293. struct ath5k_hw *ah = sc->ah;
  1294. struct ath5k_buf *bf;
  1295. int ret;
  1296. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1297. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1298. sc->cachelsz, sc->rxbufsize);
  1299. sc->rxlink = NULL;
  1300. spin_lock_bh(&sc->rxbuflock);
  1301. list_for_each_entry(bf, &sc->rxbuf, list) {
  1302. ret = ath5k_rxbuf_setup(sc, bf);
  1303. if (ret != 0) {
  1304. spin_unlock_bh(&sc->rxbuflock);
  1305. goto err;
  1306. }
  1307. }
  1308. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1309. spin_unlock_bh(&sc->rxbuflock);
  1310. ath5k_hw_put_rx_buf(ah, bf->daddr);
  1311. ath5k_hw_start_rx(ah); /* enable recv descriptors */
  1312. ath5k_mode_setup(sc); /* set filters, etc. */
  1313. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1314. return 0;
  1315. err:
  1316. return ret;
  1317. }
  1318. /*
  1319. * Disable the receive h/w in preparation for a reset.
  1320. */
  1321. static void
  1322. ath5k_rx_stop(struct ath5k_softc *sc)
  1323. {
  1324. struct ath5k_hw *ah = sc->ah;
  1325. ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
  1326. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1327. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1328. ath5k_debug_printrxbuffs(sc, ah);
  1329. sc->rxlink = NULL; /* just in case */
  1330. }
  1331. static unsigned int
  1332. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1333. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1334. {
  1335. struct ieee80211_hdr *hdr = (void *)skb->data;
  1336. unsigned int keyix, hlen;
  1337. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1338. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1339. return RX_FLAG_DECRYPTED;
  1340. /* Apparently when a default key is used to decrypt the packet
  1341. the hw does not set the index used to decrypt. In such cases
  1342. get the index from the packet. */
  1343. hlen = ieee80211_hdrlen(hdr->frame_control);
  1344. if (ieee80211_has_protected(hdr->frame_control) &&
  1345. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1346. skb->len >= hlen + 4) {
  1347. keyix = skb->data[hlen + 3] >> 6;
  1348. if (test_bit(keyix, sc->keymap))
  1349. return RX_FLAG_DECRYPTED;
  1350. }
  1351. return 0;
  1352. }
  1353. static void
  1354. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1355. struct ieee80211_rx_status *rxs)
  1356. {
  1357. u64 tsf, bc_tstamp;
  1358. u32 hw_tu;
  1359. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1360. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1361. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1362. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1363. /*
  1364. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1365. * have updated the local TSF. We have to work around various
  1366. * hardware bugs, though...
  1367. */
  1368. tsf = ath5k_hw_get_tsf64(sc->ah);
  1369. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1370. hw_tu = TSF_TO_TU(tsf);
  1371. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1372. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1373. (unsigned long long)bc_tstamp,
  1374. (unsigned long long)rxs->mactime,
  1375. (unsigned long long)(rxs->mactime - bc_tstamp),
  1376. (unsigned long long)tsf);
  1377. /*
  1378. * Sometimes the HW will give us a wrong tstamp in the rx
  1379. * status, causing the timestamp extension to go wrong.
  1380. * (This seems to happen especially with beacon frames bigger
  1381. * than 78 byte (incl. FCS))
  1382. * But we know that the receive timestamp must be later than the
  1383. * timestamp of the beacon since HW must have synced to that.
  1384. *
  1385. * NOTE: here we assume mactime to be after the frame was
  1386. * received, not like mac80211 which defines it at the start.
  1387. */
  1388. if (bc_tstamp > rxs->mactime) {
  1389. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1390. "fixing mactime from %llx to %llx\n",
  1391. (unsigned long long)rxs->mactime,
  1392. (unsigned long long)tsf);
  1393. rxs->mactime = tsf;
  1394. }
  1395. /*
  1396. * Local TSF might have moved higher than our beacon timers,
  1397. * in that case we have to update them to continue sending
  1398. * beacons. This also takes care of synchronizing beacon sending
  1399. * times with other stations.
  1400. */
  1401. if (hw_tu >= sc->nexttbtt)
  1402. ath5k_beacon_update_timers(sc, bc_tstamp);
  1403. }
  1404. }
  1405. static void
  1406. ath5k_tasklet_rx(unsigned long data)
  1407. {
  1408. struct ieee80211_rx_status rxs = {};
  1409. struct ath5k_rx_status rs = {};
  1410. struct sk_buff *skb;
  1411. struct ath5k_softc *sc = (void *)data;
  1412. struct ath5k_buf *bf, *bf_last;
  1413. struct ath5k_desc *ds;
  1414. int ret;
  1415. int hdrlen;
  1416. int pad;
  1417. spin_lock(&sc->rxbuflock);
  1418. if (list_empty(&sc->rxbuf)) {
  1419. ATH5K_WARN(sc, "empty rx buf pool\n");
  1420. goto unlock;
  1421. }
  1422. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1423. do {
  1424. rxs.flag = 0;
  1425. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1426. BUG_ON(bf->skb == NULL);
  1427. skb = bf->skb;
  1428. ds = bf->desc;
  1429. /*
  1430. * last buffer must not be freed to ensure proper hardware
  1431. * function. When the hardware finishes also a packet next to
  1432. * it, we are sure, it doesn't use it anymore and we can go on.
  1433. */
  1434. if (bf_last == bf)
  1435. bf->flags |= 1;
  1436. if (bf->flags) {
  1437. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1438. struct ath5k_buf, list);
  1439. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1440. &rs);
  1441. if (ret)
  1442. break;
  1443. bf->flags &= ~1;
  1444. /* skip the overwritten one (even status is martian) */
  1445. goto next;
  1446. }
  1447. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1448. if (unlikely(ret == -EINPROGRESS))
  1449. break;
  1450. else if (unlikely(ret)) {
  1451. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1452. spin_unlock(&sc->rxbuflock);
  1453. return;
  1454. }
  1455. if (unlikely(rs.rs_more)) {
  1456. ATH5K_WARN(sc, "unsupported jumbo\n");
  1457. goto next;
  1458. }
  1459. if (unlikely(rs.rs_status)) {
  1460. if (rs.rs_status & AR5K_RXERR_PHY)
  1461. goto next;
  1462. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1463. /*
  1464. * Decrypt error. If the error occurred
  1465. * because there was no hardware key, then
  1466. * let the frame through so the upper layers
  1467. * can process it. This is necessary for 5210
  1468. * parts which have no way to setup a ``clear''
  1469. * key cache entry.
  1470. *
  1471. * XXX do key cache faulting
  1472. */
  1473. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1474. !(rs.rs_status & AR5K_RXERR_CRC))
  1475. goto accept;
  1476. }
  1477. if (rs.rs_status & AR5K_RXERR_MIC) {
  1478. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1479. goto accept;
  1480. }
  1481. /* let crypto-error packets fall through in MNTR */
  1482. if ((rs.rs_status &
  1483. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1484. sc->opmode != IEEE80211_IF_TYPE_MNTR)
  1485. goto next;
  1486. }
  1487. accept:
  1488. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1489. PCI_DMA_FROMDEVICE);
  1490. bf->skb = NULL;
  1491. skb_put(skb, rs.rs_datalen);
  1492. /*
  1493. * the hardware adds a padding to 4 byte boundaries between
  1494. * the header and the payload data if the header length is
  1495. * not multiples of 4 - remove it
  1496. */
  1497. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1498. if (hdrlen & 3) {
  1499. pad = hdrlen % 4;
  1500. memmove(skb->data + pad, skb->data, hdrlen);
  1501. skb_pull(skb, pad);
  1502. }
  1503. /*
  1504. * always extend the mac timestamp, since this information is
  1505. * also needed for proper IBSS merging.
  1506. *
  1507. * XXX: it might be too late to do it here, since rs_tstamp is
  1508. * 15bit only. that means TSF extension has to be done within
  1509. * 32768usec (about 32ms). it might be necessary to move this to
  1510. * the interrupt handler, like it is done in madwifi.
  1511. *
  1512. * Unfortunately we don't know when the hardware takes the rx
  1513. * timestamp (beginning of phy frame, data frame, end of rx?).
  1514. * The only thing we know is that it is hardware specific...
  1515. * On AR5213 it seems the rx timestamp is at the end of the
  1516. * frame, but i'm not sure.
  1517. *
  1518. * NOTE: mac80211 defines mactime at the beginning of the first
  1519. * data symbol. Since we don't have any time references it's
  1520. * impossible to comply to that. This affects IBSS merge only
  1521. * right now, so it's not too bad...
  1522. */
  1523. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1524. rxs.flag |= RX_FLAG_TSFT;
  1525. rxs.freq = sc->curchan->center_freq;
  1526. rxs.band = sc->curband->band;
  1527. rxs.noise = sc->ah->ah_noise_floor;
  1528. rxs.signal = rxs.noise + rs.rs_rssi;
  1529. rxs.qual = rs.rs_rssi * 100 / 64;
  1530. rxs.antenna = rs.rs_antenna;
  1531. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1532. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1533. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1534. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1535. rxs.flag |= RX_FLAG_SHORTPRE;
  1536. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1537. /* check beacons in IBSS mode */
  1538. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  1539. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1540. __ieee80211_rx(sc->hw, skb, &rxs);
  1541. next:
  1542. list_move_tail(&bf->list, &sc->rxbuf);
  1543. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1544. unlock:
  1545. spin_unlock(&sc->rxbuflock);
  1546. }
  1547. /*************\
  1548. * TX Handling *
  1549. \*************/
  1550. static void
  1551. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1552. {
  1553. struct ath5k_tx_status ts = {};
  1554. struct ath5k_buf *bf, *bf0;
  1555. struct ath5k_desc *ds;
  1556. struct sk_buff *skb;
  1557. struct ieee80211_tx_info *info;
  1558. int ret;
  1559. spin_lock(&txq->lock);
  1560. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1561. ds = bf->desc;
  1562. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1563. if (unlikely(ret == -EINPROGRESS))
  1564. break;
  1565. else if (unlikely(ret)) {
  1566. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1567. ret, txq->qnum);
  1568. break;
  1569. }
  1570. skb = bf->skb;
  1571. info = IEEE80211_SKB_CB(skb);
  1572. bf->skb = NULL;
  1573. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1574. PCI_DMA_TODEVICE);
  1575. info->status.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
  1576. if (unlikely(ts.ts_status)) {
  1577. sc->ll_stats.dot11ACKFailureCount++;
  1578. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1579. info->status.excessive_retries = 1;
  1580. else if (ts.ts_status & AR5K_TXERR_FILT)
  1581. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1582. } else {
  1583. info->flags |= IEEE80211_TX_STAT_ACK;
  1584. info->status.ack_signal = ts.ts_rssi;
  1585. }
  1586. ieee80211_tx_status(sc->hw, skb);
  1587. sc->tx_stats[txq->qnum].count++;
  1588. spin_lock(&sc->txbuflock);
  1589. sc->tx_stats[txq->qnum].len--;
  1590. list_move_tail(&bf->list, &sc->txbuf);
  1591. sc->txbuf_len++;
  1592. spin_unlock(&sc->txbuflock);
  1593. }
  1594. if (likely(list_empty(&txq->q)))
  1595. txq->link = NULL;
  1596. spin_unlock(&txq->lock);
  1597. if (sc->txbuf_len > ATH_TXBUF / 5)
  1598. ieee80211_wake_queues(sc->hw);
  1599. }
  1600. static void
  1601. ath5k_tasklet_tx(unsigned long data)
  1602. {
  1603. struct ath5k_softc *sc = (void *)data;
  1604. ath5k_tx_processq(sc, sc->txq);
  1605. }
  1606. /*****************\
  1607. * Beacon handling *
  1608. \*****************/
  1609. /*
  1610. * Setup the beacon frame for transmit.
  1611. */
  1612. static int
  1613. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1614. {
  1615. struct sk_buff *skb = bf->skb;
  1616. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1617. struct ath5k_hw *ah = sc->ah;
  1618. struct ath5k_desc *ds;
  1619. int ret, antenna = 0;
  1620. u32 flags;
  1621. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1622. PCI_DMA_TODEVICE);
  1623. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1624. "skbaddr %llx\n", skb, skb->data, skb->len,
  1625. (unsigned long long)bf->skbaddr);
  1626. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1627. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1628. return -EIO;
  1629. }
  1630. ds = bf->desc;
  1631. flags = AR5K_TXDESC_NOACK;
  1632. if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
  1633. ds->ds_link = bf->daddr; /* self-linked */
  1634. flags |= AR5K_TXDESC_VEOL;
  1635. /*
  1636. * Let hardware handle antenna switching if txantenna is not set
  1637. */
  1638. } else {
  1639. ds->ds_link = 0;
  1640. /*
  1641. * Switch antenna every 4 beacons if txantenna is not set
  1642. * XXX assumes two antennas
  1643. */
  1644. if (antenna == 0)
  1645. antenna = sc->bsent & 4 ? 2 : 1;
  1646. }
  1647. ds->ds_data = bf->skbaddr;
  1648. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1649. ieee80211_get_hdrlen_from_skb(skb),
  1650. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1651. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1652. 1, AR5K_TXKEYIX_INVALID,
  1653. antenna, flags, 0, 0);
  1654. if (ret)
  1655. goto err_unmap;
  1656. return 0;
  1657. err_unmap:
  1658. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1659. return ret;
  1660. }
  1661. /*
  1662. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1663. * frame contents are done as needed and the slot time is
  1664. * also adjusted based on current state.
  1665. *
  1666. * this is usually called from interrupt context (ath5k_intr())
  1667. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1668. * can be called from a tasklet and user context
  1669. */
  1670. static void
  1671. ath5k_beacon_send(struct ath5k_softc *sc)
  1672. {
  1673. struct ath5k_buf *bf = sc->bbuf;
  1674. struct ath5k_hw *ah = sc->ah;
  1675. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1676. if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
  1677. sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
  1678. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1679. return;
  1680. }
  1681. /*
  1682. * Check if the previous beacon has gone out. If
  1683. * not don't don't try to post another, skip this
  1684. * period and wait for the next. Missed beacons
  1685. * indicate a problem and should not occur. If we
  1686. * miss too many consecutive beacons reset the device.
  1687. */
  1688. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1689. sc->bmisscount++;
  1690. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1691. "missed %u consecutive beacons\n", sc->bmisscount);
  1692. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1693. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1694. "stuck beacon time (%u missed)\n",
  1695. sc->bmisscount);
  1696. tasklet_schedule(&sc->restq);
  1697. }
  1698. return;
  1699. }
  1700. if (unlikely(sc->bmisscount != 0)) {
  1701. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1702. "resume beacon xmit after %u misses\n",
  1703. sc->bmisscount);
  1704. sc->bmisscount = 0;
  1705. }
  1706. /*
  1707. * Stop any current dma and put the new frame on the queue.
  1708. * This should never fail since we check above that no frames
  1709. * are still pending on the queue.
  1710. */
  1711. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1712. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1713. /* NB: hw still stops DMA, so proceed */
  1714. }
  1715. ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
  1716. ath5k_hw_tx_start(ah, sc->bhalq);
  1717. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1718. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1719. sc->bsent++;
  1720. }
  1721. /**
  1722. * ath5k_beacon_update_timers - update beacon timers
  1723. *
  1724. * @sc: struct ath5k_softc pointer we are operating on
  1725. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1726. * beacon timer update based on the current HW TSF.
  1727. *
  1728. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1729. * of a received beacon or the current local hardware TSF and write it to the
  1730. * beacon timer registers.
  1731. *
  1732. * This is called in a variety of situations, e.g. when a beacon is received,
  1733. * when a TSF update has been detected, but also when an new IBSS is created or
  1734. * when we otherwise know we have to update the timers, but we keep it in this
  1735. * function to have it all together in one place.
  1736. */
  1737. static void
  1738. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1739. {
  1740. struct ath5k_hw *ah = sc->ah;
  1741. u32 nexttbtt, intval, hw_tu, bc_tu;
  1742. u64 hw_tsf;
  1743. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1744. if (WARN_ON(!intval))
  1745. return;
  1746. /* beacon TSF converted to TU */
  1747. bc_tu = TSF_TO_TU(bc_tsf);
  1748. /* current TSF converted to TU */
  1749. hw_tsf = ath5k_hw_get_tsf64(ah);
  1750. hw_tu = TSF_TO_TU(hw_tsf);
  1751. #define FUDGE 3
  1752. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1753. if (bc_tsf == -1) {
  1754. /*
  1755. * no beacons received, called internally.
  1756. * just need to refresh timers based on HW TSF.
  1757. */
  1758. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1759. } else if (bc_tsf == 0) {
  1760. /*
  1761. * no beacon received, probably called by ath5k_reset_tsf().
  1762. * reset TSF to start with 0.
  1763. */
  1764. nexttbtt = intval;
  1765. intval |= AR5K_BEACON_RESET_TSF;
  1766. } else if (bc_tsf > hw_tsf) {
  1767. /*
  1768. * beacon received, SW merge happend but HW TSF not yet updated.
  1769. * not possible to reconfigure timers yet, but next time we
  1770. * receive a beacon with the same BSSID, the hardware will
  1771. * automatically update the TSF and then we need to reconfigure
  1772. * the timers.
  1773. */
  1774. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1775. "need to wait for HW TSF sync\n");
  1776. return;
  1777. } else {
  1778. /*
  1779. * most important case for beacon synchronization between STA.
  1780. *
  1781. * beacon received and HW TSF has been already updated by HW.
  1782. * update next TBTT based on the TSF of the beacon, but make
  1783. * sure it is ahead of our local TSF timer.
  1784. */
  1785. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1786. }
  1787. #undef FUDGE
  1788. sc->nexttbtt = nexttbtt;
  1789. intval |= AR5K_BEACON_ENA;
  1790. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1791. /*
  1792. * debugging output last in order to preserve the time critical aspect
  1793. * of this function
  1794. */
  1795. if (bc_tsf == -1)
  1796. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1797. "reconfigured timers based on HW TSF\n");
  1798. else if (bc_tsf == 0)
  1799. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1800. "reset HW TSF and timers\n");
  1801. else
  1802. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1803. "updated timers based on beacon TSF\n");
  1804. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1805. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1806. (unsigned long long) bc_tsf,
  1807. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1808. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1809. intval & AR5K_BEACON_PERIOD,
  1810. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1811. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1812. }
  1813. /**
  1814. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1815. *
  1816. * @sc: struct ath5k_softc pointer we are operating on
  1817. *
  1818. * When operating in station mode we want to receive a BMISS interrupt when we
  1819. * stop seeing beacons from the AP we've associated with so we can look for
  1820. * another AP to associate with.
  1821. *
  1822. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1823. * interrupts to detect TSF updates only.
  1824. *
  1825. * AP mode is missing.
  1826. */
  1827. static void
  1828. ath5k_beacon_config(struct ath5k_softc *sc)
  1829. {
  1830. struct ath5k_hw *ah = sc->ah;
  1831. ath5k_hw_set_intr(ah, 0);
  1832. sc->bmisscount = 0;
  1833. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1834. if (sc->opmode == IEEE80211_IF_TYPE_STA) {
  1835. sc->imask |= AR5K_INT_BMISS;
  1836. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1837. /*
  1838. * In IBSS mode we use a self-linked tx descriptor and let the
  1839. * hardware send the beacons automatically. We have to load it
  1840. * only once here.
  1841. * We use the SWBA interrupt only to keep track of the beacon
  1842. * timers in order to detect automatic TSF updates.
  1843. */
  1844. ath5k_beaconq_config(sc);
  1845. sc->imask |= AR5K_INT_SWBA;
  1846. if (ath5k_hw_hasveol(ah))
  1847. ath5k_beacon_send(sc);
  1848. }
  1849. /* TODO else AP */
  1850. ath5k_hw_set_intr(ah, sc->imask);
  1851. }
  1852. /********************\
  1853. * Interrupt handling *
  1854. \********************/
  1855. static int
  1856. ath5k_init(struct ath5k_softc *sc)
  1857. {
  1858. int ret;
  1859. mutex_lock(&sc->lock);
  1860. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1861. /*
  1862. * Stop anything previously setup. This is safe
  1863. * no matter this is the first time through or not.
  1864. */
  1865. ath5k_stop_locked(sc);
  1866. /*
  1867. * The basic interface to setting the hardware in a good
  1868. * state is ``reset''. On return the hardware is known to
  1869. * be powered up and with interrupts disabled. This must
  1870. * be followed by initialization of the appropriate bits
  1871. * and then setup of the interrupt mask.
  1872. */
  1873. sc->curchan = sc->hw->conf.channel;
  1874. sc->curband = &sc->sbands[sc->curchan->band];
  1875. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1876. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1877. AR5K_INT_MIB;
  1878. ret = ath5k_reset(sc, false, false);
  1879. if (ret)
  1880. goto done;
  1881. /* Set ack to be sent at low bit-rates */
  1882. ath5k_hw_set_ack_bitrate_high(sc->ah, false);
  1883. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1884. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1885. ret = 0;
  1886. done:
  1887. mmiowb();
  1888. mutex_unlock(&sc->lock);
  1889. return ret;
  1890. }
  1891. static int
  1892. ath5k_stop_locked(struct ath5k_softc *sc)
  1893. {
  1894. struct ath5k_hw *ah = sc->ah;
  1895. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1896. test_bit(ATH_STAT_INVALID, sc->status));
  1897. /*
  1898. * Shutdown the hardware and driver:
  1899. * stop output from above
  1900. * disable interrupts
  1901. * turn off timers
  1902. * turn off the radio
  1903. * clear transmit machinery
  1904. * clear receive machinery
  1905. * drain and release tx queues
  1906. * reclaim beacon resources
  1907. * power down hardware
  1908. *
  1909. * Note that some of this work is not possible if the
  1910. * hardware is gone (invalid).
  1911. */
  1912. ieee80211_stop_queues(sc->hw);
  1913. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1914. ath5k_led_off(sc);
  1915. ath5k_hw_set_intr(ah, 0);
  1916. synchronize_irq(sc->pdev->irq);
  1917. }
  1918. ath5k_txq_cleanup(sc);
  1919. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1920. ath5k_rx_stop(sc);
  1921. ath5k_hw_phy_disable(ah);
  1922. } else
  1923. sc->rxlink = NULL;
  1924. return 0;
  1925. }
  1926. /*
  1927. * Stop the device, grabbing the top-level lock to protect
  1928. * against concurrent entry through ath5k_init (which can happen
  1929. * if another thread does a system call and the thread doing the
  1930. * stop is preempted).
  1931. */
  1932. static int
  1933. ath5k_stop_hw(struct ath5k_softc *sc)
  1934. {
  1935. int ret;
  1936. mutex_lock(&sc->lock);
  1937. ret = ath5k_stop_locked(sc);
  1938. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1939. /*
  1940. * Set the chip in full sleep mode. Note that we are
  1941. * careful to do this only when bringing the interface
  1942. * completely to a stop. When the chip is in this state
  1943. * it must be carefully woken up or references to
  1944. * registers in the PCI clock domain may freeze the bus
  1945. * (and system). This varies by chip and is mostly an
  1946. * issue with newer parts that go to sleep more quickly.
  1947. */
  1948. if (sc->ah->ah_mac_srev >= 0x78) {
  1949. /*
  1950. * XXX
  1951. * don't put newer MAC revisions > 7.8 to sleep because
  1952. * of the above mentioned problems
  1953. */
  1954. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  1955. "not putting device to sleep\n");
  1956. } else {
  1957. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1958. "putting device to full sleep\n");
  1959. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  1960. }
  1961. }
  1962. ath5k_txbuf_free(sc, sc->bbuf);
  1963. mmiowb();
  1964. mutex_unlock(&sc->lock);
  1965. del_timer_sync(&sc->calib_tim);
  1966. tasklet_kill(&sc->rxtq);
  1967. tasklet_kill(&sc->txtq);
  1968. tasklet_kill(&sc->restq);
  1969. return ret;
  1970. }
  1971. static irqreturn_t
  1972. ath5k_intr(int irq, void *dev_id)
  1973. {
  1974. struct ath5k_softc *sc = dev_id;
  1975. struct ath5k_hw *ah = sc->ah;
  1976. enum ath5k_int status;
  1977. unsigned int counter = 1000;
  1978. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1979. !ath5k_hw_is_intr_pending(ah)))
  1980. return IRQ_NONE;
  1981. do {
  1982. /*
  1983. * Figure out the reason(s) for the interrupt. Note
  1984. * that get_isr returns a pseudo-ISR that may include
  1985. * bits we haven't explicitly enabled so we mask the
  1986. * value to insure we only process bits we requested.
  1987. */
  1988. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1989. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1990. status, sc->imask);
  1991. status &= sc->imask; /* discard unasked for bits */
  1992. if (unlikely(status & AR5K_INT_FATAL)) {
  1993. /*
  1994. * Fatal errors are unrecoverable.
  1995. * Typically these are caused by DMA errors.
  1996. */
  1997. tasklet_schedule(&sc->restq);
  1998. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1999. tasklet_schedule(&sc->restq);
  2000. } else {
  2001. if (status & AR5K_INT_SWBA) {
  2002. /*
  2003. * Software beacon alert--time to send a beacon.
  2004. * Handle beacon transmission directly; deferring
  2005. * this is too slow to meet timing constraints
  2006. * under load.
  2007. *
  2008. * In IBSS mode we use this interrupt just to
  2009. * keep track of the next TBTT (target beacon
  2010. * transmission time) in order to detect wether
  2011. * automatic TSF updates happened.
  2012. */
  2013. if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2014. /* XXX: only if VEOL suppported */
  2015. u64 tsf = ath5k_hw_get_tsf64(ah);
  2016. sc->nexttbtt += sc->bintval;
  2017. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2018. "SWBA nexttbtt: %x hw_tu: %x "
  2019. "TSF: %llx\n",
  2020. sc->nexttbtt,
  2021. TSF_TO_TU(tsf),
  2022. (unsigned long long) tsf);
  2023. } else {
  2024. ath5k_beacon_send(sc);
  2025. }
  2026. }
  2027. if (status & AR5K_INT_RXEOL) {
  2028. /*
  2029. * NB: the hardware should re-read the link when
  2030. * RXE bit is written, but it doesn't work at
  2031. * least on older hardware revs.
  2032. */
  2033. sc->rxlink = NULL;
  2034. }
  2035. if (status & AR5K_INT_TXURN) {
  2036. /* bump tx trigger level */
  2037. ath5k_hw_update_tx_triglevel(ah, true);
  2038. }
  2039. if (status & AR5K_INT_RX)
  2040. tasklet_schedule(&sc->rxtq);
  2041. if (status & AR5K_INT_TX)
  2042. tasklet_schedule(&sc->txtq);
  2043. if (status & AR5K_INT_BMISS) {
  2044. }
  2045. if (status & AR5K_INT_MIB) {
  2046. /*
  2047. * These stats are also used for ANI i think
  2048. * so how about updating them more often ?
  2049. */
  2050. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2051. }
  2052. }
  2053. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2054. if (unlikely(!counter))
  2055. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2056. return IRQ_HANDLED;
  2057. }
  2058. static void
  2059. ath5k_tasklet_reset(unsigned long data)
  2060. {
  2061. struct ath5k_softc *sc = (void *)data;
  2062. ath5k_reset_wake(sc);
  2063. }
  2064. /*
  2065. * Periodically recalibrate the PHY to account
  2066. * for temperature/environment changes.
  2067. */
  2068. static void
  2069. ath5k_calibrate(unsigned long data)
  2070. {
  2071. struct ath5k_softc *sc = (void *)data;
  2072. struct ath5k_hw *ah = sc->ah;
  2073. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2074. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2075. sc->curchan->hw_value);
  2076. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2077. /*
  2078. * Rfgain is out of bounds, reset the chip
  2079. * to load new gain values.
  2080. */
  2081. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2082. ath5k_reset_wake(sc);
  2083. }
  2084. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2085. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2086. ieee80211_frequency_to_channel(
  2087. sc->curchan->center_freq));
  2088. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2089. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2090. }
  2091. /***************\
  2092. * LED functions *
  2093. \***************/
  2094. static void
  2095. ath5k_led_enable(struct ath5k_softc *sc)
  2096. {
  2097. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2098. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2099. ath5k_led_off(sc);
  2100. }
  2101. }
  2102. static void
  2103. ath5k_led_on(struct ath5k_softc *sc)
  2104. {
  2105. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2106. return;
  2107. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2108. }
  2109. static void
  2110. ath5k_led_off(struct ath5k_softc *sc)
  2111. {
  2112. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2113. return;
  2114. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2115. }
  2116. static void
  2117. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2118. enum led_brightness brightness)
  2119. {
  2120. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2121. led_dev);
  2122. if (brightness == LED_OFF)
  2123. ath5k_led_off(led->sc);
  2124. else
  2125. ath5k_led_on(led->sc);
  2126. }
  2127. static int
  2128. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2129. const char *name, char *trigger)
  2130. {
  2131. int err;
  2132. led->sc = sc;
  2133. strncpy(led->name, name, sizeof(led->name));
  2134. led->led_dev.name = led->name;
  2135. led->led_dev.default_trigger = trigger;
  2136. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2137. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2138. if (err)
  2139. {
  2140. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2141. led->sc = NULL;
  2142. }
  2143. return err;
  2144. }
  2145. static void
  2146. ath5k_unregister_led(struct ath5k_led *led)
  2147. {
  2148. if (!led->sc)
  2149. return;
  2150. led_classdev_unregister(&led->led_dev);
  2151. ath5k_led_off(led->sc);
  2152. led->sc = NULL;
  2153. }
  2154. static void
  2155. ath5k_unregister_leds(struct ath5k_softc *sc)
  2156. {
  2157. ath5k_unregister_led(&sc->rx_led);
  2158. ath5k_unregister_led(&sc->tx_led);
  2159. }
  2160. static int
  2161. ath5k_init_leds(struct ath5k_softc *sc)
  2162. {
  2163. int ret = 0;
  2164. struct ieee80211_hw *hw = sc->hw;
  2165. struct pci_dev *pdev = sc->pdev;
  2166. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2167. /*
  2168. * Auto-enable soft led processing for IBM cards and for
  2169. * 5211 minipci cards.
  2170. */
  2171. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2172. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2173. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2174. sc->led_pin = 0;
  2175. sc->led_on = 0; /* active low */
  2176. }
  2177. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2178. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2179. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2180. sc->led_pin = 1;
  2181. sc->led_on = 1; /* active high */
  2182. }
  2183. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2184. goto out;
  2185. ath5k_led_enable(sc);
  2186. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2187. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2188. ieee80211_get_rx_led_name(hw));
  2189. if (ret)
  2190. goto out;
  2191. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2192. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2193. ieee80211_get_tx_led_name(hw));
  2194. out:
  2195. return ret;
  2196. }
  2197. /********************\
  2198. * Mac80211 functions *
  2199. \********************/
  2200. static int
  2201. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2202. {
  2203. struct ath5k_softc *sc = hw->priv;
  2204. struct ath5k_buf *bf;
  2205. unsigned long flags;
  2206. int hdrlen;
  2207. int pad;
  2208. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2209. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2210. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2211. /*
  2212. * the hardware expects the header padded to 4 byte boundaries
  2213. * if this is not the case we add the padding after the header
  2214. */
  2215. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2216. if (hdrlen & 3) {
  2217. pad = hdrlen % 4;
  2218. if (skb_headroom(skb) < pad) {
  2219. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2220. " headroom to pad %d\n", hdrlen, pad);
  2221. return -1;
  2222. }
  2223. skb_push(skb, pad);
  2224. memmove(skb->data, skb->data+pad, hdrlen);
  2225. }
  2226. spin_lock_irqsave(&sc->txbuflock, flags);
  2227. if (list_empty(&sc->txbuf)) {
  2228. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2229. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2230. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2231. return -1;
  2232. }
  2233. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2234. list_del(&bf->list);
  2235. sc->txbuf_len--;
  2236. if (list_empty(&sc->txbuf))
  2237. ieee80211_stop_queues(hw);
  2238. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2239. bf->skb = skb;
  2240. if (ath5k_txbuf_setup(sc, bf)) {
  2241. bf->skb = NULL;
  2242. spin_lock_irqsave(&sc->txbuflock, flags);
  2243. list_add_tail(&bf->list, &sc->txbuf);
  2244. sc->txbuf_len++;
  2245. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2246. dev_kfree_skb_any(skb);
  2247. return 0;
  2248. }
  2249. return 0;
  2250. }
  2251. static int
  2252. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2253. {
  2254. struct ath5k_hw *ah = sc->ah;
  2255. int ret;
  2256. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2257. if (stop) {
  2258. ath5k_hw_set_intr(ah, 0);
  2259. ath5k_txq_cleanup(sc);
  2260. ath5k_rx_stop(sc);
  2261. }
  2262. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2263. if (ret) {
  2264. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2265. goto err;
  2266. }
  2267. /*
  2268. * This is needed only to setup initial state
  2269. * but it's best done after a reset.
  2270. */
  2271. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2272. ret = ath5k_rx_start(sc);
  2273. if (ret) {
  2274. ATH5K_ERR(sc, "can't start recv logic\n");
  2275. goto err;
  2276. }
  2277. /*
  2278. * Change channels and update the h/w rate map if we're switching;
  2279. * e.g. 11a to 11b/g.
  2280. *
  2281. * We may be doing a reset in response to an ioctl that changes the
  2282. * channel so update any state that might change as a result.
  2283. *
  2284. * XXX needed?
  2285. */
  2286. /* ath5k_chan_change(sc, c); */
  2287. ath5k_beacon_config(sc);
  2288. /* intrs are enabled by ath5k_beacon_config */
  2289. return 0;
  2290. err:
  2291. return ret;
  2292. }
  2293. static int
  2294. ath5k_reset_wake(struct ath5k_softc *sc)
  2295. {
  2296. int ret;
  2297. ret = ath5k_reset(sc, true, true);
  2298. if (!ret)
  2299. ieee80211_wake_queues(sc->hw);
  2300. return ret;
  2301. }
  2302. static int ath5k_start(struct ieee80211_hw *hw)
  2303. {
  2304. return ath5k_init(hw->priv);
  2305. }
  2306. static void ath5k_stop(struct ieee80211_hw *hw)
  2307. {
  2308. ath5k_stop_hw(hw->priv);
  2309. }
  2310. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2311. struct ieee80211_if_init_conf *conf)
  2312. {
  2313. struct ath5k_softc *sc = hw->priv;
  2314. int ret;
  2315. mutex_lock(&sc->lock);
  2316. if (sc->vif) {
  2317. ret = 0;
  2318. goto end;
  2319. }
  2320. sc->vif = conf->vif;
  2321. switch (conf->type) {
  2322. case IEEE80211_IF_TYPE_STA:
  2323. case IEEE80211_IF_TYPE_IBSS:
  2324. case IEEE80211_IF_TYPE_MNTR:
  2325. sc->opmode = conf->type;
  2326. break;
  2327. default:
  2328. ret = -EOPNOTSUPP;
  2329. goto end;
  2330. }
  2331. ret = 0;
  2332. end:
  2333. mutex_unlock(&sc->lock);
  2334. return ret;
  2335. }
  2336. static void
  2337. ath5k_remove_interface(struct ieee80211_hw *hw,
  2338. struct ieee80211_if_init_conf *conf)
  2339. {
  2340. struct ath5k_softc *sc = hw->priv;
  2341. mutex_lock(&sc->lock);
  2342. if (sc->vif != conf->vif)
  2343. goto end;
  2344. sc->vif = NULL;
  2345. end:
  2346. mutex_unlock(&sc->lock);
  2347. }
  2348. /*
  2349. * TODO: Phy disable/diversity etc
  2350. */
  2351. static int
  2352. ath5k_config(struct ieee80211_hw *hw,
  2353. struct ieee80211_conf *conf)
  2354. {
  2355. struct ath5k_softc *sc = hw->priv;
  2356. sc->bintval = conf->beacon_int;
  2357. sc->power_level = conf->power_level;
  2358. return ath5k_chan_set(sc, conf->channel);
  2359. }
  2360. static int
  2361. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2362. struct ieee80211_if_conf *conf)
  2363. {
  2364. struct ath5k_softc *sc = hw->priv;
  2365. struct ath5k_hw *ah = sc->ah;
  2366. int ret;
  2367. /* Set to a reasonable value. Note that this will
  2368. * be set to mac80211's value at ath5k_config(). */
  2369. sc->bintval = 1000;
  2370. mutex_lock(&sc->lock);
  2371. if (sc->vif != vif) {
  2372. ret = -EIO;
  2373. goto unlock;
  2374. }
  2375. if (conf->bssid) {
  2376. /* Cache for later use during resets */
  2377. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2378. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2379. * a clean way of letting us retrieve this yet. */
  2380. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2381. mmiowb();
  2382. }
  2383. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2384. vif->type == IEEE80211_IF_TYPE_IBSS) {
  2385. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2386. if (!beacon) {
  2387. ret = -ENOMEM;
  2388. goto unlock;
  2389. }
  2390. /* call old handler for now */
  2391. ath5k_beacon_update(hw, beacon);
  2392. }
  2393. mutex_unlock(&sc->lock);
  2394. return ath5k_reset_wake(sc);
  2395. unlock:
  2396. mutex_unlock(&sc->lock);
  2397. return ret;
  2398. }
  2399. #define SUPPORTED_FIF_FLAGS \
  2400. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2401. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2402. FIF_BCN_PRBRESP_PROMISC
  2403. /*
  2404. * o always accept unicast, broadcast, and multicast traffic
  2405. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2406. * says it should be
  2407. * o maintain current state of phy ofdm or phy cck error reception.
  2408. * If the hardware detects any of these type of errors then
  2409. * ath5k_hw_get_rx_filter() will pass to us the respective
  2410. * hardware filters to be able to receive these type of frames.
  2411. * o probe request frames are accepted only when operating in
  2412. * hostap, adhoc, or monitor modes
  2413. * o enable promiscuous mode according to the interface state
  2414. * o accept beacons:
  2415. * - when operating in adhoc mode so the 802.11 layer creates
  2416. * node table entries for peers,
  2417. * - when operating in station mode for collecting rssi data when
  2418. * the station is otherwise quiet, or
  2419. * - when scanning
  2420. */
  2421. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2422. unsigned int changed_flags,
  2423. unsigned int *new_flags,
  2424. int mc_count, struct dev_mc_list *mclist)
  2425. {
  2426. struct ath5k_softc *sc = hw->priv;
  2427. struct ath5k_hw *ah = sc->ah;
  2428. u32 mfilt[2], val, rfilt;
  2429. u8 pos;
  2430. int i;
  2431. mfilt[0] = 0;
  2432. mfilt[1] = 0;
  2433. /* Only deal with supported flags */
  2434. changed_flags &= SUPPORTED_FIF_FLAGS;
  2435. *new_flags &= SUPPORTED_FIF_FLAGS;
  2436. /* If HW detects any phy or radar errors, leave those filters on.
  2437. * Also, always enable Unicast, Broadcasts and Multicast
  2438. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2439. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2440. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2441. AR5K_RX_FILTER_MCAST);
  2442. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2443. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2444. rfilt |= AR5K_RX_FILTER_PROM;
  2445. __set_bit(ATH_STAT_PROMISC, sc->status);
  2446. }
  2447. else
  2448. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2449. }
  2450. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2451. if (*new_flags & FIF_ALLMULTI) {
  2452. mfilt[0] = ~0;
  2453. mfilt[1] = ~0;
  2454. } else {
  2455. for (i = 0; i < mc_count; i++) {
  2456. if (!mclist)
  2457. break;
  2458. /* calculate XOR of eight 6-bit values */
  2459. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2460. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2461. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2462. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2463. pos &= 0x3f;
  2464. mfilt[pos / 32] |= (1 << (pos % 32));
  2465. /* XXX: we might be able to just do this instead,
  2466. * but not sure, needs testing, if we do use this we'd
  2467. * neet to inform below to not reset the mcast */
  2468. /* ath5k_hw_set_mcast_filterindex(ah,
  2469. * mclist->dmi_addr[5]); */
  2470. mclist = mclist->next;
  2471. }
  2472. }
  2473. /* This is the best we can do */
  2474. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2475. rfilt |= AR5K_RX_FILTER_PHYERR;
  2476. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2477. * and probes for any BSSID, this needs testing */
  2478. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2479. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2480. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2481. * set we should only pass on control frames for this
  2482. * station. This needs testing. I believe right now this
  2483. * enables *all* control frames, which is OK.. but
  2484. * but we should see if we can improve on granularity */
  2485. if (*new_flags & FIF_CONTROL)
  2486. rfilt |= AR5K_RX_FILTER_CONTROL;
  2487. /* Additional settings per mode -- this is per ath5k */
  2488. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2489. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2490. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2491. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2492. if (sc->opmode != IEEE80211_IF_TYPE_STA)
  2493. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2494. if (sc->opmode != IEEE80211_IF_TYPE_AP &&
  2495. sc->opmode != IEEE80211_IF_TYPE_MESH_POINT &&
  2496. test_bit(ATH_STAT_PROMISC, sc->status))
  2497. rfilt |= AR5K_RX_FILTER_PROM;
  2498. if (sc->opmode == IEEE80211_IF_TYPE_STA ||
  2499. sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2500. rfilt |= AR5K_RX_FILTER_BEACON;
  2501. }
  2502. /* Set filters */
  2503. ath5k_hw_set_rx_filter(ah,rfilt);
  2504. /* Set multicast bits */
  2505. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2506. /* Set the cached hw filter flags, this will alter actually
  2507. * be set in HW */
  2508. sc->filter_flags = rfilt;
  2509. }
  2510. static int
  2511. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2512. const u8 *local_addr, const u8 *addr,
  2513. struct ieee80211_key_conf *key)
  2514. {
  2515. struct ath5k_softc *sc = hw->priv;
  2516. int ret = 0;
  2517. switch(key->alg) {
  2518. case ALG_WEP:
  2519. /* XXX: fix hardware encryption, its not working. For now
  2520. * allow software encryption */
  2521. /* break; */
  2522. case ALG_TKIP:
  2523. case ALG_CCMP:
  2524. return -EOPNOTSUPP;
  2525. default:
  2526. WARN_ON(1);
  2527. return -EINVAL;
  2528. }
  2529. mutex_lock(&sc->lock);
  2530. switch (cmd) {
  2531. case SET_KEY:
  2532. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2533. if (ret) {
  2534. ATH5K_ERR(sc, "can't set the key\n");
  2535. goto unlock;
  2536. }
  2537. __set_bit(key->keyidx, sc->keymap);
  2538. key->hw_key_idx = key->keyidx;
  2539. break;
  2540. case DISABLE_KEY:
  2541. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2542. __clear_bit(key->keyidx, sc->keymap);
  2543. break;
  2544. default:
  2545. ret = -EINVAL;
  2546. goto unlock;
  2547. }
  2548. unlock:
  2549. mmiowb();
  2550. mutex_unlock(&sc->lock);
  2551. return ret;
  2552. }
  2553. static int
  2554. ath5k_get_stats(struct ieee80211_hw *hw,
  2555. struct ieee80211_low_level_stats *stats)
  2556. {
  2557. struct ath5k_softc *sc = hw->priv;
  2558. struct ath5k_hw *ah = sc->ah;
  2559. /* Force update */
  2560. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2561. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2562. return 0;
  2563. }
  2564. static int
  2565. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2566. struct ieee80211_tx_queue_stats *stats)
  2567. {
  2568. struct ath5k_softc *sc = hw->priv;
  2569. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2570. return 0;
  2571. }
  2572. static u64
  2573. ath5k_get_tsf(struct ieee80211_hw *hw)
  2574. {
  2575. struct ath5k_softc *sc = hw->priv;
  2576. return ath5k_hw_get_tsf64(sc->ah);
  2577. }
  2578. static void
  2579. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2580. {
  2581. struct ath5k_softc *sc = hw->priv;
  2582. /*
  2583. * in IBSS mode we need to update the beacon timers too.
  2584. * this will also reset the TSF if we call it with 0
  2585. */
  2586. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  2587. ath5k_beacon_update_timers(sc, 0);
  2588. else
  2589. ath5k_hw_reset_tsf(sc->ah);
  2590. }
  2591. static int
  2592. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2593. {
  2594. struct ath5k_softc *sc = hw->priv;
  2595. int ret;
  2596. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2597. if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
  2598. ret = -EIO;
  2599. goto end;
  2600. }
  2601. ath5k_txbuf_free(sc, sc->bbuf);
  2602. sc->bbuf->skb = skb;
  2603. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2604. if (ret)
  2605. sc->bbuf->skb = NULL;
  2606. else {
  2607. ath5k_beacon_config(sc);
  2608. mmiowb();
  2609. }
  2610. end:
  2611. return ret;
  2612. }