mxcmmc.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the separate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <linux/regulator/consumer.h>
  34. #include <linux/dmaengine.h>
  35. #include <asm/dma.h>
  36. #include <asm/irq.h>
  37. #include <asm/sizes.h>
  38. #include <mach/mmc.h>
  39. #include <mach/dma.h>
  40. #define DRIVER_NAME "mxc-mmc"
  41. #define MMC_REG_STR_STP_CLK 0x00
  42. #define MMC_REG_STATUS 0x04
  43. #define MMC_REG_CLK_RATE 0x08
  44. #define MMC_REG_CMD_DAT_CONT 0x0C
  45. #define MMC_REG_RES_TO 0x10
  46. #define MMC_REG_READ_TO 0x14
  47. #define MMC_REG_BLK_LEN 0x18
  48. #define MMC_REG_NOB 0x1C
  49. #define MMC_REG_REV_NO 0x20
  50. #define MMC_REG_INT_CNTR 0x24
  51. #define MMC_REG_CMD 0x28
  52. #define MMC_REG_ARG 0x2C
  53. #define MMC_REG_RES_FIFO 0x34
  54. #define MMC_REG_BUFFER_ACCESS 0x38
  55. #define STR_STP_CLK_RESET (1 << 3)
  56. #define STR_STP_CLK_START_CLK (1 << 1)
  57. #define STR_STP_CLK_STOP_CLK (1 << 0)
  58. #define STATUS_CARD_INSERTION (1 << 31)
  59. #define STATUS_CARD_REMOVAL (1 << 30)
  60. #define STATUS_YBUF_EMPTY (1 << 29)
  61. #define STATUS_XBUF_EMPTY (1 << 28)
  62. #define STATUS_YBUF_FULL (1 << 27)
  63. #define STATUS_XBUF_FULL (1 << 26)
  64. #define STATUS_BUF_UND_RUN (1 << 25)
  65. #define STATUS_BUF_OVFL (1 << 24)
  66. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  67. #define STATUS_END_CMD_RESP (1 << 13)
  68. #define STATUS_WRITE_OP_DONE (1 << 12)
  69. #define STATUS_DATA_TRANS_DONE (1 << 11)
  70. #define STATUS_READ_OP_DONE (1 << 11)
  71. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  72. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  73. #define STATUS_BUF_READ_RDY (1 << 7)
  74. #define STATUS_BUF_WRITE_RDY (1 << 6)
  75. #define STATUS_RESP_CRC_ERR (1 << 5)
  76. #define STATUS_CRC_READ_ERR (1 << 3)
  77. #define STATUS_CRC_WRITE_ERR (1 << 2)
  78. #define STATUS_TIME_OUT_RESP (1 << 1)
  79. #define STATUS_TIME_OUT_READ (1 << 0)
  80. #define STATUS_ERR_MASK 0x2f
  81. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  82. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  83. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  84. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  85. #define CMD_DAT_CONT_INIT (1 << 7)
  86. #define CMD_DAT_CONT_WRITE (1 << 4)
  87. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  88. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  89. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  90. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  91. #define INT_SDIO_INT_WKP_EN (1 << 18)
  92. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  93. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  94. #define INT_CARD_INSERTION_EN (1 << 15)
  95. #define INT_CARD_REMOVAL_EN (1 << 14)
  96. #define INT_SDIO_IRQ_EN (1 << 13)
  97. #define INT_DAT0_EN (1 << 12)
  98. #define INT_BUF_READ_EN (1 << 4)
  99. #define INT_BUF_WRITE_EN (1 << 3)
  100. #define INT_END_CMD_RES_EN (1 << 2)
  101. #define INT_WRITE_OP_DONE_EN (1 << 1)
  102. #define INT_READ_OP_EN (1 << 0)
  103. struct mxcmci_host {
  104. struct mmc_host *mmc;
  105. struct resource *res;
  106. void __iomem *base;
  107. int irq;
  108. int detect_irq;
  109. struct dma_chan *dma;
  110. struct dma_async_tx_descriptor *desc;
  111. int do_dma;
  112. int default_irq_mask;
  113. int use_sdio;
  114. unsigned int power_mode;
  115. struct imxmmc_platform_data *pdata;
  116. struct mmc_request *req;
  117. struct mmc_command *cmd;
  118. struct mmc_data *data;
  119. unsigned int datasize;
  120. unsigned int dma_dir;
  121. u16 rev_no;
  122. unsigned int cmdat;
  123. struct clk *clk;
  124. int clock;
  125. struct work_struct datawork;
  126. spinlock_t lock;
  127. struct regulator *vcc;
  128. int burstlen;
  129. int dmareq;
  130. struct dma_slave_config dma_slave_config;
  131. struct imx_dma_data dma_data;
  132. };
  133. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  134. static inline void mxcmci_init_ocr(struct mxcmci_host *host)
  135. {
  136. host->vcc = regulator_get(mmc_dev(host->mmc), "vmmc");
  137. if (IS_ERR(host->vcc)) {
  138. host->vcc = NULL;
  139. } else {
  140. host->mmc->ocr_avail = mmc_regulator_get_ocrmask(host->vcc);
  141. if (host->pdata && host->pdata->ocr_avail)
  142. dev_warn(mmc_dev(host->mmc),
  143. "pdata->ocr_avail will not be used\n");
  144. }
  145. if (host->vcc == NULL) {
  146. /* fall-back to platform data */
  147. if (host->pdata && host->pdata->ocr_avail)
  148. host->mmc->ocr_avail = host->pdata->ocr_avail;
  149. else
  150. host->mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  151. }
  152. }
  153. static inline void mxcmci_set_power(struct mxcmci_host *host,
  154. unsigned char power_mode,
  155. unsigned int vdd)
  156. {
  157. if (host->vcc) {
  158. if (power_mode == MMC_POWER_UP)
  159. mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
  160. else if (power_mode == MMC_POWER_OFF)
  161. mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
  162. }
  163. if (host->pdata && host->pdata->setpower)
  164. host->pdata->setpower(mmc_dev(host->mmc), vdd);
  165. }
  166. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  167. {
  168. return host->do_dma;
  169. }
  170. static void mxcmci_softreset(struct mxcmci_host *host)
  171. {
  172. int i;
  173. dev_dbg(mmc_dev(host->mmc), "mxcmci_softreset\n");
  174. /* reset sequence */
  175. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  176. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  177. host->base + MMC_REG_STR_STP_CLK);
  178. for (i = 0; i < 8; i++)
  179. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  180. writew(0xff, host->base + MMC_REG_RES_TO);
  181. }
  182. static int mxcmci_setup_dma(struct mmc_host *mmc);
  183. static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  184. {
  185. unsigned int nob = data->blocks;
  186. unsigned int blksz = data->blksz;
  187. unsigned int datasize = nob * blksz;
  188. struct scatterlist *sg;
  189. enum dma_transfer_direction slave_dirn;
  190. int i, nents;
  191. if (data->flags & MMC_DATA_STREAM)
  192. nob = 0xffff;
  193. host->data = data;
  194. data->bytes_xfered = 0;
  195. writew(nob, host->base + MMC_REG_NOB);
  196. writew(blksz, host->base + MMC_REG_BLK_LEN);
  197. host->datasize = datasize;
  198. if (!mxcmci_use_dma(host))
  199. return 0;
  200. for_each_sg(data->sg, sg, data->sg_len, i) {
  201. if (sg->offset & 3 || sg->length & 3) {
  202. host->do_dma = 0;
  203. return 0;
  204. }
  205. }
  206. if (data->flags & MMC_DATA_READ) {
  207. host->dma_dir = DMA_FROM_DEVICE;
  208. slave_dirn = DMA_DEV_TO_MEM;
  209. } else {
  210. host->dma_dir = DMA_TO_DEVICE;
  211. slave_dirn = DMA_MEM_TO_DEV;
  212. }
  213. nents = dma_map_sg(host->dma->device->dev, data->sg,
  214. data->sg_len, host->dma_dir);
  215. if (nents != data->sg_len)
  216. return -EINVAL;
  217. host->desc = host->dma->device->device_prep_slave_sg(host->dma,
  218. data->sg, data->sg_len, slave_dirn,
  219. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  220. if (!host->desc) {
  221. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  222. host->dma_dir);
  223. host->do_dma = 0;
  224. return 0; /* Fall back to PIO */
  225. }
  226. wmb();
  227. dmaengine_submit(host->desc);
  228. return 0;
  229. }
  230. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  231. unsigned int cmdat)
  232. {
  233. u32 int_cntr = host->default_irq_mask;
  234. unsigned long flags;
  235. WARN_ON(host->cmd != NULL);
  236. host->cmd = cmd;
  237. switch (mmc_resp_type(cmd)) {
  238. case MMC_RSP_R1: /* short CRC, OPCODE */
  239. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  240. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  241. break;
  242. case MMC_RSP_R2: /* long 136 bit + CRC */
  243. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  244. break;
  245. case MMC_RSP_R3: /* short */
  246. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  247. break;
  248. case MMC_RSP_NONE:
  249. break;
  250. default:
  251. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  252. mmc_resp_type(cmd));
  253. cmd->error = -EINVAL;
  254. return -EINVAL;
  255. }
  256. int_cntr = INT_END_CMD_RES_EN;
  257. if (mxcmci_use_dma(host))
  258. int_cntr |= INT_READ_OP_EN | INT_WRITE_OP_DONE_EN;
  259. spin_lock_irqsave(&host->lock, flags);
  260. if (host->use_sdio)
  261. int_cntr |= INT_SDIO_IRQ_EN;
  262. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  263. spin_unlock_irqrestore(&host->lock, flags);
  264. writew(cmd->opcode, host->base + MMC_REG_CMD);
  265. writel(cmd->arg, host->base + MMC_REG_ARG);
  266. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  267. return 0;
  268. }
  269. static void mxcmci_finish_request(struct mxcmci_host *host,
  270. struct mmc_request *req)
  271. {
  272. u32 int_cntr = host->default_irq_mask;
  273. unsigned long flags;
  274. spin_lock_irqsave(&host->lock, flags);
  275. if (host->use_sdio)
  276. int_cntr |= INT_SDIO_IRQ_EN;
  277. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  278. spin_unlock_irqrestore(&host->lock, flags);
  279. host->req = NULL;
  280. host->cmd = NULL;
  281. host->data = NULL;
  282. mmc_request_done(host->mmc, req);
  283. }
  284. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  285. {
  286. struct mmc_data *data = host->data;
  287. int data_error;
  288. if (mxcmci_use_dma(host)) {
  289. dmaengine_terminate_all(host->dma);
  290. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  291. host->dma_dir);
  292. }
  293. if (stat & STATUS_ERR_MASK) {
  294. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  295. stat);
  296. if (stat & STATUS_CRC_READ_ERR) {
  297. dev_err(mmc_dev(host->mmc), "%s: -EILSEQ\n", __func__);
  298. data->error = -EILSEQ;
  299. } else if (stat & STATUS_CRC_WRITE_ERR) {
  300. u32 err_code = (stat >> 9) & 0x3;
  301. if (err_code == 2) { /* No CRC response */
  302. dev_err(mmc_dev(host->mmc),
  303. "%s: No CRC -ETIMEDOUT\n", __func__);
  304. data->error = -ETIMEDOUT;
  305. } else {
  306. dev_err(mmc_dev(host->mmc),
  307. "%s: -EILSEQ\n", __func__);
  308. data->error = -EILSEQ;
  309. }
  310. } else if (stat & STATUS_TIME_OUT_READ) {
  311. dev_err(mmc_dev(host->mmc),
  312. "%s: read -ETIMEDOUT\n", __func__);
  313. data->error = -ETIMEDOUT;
  314. } else {
  315. dev_err(mmc_dev(host->mmc), "%s: -EIO\n", __func__);
  316. data->error = -EIO;
  317. }
  318. } else {
  319. data->bytes_xfered = host->datasize;
  320. }
  321. data_error = data->error;
  322. host->data = NULL;
  323. return data_error;
  324. }
  325. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  326. {
  327. struct mmc_command *cmd = host->cmd;
  328. int i;
  329. u32 a, b, c;
  330. if (!cmd)
  331. return;
  332. if (stat & STATUS_TIME_OUT_RESP) {
  333. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  334. cmd->error = -ETIMEDOUT;
  335. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  336. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  337. cmd->error = -EILSEQ;
  338. }
  339. if (cmd->flags & MMC_RSP_PRESENT) {
  340. if (cmd->flags & MMC_RSP_136) {
  341. for (i = 0; i < 4; i++) {
  342. a = readw(host->base + MMC_REG_RES_FIFO);
  343. b = readw(host->base + MMC_REG_RES_FIFO);
  344. cmd->resp[i] = a << 16 | b;
  345. }
  346. } else {
  347. a = readw(host->base + MMC_REG_RES_FIFO);
  348. b = readw(host->base + MMC_REG_RES_FIFO);
  349. c = readw(host->base + MMC_REG_RES_FIFO);
  350. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  351. }
  352. }
  353. }
  354. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  355. {
  356. u32 stat;
  357. unsigned long timeout = jiffies + HZ;
  358. do {
  359. stat = readl(host->base + MMC_REG_STATUS);
  360. if (stat & STATUS_ERR_MASK)
  361. return stat;
  362. if (time_after(jiffies, timeout)) {
  363. mxcmci_softreset(host);
  364. mxcmci_set_clk_rate(host, host->clock);
  365. return STATUS_TIME_OUT_READ;
  366. }
  367. if (stat & mask)
  368. return 0;
  369. cpu_relax();
  370. } while (1);
  371. }
  372. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  373. {
  374. unsigned int stat;
  375. u32 *buf = _buf;
  376. while (bytes > 3) {
  377. stat = mxcmci_poll_status(host,
  378. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  379. if (stat)
  380. return stat;
  381. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  382. bytes -= 4;
  383. }
  384. if (bytes) {
  385. u8 *b = (u8 *)buf;
  386. u32 tmp;
  387. stat = mxcmci_poll_status(host,
  388. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  389. if (stat)
  390. return stat;
  391. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  392. memcpy(b, &tmp, bytes);
  393. }
  394. return 0;
  395. }
  396. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  397. {
  398. unsigned int stat;
  399. u32 *buf = _buf;
  400. while (bytes > 3) {
  401. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  402. if (stat)
  403. return stat;
  404. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  405. bytes -= 4;
  406. }
  407. if (bytes) {
  408. u8 *b = (u8 *)buf;
  409. u32 tmp;
  410. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  411. if (stat)
  412. return stat;
  413. memcpy(&tmp, b, bytes);
  414. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  415. }
  416. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  417. if (stat)
  418. return stat;
  419. return 0;
  420. }
  421. static int mxcmci_transfer_data(struct mxcmci_host *host)
  422. {
  423. struct mmc_data *data = host->req->data;
  424. struct scatterlist *sg;
  425. int stat, i;
  426. host->data = data;
  427. host->datasize = 0;
  428. if (data->flags & MMC_DATA_READ) {
  429. for_each_sg(data->sg, sg, data->sg_len, i) {
  430. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  431. if (stat)
  432. return stat;
  433. host->datasize += sg->length;
  434. }
  435. } else {
  436. for_each_sg(data->sg, sg, data->sg_len, i) {
  437. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  438. if (stat)
  439. return stat;
  440. host->datasize += sg->length;
  441. }
  442. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  443. if (stat)
  444. return stat;
  445. }
  446. return 0;
  447. }
  448. static void mxcmci_datawork(struct work_struct *work)
  449. {
  450. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  451. datawork);
  452. int datastat = mxcmci_transfer_data(host);
  453. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  454. host->base + MMC_REG_STATUS);
  455. mxcmci_finish_data(host, datastat);
  456. if (host->req->stop) {
  457. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  458. mxcmci_finish_request(host, host->req);
  459. return;
  460. }
  461. } else {
  462. mxcmci_finish_request(host, host->req);
  463. }
  464. }
  465. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  466. {
  467. struct mmc_data *data = host->data;
  468. int data_error;
  469. if (!data)
  470. return;
  471. data_error = mxcmci_finish_data(host, stat);
  472. mxcmci_read_response(host, stat);
  473. host->cmd = NULL;
  474. if (host->req->stop) {
  475. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  476. mxcmci_finish_request(host, host->req);
  477. return;
  478. }
  479. } else {
  480. mxcmci_finish_request(host, host->req);
  481. }
  482. }
  483. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  484. {
  485. mxcmci_read_response(host, stat);
  486. host->cmd = NULL;
  487. if (!host->data && host->req) {
  488. mxcmci_finish_request(host, host->req);
  489. return;
  490. }
  491. /* For the DMA case the DMA engine handles the data transfer
  492. * automatically. For non DMA we have to do it ourselves.
  493. * Don't do it in interrupt context though.
  494. */
  495. if (!mxcmci_use_dma(host) && host->data)
  496. schedule_work(&host->datawork);
  497. }
  498. static irqreturn_t mxcmci_irq(int irq, void *devid)
  499. {
  500. struct mxcmci_host *host = devid;
  501. unsigned long flags;
  502. bool sdio_irq;
  503. u32 stat;
  504. stat = readl(host->base + MMC_REG_STATUS);
  505. writel(stat & ~(STATUS_SDIO_INT_ACTIVE | STATUS_DATA_TRANS_DONE |
  506. STATUS_WRITE_OP_DONE), host->base + MMC_REG_STATUS);
  507. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  508. spin_lock_irqsave(&host->lock, flags);
  509. sdio_irq = (stat & STATUS_SDIO_INT_ACTIVE) && host->use_sdio;
  510. spin_unlock_irqrestore(&host->lock, flags);
  511. if (mxcmci_use_dma(host) &&
  512. (stat & (STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE)))
  513. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  514. host->base + MMC_REG_STATUS);
  515. if (sdio_irq) {
  516. writel(STATUS_SDIO_INT_ACTIVE, host->base + MMC_REG_STATUS);
  517. mmc_signal_sdio_irq(host->mmc);
  518. }
  519. if (stat & STATUS_END_CMD_RESP)
  520. mxcmci_cmd_done(host, stat);
  521. if (mxcmci_use_dma(host) &&
  522. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE)))
  523. mxcmci_data_done(host, stat);
  524. if (host->default_irq_mask &&
  525. (stat & (STATUS_CARD_INSERTION | STATUS_CARD_REMOVAL)))
  526. mmc_detect_change(host->mmc, msecs_to_jiffies(200));
  527. return IRQ_HANDLED;
  528. }
  529. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  530. {
  531. struct mxcmci_host *host = mmc_priv(mmc);
  532. unsigned int cmdat = host->cmdat;
  533. int error;
  534. WARN_ON(host->req != NULL);
  535. host->req = req;
  536. host->cmdat &= ~CMD_DAT_CONT_INIT;
  537. if (host->dma)
  538. host->do_dma = 1;
  539. if (req->data) {
  540. error = mxcmci_setup_data(host, req->data);
  541. if (error) {
  542. req->cmd->error = error;
  543. goto out;
  544. }
  545. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  546. if (req->data->flags & MMC_DATA_WRITE)
  547. cmdat |= CMD_DAT_CONT_WRITE;
  548. }
  549. error = mxcmci_start_cmd(host, req->cmd, cmdat);
  550. out:
  551. if (error)
  552. mxcmci_finish_request(host, req);
  553. }
  554. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  555. {
  556. unsigned int divider;
  557. int prescaler = 0;
  558. unsigned int clk_in = clk_get_rate(host->clk);
  559. while (prescaler <= 0x800) {
  560. for (divider = 1; divider <= 0xF; divider++) {
  561. int x;
  562. x = (clk_in / (divider + 1));
  563. if (prescaler)
  564. x /= (prescaler * 2);
  565. if (x <= clk_ios)
  566. break;
  567. }
  568. if (divider < 0x10)
  569. break;
  570. if (prescaler == 0)
  571. prescaler = 1;
  572. else
  573. prescaler <<= 1;
  574. }
  575. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  576. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  577. prescaler, divider, clk_in, clk_ios);
  578. }
  579. static int mxcmci_setup_dma(struct mmc_host *mmc)
  580. {
  581. struct mxcmci_host *host = mmc_priv(mmc);
  582. struct dma_slave_config *config = &host->dma_slave_config;
  583. config->dst_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  584. config->src_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  585. config->dst_addr_width = 4;
  586. config->src_addr_width = 4;
  587. config->dst_maxburst = host->burstlen;
  588. config->src_maxburst = host->burstlen;
  589. return dmaengine_slave_config(host->dma, config);
  590. }
  591. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  592. {
  593. struct mxcmci_host *host = mmc_priv(mmc);
  594. int burstlen, ret;
  595. /*
  596. * use burstlen of 64 (16 words) in 4 bit mode (--> reg value 0)
  597. * use burstlen of 16 (4 words) in 1 bit mode (--> reg value 16)
  598. */
  599. if (ios->bus_width == MMC_BUS_WIDTH_4)
  600. burstlen = 16;
  601. else
  602. burstlen = 4;
  603. if (mxcmci_use_dma(host) && burstlen != host->burstlen) {
  604. host->burstlen = burstlen;
  605. ret = mxcmci_setup_dma(mmc);
  606. if (ret) {
  607. dev_err(mmc_dev(host->mmc),
  608. "failed to config DMA channel. Falling back to PIO\n");
  609. dma_release_channel(host->dma);
  610. host->do_dma = 0;
  611. }
  612. }
  613. if (ios->bus_width == MMC_BUS_WIDTH_4)
  614. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  615. else
  616. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  617. if (host->power_mode != ios->power_mode) {
  618. mxcmci_set_power(host, ios->power_mode, ios->vdd);
  619. host->power_mode = ios->power_mode;
  620. if (ios->power_mode == MMC_POWER_ON)
  621. host->cmdat |= CMD_DAT_CONT_INIT;
  622. }
  623. if (ios->clock) {
  624. mxcmci_set_clk_rate(host, ios->clock);
  625. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  626. } else {
  627. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  628. }
  629. host->clock = ios->clock;
  630. }
  631. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  632. {
  633. struct mmc_host *mmc = data;
  634. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  635. mmc_detect_change(mmc, msecs_to_jiffies(250));
  636. return IRQ_HANDLED;
  637. }
  638. static int mxcmci_get_ro(struct mmc_host *mmc)
  639. {
  640. struct mxcmci_host *host = mmc_priv(mmc);
  641. if (host->pdata && host->pdata->get_ro)
  642. return !!host->pdata->get_ro(mmc_dev(mmc));
  643. /*
  644. * Board doesn't support read only detection; let the mmc core
  645. * decide what to do.
  646. */
  647. return -ENOSYS;
  648. }
  649. static void mxcmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  650. {
  651. struct mxcmci_host *host = mmc_priv(mmc);
  652. unsigned long flags;
  653. u32 int_cntr;
  654. spin_lock_irqsave(&host->lock, flags);
  655. host->use_sdio = enable;
  656. int_cntr = readl(host->base + MMC_REG_INT_CNTR);
  657. if (enable)
  658. int_cntr |= INT_SDIO_IRQ_EN;
  659. else
  660. int_cntr &= ~INT_SDIO_IRQ_EN;
  661. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  662. spin_unlock_irqrestore(&host->lock, flags);
  663. }
  664. static void mxcmci_init_card(struct mmc_host *host, struct mmc_card *card)
  665. {
  666. /*
  667. * MX3 SoCs have a silicon bug which corrupts CRC calculation of
  668. * multi-block transfers when connected SDIO peripheral doesn't
  669. * drive the BUSY line as required by the specs.
  670. * One way to prevent this is to only allow 1-bit transfers.
  671. */
  672. if (cpu_is_mx3() && card->type == MMC_TYPE_SDIO)
  673. host->caps &= ~MMC_CAP_4_BIT_DATA;
  674. else
  675. host->caps |= MMC_CAP_4_BIT_DATA;
  676. }
  677. static bool filter(struct dma_chan *chan, void *param)
  678. {
  679. struct mxcmci_host *host = param;
  680. if (!imx_dma_is_general_purpose(chan))
  681. return false;
  682. chan->private = &host->dma_data;
  683. return true;
  684. }
  685. static const struct mmc_host_ops mxcmci_ops = {
  686. .request = mxcmci_request,
  687. .set_ios = mxcmci_set_ios,
  688. .get_ro = mxcmci_get_ro,
  689. .enable_sdio_irq = mxcmci_enable_sdio_irq,
  690. .init_card = mxcmci_init_card,
  691. };
  692. static int mxcmci_probe(struct platform_device *pdev)
  693. {
  694. struct mmc_host *mmc;
  695. struct mxcmci_host *host = NULL;
  696. struct resource *iores, *r;
  697. int ret = 0, irq;
  698. dma_cap_mask_t mask;
  699. printk(KERN_INFO "i.MX SDHC driver\n");
  700. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  701. irq = platform_get_irq(pdev, 0);
  702. if (!iores || irq < 0)
  703. return -EINVAL;
  704. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  705. if (!r)
  706. return -EBUSY;
  707. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  708. if (!mmc) {
  709. ret = -ENOMEM;
  710. goto out_release_mem;
  711. }
  712. mmc->ops = &mxcmci_ops;
  713. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
  714. /* MMC core transfer sizes tunable parameters */
  715. mmc->max_segs = 64;
  716. mmc->max_blk_size = 2048;
  717. mmc->max_blk_count = 65535;
  718. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  719. mmc->max_seg_size = mmc->max_req_size;
  720. host = mmc_priv(mmc);
  721. host->base = ioremap(r->start, resource_size(r));
  722. if (!host->base) {
  723. ret = -ENOMEM;
  724. goto out_free;
  725. }
  726. host->mmc = mmc;
  727. host->pdata = pdev->dev.platform_data;
  728. spin_lock_init(&host->lock);
  729. mxcmci_init_ocr(host);
  730. if (host->pdata && host->pdata->dat3_card_detect)
  731. host->default_irq_mask =
  732. INT_CARD_INSERTION_EN | INT_CARD_REMOVAL_EN;
  733. else
  734. host->default_irq_mask = 0;
  735. host->res = r;
  736. host->irq = irq;
  737. host->clk = clk_get(&pdev->dev, NULL);
  738. if (IS_ERR(host->clk)) {
  739. ret = PTR_ERR(host->clk);
  740. goto out_iounmap;
  741. }
  742. clk_enable(host->clk);
  743. mxcmci_softreset(host);
  744. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  745. if (host->rev_no != 0x400) {
  746. ret = -ENODEV;
  747. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  748. host->rev_no);
  749. goto out_clk_put;
  750. }
  751. mmc->f_min = clk_get_rate(host->clk) >> 16;
  752. mmc->f_max = clk_get_rate(host->clk) >> 1;
  753. /* recommended in data sheet */
  754. writew(0x2db4, host->base + MMC_REG_READ_TO);
  755. writel(host->default_irq_mask, host->base + MMC_REG_INT_CNTR);
  756. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  757. if (r) {
  758. host->dmareq = r->start;
  759. host->dma_data.peripheral_type = IMX_DMATYPE_SDHC;
  760. host->dma_data.priority = DMA_PRIO_LOW;
  761. host->dma_data.dma_request = host->dmareq;
  762. dma_cap_zero(mask);
  763. dma_cap_set(DMA_SLAVE, mask);
  764. host->dma = dma_request_channel(mask, filter, host);
  765. if (host->dma)
  766. mmc->max_seg_size = dma_get_max_seg_size(
  767. host->dma->device->dev);
  768. }
  769. if (!host->dma)
  770. dev_info(mmc_dev(host->mmc), "dma not available. Using PIO\n");
  771. INIT_WORK(&host->datawork, mxcmci_datawork);
  772. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  773. if (ret)
  774. goto out_free_dma;
  775. platform_set_drvdata(pdev, mmc);
  776. if (host->pdata && host->pdata->init) {
  777. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  778. host->mmc);
  779. if (ret)
  780. goto out_free_irq;
  781. }
  782. mmc_add_host(mmc);
  783. return 0;
  784. out_free_irq:
  785. free_irq(host->irq, host);
  786. out_free_dma:
  787. if (host->dma)
  788. dma_release_channel(host->dma);
  789. out_clk_put:
  790. clk_disable(host->clk);
  791. clk_put(host->clk);
  792. out_iounmap:
  793. iounmap(host->base);
  794. out_free:
  795. mmc_free_host(mmc);
  796. out_release_mem:
  797. release_mem_region(iores->start, resource_size(iores));
  798. return ret;
  799. }
  800. static int mxcmci_remove(struct platform_device *pdev)
  801. {
  802. struct mmc_host *mmc = platform_get_drvdata(pdev);
  803. struct mxcmci_host *host = mmc_priv(mmc);
  804. platform_set_drvdata(pdev, NULL);
  805. mmc_remove_host(mmc);
  806. if (host->vcc)
  807. regulator_put(host->vcc);
  808. if (host->pdata && host->pdata->exit)
  809. host->pdata->exit(&pdev->dev, mmc);
  810. free_irq(host->irq, host);
  811. iounmap(host->base);
  812. if (host->dma)
  813. dma_release_channel(host->dma);
  814. clk_disable(host->clk);
  815. clk_put(host->clk);
  816. release_mem_region(host->res->start, resource_size(host->res));
  817. mmc_free_host(mmc);
  818. return 0;
  819. }
  820. #ifdef CONFIG_PM
  821. static int mxcmci_suspend(struct device *dev)
  822. {
  823. struct mmc_host *mmc = dev_get_drvdata(dev);
  824. struct mxcmci_host *host = mmc_priv(mmc);
  825. int ret = 0;
  826. if (mmc)
  827. ret = mmc_suspend_host(mmc);
  828. clk_disable(host->clk);
  829. return ret;
  830. }
  831. static int mxcmci_resume(struct device *dev)
  832. {
  833. struct mmc_host *mmc = dev_get_drvdata(dev);
  834. struct mxcmci_host *host = mmc_priv(mmc);
  835. int ret = 0;
  836. clk_enable(host->clk);
  837. if (mmc)
  838. ret = mmc_resume_host(mmc);
  839. return ret;
  840. }
  841. static const struct dev_pm_ops mxcmci_pm_ops = {
  842. .suspend = mxcmci_suspend,
  843. .resume = mxcmci_resume,
  844. };
  845. #endif
  846. static struct platform_driver mxcmci_driver = {
  847. .probe = mxcmci_probe,
  848. .remove = mxcmci_remove,
  849. .driver = {
  850. .name = DRIVER_NAME,
  851. .owner = THIS_MODULE,
  852. #ifdef CONFIG_PM
  853. .pm = &mxcmci_pm_ops,
  854. #endif
  855. }
  856. };
  857. static int __init mxcmci_init(void)
  858. {
  859. return platform_driver_register(&mxcmci_driver);
  860. }
  861. static void __exit mxcmci_exit(void)
  862. {
  863. platform_driver_unregister(&mxcmci_driver);
  864. }
  865. module_init(mxcmci_init);
  866. module_exit(mxcmci_exit);
  867. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  868. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  869. MODULE_LICENSE("GPL");
  870. MODULE_ALIAS("platform:imx-mmc");