i915_gem.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/i915_drm.h>
  29. #include "i915_drv.h"
  30. #include "i915_trace.h"
  31. #include "intel_drv.h"
  32. #include <linux/shmem_fs.h>
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-buf.h>
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
  39. static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  40. unsigned alignment,
  41. bool map_and_fenceable,
  42. bool nonblocking);
  43. static int i915_gem_phys_pwrite(struct drm_device *dev,
  44. struct drm_i915_gem_object *obj,
  45. struct drm_i915_gem_pwrite *args,
  46. struct drm_file *file);
  47. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  48. struct drm_i915_gem_object *obj);
  49. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  50. struct drm_i915_fence_reg *fence,
  51. bool enable);
  52. static int i915_gem_inactive_shrink(struct shrinker *shrinker,
  53. struct shrink_control *sc);
  54. static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
  55. static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
  56. static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
  57. static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
  58. {
  59. if (obj->tiling_mode)
  60. i915_gem_release_mmap(obj);
  61. /* As we do not have an associated fence register, we will force
  62. * a tiling change if we ever need to acquire one.
  63. */
  64. obj->fence_dirty = false;
  65. obj->fence_reg = I915_FENCE_REG_NONE;
  66. }
  67. /* some bookkeeping */
  68. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  69. size_t size)
  70. {
  71. dev_priv->mm.object_count++;
  72. dev_priv->mm.object_memory += size;
  73. }
  74. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  75. size_t size)
  76. {
  77. dev_priv->mm.object_count--;
  78. dev_priv->mm.object_memory -= size;
  79. }
  80. static int
  81. i915_gem_wait_for_error(struct i915_gpu_error *error)
  82. {
  83. int ret;
  84. #define EXIT_COND (!i915_reset_in_progress(error) || \
  85. i915_terminally_wedged(error))
  86. if (EXIT_COND)
  87. return 0;
  88. /*
  89. * Only wait 10 seconds for the gpu reset to complete to avoid hanging
  90. * userspace. If it takes that long something really bad is going on and
  91. * we should simply try to bail out and fail as gracefully as possible.
  92. */
  93. ret = wait_event_interruptible_timeout(error->reset_queue,
  94. EXIT_COND,
  95. 10*HZ);
  96. if (ret == 0) {
  97. DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
  98. return -EIO;
  99. } else if (ret < 0) {
  100. return ret;
  101. }
  102. #undef EXIT_COND
  103. return 0;
  104. }
  105. int i915_mutex_lock_interruptible(struct drm_device *dev)
  106. {
  107. struct drm_i915_private *dev_priv = dev->dev_private;
  108. int ret;
  109. ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
  110. if (ret)
  111. return ret;
  112. ret = mutex_lock_interruptible(&dev->struct_mutex);
  113. if (ret)
  114. return ret;
  115. WARN_ON(i915_verify_lists(dev));
  116. return 0;
  117. }
  118. static inline bool
  119. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
  120. {
  121. return i915_gem_obj_ggtt_bound(obj) && !obj->active;
  122. }
  123. int
  124. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  125. struct drm_file *file)
  126. {
  127. struct drm_i915_private *dev_priv = dev->dev_private;
  128. struct drm_i915_gem_init *args = data;
  129. if (drm_core_check_feature(dev, DRIVER_MODESET))
  130. return -ENODEV;
  131. if (args->gtt_start >= args->gtt_end ||
  132. (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
  133. return -EINVAL;
  134. /* GEM with user mode setting was never supported on ilk and later. */
  135. if (INTEL_INFO(dev)->gen >= 5)
  136. return -ENODEV;
  137. mutex_lock(&dev->struct_mutex);
  138. i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
  139. args->gtt_end);
  140. dev_priv->gtt.mappable_end = args->gtt_end;
  141. mutex_unlock(&dev->struct_mutex);
  142. return 0;
  143. }
  144. int
  145. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  146. struct drm_file *file)
  147. {
  148. struct drm_i915_private *dev_priv = dev->dev_private;
  149. struct drm_i915_gem_get_aperture *args = data;
  150. struct drm_i915_gem_object *obj;
  151. size_t pinned;
  152. pinned = 0;
  153. mutex_lock(&dev->struct_mutex);
  154. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  155. if (obj->pin_count)
  156. pinned += i915_gem_obj_ggtt_size(obj);
  157. mutex_unlock(&dev->struct_mutex);
  158. args->aper_size = dev_priv->gtt.total;
  159. args->aper_available_size = args->aper_size - pinned;
  160. return 0;
  161. }
  162. void *i915_gem_object_alloc(struct drm_device *dev)
  163. {
  164. struct drm_i915_private *dev_priv = dev->dev_private;
  165. return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
  166. }
  167. void i915_gem_object_free(struct drm_i915_gem_object *obj)
  168. {
  169. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  170. kmem_cache_free(dev_priv->slab, obj);
  171. }
  172. static int
  173. i915_gem_create(struct drm_file *file,
  174. struct drm_device *dev,
  175. uint64_t size,
  176. uint32_t *handle_p)
  177. {
  178. struct drm_i915_gem_object *obj;
  179. int ret;
  180. u32 handle;
  181. size = roundup(size, PAGE_SIZE);
  182. if (size == 0)
  183. return -EINVAL;
  184. /* Allocate the new object */
  185. obj = i915_gem_alloc_object(dev, size);
  186. if (obj == NULL)
  187. return -ENOMEM;
  188. ret = drm_gem_handle_create(file, &obj->base, &handle);
  189. if (ret) {
  190. drm_gem_object_release(&obj->base);
  191. i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
  192. i915_gem_object_free(obj);
  193. return ret;
  194. }
  195. /* drop reference from allocate - handle holds it now */
  196. drm_gem_object_unreference(&obj->base);
  197. trace_i915_gem_object_create(obj);
  198. *handle_p = handle;
  199. return 0;
  200. }
  201. int
  202. i915_gem_dumb_create(struct drm_file *file,
  203. struct drm_device *dev,
  204. struct drm_mode_create_dumb *args)
  205. {
  206. /* have to work out size/pitch and return them */
  207. args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
  208. args->size = args->pitch * args->height;
  209. return i915_gem_create(file, dev,
  210. args->size, &args->handle);
  211. }
  212. int i915_gem_dumb_destroy(struct drm_file *file,
  213. struct drm_device *dev,
  214. uint32_t handle)
  215. {
  216. return drm_gem_handle_delete(file, handle);
  217. }
  218. /**
  219. * Creates a new mm object and returns a handle to it.
  220. */
  221. int
  222. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  223. struct drm_file *file)
  224. {
  225. struct drm_i915_gem_create *args = data;
  226. return i915_gem_create(file, dev,
  227. args->size, &args->handle);
  228. }
  229. static inline int
  230. __copy_to_user_swizzled(char __user *cpu_vaddr,
  231. const char *gpu_vaddr, int gpu_offset,
  232. int length)
  233. {
  234. int ret, cpu_offset = 0;
  235. while (length > 0) {
  236. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  237. int this_length = min(cacheline_end - gpu_offset, length);
  238. int swizzled_gpu_offset = gpu_offset ^ 64;
  239. ret = __copy_to_user(cpu_vaddr + cpu_offset,
  240. gpu_vaddr + swizzled_gpu_offset,
  241. this_length);
  242. if (ret)
  243. return ret + length;
  244. cpu_offset += this_length;
  245. gpu_offset += this_length;
  246. length -= this_length;
  247. }
  248. return 0;
  249. }
  250. static inline int
  251. __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
  252. const char __user *cpu_vaddr,
  253. int length)
  254. {
  255. int ret, cpu_offset = 0;
  256. while (length > 0) {
  257. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  258. int this_length = min(cacheline_end - gpu_offset, length);
  259. int swizzled_gpu_offset = gpu_offset ^ 64;
  260. ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
  261. cpu_vaddr + cpu_offset,
  262. this_length);
  263. if (ret)
  264. return ret + length;
  265. cpu_offset += this_length;
  266. gpu_offset += this_length;
  267. length -= this_length;
  268. }
  269. return 0;
  270. }
  271. /* Per-page copy function for the shmem pread fastpath.
  272. * Flushes invalid cachelines before reading the target if
  273. * needs_clflush is set. */
  274. static int
  275. shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
  276. char __user *user_data,
  277. bool page_do_bit17_swizzling, bool needs_clflush)
  278. {
  279. char *vaddr;
  280. int ret;
  281. if (unlikely(page_do_bit17_swizzling))
  282. return -EINVAL;
  283. vaddr = kmap_atomic(page);
  284. if (needs_clflush)
  285. drm_clflush_virt_range(vaddr + shmem_page_offset,
  286. page_length);
  287. ret = __copy_to_user_inatomic(user_data,
  288. vaddr + shmem_page_offset,
  289. page_length);
  290. kunmap_atomic(vaddr);
  291. return ret ? -EFAULT : 0;
  292. }
  293. static void
  294. shmem_clflush_swizzled_range(char *addr, unsigned long length,
  295. bool swizzled)
  296. {
  297. if (unlikely(swizzled)) {
  298. unsigned long start = (unsigned long) addr;
  299. unsigned long end = (unsigned long) addr + length;
  300. /* For swizzling simply ensure that we always flush both
  301. * channels. Lame, but simple and it works. Swizzled
  302. * pwrite/pread is far from a hotpath - current userspace
  303. * doesn't use it at all. */
  304. start = round_down(start, 128);
  305. end = round_up(end, 128);
  306. drm_clflush_virt_range((void *)start, end - start);
  307. } else {
  308. drm_clflush_virt_range(addr, length);
  309. }
  310. }
  311. /* Only difference to the fast-path function is that this can handle bit17
  312. * and uses non-atomic copy and kmap functions. */
  313. static int
  314. shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
  315. char __user *user_data,
  316. bool page_do_bit17_swizzling, bool needs_clflush)
  317. {
  318. char *vaddr;
  319. int ret;
  320. vaddr = kmap(page);
  321. if (needs_clflush)
  322. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  323. page_length,
  324. page_do_bit17_swizzling);
  325. if (page_do_bit17_swizzling)
  326. ret = __copy_to_user_swizzled(user_data,
  327. vaddr, shmem_page_offset,
  328. page_length);
  329. else
  330. ret = __copy_to_user(user_data,
  331. vaddr + shmem_page_offset,
  332. page_length);
  333. kunmap(page);
  334. return ret ? - EFAULT : 0;
  335. }
  336. static int
  337. i915_gem_shmem_pread(struct drm_device *dev,
  338. struct drm_i915_gem_object *obj,
  339. struct drm_i915_gem_pread *args,
  340. struct drm_file *file)
  341. {
  342. char __user *user_data;
  343. ssize_t remain;
  344. loff_t offset;
  345. int shmem_page_offset, page_length, ret = 0;
  346. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  347. int prefaulted = 0;
  348. int needs_clflush = 0;
  349. struct sg_page_iter sg_iter;
  350. user_data = to_user_ptr(args->data_ptr);
  351. remain = args->size;
  352. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  353. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
  354. /* If we're not in the cpu read domain, set ourself into the gtt
  355. * read domain and manually flush cachelines (if required). This
  356. * optimizes for the case when the gpu will dirty the data
  357. * anyway again before the next pread happens. */
  358. if (obj->cache_level == I915_CACHE_NONE)
  359. needs_clflush = 1;
  360. if (i915_gem_obj_ggtt_bound(obj)) {
  361. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  362. if (ret)
  363. return ret;
  364. }
  365. }
  366. ret = i915_gem_object_get_pages(obj);
  367. if (ret)
  368. return ret;
  369. i915_gem_object_pin_pages(obj);
  370. offset = args->offset;
  371. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
  372. offset >> PAGE_SHIFT) {
  373. struct page *page = sg_page_iter_page(&sg_iter);
  374. if (remain <= 0)
  375. break;
  376. /* Operation in this page
  377. *
  378. * shmem_page_offset = offset within page in shmem file
  379. * page_length = bytes to copy for this page
  380. */
  381. shmem_page_offset = offset_in_page(offset);
  382. page_length = remain;
  383. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  384. page_length = PAGE_SIZE - shmem_page_offset;
  385. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  386. (page_to_phys(page) & (1 << 17)) != 0;
  387. ret = shmem_pread_fast(page, shmem_page_offset, page_length,
  388. user_data, page_do_bit17_swizzling,
  389. needs_clflush);
  390. if (ret == 0)
  391. goto next_page;
  392. mutex_unlock(&dev->struct_mutex);
  393. if (!prefaulted) {
  394. ret = fault_in_multipages_writeable(user_data, remain);
  395. /* Userspace is tricking us, but we've already clobbered
  396. * its pages with the prefault and promised to write the
  397. * data up to the first fault. Hence ignore any errors
  398. * and just continue. */
  399. (void)ret;
  400. prefaulted = 1;
  401. }
  402. ret = shmem_pread_slow(page, shmem_page_offset, page_length,
  403. user_data, page_do_bit17_swizzling,
  404. needs_clflush);
  405. mutex_lock(&dev->struct_mutex);
  406. next_page:
  407. mark_page_accessed(page);
  408. if (ret)
  409. goto out;
  410. remain -= page_length;
  411. user_data += page_length;
  412. offset += page_length;
  413. }
  414. out:
  415. i915_gem_object_unpin_pages(obj);
  416. return ret;
  417. }
  418. /**
  419. * Reads data from the object referenced by handle.
  420. *
  421. * On error, the contents of *data are undefined.
  422. */
  423. int
  424. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  425. struct drm_file *file)
  426. {
  427. struct drm_i915_gem_pread *args = data;
  428. struct drm_i915_gem_object *obj;
  429. int ret = 0;
  430. if (args->size == 0)
  431. return 0;
  432. if (!access_ok(VERIFY_WRITE,
  433. to_user_ptr(args->data_ptr),
  434. args->size))
  435. return -EFAULT;
  436. ret = i915_mutex_lock_interruptible(dev);
  437. if (ret)
  438. return ret;
  439. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  440. if (&obj->base == NULL) {
  441. ret = -ENOENT;
  442. goto unlock;
  443. }
  444. /* Bounds check source. */
  445. if (args->offset > obj->base.size ||
  446. args->size > obj->base.size - args->offset) {
  447. ret = -EINVAL;
  448. goto out;
  449. }
  450. /* prime objects have no backing filp to GEM pread/pwrite
  451. * pages from.
  452. */
  453. if (!obj->base.filp) {
  454. ret = -EINVAL;
  455. goto out;
  456. }
  457. trace_i915_gem_object_pread(obj, args->offset, args->size);
  458. ret = i915_gem_shmem_pread(dev, obj, args, file);
  459. out:
  460. drm_gem_object_unreference(&obj->base);
  461. unlock:
  462. mutex_unlock(&dev->struct_mutex);
  463. return ret;
  464. }
  465. /* This is the fast write path which cannot handle
  466. * page faults in the source data
  467. */
  468. static inline int
  469. fast_user_write(struct io_mapping *mapping,
  470. loff_t page_base, int page_offset,
  471. char __user *user_data,
  472. int length)
  473. {
  474. void __iomem *vaddr_atomic;
  475. void *vaddr;
  476. unsigned long unwritten;
  477. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  478. /* We can use the cpu mem copy function because this is X86. */
  479. vaddr = (void __force*)vaddr_atomic + page_offset;
  480. unwritten = __copy_from_user_inatomic_nocache(vaddr,
  481. user_data, length);
  482. io_mapping_unmap_atomic(vaddr_atomic);
  483. return unwritten;
  484. }
  485. /**
  486. * This is the fast pwrite path, where we copy the data directly from the
  487. * user into the GTT, uncached.
  488. */
  489. static int
  490. i915_gem_gtt_pwrite_fast(struct drm_device *dev,
  491. struct drm_i915_gem_object *obj,
  492. struct drm_i915_gem_pwrite *args,
  493. struct drm_file *file)
  494. {
  495. drm_i915_private_t *dev_priv = dev->dev_private;
  496. ssize_t remain;
  497. loff_t offset, page_base;
  498. char __user *user_data;
  499. int page_offset, page_length, ret;
  500. ret = i915_gem_object_pin(obj, 0, true, true);
  501. if (ret)
  502. goto out;
  503. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  504. if (ret)
  505. goto out_unpin;
  506. ret = i915_gem_object_put_fence(obj);
  507. if (ret)
  508. goto out_unpin;
  509. user_data = to_user_ptr(args->data_ptr);
  510. remain = args->size;
  511. offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
  512. while (remain > 0) {
  513. /* Operation in this page
  514. *
  515. * page_base = page offset within aperture
  516. * page_offset = offset within page
  517. * page_length = bytes to copy for this page
  518. */
  519. page_base = offset & PAGE_MASK;
  520. page_offset = offset_in_page(offset);
  521. page_length = remain;
  522. if ((page_offset + remain) > PAGE_SIZE)
  523. page_length = PAGE_SIZE - page_offset;
  524. /* If we get a fault while copying data, then (presumably) our
  525. * source page isn't available. Return the error and we'll
  526. * retry in the slow path.
  527. */
  528. if (fast_user_write(dev_priv->gtt.mappable, page_base,
  529. page_offset, user_data, page_length)) {
  530. ret = -EFAULT;
  531. goto out_unpin;
  532. }
  533. remain -= page_length;
  534. user_data += page_length;
  535. offset += page_length;
  536. }
  537. out_unpin:
  538. i915_gem_object_unpin(obj);
  539. out:
  540. return ret;
  541. }
  542. /* Per-page copy function for the shmem pwrite fastpath.
  543. * Flushes invalid cachelines before writing to the target if
  544. * needs_clflush_before is set and flushes out any written cachelines after
  545. * writing if needs_clflush is set. */
  546. static int
  547. shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
  548. char __user *user_data,
  549. bool page_do_bit17_swizzling,
  550. bool needs_clflush_before,
  551. bool needs_clflush_after)
  552. {
  553. char *vaddr;
  554. int ret;
  555. if (unlikely(page_do_bit17_swizzling))
  556. return -EINVAL;
  557. vaddr = kmap_atomic(page);
  558. if (needs_clflush_before)
  559. drm_clflush_virt_range(vaddr + shmem_page_offset,
  560. page_length);
  561. ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
  562. user_data,
  563. page_length);
  564. if (needs_clflush_after)
  565. drm_clflush_virt_range(vaddr + shmem_page_offset,
  566. page_length);
  567. kunmap_atomic(vaddr);
  568. return ret ? -EFAULT : 0;
  569. }
  570. /* Only difference to the fast-path function is that this can handle bit17
  571. * and uses non-atomic copy and kmap functions. */
  572. static int
  573. shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
  574. char __user *user_data,
  575. bool page_do_bit17_swizzling,
  576. bool needs_clflush_before,
  577. bool needs_clflush_after)
  578. {
  579. char *vaddr;
  580. int ret;
  581. vaddr = kmap(page);
  582. if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
  583. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  584. page_length,
  585. page_do_bit17_swizzling);
  586. if (page_do_bit17_swizzling)
  587. ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
  588. user_data,
  589. page_length);
  590. else
  591. ret = __copy_from_user(vaddr + shmem_page_offset,
  592. user_data,
  593. page_length);
  594. if (needs_clflush_after)
  595. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  596. page_length,
  597. page_do_bit17_swizzling);
  598. kunmap(page);
  599. return ret ? -EFAULT : 0;
  600. }
  601. static int
  602. i915_gem_shmem_pwrite(struct drm_device *dev,
  603. struct drm_i915_gem_object *obj,
  604. struct drm_i915_gem_pwrite *args,
  605. struct drm_file *file)
  606. {
  607. ssize_t remain;
  608. loff_t offset;
  609. char __user *user_data;
  610. int shmem_page_offset, page_length, ret = 0;
  611. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  612. int hit_slowpath = 0;
  613. int needs_clflush_after = 0;
  614. int needs_clflush_before = 0;
  615. struct sg_page_iter sg_iter;
  616. user_data = to_user_ptr(args->data_ptr);
  617. remain = args->size;
  618. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  619. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  620. /* If we're not in the cpu write domain, set ourself into the gtt
  621. * write domain and manually flush cachelines (if required). This
  622. * optimizes for the case when the gpu will use the data
  623. * right away and we therefore have to clflush anyway. */
  624. if (obj->cache_level == I915_CACHE_NONE)
  625. needs_clflush_after = 1;
  626. if (i915_gem_obj_ggtt_bound(obj)) {
  627. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  628. if (ret)
  629. return ret;
  630. }
  631. }
  632. /* Same trick applies for invalidate partially written cachelines before
  633. * writing. */
  634. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
  635. && obj->cache_level == I915_CACHE_NONE)
  636. needs_clflush_before = 1;
  637. ret = i915_gem_object_get_pages(obj);
  638. if (ret)
  639. return ret;
  640. i915_gem_object_pin_pages(obj);
  641. offset = args->offset;
  642. obj->dirty = 1;
  643. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
  644. offset >> PAGE_SHIFT) {
  645. struct page *page = sg_page_iter_page(&sg_iter);
  646. int partial_cacheline_write;
  647. if (remain <= 0)
  648. break;
  649. /* Operation in this page
  650. *
  651. * shmem_page_offset = offset within page in shmem file
  652. * page_length = bytes to copy for this page
  653. */
  654. shmem_page_offset = offset_in_page(offset);
  655. page_length = remain;
  656. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  657. page_length = PAGE_SIZE - shmem_page_offset;
  658. /* If we don't overwrite a cacheline completely we need to be
  659. * careful to have up-to-date data by first clflushing. Don't
  660. * overcomplicate things and flush the entire patch. */
  661. partial_cacheline_write = needs_clflush_before &&
  662. ((shmem_page_offset | page_length)
  663. & (boot_cpu_data.x86_clflush_size - 1));
  664. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  665. (page_to_phys(page) & (1 << 17)) != 0;
  666. ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
  667. user_data, page_do_bit17_swizzling,
  668. partial_cacheline_write,
  669. needs_clflush_after);
  670. if (ret == 0)
  671. goto next_page;
  672. hit_slowpath = 1;
  673. mutex_unlock(&dev->struct_mutex);
  674. ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
  675. user_data, page_do_bit17_swizzling,
  676. partial_cacheline_write,
  677. needs_clflush_after);
  678. mutex_lock(&dev->struct_mutex);
  679. next_page:
  680. set_page_dirty(page);
  681. mark_page_accessed(page);
  682. if (ret)
  683. goto out;
  684. remain -= page_length;
  685. user_data += page_length;
  686. offset += page_length;
  687. }
  688. out:
  689. i915_gem_object_unpin_pages(obj);
  690. if (hit_slowpath) {
  691. /*
  692. * Fixup: Flush cpu caches in case we didn't flush the dirty
  693. * cachelines in-line while writing and the object moved
  694. * out of the cpu write domain while we've dropped the lock.
  695. */
  696. if (!needs_clflush_after &&
  697. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  698. i915_gem_clflush_object(obj);
  699. i915_gem_chipset_flush(dev);
  700. }
  701. }
  702. if (needs_clflush_after)
  703. i915_gem_chipset_flush(dev);
  704. return ret;
  705. }
  706. /**
  707. * Writes data to the object referenced by handle.
  708. *
  709. * On error, the contents of the buffer that were to be modified are undefined.
  710. */
  711. int
  712. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  713. struct drm_file *file)
  714. {
  715. struct drm_i915_gem_pwrite *args = data;
  716. struct drm_i915_gem_object *obj;
  717. int ret;
  718. if (args->size == 0)
  719. return 0;
  720. if (!access_ok(VERIFY_READ,
  721. to_user_ptr(args->data_ptr),
  722. args->size))
  723. return -EFAULT;
  724. ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
  725. args->size);
  726. if (ret)
  727. return -EFAULT;
  728. ret = i915_mutex_lock_interruptible(dev);
  729. if (ret)
  730. return ret;
  731. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  732. if (&obj->base == NULL) {
  733. ret = -ENOENT;
  734. goto unlock;
  735. }
  736. /* Bounds check destination. */
  737. if (args->offset > obj->base.size ||
  738. args->size > obj->base.size - args->offset) {
  739. ret = -EINVAL;
  740. goto out;
  741. }
  742. /* prime objects have no backing filp to GEM pread/pwrite
  743. * pages from.
  744. */
  745. if (!obj->base.filp) {
  746. ret = -EINVAL;
  747. goto out;
  748. }
  749. trace_i915_gem_object_pwrite(obj, args->offset, args->size);
  750. ret = -EFAULT;
  751. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  752. * it would end up going through the fenced access, and we'll get
  753. * different detiling behavior between reading and writing.
  754. * pread/pwrite currently are reading and writing from the CPU
  755. * perspective, requiring manual detiling by the client.
  756. */
  757. if (obj->phys_obj) {
  758. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  759. goto out;
  760. }
  761. if (obj->cache_level == I915_CACHE_NONE &&
  762. obj->tiling_mode == I915_TILING_NONE &&
  763. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  764. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  765. /* Note that the gtt paths might fail with non-page-backed user
  766. * pointers (e.g. gtt mappings when moving data between
  767. * textures). Fallback to the shmem path in that case. */
  768. }
  769. if (ret == -EFAULT || ret == -ENOSPC)
  770. ret = i915_gem_shmem_pwrite(dev, obj, args, file);
  771. out:
  772. drm_gem_object_unreference(&obj->base);
  773. unlock:
  774. mutex_unlock(&dev->struct_mutex);
  775. return ret;
  776. }
  777. int
  778. i915_gem_check_wedge(struct i915_gpu_error *error,
  779. bool interruptible)
  780. {
  781. if (i915_reset_in_progress(error)) {
  782. /* Non-interruptible callers can't handle -EAGAIN, hence return
  783. * -EIO unconditionally for these. */
  784. if (!interruptible)
  785. return -EIO;
  786. /* Recovery complete, but the reset failed ... */
  787. if (i915_terminally_wedged(error))
  788. return -EIO;
  789. return -EAGAIN;
  790. }
  791. return 0;
  792. }
  793. /*
  794. * Compare seqno against outstanding lazy request. Emit a request if they are
  795. * equal.
  796. */
  797. static int
  798. i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
  799. {
  800. int ret;
  801. BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
  802. ret = 0;
  803. if (seqno == ring->outstanding_lazy_request)
  804. ret = i915_add_request(ring, NULL);
  805. return ret;
  806. }
  807. /**
  808. * __wait_seqno - wait until execution of seqno has finished
  809. * @ring: the ring expected to report seqno
  810. * @seqno: duh!
  811. * @reset_counter: reset sequence associated with the given seqno
  812. * @interruptible: do an interruptible wait (normally yes)
  813. * @timeout: in - how long to wait (NULL forever); out - how much time remaining
  814. *
  815. * Note: It is of utmost importance that the passed in seqno and reset_counter
  816. * values have been read by the caller in an smp safe manner. Where read-side
  817. * locks are involved, it is sufficient to read the reset_counter before
  818. * unlocking the lock that protects the seqno. For lockless tricks, the
  819. * reset_counter _must_ be read before, and an appropriate smp_rmb must be
  820. * inserted.
  821. *
  822. * Returns 0 if the seqno was found within the alloted time. Else returns the
  823. * errno with remaining time filled in timeout argument.
  824. */
  825. static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
  826. unsigned reset_counter,
  827. bool interruptible, struct timespec *timeout)
  828. {
  829. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  830. struct timespec before, now, wait_time={1,0};
  831. unsigned long timeout_jiffies;
  832. long end;
  833. bool wait_forever = true;
  834. int ret;
  835. if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
  836. return 0;
  837. trace_i915_gem_request_wait_begin(ring, seqno);
  838. if (timeout != NULL) {
  839. wait_time = *timeout;
  840. wait_forever = false;
  841. }
  842. timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
  843. if (WARN_ON(!ring->irq_get(ring)))
  844. return -ENODEV;
  845. /* Record current time in case interrupted by signal, or wedged * */
  846. getrawmonotonic(&before);
  847. #define EXIT_COND \
  848. (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
  849. i915_reset_in_progress(&dev_priv->gpu_error) || \
  850. reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  851. do {
  852. if (interruptible)
  853. end = wait_event_interruptible_timeout(ring->irq_queue,
  854. EXIT_COND,
  855. timeout_jiffies);
  856. else
  857. end = wait_event_timeout(ring->irq_queue, EXIT_COND,
  858. timeout_jiffies);
  859. /* We need to check whether any gpu reset happened in between
  860. * the caller grabbing the seqno and now ... */
  861. if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  862. end = -EAGAIN;
  863. /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
  864. * gone. */
  865. ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
  866. if (ret)
  867. end = ret;
  868. } while (end == 0 && wait_forever);
  869. getrawmonotonic(&now);
  870. ring->irq_put(ring);
  871. trace_i915_gem_request_wait_end(ring, seqno);
  872. #undef EXIT_COND
  873. if (timeout) {
  874. struct timespec sleep_time = timespec_sub(now, before);
  875. *timeout = timespec_sub(*timeout, sleep_time);
  876. if (!timespec_valid(timeout)) /* i.e. negative time remains */
  877. set_normalized_timespec(timeout, 0, 0);
  878. }
  879. switch (end) {
  880. case -EIO:
  881. case -EAGAIN: /* Wedged */
  882. case -ERESTARTSYS: /* Signal */
  883. return (int)end;
  884. case 0: /* Timeout */
  885. return -ETIME;
  886. default: /* Completed */
  887. WARN_ON(end < 0); /* We're not aware of other errors */
  888. return 0;
  889. }
  890. }
  891. /**
  892. * Waits for a sequence number to be signaled, and cleans up the
  893. * request and object lists appropriately for that event.
  894. */
  895. int
  896. i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
  897. {
  898. struct drm_device *dev = ring->dev;
  899. struct drm_i915_private *dev_priv = dev->dev_private;
  900. bool interruptible = dev_priv->mm.interruptible;
  901. int ret;
  902. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  903. BUG_ON(seqno == 0);
  904. ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
  905. if (ret)
  906. return ret;
  907. ret = i915_gem_check_olr(ring, seqno);
  908. if (ret)
  909. return ret;
  910. return __wait_seqno(ring, seqno,
  911. atomic_read(&dev_priv->gpu_error.reset_counter),
  912. interruptible, NULL);
  913. }
  914. static int
  915. i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
  916. struct intel_ring_buffer *ring)
  917. {
  918. i915_gem_retire_requests_ring(ring);
  919. /* Manually manage the write flush as we may have not yet
  920. * retired the buffer.
  921. *
  922. * Note that the last_write_seqno is always the earlier of
  923. * the two (read/write) seqno, so if we haved successfully waited,
  924. * we know we have passed the last write.
  925. */
  926. obj->last_write_seqno = 0;
  927. obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
  928. return 0;
  929. }
  930. /**
  931. * Ensures that all rendering to the object has completed and the object is
  932. * safe to unbind from the GTT or access from the CPU.
  933. */
  934. static __must_check int
  935. i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
  936. bool readonly)
  937. {
  938. struct intel_ring_buffer *ring = obj->ring;
  939. u32 seqno;
  940. int ret;
  941. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  942. if (seqno == 0)
  943. return 0;
  944. ret = i915_wait_seqno(ring, seqno);
  945. if (ret)
  946. return ret;
  947. return i915_gem_object_wait_rendering__tail(obj, ring);
  948. }
  949. /* A nonblocking variant of the above wait. This is a highly dangerous routine
  950. * as the object state may change during this call.
  951. */
  952. static __must_check int
  953. i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
  954. bool readonly)
  955. {
  956. struct drm_device *dev = obj->base.dev;
  957. struct drm_i915_private *dev_priv = dev->dev_private;
  958. struct intel_ring_buffer *ring = obj->ring;
  959. unsigned reset_counter;
  960. u32 seqno;
  961. int ret;
  962. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  963. BUG_ON(!dev_priv->mm.interruptible);
  964. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  965. if (seqno == 0)
  966. return 0;
  967. ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
  968. if (ret)
  969. return ret;
  970. ret = i915_gem_check_olr(ring, seqno);
  971. if (ret)
  972. return ret;
  973. reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  974. mutex_unlock(&dev->struct_mutex);
  975. ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
  976. mutex_lock(&dev->struct_mutex);
  977. if (ret)
  978. return ret;
  979. return i915_gem_object_wait_rendering__tail(obj, ring);
  980. }
  981. /**
  982. * Called when user space prepares to use an object with the CPU, either
  983. * through the mmap ioctl's mapping or a GTT mapping.
  984. */
  985. int
  986. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  987. struct drm_file *file)
  988. {
  989. struct drm_i915_gem_set_domain *args = data;
  990. struct drm_i915_gem_object *obj;
  991. uint32_t read_domains = args->read_domains;
  992. uint32_t write_domain = args->write_domain;
  993. int ret;
  994. /* Only handle setting domains to types used by the CPU. */
  995. if (write_domain & I915_GEM_GPU_DOMAINS)
  996. return -EINVAL;
  997. if (read_domains & I915_GEM_GPU_DOMAINS)
  998. return -EINVAL;
  999. /* Having something in the write domain implies it's in the read
  1000. * domain, and only that read domain. Enforce that in the request.
  1001. */
  1002. if (write_domain != 0 && read_domains != write_domain)
  1003. return -EINVAL;
  1004. ret = i915_mutex_lock_interruptible(dev);
  1005. if (ret)
  1006. return ret;
  1007. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1008. if (&obj->base == NULL) {
  1009. ret = -ENOENT;
  1010. goto unlock;
  1011. }
  1012. /* Try to flush the object off the GPU without holding the lock.
  1013. * We will repeat the flush holding the lock in the normal manner
  1014. * to catch cases where we are gazumped.
  1015. */
  1016. ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
  1017. if (ret)
  1018. goto unref;
  1019. if (read_domains & I915_GEM_DOMAIN_GTT) {
  1020. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  1021. /* Silently promote "you're not bound, there was nothing to do"
  1022. * to success, since the client was just asking us to
  1023. * make sure everything was done.
  1024. */
  1025. if (ret == -EINVAL)
  1026. ret = 0;
  1027. } else {
  1028. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  1029. }
  1030. unref:
  1031. drm_gem_object_unreference(&obj->base);
  1032. unlock:
  1033. mutex_unlock(&dev->struct_mutex);
  1034. return ret;
  1035. }
  1036. /**
  1037. * Called when user space has done writes to this buffer
  1038. */
  1039. int
  1040. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1041. struct drm_file *file)
  1042. {
  1043. struct drm_i915_gem_sw_finish *args = data;
  1044. struct drm_i915_gem_object *obj;
  1045. int ret = 0;
  1046. ret = i915_mutex_lock_interruptible(dev);
  1047. if (ret)
  1048. return ret;
  1049. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1050. if (&obj->base == NULL) {
  1051. ret = -ENOENT;
  1052. goto unlock;
  1053. }
  1054. /* Pinned buffers may be scanout, so flush the cache */
  1055. if (obj->pin_count)
  1056. i915_gem_object_flush_cpu_write_domain(obj);
  1057. drm_gem_object_unreference(&obj->base);
  1058. unlock:
  1059. mutex_unlock(&dev->struct_mutex);
  1060. return ret;
  1061. }
  1062. /**
  1063. * Maps the contents of an object, returning the address it is mapped
  1064. * into.
  1065. *
  1066. * While the mapping holds a reference on the contents of the object, it doesn't
  1067. * imply a ref on the object itself.
  1068. */
  1069. int
  1070. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1071. struct drm_file *file)
  1072. {
  1073. struct drm_i915_gem_mmap *args = data;
  1074. struct drm_gem_object *obj;
  1075. unsigned long addr;
  1076. obj = drm_gem_object_lookup(dev, file, args->handle);
  1077. if (obj == NULL)
  1078. return -ENOENT;
  1079. /* prime objects have no backing filp to GEM mmap
  1080. * pages from.
  1081. */
  1082. if (!obj->filp) {
  1083. drm_gem_object_unreference_unlocked(obj);
  1084. return -EINVAL;
  1085. }
  1086. addr = vm_mmap(obj->filp, 0, args->size,
  1087. PROT_READ | PROT_WRITE, MAP_SHARED,
  1088. args->offset);
  1089. drm_gem_object_unreference_unlocked(obj);
  1090. if (IS_ERR((void *)addr))
  1091. return addr;
  1092. args->addr_ptr = (uint64_t) addr;
  1093. return 0;
  1094. }
  1095. /**
  1096. * i915_gem_fault - fault a page into the GTT
  1097. * vma: VMA in question
  1098. * vmf: fault info
  1099. *
  1100. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  1101. * from userspace. The fault handler takes care of binding the object to
  1102. * the GTT (if needed), allocating and programming a fence register (again,
  1103. * only if needed based on whether the old reg is still valid or the object
  1104. * is tiled) and inserting a new PTE into the faulting process.
  1105. *
  1106. * Note that the faulting process may involve evicting existing objects
  1107. * from the GTT and/or fence registers to make room. So performance may
  1108. * suffer if the GTT working set is large or there are few fence registers
  1109. * left.
  1110. */
  1111. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1112. {
  1113. struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
  1114. struct drm_device *dev = obj->base.dev;
  1115. drm_i915_private_t *dev_priv = dev->dev_private;
  1116. pgoff_t page_offset;
  1117. unsigned long pfn;
  1118. int ret = 0;
  1119. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1120. /* We don't use vmf->pgoff since that has the fake offset */
  1121. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1122. PAGE_SHIFT;
  1123. ret = i915_mutex_lock_interruptible(dev);
  1124. if (ret)
  1125. goto out;
  1126. trace_i915_gem_object_fault(obj, page_offset, true, write);
  1127. /* Access to snoopable pages through the GTT is incoherent. */
  1128. if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
  1129. ret = -EINVAL;
  1130. goto unlock;
  1131. }
  1132. /* Now bind it into the GTT if needed */
  1133. ret = i915_gem_object_pin(obj, 0, true, false);
  1134. if (ret)
  1135. goto unlock;
  1136. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1137. if (ret)
  1138. goto unpin;
  1139. ret = i915_gem_object_get_fence(obj);
  1140. if (ret)
  1141. goto unpin;
  1142. obj->fault_mappable = true;
  1143. pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
  1144. pfn >>= PAGE_SHIFT;
  1145. pfn += page_offset;
  1146. /* Finally, remap it using the new GTT offset */
  1147. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1148. unpin:
  1149. i915_gem_object_unpin(obj);
  1150. unlock:
  1151. mutex_unlock(&dev->struct_mutex);
  1152. out:
  1153. switch (ret) {
  1154. case -EIO:
  1155. /* If this -EIO is due to a gpu hang, give the reset code a
  1156. * chance to clean up the mess. Otherwise return the proper
  1157. * SIGBUS. */
  1158. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1159. return VM_FAULT_SIGBUS;
  1160. case -EAGAIN:
  1161. /* Give the error handler a chance to run and move the
  1162. * objects off the GPU active list. Next time we service the
  1163. * fault, we should be able to transition the page into the
  1164. * GTT without touching the GPU (and so avoid further
  1165. * EIO/EGAIN). If the GPU is wedged, then there is no issue
  1166. * with coherency, just lost writes.
  1167. */
  1168. set_need_resched();
  1169. case 0:
  1170. case -ERESTARTSYS:
  1171. case -EINTR:
  1172. case -EBUSY:
  1173. /*
  1174. * EBUSY is ok: this just means that another thread
  1175. * already did the job.
  1176. */
  1177. return VM_FAULT_NOPAGE;
  1178. case -ENOMEM:
  1179. return VM_FAULT_OOM;
  1180. case -ENOSPC:
  1181. return VM_FAULT_SIGBUS;
  1182. default:
  1183. WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
  1184. return VM_FAULT_SIGBUS;
  1185. }
  1186. }
  1187. /**
  1188. * i915_gem_release_mmap - remove physical page mappings
  1189. * @obj: obj in question
  1190. *
  1191. * Preserve the reservation of the mmapping with the DRM core code, but
  1192. * relinquish ownership of the pages back to the system.
  1193. *
  1194. * It is vital that we remove the page mapping if we have mapped a tiled
  1195. * object through the GTT and then lose the fence register due to
  1196. * resource pressure. Similarly if the object has been moved out of the
  1197. * aperture, than pages mapped into userspace must be revoked. Removing the
  1198. * mapping will then trigger a page fault on the next user access, allowing
  1199. * fixup by i915_gem_fault().
  1200. */
  1201. void
  1202. i915_gem_release_mmap(struct drm_i915_gem_object *obj)
  1203. {
  1204. if (!obj->fault_mappable)
  1205. return;
  1206. if (obj->base.dev->dev_mapping)
  1207. unmap_mapping_range(obj->base.dev->dev_mapping,
  1208. (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
  1209. obj->base.size, 1);
  1210. obj->fault_mappable = false;
  1211. }
  1212. uint32_t
  1213. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
  1214. {
  1215. uint32_t gtt_size;
  1216. if (INTEL_INFO(dev)->gen >= 4 ||
  1217. tiling_mode == I915_TILING_NONE)
  1218. return size;
  1219. /* Previous chips need a power-of-two fence region when tiling */
  1220. if (INTEL_INFO(dev)->gen == 3)
  1221. gtt_size = 1024*1024;
  1222. else
  1223. gtt_size = 512*1024;
  1224. while (gtt_size < size)
  1225. gtt_size <<= 1;
  1226. return gtt_size;
  1227. }
  1228. /**
  1229. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1230. * @obj: object to check
  1231. *
  1232. * Return the required GTT alignment for an object, taking into account
  1233. * potential fence register mapping.
  1234. */
  1235. uint32_t
  1236. i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
  1237. int tiling_mode, bool fenced)
  1238. {
  1239. /*
  1240. * Minimum alignment is 4k (GTT page size), but might be greater
  1241. * if a fence register is needed for the object.
  1242. */
  1243. if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
  1244. tiling_mode == I915_TILING_NONE)
  1245. return 4096;
  1246. /*
  1247. * Previous chips need to be aligned to the size of the smallest
  1248. * fence register that can contain the object.
  1249. */
  1250. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1251. }
  1252. static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
  1253. {
  1254. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1255. int ret;
  1256. if (obj->base.map_list.map)
  1257. return 0;
  1258. dev_priv->mm.shrinker_no_lock_stealing = true;
  1259. ret = drm_gem_create_mmap_offset(&obj->base);
  1260. if (ret != -ENOSPC)
  1261. goto out;
  1262. /* Badly fragmented mmap space? The only way we can recover
  1263. * space is by destroying unwanted objects. We can't randomly release
  1264. * mmap_offsets as userspace expects them to be persistent for the
  1265. * lifetime of the objects. The closest we can is to release the
  1266. * offsets on purgeable objects by truncating it and marking it purged,
  1267. * which prevents userspace from ever using that object again.
  1268. */
  1269. i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
  1270. ret = drm_gem_create_mmap_offset(&obj->base);
  1271. if (ret != -ENOSPC)
  1272. goto out;
  1273. i915_gem_shrink_all(dev_priv);
  1274. ret = drm_gem_create_mmap_offset(&obj->base);
  1275. out:
  1276. dev_priv->mm.shrinker_no_lock_stealing = false;
  1277. return ret;
  1278. }
  1279. static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
  1280. {
  1281. if (!obj->base.map_list.map)
  1282. return;
  1283. drm_gem_free_mmap_offset(&obj->base);
  1284. }
  1285. int
  1286. i915_gem_mmap_gtt(struct drm_file *file,
  1287. struct drm_device *dev,
  1288. uint32_t handle,
  1289. uint64_t *offset)
  1290. {
  1291. struct drm_i915_private *dev_priv = dev->dev_private;
  1292. struct drm_i915_gem_object *obj;
  1293. int ret;
  1294. ret = i915_mutex_lock_interruptible(dev);
  1295. if (ret)
  1296. return ret;
  1297. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  1298. if (&obj->base == NULL) {
  1299. ret = -ENOENT;
  1300. goto unlock;
  1301. }
  1302. if (obj->base.size > dev_priv->gtt.mappable_end) {
  1303. ret = -E2BIG;
  1304. goto out;
  1305. }
  1306. if (obj->madv != I915_MADV_WILLNEED) {
  1307. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1308. ret = -EINVAL;
  1309. goto out;
  1310. }
  1311. ret = i915_gem_object_create_mmap_offset(obj);
  1312. if (ret)
  1313. goto out;
  1314. *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
  1315. out:
  1316. drm_gem_object_unreference(&obj->base);
  1317. unlock:
  1318. mutex_unlock(&dev->struct_mutex);
  1319. return ret;
  1320. }
  1321. /**
  1322. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1323. * @dev: DRM device
  1324. * @data: GTT mapping ioctl data
  1325. * @file: GEM object info
  1326. *
  1327. * Simply returns the fake offset to userspace so it can mmap it.
  1328. * The mmap call will end up in drm_gem_mmap(), which will set things
  1329. * up so we can get faults in the handler above.
  1330. *
  1331. * The fault handler will take care of binding the object into the GTT
  1332. * (since it may have been evicted to make room for something), allocating
  1333. * a fence register, and mapping the appropriate aperture address into
  1334. * userspace.
  1335. */
  1336. int
  1337. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1338. struct drm_file *file)
  1339. {
  1340. struct drm_i915_gem_mmap_gtt *args = data;
  1341. return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
  1342. }
  1343. /* Immediately discard the backing storage */
  1344. static void
  1345. i915_gem_object_truncate(struct drm_i915_gem_object *obj)
  1346. {
  1347. struct inode *inode;
  1348. i915_gem_object_free_mmap_offset(obj);
  1349. if (obj->base.filp == NULL)
  1350. return;
  1351. /* Our goal here is to return as much of the memory as
  1352. * is possible back to the system as we are called from OOM.
  1353. * To do this we must instruct the shmfs to drop all of its
  1354. * backing pages, *now*.
  1355. */
  1356. inode = file_inode(obj->base.filp);
  1357. shmem_truncate_range(inode, 0, (loff_t)-1);
  1358. obj->madv = __I915_MADV_PURGED;
  1359. }
  1360. static inline int
  1361. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
  1362. {
  1363. return obj->madv == I915_MADV_DONTNEED;
  1364. }
  1365. static void
  1366. i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
  1367. {
  1368. struct sg_page_iter sg_iter;
  1369. int ret;
  1370. BUG_ON(obj->madv == __I915_MADV_PURGED);
  1371. ret = i915_gem_object_set_to_cpu_domain(obj, true);
  1372. if (ret) {
  1373. /* In the event of a disaster, abandon all caches and
  1374. * hope for the best.
  1375. */
  1376. WARN_ON(ret != -EIO);
  1377. i915_gem_clflush_object(obj);
  1378. obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  1379. }
  1380. if (i915_gem_object_needs_bit17_swizzle(obj))
  1381. i915_gem_object_save_bit_17_swizzle(obj);
  1382. if (obj->madv == I915_MADV_DONTNEED)
  1383. obj->dirty = 0;
  1384. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
  1385. struct page *page = sg_page_iter_page(&sg_iter);
  1386. if (obj->dirty)
  1387. set_page_dirty(page);
  1388. if (obj->madv == I915_MADV_WILLNEED)
  1389. mark_page_accessed(page);
  1390. page_cache_release(page);
  1391. }
  1392. obj->dirty = 0;
  1393. sg_free_table(obj->pages);
  1394. kfree(obj->pages);
  1395. }
  1396. int
  1397. i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
  1398. {
  1399. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1400. if (obj->pages == NULL)
  1401. return 0;
  1402. BUG_ON(i915_gem_obj_ggtt_bound(obj));
  1403. if (obj->pages_pin_count)
  1404. return -EBUSY;
  1405. /* ->put_pages might need to allocate memory for the bit17 swizzle
  1406. * array, hence protect them from being reaped by removing them from gtt
  1407. * lists early. */
  1408. list_del(&obj->global_list);
  1409. ops->put_pages(obj);
  1410. obj->pages = NULL;
  1411. if (i915_gem_object_is_purgeable(obj))
  1412. i915_gem_object_truncate(obj);
  1413. return 0;
  1414. }
  1415. static long
  1416. __i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
  1417. bool purgeable_only)
  1418. {
  1419. struct drm_i915_gem_object *obj, *next;
  1420. long count = 0;
  1421. list_for_each_entry_safe(obj, next,
  1422. &dev_priv->mm.unbound_list,
  1423. global_list) {
  1424. if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
  1425. i915_gem_object_put_pages(obj) == 0) {
  1426. count += obj->base.size >> PAGE_SHIFT;
  1427. if (count >= target)
  1428. return count;
  1429. }
  1430. }
  1431. list_for_each_entry_safe(obj, next,
  1432. &dev_priv->mm.inactive_list,
  1433. mm_list) {
  1434. if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
  1435. i915_gem_object_unbind(obj) == 0 &&
  1436. i915_gem_object_put_pages(obj) == 0) {
  1437. count += obj->base.size >> PAGE_SHIFT;
  1438. if (count >= target)
  1439. return count;
  1440. }
  1441. }
  1442. return count;
  1443. }
  1444. static long
  1445. i915_gem_purge(struct drm_i915_private *dev_priv, long target)
  1446. {
  1447. return __i915_gem_shrink(dev_priv, target, true);
  1448. }
  1449. static void
  1450. i915_gem_shrink_all(struct drm_i915_private *dev_priv)
  1451. {
  1452. struct drm_i915_gem_object *obj, *next;
  1453. i915_gem_evict_everything(dev_priv->dev);
  1454. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1455. global_list)
  1456. i915_gem_object_put_pages(obj);
  1457. }
  1458. static int
  1459. i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
  1460. {
  1461. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1462. int page_count, i;
  1463. struct address_space *mapping;
  1464. struct sg_table *st;
  1465. struct scatterlist *sg;
  1466. struct sg_page_iter sg_iter;
  1467. struct page *page;
  1468. unsigned long last_pfn = 0; /* suppress gcc warning */
  1469. gfp_t gfp;
  1470. /* Assert that the object is not currently in any GPU domain. As it
  1471. * wasn't in the GTT, there shouldn't be any way it could have been in
  1472. * a GPU cache
  1473. */
  1474. BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
  1475. BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
  1476. st = kmalloc(sizeof(*st), GFP_KERNEL);
  1477. if (st == NULL)
  1478. return -ENOMEM;
  1479. page_count = obj->base.size / PAGE_SIZE;
  1480. if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
  1481. sg_free_table(st);
  1482. kfree(st);
  1483. return -ENOMEM;
  1484. }
  1485. /* Get the list of pages out of our struct file. They'll be pinned
  1486. * at this point until we release them.
  1487. *
  1488. * Fail silently without starting the shrinker
  1489. */
  1490. mapping = file_inode(obj->base.filp)->i_mapping;
  1491. gfp = mapping_gfp_mask(mapping);
  1492. gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
  1493. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1494. sg = st->sgl;
  1495. st->nents = 0;
  1496. for (i = 0; i < page_count; i++) {
  1497. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1498. if (IS_ERR(page)) {
  1499. i915_gem_purge(dev_priv, page_count);
  1500. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1501. }
  1502. if (IS_ERR(page)) {
  1503. /* We've tried hard to allocate the memory by reaping
  1504. * our own buffer, now let the real VM do its job and
  1505. * go down in flames if truly OOM.
  1506. */
  1507. gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
  1508. gfp |= __GFP_IO | __GFP_WAIT;
  1509. i915_gem_shrink_all(dev_priv);
  1510. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1511. if (IS_ERR(page))
  1512. goto err_pages;
  1513. gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
  1514. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1515. }
  1516. #ifdef CONFIG_SWIOTLB
  1517. if (swiotlb_nr_tbl()) {
  1518. st->nents++;
  1519. sg_set_page(sg, page, PAGE_SIZE, 0);
  1520. sg = sg_next(sg);
  1521. continue;
  1522. }
  1523. #endif
  1524. if (!i || page_to_pfn(page) != last_pfn + 1) {
  1525. if (i)
  1526. sg = sg_next(sg);
  1527. st->nents++;
  1528. sg_set_page(sg, page, PAGE_SIZE, 0);
  1529. } else {
  1530. sg->length += PAGE_SIZE;
  1531. }
  1532. last_pfn = page_to_pfn(page);
  1533. }
  1534. #ifdef CONFIG_SWIOTLB
  1535. if (!swiotlb_nr_tbl())
  1536. #endif
  1537. sg_mark_end(sg);
  1538. obj->pages = st;
  1539. if (i915_gem_object_needs_bit17_swizzle(obj))
  1540. i915_gem_object_do_bit_17_swizzle(obj);
  1541. return 0;
  1542. err_pages:
  1543. sg_mark_end(sg);
  1544. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
  1545. page_cache_release(sg_page_iter_page(&sg_iter));
  1546. sg_free_table(st);
  1547. kfree(st);
  1548. return PTR_ERR(page);
  1549. }
  1550. /* Ensure that the associated pages are gathered from the backing storage
  1551. * and pinned into our object. i915_gem_object_get_pages() may be called
  1552. * multiple times before they are released by a single call to
  1553. * i915_gem_object_put_pages() - once the pages are no longer referenced
  1554. * either as a result of memory pressure (reaping pages under the shrinker)
  1555. * or as the object is itself released.
  1556. */
  1557. int
  1558. i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
  1559. {
  1560. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1561. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1562. int ret;
  1563. if (obj->pages)
  1564. return 0;
  1565. if (obj->madv != I915_MADV_WILLNEED) {
  1566. DRM_ERROR("Attempting to obtain a purgeable object\n");
  1567. return -EINVAL;
  1568. }
  1569. BUG_ON(obj->pages_pin_count);
  1570. ret = ops->get_pages(obj);
  1571. if (ret)
  1572. return ret;
  1573. list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
  1574. return 0;
  1575. }
  1576. void
  1577. i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1578. struct intel_ring_buffer *ring)
  1579. {
  1580. struct drm_device *dev = obj->base.dev;
  1581. struct drm_i915_private *dev_priv = dev->dev_private;
  1582. u32 seqno = intel_ring_get_seqno(ring);
  1583. BUG_ON(ring == NULL);
  1584. obj->ring = ring;
  1585. /* Add a reference if we're newly entering the active list. */
  1586. if (!obj->active) {
  1587. drm_gem_object_reference(&obj->base);
  1588. obj->active = 1;
  1589. }
  1590. /* Move from whatever list we were on to the tail of execution. */
  1591. list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
  1592. list_move_tail(&obj->ring_list, &ring->active_list);
  1593. obj->last_read_seqno = seqno;
  1594. if (obj->fenced_gpu_access) {
  1595. obj->last_fenced_seqno = seqno;
  1596. /* Bump MRU to take account of the delayed flush */
  1597. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1598. struct drm_i915_fence_reg *reg;
  1599. reg = &dev_priv->fence_regs[obj->fence_reg];
  1600. list_move_tail(&reg->lru_list,
  1601. &dev_priv->mm.fence_list);
  1602. }
  1603. }
  1604. }
  1605. static void
  1606. i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
  1607. {
  1608. struct drm_device *dev = obj->base.dev;
  1609. struct drm_i915_private *dev_priv = dev->dev_private;
  1610. BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
  1611. BUG_ON(!obj->active);
  1612. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1613. list_del_init(&obj->ring_list);
  1614. obj->ring = NULL;
  1615. obj->last_read_seqno = 0;
  1616. obj->last_write_seqno = 0;
  1617. obj->base.write_domain = 0;
  1618. obj->last_fenced_seqno = 0;
  1619. obj->fenced_gpu_access = false;
  1620. obj->active = 0;
  1621. drm_gem_object_unreference(&obj->base);
  1622. WARN_ON(i915_verify_lists(dev));
  1623. }
  1624. static int
  1625. i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
  1626. {
  1627. struct drm_i915_private *dev_priv = dev->dev_private;
  1628. struct intel_ring_buffer *ring;
  1629. int ret, i, j;
  1630. /* Carefully retire all requests without writing to the rings */
  1631. for_each_ring(ring, dev_priv, i) {
  1632. ret = intel_ring_idle(ring);
  1633. if (ret)
  1634. return ret;
  1635. }
  1636. i915_gem_retire_requests(dev);
  1637. /* Finally reset hw state */
  1638. for_each_ring(ring, dev_priv, i) {
  1639. intel_ring_init_seqno(ring, seqno);
  1640. for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
  1641. ring->sync_seqno[j] = 0;
  1642. }
  1643. return 0;
  1644. }
  1645. int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
  1646. {
  1647. struct drm_i915_private *dev_priv = dev->dev_private;
  1648. int ret;
  1649. if (seqno == 0)
  1650. return -EINVAL;
  1651. /* HWS page needs to be set less than what we
  1652. * will inject to ring
  1653. */
  1654. ret = i915_gem_init_seqno(dev, seqno - 1);
  1655. if (ret)
  1656. return ret;
  1657. /* Carefully set the last_seqno value so that wrap
  1658. * detection still works
  1659. */
  1660. dev_priv->next_seqno = seqno;
  1661. dev_priv->last_seqno = seqno - 1;
  1662. if (dev_priv->last_seqno == 0)
  1663. dev_priv->last_seqno--;
  1664. return 0;
  1665. }
  1666. int
  1667. i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
  1668. {
  1669. struct drm_i915_private *dev_priv = dev->dev_private;
  1670. /* reserve 0 for non-seqno */
  1671. if (dev_priv->next_seqno == 0) {
  1672. int ret = i915_gem_init_seqno(dev, 0);
  1673. if (ret)
  1674. return ret;
  1675. dev_priv->next_seqno = 1;
  1676. }
  1677. *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
  1678. return 0;
  1679. }
  1680. int __i915_add_request(struct intel_ring_buffer *ring,
  1681. struct drm_file *file,
  1682. struct drm_i915_gem_object *obj,
  1683. u32 *out_seqno)
  1684. {
  1685. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1686. struct drm_i915_gem_request *request;
  1687. u32 request_ring_position, request_start;
  1688. int was_empty;
  1689. int ret;
  1690. request_start = intel_ring_get_tail(ring);
  1691. /*
  1692. * Emit any outstanding flushes - execbuf can fail to emit the flush
  1693. * after having emitted the batchbuffer command. Hence we need to fix
  1694. * things up similar to emitting the lazy request. The difference here
  1695. * is that the flush _must_ happen before the next request, no matter
  1696. * what.
  1697. */
  1698. ret = intel_ring_flush_all_caches(ring);
  1699. if (ret)
  1700. return ret;
  1701. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1702. if (request == NULL)
  1703. return -ENOMEM;
  1704. /* Record the position of the start of the request so that
  1705. * should we detect the updated seqno part-way through the
  1706. * GPU processing the request, we never over-estimate the
  1707. * position of the head.
  1708. */
  1709. request_ring_position = intel_ring_get_tail(ring);
  1710. ret = ring->add_request(ring);
  1711. if (ret) {
  1712. kfree(request);
  1713. return ret;
  1714. }
  1715. request->seqno = intel_ring_get_seqno(ring);
  1716. request->ring = ring;
  1717. request->head = request_start;
  1718. request->tail = request_ring_position;
  1719. request->ctx = ring->last_context;
  1720. request->batch_obj = obj;
  1721. /* Whilst this request exists, batch_obj will be on the
  1722. * active_list, and so will hold the active reference. Only when this
  1723. * request is retired will the the batch_obj be moved onto the
  1724. * inactive_list and lose its active reference. Hence we do not need
  1725. * to explicitly hold another reference here.
  1726. */
  1727. if (request->ctx)
  1728. i915_gem_context_reference(request->ctx);
  1729. request->emitted_jiffies = jiffies;
  1730. was_empty = list_empty(&ring->request_list);
  1731. list_add_tail(&request->list, &ring->request_list);
  1732. request->file_priv = NULL;
  1733. if (file) {
  1734. struct drm_i915_file_private *file_priv = file->driver_priv;
  1735. spin_lock(&file_priv->mm.lock);
  1736. request->file_priv = file_priv;
  1737. list_add_tail(&request->client_list,
  1738. &file_priv->mm.request_list);
  1739. spin_unlock(&file_priv->mm.lock);
  1740. }
  1741. trace_i915_gem_request_add(ring, request->seqno);
  1742. ring->outstanding_lazy_request = 0;
  1743. if (!dev_priv->ums.mm_suspended) {
  1744. if (i915_enable_hangcheck) {
  1745. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1746. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1747. }
  1748. if (was_empty) {
  1749. queue_delayed_work(dev_priv->wq,
  1750. &dev_priv->mm.retire_work,
  1751. round_jiffies_up_relative(HZ));
  1752. intel_mark_busy(dev_priv->dev);
  1753. }
  1754. }
  1755. if (out_seqno)
  1756. *out_seqno = request->seqno;
  1757. return 0;
  1758. }
  1759. static inline void
  1760. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1761. {
  1762. struct drm_i915_file_private *file_priv = request->file_priv;
  1763. if (!file_priv)
  1764. return;
  1765. spin_lock(&file_priv->mm.lock);
  1766. if (request->file_priv) {
  1767. list_del(&request->client_list);
  1768. request->file_priv = NULL;
  1769. }
  1770. spin_unlock(&file_priv->mm.lock);
  1771. }
  1772. static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj)
  1773. {
  1774. if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
  1775. acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
  1776. return true;
  1777. return false;
  1778. }
  1779. static bool i915_head_inside_request(const u32 acthd_unmasked,
  1780. const u32 request_start,
  1781. const u32 request_end)
  1782. {
  1783. const u32 acthd = acthd_unmasked & HEAD_ADDR;
  1784. if (request_start < request_end) {
  1785. if (acthd >= request_start && acthd < request_end)
  1786. return true;
  1787. } else if (request_start > request_end) {
  1788. if (acthd >= request_start || acthd < request_end)
  1789. return true;
  1790. }
  1791. return false;
  1792. }
  1793. static bool i915_request_guilty(struct drm_i915_gem_request *request,
  1794. const u32 acthd, bool *inside)
  1795. {
  1796. /* There is a possibility that unmasked head address
  1797. * pointing inside the ring, matches the batch_obj address range.
  1798. * However this is extremely unlikely.
  1799. */
  1800. if (request->batch_obj) {
  1801. if (i915_head_inside_object(acthd, request->batch_obj)) {
  1802. *inside = true;
  1803. return true;
  1804. }
  1805. }
  1806. if (i915_head_inside_request(acthd, request->head, request->tail)) {
  1807. *inside = false;
  1808. return true;
  1809. }
  1810. return false;
  1811. }
  1812. static void i915_set_reset_status(struct intel_ring_buffer *ring,
  1813. struct drm_i915_gem_request *request,
  1814. u32 acthd)
  1815. {
  1816. struct i915_ctx_hang_stats *hs = NULL;
  1817. bool inside, guilty;
  1818. /* Innocent until proven guilty */
  1819. guilty = false;
  1820. if (ring->hangcheck.action != wait &&
  1821. i915_request_guilty(request, acthd, &inside)) {
  1822. DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
  1823. ring->name,
  1824. inside ? "inside" : "flushing",
  1825. request->batch_obj ?
  1826. i915_gem_obj_ggtt_offset(request->batch_obj) : 0,
  1827. request->ctx ? request->ctx->id : 0,
  1828. acthd);
  1829. guilty = true;
  1830. }
  1831. /* If contexts are disabled or this is the default context, use
  1832. * file_priv->reset_state
  1833. */
  1834. if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
  1835. hs = &request->ctx->hang_stats;
  1836. else if (request->file_priv)
  1837. hs = &request->file_priv->hang_stats;
  1838. if (hs) {
  1839. if (guilty)
  1840. hs->batch_active++;
  1841. else
  1842. hs->batch_pending++;
  1843. }
  1844. }
  1845. static void i915_gem_free_request(struct drm_i915_gem_request *request)
  1846. {
  1847. list_del(&request->list);
  1848. i915_gem_request_remove_from_client(request);
  1849. if (request->ctx)
  1850. i915_gem_context_unreference(request->ctx);
  1851. kfree(request);
  1852. }
  1853. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1854. struct intel_ring_buffer *ring)
  1855. {
  1856. u32 completed_seqno;
  1857. u32 acthd;
  1858. acthd = intel_ring_get_active_head(ring);
  1859. completed_seqno = ring->get_seqno(ring, false);
  1860. while (!list_empty(&ring->request_list)) {
  1861. struct drm_i915_gem_request *request;
  1862. request = list_first_entry(&ring->request_list,
  1863. struct drm_i915_gem_request,
  1864. list);
  1865. if (request->seqno > completed_seqno)
  1866. i915_set_reset_status(ring, request, acthd);
  1867. i915_gem_free_request(request);
  1868. }
  1869. while (!list_empty(&ring->active_list)) {
  1870. struct drm_i915_gem_object *obj;
  1871. obj = list_first_entry(&ring->active_list,
  1872. struct drm_i915_gem_object,
  1873. ring_list);
  1874. i915_gem_object_move_to_inactive(obj);
  1875. }
  1876. }
  1877. static void i915_gem_reset_fences(struct drm_device *dev)
  1878. {
  1879. struct drm_i915_private *dev_priv = dev->dev_private;
  1880. int i;
  1881. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  1882. struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
  1883. if (reg->obj)
  1884. i915_gem_object_fence_lost(reg->obj);
  1885. i915_gem_write_fence(dev, i, NULL);
  1886. reg->pin_count = 0;
  1887. reg->obj = NULL;
  1888. INIT_LIST_HEAD(&reg->lru_list);
  1889. }
  1890. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  1891. }
  1892. void i915_gem_reset(struct drm_device *dev)
  1893. {
  1894. struct drm_i915_private *dev_priv = dev->dev_private;
  1895. struct drm_i915_gem_object *obj;
  1896. struct intel_ring_buffer *ring;
  1897. int i;
  1898. for_each_ring(ring, dev_priv, i)
  1899. i915_gem_reset_ring_lists(dev_priv, ring);
  1900. /* Move everything out of the GPU domains to ensure we do any
  1901. * necessary invalidation upon reuse.
  1902. */
  1903. list_for_each_entry(obj,
  1904. &dev_priv->mm.inactive_list,
  1905. mm_list)
  1906. {
  1907. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1908. }
  1909. /* The fence registers are invalidated so clear them out */
  1910. i915_gem_reset_fences(dev);
  1911. }
  1912. /**
  1913. * This function clears the request list as sequence numbers are passed.
  1914. */
  1915. void
  1916. i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
  1917. {
  1918. uint32_t seqno;
  1919. if (list_empty(&ring->request_list))
  1920. return;
  1921. WARN_ON(i915_verify_lists(ring->dev));
  1922. seqno = ring->get_seqno(ring, true);
  1923. while (!list_empty(&ring->request_list)) {
  1924. struct drm_i915_gem_request *request;
  1925. request = list_first_entry(&ring->request_list,
  1926. struct drm_i915_gem_request,
  1927. list);
  1928. if (!i915_seqno_passed(seqno, request->seqno))
  1929. break;
  1930. trace_i915_gem_request_retire(ring, request->seqno);
  1931. /* We know the GPU must have read the request to have
  1932. * sent us the seqno + interrupt, so use the position
  1933. * of tail of the request to update the last known position
  1934. * of the GPU head.
  1935. */
  1936. ring->last_retired_head = request->tail;
  1937. i915_gem_free_request(request);
  1938. }
  1939. /* Move any buffers on the active list that are no longer referenced
  1940. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1941. */
  1942. while (!list_empty(&ring->active_list)) {
  1943. struct drm_i915_gem_object *obj;
  1944. obj = list_first_entry(&ring->active_list,
  1945. struct drm_i915_gem_object,
  1946. ring_list);
  1947. if (!i915_seqno_passed(seqno, obj->last_read_seqno))
  1948. break;
  1949. i915_gem_object_move_to_inactive(obj);
  1950. }
  1951. if (unlikely(ring->trace_irq_seqno &&
  1952. i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
  1953. ring->irq_put(ring);
  1954. ring->trace_irq_seqno = 0;
  1955. }
  1956. WARN_ON(i915_verify_lists(ring->dev));
  1957. }
  1958. void
  1959. i915_gem_retire_requests(struct drm_device *dev)
  1960. {
  1961. drm_i915_private_t *dev_priv = dev->dev_private;
  1962. struct intel_ring_buffer *ring;
  1963. int i;
  1964. for_each_ring(ring, dev_priv, i)
  1965. i915_gem_retire_requests_ring(ring);
  1966. }
  1967. static void
  1968. i915_gem_retire_work_handler(struct work_struct *work)
  1969. {
  1970. drm_i915_private_t *dev_priv;
  1971. struct drm_device *dev;
  1972. struct intel_ring_buffer *ring;
  1973. bool idle;
  1974. int i;
  1975. dev_priv = container_of(work, drm_i915_private_t,
  1976. mm.retire_work.work);
  1977. dev = dev_priv->dev;
  1978. /* Come back later if the device is busy... */
  1979. if (!mutex_trylock(&dev->struct_mutex)) {
  1980. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1981. round_jiffies_up_relative(HZ));
  1982. return;
  1983. }
  1984. i915_gem_retire_requests(dev);
  1985. /* Send a periodic flush down the ring so we don't hold onto GEM
  1986. * objects indefinitely.
  1987. */
  1988. idle = true;
  1989. for_each_ring(ring, dev_priv, i) {
  1990. if (ring->gpu_caches_dirty)
  1991. i915_add_request(ring, NULL);
  1992. idle &= list_empty(&ring->request_list);
  1993. }
  1994. if (!dev_priv->ums.mm_suspended && !idle)
  1995. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1996. round_jiffies_up_relative(HZ));
  1997. if (idle)
  1998. intel_mark_idle(dev);
  1999. mutex_unlock(&dev->struct_mutex);
  2000. }
  2001. /**
  2002. * Ensures that an object will eventually get non-busy by flushing any required
  2003. * write domains, emitting any outstanding lazy request and retiring and
  2004. * completed requests.
  2005. */
  2006. static int
  2007. i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
  2008. {
  2009. int ret;
  2010. if (obj->active) {
  2011. ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
  2012. if (ret)
  2013. return ret;
  2014. i915_gem_retire_requests_ring(obj->ring);
  2015. }
  2016. return 0;
  2017. }
  2018. /**
  2019. * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
  2020. * @DRM_IOCTL_ARGS: standard ioctl arguments
  2021. *
  2022. * Returns 0 if successful, else an error is returned with the remaining time in
  2023. * the timeout parameter.
  2024. * -ETIME: object is still busy after timeout
  2025. * -ERESTARTSYS: signal interrupted the wait
  2026. * -ENONENT: object doesn't exist
  2027. * Also possible, but rare:
  2028. * -EAGAIN: GPU wedged
  2029. * -ENOMEM: damn
  2030. * -ENODEV: Internal IRQ fail
  2031. * -E?: The add request failed
  2032. *
  2033. * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
  2034. * non-zero timeout parameter the wait ioctl will wait for the given number of
  2035. * nanoseconds on an object becoming unbusy. Since the wait itself does so
  2036. * without holding struct_mutex the object may become re-busied before this
  2037. * function completes. A similar but shorter * race condition exists in the busy
  2038. * ioctl
  2039. */
  2040. int
  2041. i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
  2042. {
  2043. drm_i915_private_t *dev_priv = dev->dev_private;
  2044. struct drm_i915_gem_wait *args = data;
  2045. struct drm_i915_gem_object *obj;
  2046. struct intel_ring_buffer *ring = NULL;
  2047. struct timespec timeout_stack, *timeout = NULL;
  2048. unsigned reset_counter;
  2049. u32 seqno = 0;
  2050. int ret = 0;
  2051. if (args->timeout_ns >= 0) {
  2052. timeout_stack = ns_to_timespec(args->timeout_ns);
  2053. timeout = &timeout_stack;
  2054. }
  2055. ret = i915_mutex_lock_interruptible(dev);
  2056. if (ret)
  2057. return ret;
  2058. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
  2059. if (&obj->base == NULL) {
  2060. mutex_unlock(&dev->struct_mutex);
  2061. return -ENOENT;
  2062. }
  2063. /* Need to make sure the object gets inactive eventually. */
  2064. ret = i915_gem_object_flush_active(obj);
  2065. if (ret)
  2066. goto out;
  2067. if (obj->active) {
  2068. seqno = obj->last_read_seqno;
  2069. ring = obj->ring;
  2070. }
  2071. if (seqno == 0)
  2072. goto out;
  2073. /* Do this after OLR check to make sure we make forward progress polling
  2074. * on this IOCTL with a 0 timeout (like busy ioctl)
  2075. */
  2076. if (!args->timeout_ns) {
  2077. ret = -ETIME;
  2078. goto out;
  2079. }
  2080. drm_gem_object_unreference(&obj->base);
  2081. reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  2082. mutex_unlock(&dev->struct_mutex);
  2083. ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
  2084. if (timeout)
  2085. args->timeout_ns = timespec_to_ns(timeout);
  2086. return ret;
  2087. out:
  2088. drm_gem_object_unreference(&obj->base);
  2089. mutex_unlock(&dev->struct_mutex);
  2090. return ret;
  2091. }
  2092. /**
  2093. * i915_gem_object_sync - sync an object to a ring.
  2094. *
  2095. * @obj: object which may be in use on another ring.
  2096. * @to: ring we wish to use the object on. May be NULL.
  2097. *
  2098. * This code is meant to abstract object synchronization with the GPU.
  2099. * Calling with NULL implies synchronizing the object with the CPU
  2100. * rather than a particular GPU ring.
  2101. *
  2102. * Returns 0 if successful, else propagates up the lower layer error.
  2103. */
  2104. int
  2105. i915_gem_object_sync(struct drm_i915_gem_object *obj,
  2106. struct intel_ring_buffer *to)
  2107. {
  2108. struct intel_ring_buffer *from = obj->ring;
  2109. u32 seqno;
  2110. int ret, idx;
  2111. if (from == NULL || to == from)
  2112. return 0;
  2113. if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
  2114. return i915_gem_object_wait_rendering(obj, false);
  2115. idx = intel_ring_sync_index(from, to);
  2116. seqno = obj->last_read_seqno;
  2117. if (seqno <= from->sync_seqno[idx])
  2118. return 0;
  2119. ret = i915_gem_check_olr(obj->ring, seqno);
  2120. if (ret)
  2121. return ret;
  2122. ret = to->sync_to(to, from, seqno);
  2123. if (!ret)
  2124. /* We use last_read_seqno because sync_to()
  2125. * might have just caused seqno wrap under
  2126. * the radar.
  2127. */
  2128. from->sync_seqno[idx] = obj->last_read_seqno;
  2129. return ret;
  2130. }
  2131. static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
  2132. {
  2133. u32 old_write_domain, old_read_domains;
  2134. /* Force a pagefault for domain tracking on next user access */
  2135. i915_gem_release_mmap(obj);
  2136. if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
  2137. return;
  2138. /* Wait for any direct GTT access to complete */
  2139. mb();
  2140. old_read_domains = obj->base.read_domains;
  2141. old_write_domain = obj->base.write_domain;
  2142. obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
  2143. obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
  2144. trace_i915_gem_object_change_domain(obj,
  2145. old_read_domains,
  2146. old_write_domain);
  2147. }
  2148. /**
  2149. * Unbinds an object from the GTT aperture.
  2150. */
  2151. int
  2152. i915_gem_object_unbind(struct drm_i915_gem_object *obj)
  2153. {
  2154. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2155. int ret;
  2156. if (!i915_gem_obj_ggtt_bound(obj))
  2157. return 0;
  2158. if (obj->pin_count)
  2159. return -EBUSY;
  2160. BUG_ON(obj->pages == NULL);
  2161. ret = i915_gem_object_finish_gpu(obj);
  2162. if (ret)
  2163. return ret;
  2164. /* Continue on if we fail due to EIO, the GPU is hung so we
  2165. * should be safe and we need to cleanup or else we might
  2166. * cause memory corruption through use-after-free.
  2167. */
  2168. i915_gem_object_finish_gtt(obj);
  2169. /* release the fence reg _after_ flushing */
  2170. ret = i915_gem_object_put_fence(obj);
  2171. if (ret)
  2172. return ret;
  2173. trace_i915_gem_object_unbind(obj);
  2174. if (obj->has_global_gtt_mapping)
  2175. i915_gem_gtt_unbind_object(obj);
  2176. if (obj->has_aliasing_ppgtt_mapping) {
  2177. i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
  2178. obj->has_aliasing_ppgtt_mapping = 0;
  2179. }
  2180. i915_gem_gtt_finish_object(obj);
  2181. i915_gem_object_unpin_pages(obj);
  2182. list_del(&obj->mm_list);
  2183. list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
  2184. /* Avoid an unnecessary call to unbind on rebind. */
  2185. obj->map_and_fenceable = true;
  2186. drm_mm_remove_node(&obj->gtt_space);
  2187. return 0;
  2188. }
  2189. int i915_gpu_idle(struct drm_device *dev)
  2190. {
  2191. drm_i915_private_t *dev_priv = dev->dev_private;
  2192. struct intel_ring_buffer *ring;
  2193. int ret, i;
  2194. /* Flush everything onto the inactive list. */
  2195. for_each_ring(ring, dev_priv, i) {
  2196. ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
  2197. if (ret)
  2198. return ret;
  2199. ret = intel_ring_idle(ring);
  2200. if (ret)
  2201. return ret;
  2202. }
  2203. return 0;
  2204. }
  2205. static void i965_write_fence_reg(struct drm_device *dev, int reg,
  2206. struct drm_i915_gem_object *obj)
  2207. {
  2208. drm_i915_private_t *dev_priv = dev->dev_private;
  2209. int fence_reg;
  2210. int fence_pitch_shift;
  2211. uint64_t val;
  2212. if (INTEL_INFO(dev)->gen >= 6) {
  2213. fence_reg = FENCE_REG_SANDYBRIDGE_0;
  2214. fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
  2215. } else {
  2216. fence_reg = FENCE_REG_965_0;
  2217. fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
  2218. }
  2219. if (obj) {
  2220. u32 size = i915_gem_obj_ggtt_size(obj);
  2221. val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
  2222. 0xfffff000) << 32;
  2223. val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
  2224. val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
  2225. if (obj->tiling_mode == I915_TILING_Y)
  2226. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  2227. val |= I965_FENCE_REG_VALID;
  2228. } else
  2229. val = 0;
  2230. fence_reg += reg * 8;
  2231. I915_WRITE64(fence_reg, val);
  2232. POSTING_READ(fence_reg);
  2233. }
  2234. static void i915_write_fence_reg(struct drm_device *dev, int reg,
  2235. struct drm_i915_gem_object *obj)
  2236. {
  2237. drm_i915_private_t *dev_priv = dev->dev_private;
  2238. u32 val;
  2239. if (obj) {
  2240. u32 size = i915_gem_obj_ggtt_size(obj);
  2241. int pitch_val;
  2242. int tile_width;
  2243. WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
  2244. (size & -size) != size ||
  2245. (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
  2246. "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
  2247. i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
  2248. if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  2249. tile_width = 128;
  2250. else
  2251. tile_width = 512;
  2252. /* Note: pitch better be a power of two tile widths */
  2253. pitch_val = obj->stride / tile_width;
  2254. pitch_val = ffs(pitch_val) - 1;
  2255. val = i915_gem_obj_ggtt_offset(obj);
  2256. if (obj->tiling_mode == I915_TILING_Y)
  2257. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2258. val |= I915_FENCE_SIZE_BITS(size);
  2259. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2260. val |= I830_FENCE_REG_VALID;
  2261. } else
  2262. val = 0;
  2263. if (reg < 8)
  2264. reg = FENCE_REG_830_0 + reg * 4;
  2265. else
  2266. reg = FENCE_REG_945_8 + (reg - 8) * 4;
  2267. I915_WRITE(reg, val);
  2268. POSTING_READ(reg);
  2269. }
  2270. static void i830_write_fence_reg(struct drm_device *dev, int reg,
  2271. struct drm_i915_gem_object *obj)
  2272. {
  2273. drm_i915_private_t *dev_priv = dev->dev_private;
  2274. uint32_t val;
  2275. if (obj) {
  2276. u32 size = i915_gem_obj_ggtt_size(obj);
  2277. uint32_t pitch_val;
  2278. WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
  2279. (size & -size) != size ||
  2280. (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
  2281. "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
  2282. i915_gem_obj_ggtt_offset(obj), size);
  2283. pitch_val = obj->stride / 128;
  2284. pitch_val = ffs(pitch_val) - 1;
  2285. val = i915_gem_obj_ggtt_offset(obj);
  2286. if (obj->tiling_mode == I915_TILING_Y)
  2287. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2288. val |= I830_FENCE_SIZE_BITS(size);
  2289. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2290. val |= I830_FENCE_REG_VALID;
  2291. } else
  2292. val = 0;
  2293. I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
  2294. POSTING_READ(FENCE_REG_830_0 + reg * 4);
  2295. }
  2296. inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
  2297. {
  2298. return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
  2299. }
  2300. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  2301. struct drm_i915_gem_object *obj)
  2302. {
  2303. struct drm_i915_private *dev_priv = dev->dev_private;
  2304. /* Ensure that all CPU reads are completed before installing a fence
  2305. * and all writes before removing the fence.
  2306. */
  2307. if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
  2308. mb();
  2309. switch (INTEL_INFO(dev)->gen) {
  2310. case 7:
  2311. case 6:
  2312. case 5:
  2313. case 4: i965_write_fence_reg(dev, reg, obj); break;
  2314. case 3: i915_write_fence_reg(dev, reg, obj); break;
  2315. case 2: i830_write_fence_reg(dev, reg, obj); break;
  2316. default: BUG();
  2317. }
  2318. /* And similarly be paranoid that no direct access to this region
  2319. * is reordered to before the fence is installed.
  2320. */
  2321. if (i915_gem_object_needs_mb(obj))
  2322. mb();
  2323. }
  2324. static inline int fence_number(struct drm_i915_private *dev_priv,
  2325. struct drm_i915_fence_reg *fence)
  2326. {
  2327. return fence - dev_priv->fence_regs;
  2328. }
  2329. struct write_fence {
  2330. struct drm_device *dev;
  2331. struct drm_i915_gem_object *obj;
  2332. int fence;
  2333. };
  2334. static void i915_gem_write_fence__ipi(void *data)
  2335. {
  2336. struct write_fence *args = data;
  2337. /* Required for SNB+ with LLC */
  2338. wbinvd();
  2339. /* Required for VLV */
  2340. i915_gem_write_fence(args->dev, args->fence, args->obj);
  2341. }
  2342. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  2343. struct drm_i915_fence_reg *fence,
  2344. bool enable)
  2345. {
  2346. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2347. struct write_fence args = {
  2348. .dev = obj->base.dev,
  2349. .fence = fence_number(dev_priv, fence),
  2350. .obj = enable ? obj : NULL,
  2351. };
  2352. /* In order to fully serialize access to the fenced region and
  2353. * the update to the fence register we need to take extreme
  2354. * measures on SNB+. In theory, the write to the fence register
  2355. * flushes all memory transactions before, and coupled with the
  2356. * mb() placed around the register write we serialise all memory
  2357. * operations with respect to the changes in the tiler. Yet, on
  2358. * SNB+ we need to take a step further and emit an explicit wbinvd()
  2359. * on each processor in order to manually flush all memory
  2360. * transactions before updating the fence register.
  2361. *
  2362. * However, Valleyview complicates matter. There the wbinvd is
  2363. * insufficient and unlike SNB/IVB requires the serialising
  2364. * register write. (Note that that register write by itself is
  2365. * conversely not sufficient for SNB+.) To compromise, we do both.
  2366. */
  2367. if (INTEL_INFO(args.dev)->gen >= 6)
  2368. on_each_cpu(i915_gem_write_fence__ipi, &args, 1);
  2369. else
  2370. i915_gem_write_fence(args.dev, args.fence, args.obj);
  2371. if (enable) {
  2372. obj->fence_reg = args.fence;
  2373. fence->obj = obj;
  2374. list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
  2375. } else {
  2376. obj->fence_reg = I915_FENCE_REG_NONE;
  2377. fence->obj = NULL;
  2378. list_del_init(&fence->lru_list);
  2379. }
  2380. }
  2381. static int
  2382. i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
  2383. {
  2384. if (obj->last_fenced_seqno) {
  2385. int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
  2386. if (ret)
  2387. return ret;
  2388. obj->last_fenced_seqno = 0;
  2389. }
  2390. obj->fenced_gpu_access = false;
  2391. return 0;
  2392. }
  2393. int
  2394. i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
  2395. {
  2396. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2397. struct drm_i915_fence_reg *fence;
  2398. int ret;
  2399. ret = i915_gem_object_wait_fence(obj);
  2400. if (ret)
  2401. return ret;
  2402. if (obj->fence_reg == I915_FENCE_REG_NONE)
  2403. return 0;
  2404. fence = &dev_priv->fence_regs[obj->fence_reg];
  2405. i915_gem_object_fence_lost(obj);
  2406. i915_gem_object_update_fence(obj, fence, false);
  2407. return 0;
  2408. }
  2409. static struct drm_i915_fence_reg *
  2410. i915_find_fence_reg(struct drm_device *dev)
  2411. {
  2412. struct drm_i915_private *dev_priv = dev->dev_private;
  2413. struct drm_i915_fence_reg *reg, *avail;
  2414. int i;
  2415. /* First try to find a free reg */
  2416. avail = NULL;
  2417. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2418. reg = &dev_priv->fence_regs[i];
  2419. if (!reg->obj)
  2420. return reg;
  2421. if (!reg->pin_count)
  2422. avail = reg;
  2423. }
  2424. if (avail == NULL)
  2425. return NULL;
  2426. /* None available, try to steal one or wait for a user to finish */
  2427. list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
  2428. if (reg->pin_count)
  2429. continue;
  2430. return reg;
  2431. }
  2432. return NULL;
  2433. }
  2434. /**
  2435. * i915_gem_object_get_fence - set up fencing for an object
  2436. * @obj: object to map through a fence reg
  2437. *
  2438. * When mapping objects through the GTT, userspace wants to be able to write
  2439. * to them without having to worry about swizzling if the object is tiled.
  2440. * This function walks the fence regs looking for a free one for @obj,
  2441. * stealing one if it can't find any.
  2442. *
  2443. * It then sets up the reg based on the object's properties: address, pitch
  2444. * and tiling format.
  2445. *
  2446. * For an untiled surface, this removes any existing fence.
  2447. */
  2448. int
  2449. i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
  2450. {
  2451. struct drm_device *dev = obj->base.dev;
  2452. struct drm_i915_private *dev_priv = dev->dev_private;
  2453. bool enable = obj->tiling_mode != I915_TILING_NONE;
  2454. struct drm_i915_fence_reg *reg;
  2455. int ret;
  2456. /* Have we updated the tiling parameters upon the object and so
  2457. * will need to serialise the write to the associated fence register?
  2458. */
  2459. if (obj->fence_dirty) {
  2460. ret = i915_gem_object_wait_fence(obj);
  2461. if (ret)
  2462. return ret;
  2463. }
  2464. /* Just update our place in the LRU if our fence is getting reused. */
  2465. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2466. reg = &dev_priv->fence_regs[obj->fence_reg];
  2467. if (!obj->fence_dirty) {
  2468. list_move_tail(&reg->lru_list,
  2469. &dev_priv->mm.fence_list);
  2470. return 0;
  2471. }
  2472. } else if (enable) {
  2473. reg = i915_find_fence_reg(dev);
  2474. if (reg == NULL)
  2475. return -EDEADLK;
  2476. if (reg->obj) {
  2477. struct drm_i915_gem_object *old = reg->obj;
  2478. ret = i915_gem_object_wait_fence(old);
  2479. if (ret)
  2480. return ret;
  2481. i915_gem_object_fence_lost(old);
  2482. }
  2483. } else
  2484. return 0;
  2485. i915_gem_object_update_fence(obj, reg, enable);
  2486. obj->fence_dirty = false;
  2487. return 0;
  2488. }
  2489. static bool i915_gem_valid_gtt_space(struct drm_device *dev,
  2490. struct drm_mm_node *gtt_space,
  2491. unsigned long cache_level)
  2492. {
  2493. struct drm_mm_node *other;
  2494. /* On non-LLC machines we have to be careful when putting differing
  2495. * types of snoopable memory together to avoid the prefetcher
  2496. * crossing memory domains and dying.
  2497. */
  2498. if (HAS_LLC(dev))
  2499. return true;
  2500. if (!drm_mm_node_allocated(gtt_space))
  2501. return true;
  2502. if (list_empty(&gtt_space->node_list))
  2503. return true;
  2504. other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
  2505. if (other->allocated && !other->hole_follows && other->color != cache_level)
  2506. return false;
  2507. other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
  2508. if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
  2509. return false;
  2510. return true;
  2511. }
  2512. static void i915_gem_verify_gtt(struct drm_device *dev)
  2513. {
  2514. #if WATCH_GTT
  2515. struct drm_i915_private *dev_priv = dev->dev_private;
  2516. struct drm_i915_gem_object *obj;
  2517. int err = 0;
  2518. list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
  2519. if (obj->gtt_space == NULL) {
  2520. printk(KERN_ERR "object found on GTT list with no space reserved\n");
  2521. err++;
  2522. continue;
  2523. }
  2524. if (obj->cache_level != obj->gtt_space->color) {
  2525. printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
  2526. i915_gem_obj_ggtt_offset(obj),
  2527. i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
  2528. obj->cache_level,
  2529. obj->gtt_space->color);
  2530. err++;
  2531. continue;
  2532. }
  2533. if (!i915_gem_valid_gtt_space(dev,
  2534. obj->gtt_space,
  2535. obj->cache_level)) {
  2536. printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
  2537. i915_gem_obj_ggtt_offset(obj),
  2538. i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
  2539. obj->cache_level);
  2540. err++;
  2541. continue;
  2542. }
  2543. }
  2544. WARN_ON(err);
  2545. #endif
  2546. }
  2547. /**
  2548. * Finds free space in the GTT aperture and binds the object there.
  2549. */
  2550. static int
  2551. i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  2552. unsigned alignment,
  2553. bool map_and_fenceable,
  2554. bool nonblocking)
  2555. {
  2556. struct drm_device *dev = obj->base.dev;
  2557. drm_i915_private_t *dev_priv = dev->dev_private;
  2558. u32 size, fence_size, fence_alignment, unfenced_alignment;
  2559. bool mappable, fenceable;
  2560. size_t gtt_max = map_and_fenceable ?
  2561. dev_priv->gtt.mappable_end : dev_priv->gtt.total;
  2562. int ret;
  2563. fence_size = i915_gem_get_gtt_size(dev,
  2564. obj->base.size,
  2565. obj->tiling_mode);
  2566. fence_alignment = i915_gem_get_gtt_alignment(dev,
  2567. obj->base.size,
  2568. obj->tiling_mode, true);
  2569. unfenced_alignment =
  2570. i915_gem_get_gtt_alignment(dev,
  2571. obj->base.size,
  2572. obj->tiling_mode, false);
  2573. if (alignment == 0)
  2574. alignment = map_and_fenceable ? fence_alignment :
  2575. unfenced_alignment;
  2576. if (map_and_fenceable && alignment & (fence_alignment - 1)) {
  2577. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2578. return -EINVAL;
  2579. }
  2580. size = map_and_fenceable ? fence_size : obj->base.size;
  2581. /* If the object is bigger than the entire aperture, reject it early
  2582. * before evicting everything in a vain attempt to find space.
  2583. */
  2584. if (obj->base.size > gtt_max) {
  2585. DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
  2586. obj->base.size,
  2587. map_and_fenceable ? "mappable" : "total",
  2588. gtt_max);
  2589. return -E2BIG;
  2590. }
  2591. ret = i915_gem_object_get_pages(obj);
  2592. if (ret)
  2593. return ret;
  2594. i915_gem_object_pin_pages(obj);
  2595. search_free:
  2596. ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space,
  2597. &obj->gtt_space,
  2598. size, alignment,
  2599. obj->cache_level, 0, gtt_max);
  2600. if (ret) {
  2601. ret = i915_gem_evict_something(dev, size, alignment,
  2602. obj->cache_level,
  2603. map_and_fenceable,
  2604. nonblocking);
  2605. if (ret == 0)
  2606. goto search_free;
  2607. i915_gem_object_unpin_pages(obj);
  2608. return ret;
  2609. }
  2610. if (WARN_ON(!i915_gem_valid_gtt_space(dev, &obj->gtt_space,
  2611. obj->cache_level))) {
  2612. i915_gem_object_unpin_pages(obj);
  2613. drm_mm_remove_node(&obj->gtt_space);
  2614. return -EINVAL;
  2615. }
  2616. ret = i915_gem_gtt_prepare_object(obj);
  2617. if (ret) {
  2618. i915_gem_object_unpin_pages(obj);
  2619. drm_mm_remove_node(&obj->gtt_space);
  2620. return ret;
  2621. }
  2622. list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
  2623. list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2624. fenceable =
  2625. i915_gem_obj_ggtt_size(obj) == fence_size &&
  2626. (i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
  2627. mappable = i915_gem_obj_ggtt_offset(obj) + obj->base.size <=
  2628. dev_priv->gtt.mappable_end;
  2629. obj->map_and_fenceable = mappable && fenceable;
  2630. trace_i915_gem_object_bind(obj, map_and_fenceable);
  2631. i915_gem_verify_gtt(dev);
  2632. return 0;
  2633. }
  2634. void
  2635. i915_gem_clflush_object(struct drm_i915_gem_object *obj)
  2636. {
  2637. /* If we don't have a page list set up, then we're not pinned
  2638. * to GPU, and we can ignore the cache flush because it'll happen
  2639. * again at bind time.
  2640. */
  2641. if (obj->pages == NULL)
  2642. return;
  2643. /*
  2644. * Stolen memory is always coherent with the GPU as it is explicitly
  2645. * marked as wc by the system, or the system is cache-coherent.
  2646. */
  2647. if (obj->stolen)
  2648. return;
  2649. /* If the GPU is snooping the contents of the CPU cache,
  2650. * we do not need to manually clear the CPU cache lines. However,
  2651. * the caches are only snooped when the render cache is
  2652. * flushed/invalidated. As we always have to emit invalidations
  2653. * and flushes when moving into and out of the RENDER domain, correct
  2654. * snooping behaviour occurs naturally as the result of our domain
  2655. * tracking.
  2656. */
  2657. if (obj->cache_level != I915_CACHE_NONE)
  2658. return;
  2659. trace_i915_gem_object_clflush(obj);
  2660. drm_clflush_sg(obj->pages);
  2661. }
  2662. /** Flushes the GTT write domain for the object if it's dirty. */
  2663. static void
  2664. i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
  2665. {
  2666. uint32_t old_write_domain;
  2667. if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
  2668. return;
  2669. /* No actual flushing is required for the GTT write domain. Writes
  2670. * to it immediately go to main memory as far as we know, so there's
  2671. * no chipset flush. It also doesn't land in render cache.
  2672. *
  2673. * However, we do have to enforce the order so that all writes through
  2674. * the GTT land before any writes to the device, such as updates to
  2675. * the GATT itself.
  2676. */
  2677. wmb();
  2678. old_write_domain = obj->base.write_domain;
  2679. obj->base.write_domain = 0;
  2680. trace_i915_gem_object_change_domain(obj,
  2681. obj->base.read_domains,
  2682. old_write_domain);
  2683. }
  2684. /** Flushes the CPU write domain for the object if it's dirty. */
  2685. static void
  2686. i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
  2687. {
  2688. uint32_t old_write_domain;
  2689. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
  2690. return;
  2691. i915_gem_clflush_object(obj);
  2692. i915_gem_chipset_flush(obj->base.dev);
  2693. old_write_domain = obj->base.write_domain;
  2694. obj->base.write_domain = 0;
  2695. trace_i915_gem_object_change_domain(obj,
  2696. obj->base.read_domains,
  2697. old_write_domain);
  2698. }
  2699. /**
  2700. * Moves a single object to the GTT read, and possibly write domain.
  2701. *
  2702. * This function returns when the move is complete, including waiting on
  2703. * flushes to occur.
  2704. */
  2705. int
  2706. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
  2707. {
  2708. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2709. uint32_t old_write_domain, old_read_domains;
  2710. int ret;
  2711. /* Not valid to be called on unbound objects. */
  2712. if (!i915_gem_obj_ggtt_bound(obj))
  2713. return -EINVAL;
  2714. if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
  2715. return 0;
  2716. ret = i915_gem_object_wait_rendering(obj, !write);
  2717. if (ret)
  2718. return ret;
  2719. i915_gem_object_flush_cpu_write_domain(obj);
  2720. /* Serialise direct access to this object with the barriers for
  2721. * coherent writes from the GPU, by effectively invalidating the
  2722. * GTT domain upon first access.
  2723. */
  2724. if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
  2725. mb();
  2726. old_write_domain = obj->base.write_domain;
  2727. old_read_domains = obj->base.read_domains;
  2728. /* It should now be out of any other write domains, and we can update
  2729. * the domain values for our changes.
  2730. */
  2731. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2732. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2733. if (write) {
  2734. obj->base.read_domains = I915_GEM_DOMAIN_GTT;
  2735. obj->base.write_domain = I915_GEM_DOMAIN_GTT;
  2736. obj->dirty = 1;
  2737. }
  2738. trace_i915_gem_object_change_domain(obj,
  2739. old_read_domains,
  2740. old_write_domain);
  2741. /* And bump the LRU for this access */
  2742. if (i915_gem_object_is_inactive(obj))
  2743. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2744. return 0;
  2745. }
  2746. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  2747. enum i915_cache_level cache_level)
  2748. {
  2749. struct drm_device *dev = obj->base.dev;
  2750. drm_i915_private_t *dev_priv = dev->dev_private;
  2751. int ret;
  2752. if (obj->cache_level == cache_level)
  2753. return 0;
  2754. if (obj->pin_count) {
  2755. DRM_DEBUG("can not change the cache level of pinned objects\n");
  2756. return -EBUSY;
  2757. }
  2758. if (!i915_gem_valid_gtt_space(dev, &obj->gtt_space, cache_level)) {
  2759. ret = i915_gem_object_unbind(obj);
  2760. if (ret)
  2761. return ret;
  2762. }
  2763. if (i915_gem_obj_ggtt_bound(obj)) {
  2764. ret = i915_gem_object_finish_gpu(obj);
  2765. if (ret)
  2766. return ret;
  2767. i915_gem_object_finish_gtt(obj);
  2768. /* Before SandyBridge, you could not use tiling or fence
  2769. * registers with snooped memory, so relinquish any fences
  2770. * currently pointing to our region in the aperture.
  2771. */
  2772. if (INTEL_INFO(dev)->gen < 6) {
  2773. ret = i915_gem_object_put_fence(obj);
  2774. if (ret)
  2775. return ret;
  2776. }
  2777. if (obj->has_global_gtt_mapping)
  2778. i915_gem_gtt_bind_object(obj, cache_level);
  2779. if (obj->has_aliasing_ppgtt_mapping)
  2780. i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
  2781. obj, cache_level);
  2782. i915_gem_obj_ggtt_set_color(obj, cache_level);
  2783. }
  2784. if (cache_level == I915_CACHE_NONE) {
  2785. u32 old_read_domains, old_write_domain;
  2786. /* If we're coming from LLC cached, then we haven't
  2787. * actually been tracking whether the data is in the
  2788. * CPU cache or not, since we only allow one bit set
  2789. * in obj->write_domain and have been skipping the clflushes.
  2790. * Just set it to the CPU cache for now.
  2791. */
  2792. WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
  2793. WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
  2794. old_read_domains = obj->base.read_domains;
  2795. old_write_domain = obj->base.write_domain;
  2796. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2797. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2798. trace_i915_gem_object_change_domain(obj,
  2799. old_read_domains,
  2800. old_write_domain);
  2801. }
  2802. obj->cache_level = cache_level;
  2803. i915_gem_verify_gtt(dev);
  2804. return 0;
  2805. }
  2806. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  2807. struct drm_file *file)
  2808. {
  2809. struct drm_i915_gem_caching *args = data;
  2810. struct drm_i915_gem_object *obj;
  2811. int ret;
  2812. ret = i915_mutex_lock_interruptible(dev);
  2813. if (ret)
  2814. return ret;
  2815. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2816. if (&obj->base == NULL) {
  2817. ret = -ENOENT;
  2818. goto unlock;
  2819. }
  2820. args->caching = obj->cache_level != I915_CACHE_NONE;
  2821. drm_gem_object_unreference(&obj->base);
  2822. unlock:
  2823. mutex_unlock(&dev->struct_mutex);
  2824. return ret;
  2825. }
  2826. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  2827. struct drm_file *file)
  2828. {
  2829. struct drm_i915_gem_caching *args = data;
  2830. struct drm_i915_gem_object *obj;
  2831. enum i915_cache_level level;
  2832. int ret;
  2833. switch (args->caching) {
  2834. case I915_CACHING_NONE:
  2835. level = I915_CACHE_NONE;
  2836. break;
  2837. case I915_CACHING_CACHED:
  2838. level = I915_CACHE_LLC;
  2839. break;
  2840. default:
  2841. return -EINVAL;
  2842. }
  2843. ret = i915_mutex_lock_interruptible(dev);
  2844. if (ret)
  2845. return ret;
  2846. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2847. if (&obj->base == NULL) {
  2848. ret = -ENOENT;
  2849. goto unlock;
  2850. }
  2851. ret = i915_gem_object_set_cache_level(obj, level);
  2852. drm_gem_object_unreference(&obj->base);
  2853. unlock:
  2854. mutex_unlock(&dev->struct_mutex);
  2855. return ret;
  2856. }
  2857. /*
  2858. * Prepare buffer for display plane (scanout, cursors, etc).
  2859. * Can be called from an uninterruptible phase (modesetting) and allows
  2860. * any flushes to be pipelined (for pageflips).
  2861. */
  2862. int
  2863. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  2864. u32 alignment,
  2865. struct intel_ring_buffer *pipelined)
  2866. {
  2867. u32 old_read_domains, old_write_domain;
  2868. int ret;
  2869. if (pipelined != obj->ring) {
  2870. ret = i915_gem_object_sync(obj, pipelined);
  2871. if (ret)
  2872. return ret;
  2873. }
  2874. /* The display engine is not coherent with the LLC cache on gen6. As
  2875. * a result, we make sure that the pinning that is about to occur is
  2876. * done with uncached PTEs. This is lowest common denominator for all
  2877. * chipsets.
  2878. *
  2879. * However for gen6+, we could do better by using the GFDT bit instead
  2880. * of uncaching, which would allow us to flush all the LLC-cached data
  2881. * with that bit in the PTE to main memory with just one PIPE_CONTROL.
  2882. */
  2883. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
  2884. if (ret)
  2885. return ret;
  2886. /* As the user may map the buffer once pinned in the display plane
  2887. * (e.g. libkms for the bootup splash), we have to ensure that we
  2888. * always use map_and_fenceable for all scanout buffers.
  2889. */
  2890. ret = i915_gem_object_pin(obj, alignment, true, false);
  2891. if (ret)
  2892. return ret;
  2893. i915_gem_object_flush_cpu_write_domain(obj);
  2894. old_write_domain = obj->base.write_domain;
  2895. old_read_domains = obj->base.read_domains;
  2896. /* It should now be out of any other write domains, and we can update
  2897. * the domain values for our changes.
  2898. */
  2899. obj->base.write_domain = 0;
  2900. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2901. trace_i915_gem_object_change_domain(obj,
  2902. old_read_domains,
  2903. old_write_domain);
  2904. return 0;
  2905. }
  2906. int
  2907. i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
  2908. {
  2909. int ret;
  2910. if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
  2911. return 0;
  2912. ret = i915_gem_object_wait_rendering(obj, false);
  2913. if (ret)
  2914. return ret;
  2915. /* Ensure that we invalidate the GPU's caches and TLBs. */
  2916. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  2917. return 0;
  2918. }
  2919. /**
  2920. * Moves a single object to the CPU read, and possibly write domain.
  2921. *
  2922. * This function returns when the move is complete, including waiting on
  2923. * flushes to occur.
  2924. */
  2925. int
  2926. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
  2927. {
  2928. uint32_t old_write_domain, old_read_domains;
  2929. int ret;
  2930. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
  2931. return 0;
  2932. ret = i915_gem_object_wait_rendering(obj, !write);
  2933. if (ret)
  2934. return ret;
  2935. i915_gem_object_flush_gtt_write_domain(obj);
  2936. old_write_domain = obj->base.write_domain;
  2937. old_read_domains = obj->base.read_domains;
  2938. /* Flush the CPU cache if it's still invalid. */
  2939. if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2940. i915_gem_clflush_object(obj);
  2941. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2942. }
  2943. /* It should now be out of any other write domains, and we can update
  2944. * the domain values for our changes.
  2945. */
  2946. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2947. /* If we're writing through the CPU, then the GPU read domains will
  2948. * need to be invalidated at next use.
  2949. */
  2950. if (write) {
  2951. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2952. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2953. }
  2954. trace_i915_gem_object_change_domain(obj,
  2955. old_read_domains,
  2956. old_write_domain);
  2957. return 0;
  2958. }
  2959. /* Throttle our rendering by waiting until the ring has completed our requests
  2960. * emitted over 20 msec ago.
  2961. *
  2962. * Note that if we were to use the current jiffies each time around the loop,
  2963. * we wouldn't escape the function with any frames outstanding if the time to
  2964. * render a frame was over 20ms.
  2965. *
  2966. * This should get us reasonable parallelism between CPU and GPU but also
  2967. * relatively low latency when blocking on a particular request to finish.
  2968. */
  2969. static int
  2970. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2971. {
  2972. struct drm_i915_private *dev_priv = dev->dev_private;
  2973. struct drm_i915_file_private *file_priv = file->driver_priv;
  2974. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2975. struct drm_i915_gem_request *request;
  2976. struct intel_ring_buffer *ring = NULL;
  2977. unsigned reset_counter;
  2978. u32 seqno = 0;
  2979. int ret;
  2980. ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
  2981. if (ret)
  2982. return ret;
  2983. ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
  2984. if (ret)
  2985. return ret;
  2986. spin_lock(&file_priv->mm.lock);
  2987. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2988. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2989. break;
  2990. ring = request->ring;
  2991. seqno = request->seqno;
  2992. }
  2993. reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  2994. spin_unlock(&file_priv->mm.lock);
  2995. if (seqno == 0)
  2996. return 0;
  2997. ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
  2998. if (ret == 0)
  2999. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  3000. return ret;
  3001. }
  3002. int
  3003. i915_gem_object_pin(struct drm_i915_gem_object *obj,
  3004. uint32_t alignment,
  3005. bool map_and_fenceable,
  3006. bool nonblocking)
  3007. {
  3008. int ret;
  3009. if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
  3010. return -EBUSY;
  3011. if (i915_gem_obj_ggtt_bound(obj)) {
  3012. if ((alignment && i915_gem_obj_ggtt_offset(obj) & (alignment - 1)) ||
  3013. (map_and_fenceable && !obj->map_and_fenceable)) {
  3014. WARN(obj->pin_count,
  3015. "bo is already pinned with incorrect alignment:"
  3016. " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
  3017. " obj->map_and_fenceable=%d\n",
  3018. i915_gem_obj_ggtt_offset(obj), alignment,
  3019. map_and_fenceable,
  3020. obj->map_and_fenceable);
  3021. ret = i915_gem_object_unbind(obj);
  3022. if (ret)
  3023. return ret;
  3024. }
  3025. }
  3026. if (!i915_gem_obj_ggtt_bound(obj)) {
  3027. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  3028. ret = i915_gem_object_bind_to_gtt(obj, alignment,
  3029. map_and_fenceable,
  3030. nonblocking);
  3031. if (ret)
  3032. return ret;
  3033. if (!dev_priv->mm.aliasing_ppgtt)
  3034. i915_gem_gtt_bind_object(obj, obj->cache_level);
  3035. }
  3036. if (!obj->has_global_gtt_mapping && map_and_fenceable)
  3037. i915_gem_gtt_bind_object(obj, obj->cache_level);
  3038. obj->pin_count++;
  3039. obj->pin_mappable |= map_and_fenceable;
  3040. return 0;
  3041. }
  3042. void
  3043. i915_gem_object_unpin(struct drm_i915_gem_object *obj)
  3044. {
  3045. BUG_ON(obj->pin_count == 0);
  3046. BUG_ON(!i915_gem_obj_ggtt_bound(obj));
  3047. if (--obj->pin_count == 0)
  3048. obj->pin_mappable = false;
  3049. }
  3050. int
  3051. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  3052. struct drm_file *file)
  3053. {
  3054. struct drm_i915_gem_pin *args = data;
  3055. struct drm_i915_gem_object *obj;
  3056. int ret;
  3057. ret = i915_mutex_lock_interruptible(dev);
  3058. if (ret)
  3059. return ret;
  3060. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  3061. if (&obj->base == NULL) {
  3062. ret = -ENOENT;
  3063. goto unlock;
  3064. }
  3065. if (obj->madv != I915_MADV_WILLNEED) {
  3066. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  3067. ret = -EINVAL;
  3068. goto out;
  3069. }
  3070. if (obj->pin_filp != NULL && obj->pin_filp != file) {
  3071. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  3072. args->handle);
  3073. ret = -EINVAL;
  3074. goto out;
  3075. }
  3076. if (obj->user_pin_count == 0) {
  3077. ret = i915_gem_object_pin(obj, args->alignment, true, false);
  3078. if (ret)
  3079. goto out;
  3080. }
  3081. obj->user_pin_count++;
  3082. obj->pin_filp = file;
  3083. /* XXX - flush the CPU caches for pinned objects
  3084. * as the X server doesn't manage domains yet
  3085. */
  3086. i915_gem_object_flush_cpu_write_domain(obj);
  3087. args->offset = i915_gem_obj_ggtt_offset(obj);
  3088. out:
  3089. drm_gem_object_unreference(&obj->base);
  3090. unlock:
  3091. mutex_unlock(&dev->struct_mutex);
  3092. return ret;
  3093. }
  3094. int
  3095. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  3096. struct drm_file *file)
  3097. {
  3098. struct drm_i915_gem_pin *args = data;
  3099. struct drm_i915_gem_object *obj;
  3100. int ret;
  3101. ret = i915_mutex_lock_interruptible(dev);
  3102. if (ret)
  3103. return ret;
  3104. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  3105. if (&obj->base == NULL) {
  3106. ret = -ENOENT;
  3107. goto unlock;
  3108. }
  3109. if (obj->pin_filp != file) {
  3110. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  3111. args->handle);
  3112. ret = -EINVAL;
  3113. goto out;
  3114. }
  3115. obj->user_pin_count--;
  3116. if (obj->user_pin_count == 0) {
  3117. obj->pin_filp = NULL;
  3118. i915_gem_object_unpin(obj);
  3119. }
  3120. out:
  3121. drm_gem_object_unreference(&obj->base);
  3122. unlock:
  3123. mutex_unlock(&dev->struct_mutex);
  3124. return ret;
  3125. }
  3126. int
  3127. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  3128. struct drm_file *file)
  3129. {
  3130. struct drm_i915_gem_busy *args = data;
  3131. struct drm_i915_gem_object *obj;
  3132. int ret;
  3133. ret = i915_mutex_lock_interruptible(dev);
  3134. if (ret)
  3135. return ret;
  3136. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  3137. if (&obj->base == NULL) {
  3138. ret = -ENOENT;
  3139. goto unlock;
  3140. }
  3141. /* Count all active objects as busy, even if they are currently not used
  3142. * by the gpu. Users of this interface expect objects to eventually
  3143. * become non-busy without any further actions, therefore emit any
  3144. * necessary flushes here.
  3145. */
  3146. ret = i915_gem_object_flush_active(obj);
  3147. args->busy = obj->active;
  3148. if (obj->ring) {
  3149. BUILD_BUG_ON(I915_NUM_RINGS > 16);
  3150. args->busy |= intel_ring_flag(obj->ring) << 16;
  3151. }
  3152. drm_gem_object_unreference(&obj->base);
  3153. unlock:
  3154. mutex_unlock(&dev->struct_mutex);
  3155. return ret;
  3156. }
  3157. int
  3158. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3159. struct drm_file *file_priv)
  3160. {
  3161. return i915_gem_ring_throttle(dev, file_priv);
  3162. }
  3163. int
  3164. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3165. struct drm_file *file_priv)
  3166. {
  3167. struct drm_i915_gem_madvise *args = data;
  3168. struct drm_i915_gem_object *obj;
  3169. int ret;
  3170. switch (args->madv) {
  3171. case I915_MADV_DONTNEED:
  3172. case I915_MADV_WILLNEED:
  3173. break;
  3174. default:
  3175. return -EINVAL;
  3176. }
  3177. ret = i915_mutex_lock_interruptible(dev);
  3178. if (ret)
  3179. return ret;
  3180. obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
  3181. if (&obj->base == NULL) {
  3182. ret = -ENOENT;
  3183. goto unlock;
  3184. }
  3185. if (obj->pin_count) {
  3186. ret = -EINVAL;
  3187. goto out;
  3188. }
  3189. if (obj->madv != __I915_MADV_PURGED)
  3190. obj->madv = args->madv;
  3191. /* if the object is no longer attached, discard its backing storage */
  3192. if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
  3193. i915_gem_object_truncate(obj);
  3194. args->retained = obj->madv != __I915_MADV_PURGED;
  3195. out:
  3196. drm_gem_object_unreference(&obj->base);
  3197. unlock:
  3198. mutex_unlock(&dev->struct_mutex);
  3199. return ret;
  3200. }
  3201. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  3202. const struct drm_i915_gem_object_ops *ops)
  3203. {
  3204. INIT_LIST_HEAD(&obj->mm_list);
  3205. INIT_LIST_HEAD(&obj->global_list);
  3206. INIT_LIST_HEAD(&obj->ring_list);
  3207. INIT_LIST_HEAD(&obj->exec_list);
  3208. obj->ops = ops;
  3209. obj->fence_reg = I915_FENCE_REG_NONE;
  3210. obj->madv = I915_MADV_WILLNEED;
  3211. /* Avoid an unnecessary call to unbind on the first bind. */
  3212. obj->map_and_fenceable = true;
  3213. i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
  3214. }
  3215. static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
  3216. .get_pages = i915_gem_object_get_pages_gtt,
  3217. .put_pages = i915_gem_object_put_pages_gtt,
  3218. };
  3219. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  3220. size_t size)
  3221. {
  3222. struct drm_i915_gem_object *obj;
  3223. struct address_space *mapping;
  3224. gfp_t mask;
  3225. obj = i915_gem_object_alloc(dev);
  3226. if (obj == NULL)
  3227. return NULL;
  3228. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  3229. i915_gem_object_free(obj);
  3230. return NULL;
  3231. }
  3232. mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
  3233. if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
  3234. /* 965gm cannot relocate objects above 4GiB. */
  3235. mask &= ~__GFP_HIGHMEM;
  3236. mask |= __GFP_DMA32;
  3237. }
  3238. mapping = file_inode(obj->base.filp)->i_mapping;
  3239. mapping_set_gfp_mask(mapping, mask);
  3240. i915_gem_object_init(obj, &i915_gem_object_ops);
  3241. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  3242. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  3243. if (HAS_LLC(dev)) {
  3244. /* On some devices, we can have the GPU use the LLC (the CPU
  3245. * cache) for about a 10% performance improvement
  3246. * compared to uncached. Graphics requests other than
  3247. * display scanout are coherent with the CPU in
  3248. * accessing this cache. This means in this mode we
  3249. * don't need to clflush on the CPU side, and on the
  3250. * GPU side we only need to flush internal caches to
  3251. * get data visible to the CPU.
  3252. *
  3253. * However, we maintain the display planes as UC, and so
  3254. * need to rebind when first used as such.
  3255. */
  3256. obj->cache_level = I915_CACHE_LLC;
  3257. } else
  3258. obj->cache_level = I915_CACHE_NONE;
  3259. return obj;
  3260. }
  3261. int i915_gem_init_object(struct drm_gem_object *obj)
  3262. {
  3263. BUG();
  3264. return 0;
  3265. }
  3266. void i915_gem_free_object(struct drm_gem_object *gem_obj)
  3267. {
  3268. struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
  3269. struct drm_device *dev = obj->base.dev;
  3270. drm_i915_private_t *dev_priv = dev->dev_private;
  3271. trace_i915_gem_object_destroy(obj);
  3272. if (obj->phys_obj)
  3273. i915_gem_detach_phys_object(dev, obj);
  3274. obj->pin_count = 0;
  3275. if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
  3276. bool was_interruptible;
  3277. was_interruptible = dev_priv->mm.interruptible;
  3278. dev_priv->mm.interruptible = false;
  3279. WARN_ON(i915_gem_object_unbind(obj));
  3280. dev_priv->mm.interruptible = was_interruptible;
  3281. }
  3282. /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
  3283. * before progressing. */
  3284. if (obj->stolen)
  3285. i915_gem_object_unpin_pages(obj);
  3286. if (WARN_ON(obj->pages_pin_count))
  3287. obj->pages_pin_count = 0;
  3288. i915_gem_object_put_pages(obj);
  3289. i915_gem_object_free_mmap_offset(obj);
  3290. i915_gem_object_release_stolen(obj);
  3291. BUG_ON(obj->pages);
  3292. if (obj->base.import_attach)
  3293. drm_prime_gem_destroy(&obj->base, NULL);
  3294. drm_gem_object_release(&obj->base);
  3295. i915_gem_info_remove_obj(dev_priv, obj->base.size);
  3296. kfree(obj->bit_17);
  3297. i915_gem_object_free(obj);
  3298. }
  3299. int
  3300. i915_gem_idle(struct drm_device *dev)
  3301. {
  3302. drm_i915_private_t *dev_priv = dev->dev_private;
  3303. int ret;
  3304. if (dev_priv->ums.mm_suspended) {
  3305. mutex_unlock(&dev->struct_mutex);
  3306. return 0;
  3307. }
  3308. ret = i915_gpu_idle(dev);
  3309. if (ret) {
  3310. mutex_unlock(&dev->struct_mutex);
  3311. return ret;
  3312. }
  3313. i915_gem_retire_requests(dev);
  3314. /* Under UMS, be paranoid and evict. */
  3315. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3316. i915_gem_evict_everything(dev);
  3317. i915_gem_reset_fences(dev);
  3318. del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
  3319. i915_kernel_lost_context(dev);
  3320. i915_gem_cleanup_ringbuffer(dev);
  3321. /* Cancel the retire work handler, which should be idle now. */
  3322. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3323. return 0;
  3324. }
  3325. void i915_gem_l3_remap(struct drm_device *dev)
  3326. {
  3327. drm_i915_private_t *dev_priv = dev->dev_private;
  3328. u32 misccpctl;
  3329. int i;
  3330. if (!HAS_L3_GPU_CACHE(dev))
  3331. return;
  3332. if (!dev_priv->l3_parity.remap_info)
  3333. return;
  3334. misccpctl = I915_READ(GEN7_MISCCPCTL);
  3335. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  3336. POSTING_READ(GEN7_MISCCPCTL);
  3337. for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
  3338. u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
  3339. if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
  3340. DRM_DEBUG("0x%x was already programmed to %x\n",
  3341. GEN7_L3LOG_BASE + i, remap);
  3342. if (remap && !dev_priv->l3_parity.remap_info[i/4])
  3343. DRM_DEBUG_DRIVER("Clearing remapped register\n");
  3344. I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
  3345. }
  3346. /* Make sure all the writes land before disabling dop clock gating */
  3347. POSTING_READ(GEN7_L3LOG_BASE);
  3348. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  3349. }
  3350. void i915_gem_init_swizzling(struct drm_device *dev)
  3351. {
  3352. drm_i915_private_t *dev_priv = dev->dev_private;
  3353. if (INTEL_INFO(dev)->gen < 5 ||
  3354. dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
  3355. return;
  3356. I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
  3357. DISP_TILE_SURFACE_SWIZZLING);
  3358. if (IS_GEN5(dev))
  3359. return;
  3360. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
  3361. if (IS_GEN6(dev))
  3362. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
  3363. else if (IS_GEN7(dev))
  3364. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
  3365. else
  3366. BUG();
  3367. }
  3368. static bool
  3369. intel_enable_blt(struct drm_device *dev)
  3370. {
  3371. if (!HAS_BLT(dev))
  3372. return false;
  3373. /* The blitter was dysfunctional on early prototypes */
  3374. if (IS_GEN6(dev) && dev->pdev->revision < 8) {
  3375. DRM_INFO("BLT not supported on this pre-production hardware;"
  3376. " graphics performance will be degraded.\n");
  3377. return false;
  3378. }
  3379. return true;
  3380. }
  3381. static int i915_gem_init_rings(struct drm_device *dev)
  3382. {
  3383. struct drm_i915_private *dev_priv = dev->dev_private;
  3384. int ret;
  3385. ret = intel_init_render_ring_buffer(dev);
  3386. if (ret)
  3387. return ret;
  3388. if (HAS_BSD(dev)) {
  3389. ret = intel_init_bsd_ring_buffer(dev);
  3390. if (ret)
  3391. goto cleanup_render_ring;
  3392. }
  3393. if (intel_enable_blt(dev)) {
  3394. ret = intel_init_blt_ring_buffer(dev);
  3395. if (ret)
  3396. goto cleanup_bsd_ring;
  3397. }
  3398. if (HAS_VEBOX(dev)) {
  3399. ret = intel_init_vebox_ring_buffer(dev);
  3400. if (ret)
  3401. goto cleanup_blt_ring;
  3402. }
  3403. ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
  3404. if (ret)
  3405. goto cleanup_vebox_ring;
  3406. return 0;
  3407. cleanup_vebox_ring:
  3408. intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
  3409. cleanup_blt_ring:
  3410. intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
  3411. cleanup_bsd_ring:
  3412. intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
  3413. cleanup_render_ring:
  3414. intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
  3415. return ret;
  3416. }
  3417. int
  3418. i915_gem_init_hw(struct drm_device *dev)
  3419. {
  3420. drm_i915_private_t *dev_priv = dev->dev_private;
  3421. int ret;
  3422. if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
  3423. return -EIO;
  3424. if (IS_HASWELL(dev) && (I915_READ(HSW_EDRAM_PRESENT) == 1))
  3425. I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
  3426. if (HAS_PCH_NOP(dev)) {
  3427. u32 temp = I915_READ(GEN7_MSG_CTL);
  3428. temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
  3429. I915_WRITE(GEN7_MSG_CTL, temp);
  3430. }
  3431. i915_gem_l3_remap(dev);
  3432. i915_gem_init_swizzling(dev);
  3433. ret = i915_gem_init_rings(dev);
  3434. if (ret)
  3435. return ret;
  3436. /*
  3437. * XXX: There was some w/a described somewhere suggesting loading
  3438. * contexts before PPGTT.
  3439. */
  3440. i915_gem_context_init(dev);
  3441. if (dev_priv->mm.aliasing_ppgtt) {
  3442. ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
  3443. if (ret) {
  3444. i915_gem_cleanup_aliasing_ppgtt(dev);
  3445. DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
  3446. }
  3447. }
  3448. return 0;
  3449. }
  3450. int i915_gem_init(struct drm_device *dev)
  3451. {
  3452. struct drm_i915_private *dev_priv = dev->dev_private;
  3453. int ret;
  3454. mutex_lock(&dev->struct_mutex);
  3455. if (IS_VALLEYVIEW(dev)) {
  3456. /* VLVA0 (potential hack), BIOS isn't actually waking us */
  3457. I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
  3458. if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
  3459. DRM_DEBUG_DRIVER("allow wake ack timed out\n");
  3460. }
  3461. i915_gem_init_global_gtt(dev);
  3462. ret = i915_gem_init_hw(dev);
  3463. mutex_unlock(&dev->struct_mutex);
  3464. if (ret) {
  3465. i915_gem_cleanup_aliasing_ppgtt(dev);
  3466. return ret;
  3467. }
  3468. /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
  3469. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3470. dev_priv->dri1.allow_batchbuffer = 1;
  3471. return 0;
  3472. }
  3473. void
  3474. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3475. {
  3476. drm_i915_private_t *dev_priv = dev->dev_private;
  3477. struct intel_ring_buffer *ring;
  3478. int i;
  3479. for_each_ring(ring, dev_priv, i)
  3480. intel_cleanup_ring_buffer(ring);
  3481. }
  3482. int
  3483. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3484. struct drm_file *file_priv)
  3485. {
  3486. struct drm_i915_private *dev_priv = dev->dev_private;
  3487. int ret;
  3488. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3489. return 0;
  3490. if (i915_reset_in_progress(&dev_priv->gpu_error)) {
  3491. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3492. atomic_set(&dev_priv->gpu_error.reset_counter, 0);
  3493. }
  3494. mutex_lock(&dev->struct_mutex);
  3495. dev_priv->ums.mm_suspended = 0;
  3496. ret = i915_gem_init_hw(dev);
  3497. if (ret != 0) {
  3498. mutex_unlock(&dev->struct_mutex);
  3499. return ret;
  3500. }
  3501. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3502. mutex_unlock(&dev->struct_mutex);
  3503. ret = drm_irq_install(dev);
  3504. if (ret)
  3505. goto cleanup_ringbuffer;
  3506. return 0;
  3507. cleanup_ringbuffer:
  3508. mutex_lock(&dev->struct_mutex);
  3509. i915_gem_cleanup_ringbuffer(dev);
  3510. dev_priv->ums.mm_suspended = 1;
  3511. mutex_unlock(&dev->struct_mutex);
  3512. return ret;
  3513. }
  3514. int
  3515. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3516. struct drm_file *file_priv)
  3517. {
  3518. struct drm_i915_private *dev_priv = dev->dev_private;
  3519. int ret;
  3520. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3521. return 0;
  3522. drm_irq_uninstall(dev);
  3523. mutex_lock(&dev->struct_mutex);
  3524. ret = i915_gem_idle(dev);
  3525. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3526. * We need to replace this with a semaphore, or something.
  3527. * And not confound ums.mm_suspended!
  3528. */
  3529. if (ret != 0)
  3530. dev_priv->ums.mm_suspended = 1;
  3531. mutex_unlock(&dev->struct_mutex);
  3532. return ret;
  3533. }
  3534. void
  3535. i915_gem_lastclose(struct drm_device *dev)
  3536. {
  3537. int ret;
  3538. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3539. return;
  3540. mutex_lock(&dev->struct_mutex);
  3541. ret = i915_gem_idle(dev);
  3542. if (ret)
  3543. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3544. mutex_unlock(&dev->struct_mutex);
  3545. }
  3546. static void
  3547. init_ring_lists(struct intel_ring_buffer *ring)
  3548. {
  3549. INIT_LIST_HEAD(&ring->active_list);
  3550. INIT_LIST_HEAD(&ring->request_list);
  3551. }
  3552. void
  3553. i915_gem_load(struct drm_device *dev)
  3554. {
  3555. drm_i915_private_t *dev_priv = dev->dev_private;
  3556. int i;
  3557. dev_priv->slab =
  3558. kmem_cache_create("i915_gem_object",
  3559. sizeof(struct drm_i915_gem_object), 0,
  3560. SLAB_HWCACHE_ALIGN,
  3561. NULL);
  3562. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3563. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3564. INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
  3565. INIT_LIST_HEAD(&dev_priv->mm.bound_list);
  3566. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3567. for (i = 0; i < I915_NUM_RINGS; i++)
  3568. init_ring_lists(&dev_priv->ring[i]);
  3569. for (i = 0; i < I915_MAX_NUM_FENCES; i++)
  3570. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  3571. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3572. i915_gem_retire_work_handler);
  3573. init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
  3574. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  3575. if (IS_GEN3(dev)) {
  3576. I915_WRITE(MI_ARB_STATE,
  3577. _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  3578. }
  3579. dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
  3580. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3581. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3582. dev_priv->fence_reg_start = 3;
  3583. if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
  3584. dev_priv->num_fence_regs = 32;
  3585. else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3586. dev_priv->num_fence_regs = 16;
  3587. else
  3588. dev_priv->num_fence_regs = 8;
  3589. /* Initialize fence registers to zero */
  3590. i915_gem_reset_fences(dev);
  3591. i915_gem_detect_bit_6_swizzle(dev);
  3592. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3593. dev_priv->mm.interruptible = true;
  3594. dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
  3595. dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
  3596. register_shrinker(&dev_priv->mm.inactive_shrinker);
  3597. }
  3598. /*
  3599. * Create a physically contiguous memory object for this object
  3600. * e.g. for cursor + overlay regs
  3601. */
  3602. static int i915_gem_init_phys_object(struct drm_device *dev,
  3603. int id, int size, int align)
  3604. {
  3605. drm_i915_private_t *dev_priv = dev->dev_private;
  3606. struct drm_i915_gem_phys_object *phys_obj;
  3607. int ret;
  3608. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3609. return 0;
  3610. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3611. if (!phys_obj)
  3612. return -ENOMEM;
  3613. phys_obj->id = id;
  3614. phys_obj->handle = drm_pci_alloc(dev, size, align);
  3615. if (!phys_obj->handle) {
  3616. ret = -ENOMEM;
  3617. goto kfree_obj;
  3618. }
  3619. #ifdef CONFIG_X86
  3620. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3621. #endif
  3622. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  3623. return 0;
  3624. kfree_obj:
  3625. kfree(phys_obj);
  3626. return ret;
  3627. }
  3628. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  3629. {
  3630. drm_i915_private_t *dev_priv = dev->dev_private;
  3631. struct drm_i915_gem_phys_object *phys_obj;
  3632. if (!dev_priv->mm.phys_objs[id - 1])
  3633. return;
  3634. phys_obj = dev_priv->mm.phys_objs[id - 1];
  3635. if (phys_obj->cur_obj) {
  3636. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  3637. }
  3638. #ifdef CONFIG_X86
  3639. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3640. #endif
  3641. drm_pci_free(dev, phys_obj->handle);
  3642. kfree(phys_obj);
  3643. dev_priv->mm.phys_objs[id - 1] = NULL;
  3644. }
  3645. void i915_gem_free_all_phys_object(struct drm_device *dev)
  3646. {
  3647. int i;
  3648. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  3649. i915_gem_free_phys_object(dev, i);
  3650. }
  3651. void i915_gem_detach_phys_object(struct drm_device *dev,
  3652. struct drm_i915_gem_object *obj)
  3653. {
  3654. struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
  3655. char *vaddr;
  3656. int i;
  3657. int page_count;
  3658. if (!obj->phys_obj)
  3659. return;
  3660. vaddr = obj->phys_obj->handle->vaddr;
  3661. page_count = obj->base.size / PAGE_SIZE;
  3662. for (i = 0; i < page_count; i++) {
  3663. struct page *page = shmem_read_mapping_page(mapping, i);
  3664. if (!IS_ERR(page)) {
  3665. char *dst = kmap_atomic(page);
  3666. memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
  3667. kunmap_atomic(dst);
  3668. drm_clflush_pages(&page, 1);
  3669. set_page_dirty(page);
  3670. mark_page_accessed(page);
  3671. page_cache_release(page);
  3672. }
  3673. }
  3674. i915_gem_chipset_flush(dev);
  3675. obj->phys_obj->cur_obj = NULL;
  3676. obj->phys_obj = NULL;
  3677. }
  3678. int
  3679. i915_gem_attach_phys_object(struct drm_device *dev,
  3680. struct drm_i915_gem_object *obj,
  3681. int id,
  3682. int align)
  3683. {
  3684. struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
  3685. drm_i915_private_t *dev_priv = dev->dev_private;
  3686. int ret = 0;
  3687. int page_count;
  3688. int i;
  3689. if (id > I915_MAX_PHYS_OBJECT)
  3690. return -EINVAL;
  3691. if (obj->phys_obj) {
  3692. if (obj->phys_obj->id == id)
  3693. return 0;
  3694. i915_gem_detach_phys_object(dev, obj);
  3695. }
  3696. /* create a new object */
  3697. if (!dev_priv->mm.phys_objs[id - 1]) {
  3698. ret = i915_gem_init_phys_object(dev, id,
  3699. obj->base.size, align);
  3700. if (ret) {
  3701. DRM_ERROR("failed to init phys object %d size: %zu\n",
  3702. id, obj->base.size);
  3703. return ret;
  3704. }
  3705. }
  3706. /* bind to the object */
  3707. obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
  3708. obj->phys_obj->cur_obj = obj;
  3709. page_count = obj->base.size / PAGE_SIZE;
  3710. for (i = 0; i < page_count; i++) {
  3711. struct page *page;
  3712. char *dst, *src;
  3713. page = shmem_read_mapping_page(mapping, i);
  3714. if (IS_ERR(page))
  3715. return PTR_ERR(page);
  3716. src = kmap_atomic(page);
  3717. dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3718. memcpy(dst, src, PAGE_SIZE);
  3719. kunmap_atomic(src);
  3720. mark_page_accessed(page);
  3721. page_cache_release(page);
  3722. }
  3723. return 0;
  3724. }
  3725. static int
  3726. i915_gem_phys_pwrite(struct drm_device *dev,
  3727. struct drm_i915_gem_object *obj,
  3728. struct drm_i915_gem_pwrite *args,
  3729. struct drm_file *file_priv)
  3730. {
  3731. void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
  3732. char __user *user_data = to_user_ptr(args->data_ptr);
  3733. if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
  3734. unsigned long unwritten;
  3735. /* The physical object once assigned is fixed for the lifetime
  3736. * of the obj, so we can safely drop the lock and continue
  3737. * to access vaddr.
  3738. */
  3739. mutex_unlock(&dev->struct_mutex);
  3740. unwritten = copy_from_user(vaddr, user_data, args->size);
  3741. mutex_lock(&dev->struct_mutex);
  3742. if (unwritten)
  3743. return -EFAULT;
  3744. }
  3745. i915_gem_chipset_flush(dev);
  3746. return 0;
  3747. }
  3748. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  3749. {
  3750. struct drm_i915_file_private *file_priv = file->driver_priv;
  3751. /* Clean up our request list when the client is going away, so that
  3752. * later retire_requests won't dereference our soon-to-be-gone
  3753. * file_priv.
  3754. */
  3755. spin_lock(&file_priv->mm.lock);
  3756. while (!list_empty(&file_priv->mm.request_list)) {
  3757. struct drm_i915_gem_request *request;
  3758. request = list_first_entry(&file_priv->mm.request_list,
  3759. struct drm_i915_gem_request,
  3760. client_list);
  3761. list_del(&request->client_list);
  3762. request->file_priv = NULL;
  3763. }
  3764. spin_unlock(&file_priv->mm.lock);
  3765. }
  3766. static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
  3767. {
  3768. if (!mutex_is_locked(mutex))
  3769. return false;
  3770. #if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
  3771. return mutex->owner == task;
  3772. #else
  3773. /* Since UP may be pre-empted, we cannot assume that we own the lock */
  3774. return false;
  3775. #endif
  3776. }
  3777. static int
  3778. i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
  3779. {
  3780. struct drm_i915_private *dev_priv =
  3781. container_of(shrinker,
  3782. struct drm_i915_private,
  3783. mm.inactive_shrinker);
  3784. struct drm_device *dev = dev_priv->dev;
  3785. struct drm_i915_gem_object *obj;
  3786. int nr_to_scan = sc->nr_to_scan;
  3787. bool unlock = true;
  3788. int cnt;
  3789. if (!mutex_trylock(&dev->struct_mutex)) {
  3790. if (!mutex_is_locked_by(&dev->struct_mutex, current))
  3791. return 0;
  3792. if (dev_priv->mm.shrinker_no_lock_stealing)
  3793. return 0;
  3794. unlock = false;
  3795. }
  3796. if (nr_to_scan) {
  3797. nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
  3798. if (nr_to_scan > 0)
  3799. nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
  3800. false);
  3801. if (nr_to_scan > 0)
  3802. i915_gem_shrink_all(dev_priv);
  3803. }
  3804. cnt = 0;
  3805. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
  3806. if (obj->pages_pin_count == 0)
  3807. cnt += obj->base.size >> PAGE_SHIFT;
  3808. list_for_each_entry(obj, &dev_priv->mm.inactive_list, global_list)
  3809. if (obj->pin_count == 0 && obj->pages_pin_count == 0)
  3810. cnt += obj->base.size >> PAGE_SHIFT;
  3811. if (unlock)
  3812. mutex_unlock(&dev->struct_mutex);
  3813. return cnt;
  3814. }