at91sam9x5.dtsi 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
  3. * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
  4. * AT91SAM9X25, AT91SAM9X35 SoC
  5. *
  6. * Copyright (C) 2012 Atmel,
  7. * 2012 Nicolas Ferre <nicolas.ferre@atmel.com>
  8. *
  9. * Licensed under GPLv2 or later.
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. model = "Atmel AT91SAM9x5 family SoC";
  14. compatible = "atmel,at91sam9x5";
  15. interrupt-parent = <&aic>;
  16. aliases {
  17. serial0 = &dbgu;
  18. serial1 = &usart0;
  19. serial2 = &usart1;
  20. serial3 = &usart2;
  21. gpio0 = &pioA;
  22. gpio1 = &pioB;
  23. gpio2 = &pioC;
  24. gpio3 = &pioD;
  25. tcb0 = &tcb0;
  26. tcb1 = &tcb1;
  27. i2c0 = &i2c0;
  28. i2c1 = &i2c1;
  29. i2c2 = &i2c2;
  30. };
  31. cpus {
  32. cpu@0 {
  33. compatible = "arm,arm926ejs";
  34. };
  35. };
  36. memory {
  37. reg = <0x20000000 0x10000000>;
  38. };
  39. ahb {
  40. compatible = "simple-bus";
  41. #address-cells = <1>;
  42. #size-cells = <1>;
  43. ranges;
  44. apb {
  45. compatible = "simple-bus";
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. ranges;
  49. aic: interrupt-controller@fffff000 {
  50. #interrupt-cells = <3>;
  51. compatible = "atmel,at91rm9200-aic";
  52. interrupt-controller;
  53. reg = <0xfffff000 0x200>;
  54. atmel,external-irqs = <31>;
  55. };
  56. ramc0: ramc@ffffe800 {
  57. compatible = "atmel,at91sam9g45-ddramc";
  58. reg = <0xffffe800 0x200>;
  59. };
  60. pmc: pmc@fffffc00 {
  61. compatible = "atmel,at91rm9200-pmc";
  62. reg = <0xfffffc00 0x100>;
  63. };
  64. rstc@fffffe00 {
  65. compatible = "atmel,at91sam9g45-rstc";
  66. reg = <0xfffffe00 0x10>;
  67. };
  68. shdwc@fffffe10 {
  69. compatible = "atmel,at91sam9x5-shdwc";
  70. reg = <0xfffffe10 0x10>;
  71. };
  72. pit: timer@fffffe30 {
  73. compatible = "atmel,at91sam9260-pit";
  74. reg = <0xfffffe30 0xf>;
  75. interrupts = <1 4 7>;
  76. };
  77. tcb0: timer@f8008000 {
  78. compatible = "atmel,at91sam9x5-tcb";
  79. reg = <0xf8008000 0x100>;
  80. interrupts = <17 4 0>;
  81. };
  82. tcb1: timer@f800c000 {
  83. compatible = "atmel,at91sam9x5-tcb";
  84. reg = <0xf800c000 0x100>;
  85. interrupts = <17 4 0>;
  86. };
  87. dma0: dma-controller@ffffec00 {
  88. compatible = "atmel,at91sam9g45-dma";
  89. reg = <0xffffec00 0x200>;
  90. interrupts = <20 4 0>;
  91. };
  92. dma1: dma-controller@ffffee00 {
  93. compatible = "atmel,at91sam9g45-dma";
  94. reg = <0xffffee00 0x200>;
  95. interrupts = <21 4 0>;
  96. };
  97. pioA: gpio@fffff400 {
  98. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  99. reg = <0xfffff400 0x100>;
  100. interrupts = <2 4 1>;
  101. #gpio-cells = <2>;
  102. gpio-controller;
  103. interrupt-controller;
  104. };
  105. pioB: gpio@fffff600 {
  106. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  107. reg = <0xfffff600 0x100>;
  108. interrupts = <2 4 1>;
  109. #gpio-cells = <2>;
  110. gpio-controller;
  111. interrupt-controller;
  112. };
  113. pioC: gpio@fffff800 {
  114. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  115. reg = <0xfffff800 0x100>;
  116. interrupts = <3 4 1>;
  117. #gpio-cells = <2>;
  118. gpio-controller;
  119. interrupt-controller;
  120. };
  121. pioD: gpio@fffffa00 {
  122. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  123. reg = <0xfffffa00 0x100>;
  124. interrupts = <3 4 1>;
  125. #gpio-cells = <2>;
  126. gpio-controller;
  127. interrupt-controller;
  128. };
  129. dbgu: serial@fffff200 {
  130. compatible = "atmel,at91sam9260-usart";
  131. reg = <0xfffff200 0x200>;
  132. interrupts = <1 4 7>;
  133. status = "disabled";
  134. };
  135. usart0: serial@f801c000 {
  136. compatible = "atmel,at91sam9260-usart";
  137. reg = <0xf801c000 0x200>;
  138. interrupts = <5 4 5>;
  139. atmel,use-dma-rx;
  140. atmel,use-dma-tx;
  141. status = "disabled";
  142. };
  143. usart1: serial@f8020000 {
  144. compatible = "atmel,at91sam9260-usart";
  145. reg = <0xf8020000 0x200>;
  146. interrupts = <6 4 5>;
  147. atmel,use-dma-rx;
  148. atmel,use-dma-tx;
  149. status = "disabled";
  150. };
  151. usart2: serial@f8024000 {
  152. compatible = "atmel,at91sam9260-usart";
  153. reg = <0xf8024000 0x200>;
  154. interrupts = <7 4 5>;
  155. atmel,use-dma-rx;
  156. atmel,use-dma-tx;
  157. status = "disabled";
  158. };
  159. macb0: ethernet@f802c000 {
  160. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  161. reg = <0xf802c000 0x100>;
  162. interrupts = <24 4 3>;
  163. status = "disabled";
  164. };
  165. macb1: ethernet@f8030000 {
  166. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  167. reg = <0xf8030000 0x100>;
  168. interrupts = <27 4 3>;
  169. status = "disabled";
  170. };
  171. i2c0: i2c@f8010000 {
  172. compatible = "atmel,at91sam9x5-i2c";
  173. reg = <0xf8010000 0x100>;
  174. interrupts = <9 4 6>;
  175. #address-cells = <1>;
  176. #size-cells = <0>;
  177. status = "disabled";
  178. };
  179. i2c1: i2c@f8014000 {
  180. compatible = "atmel,at91sam9x5-i2c";
  181. reg = <0xf8014000 0x100>;
  182. interrupts = <10 4 6>;
  183. #address-cells = <1>;
  184. #size-cells = <0>;
  185. status = "disabled";
  186. };
  187. i2c2: i2c@f8018000 {
  188. compatible = "atmel,at91sam9x5-i2c";
  189. reg = <0xf8018000 0x100>;
  190. interrupts = <11 4 6>;
  191. #address-cells = <1>;
  192. #size-cells = <0>;
  193. status = "disabled";
  194. };
  195. adc0: adc@f804c000 {
  196. compatible = "atmel,at91sam9260-adc";
  197. reg = <0xf804c000 0x100>;
  198. interrupts = <19 4 0>;
  199. atmel,adc-use-external;
  200. atmel,adc-channels-used = <0xffff>;
  201. atmel,adc-vref = <3300>;
  202. atmel,adc-num-channels = <12>;
  203. atmel,adc-startup-time = <40>;
  204. atmel,adc-channel-base = <0x50>;
  205. atmel,adc-drdy-mask = <0x1000000>;
  206. atmel,adc-status-register = <0x30>;
  207. atmel,adc-trigger-register = <0xc0>;
  208. trigger@0 {
  209. trigger-name = "external-rising";
  210. trigger-value = <0x1>;
  211. trigger-external;
  212. };
  213. trigger@1 {
  214. trigger-name = "external-falling";
  215. trigger-value = <0x2>;
  216. trigger-external;
  217. };
  218. trigger@2 {
  219. trigger-name = "external-any";
  220. trigger-value = <0x3>;
  221. trigger-external;
  222. };
  223. trigger@3 {
  224. trigger-name = "continuous";
  225. trigger-value = <0x6>;
  226. };
  227. };
  228. };
  229. nand0: nand@40000000 {
  230. compatible = "atmel,at91rm9200-nand";
  231. #address-cells = <1>;
  232. #size-cells = <1>;
  233. reg = <0x40000000 0x10000000
  234. >;
  235. atmel,nand-addr-offset = <21>;
  236. atmel,nand-cmd-offset = <22>;
  237. gpios = <&pioD 5 0
  238. &pioD 4 0
  239. 0
  240. >;
  241. status = "disabled";
  242. };
  243. usb0: ohci@00600000 {
  244. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  245. reg = <0x00600000 0x100000>;
  246. interrupts = <22 4 2>;
  247. status = "disabled";
  248. };
  249. usb1: ehci@00700000 {
  250. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  251. reg = <0x00700000 0x100000>;
  252. interrupts = <22 4 2>;
  253. status = "disabled";
  254. };
  255. };
  256. i2c@0 {
  257. compatible = "i2c-gpio";
  258. gpios = <&pioA 30 0 /* sda */
  259. &pioA 31 0 /* scl */
  260. >;
  261. i2c-gpio,sda-open-drain;
  262. i2c-gpio,scl-open-drain;
  263. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  264. #address-cells = <1>;
  265. #size-cells = <0>;
  266. status = "disabled";
  267. };
  268. i2c@1 {
  269. compatible = "i2c-gpio";
  270. gpios = <&pioC 0 0 /* sda */
  271. &pioC 1 0 /* scl */
  272. >;
  273. i2c-gpio,sda-open-drain;
  274. i2c-gpio,scl-open-drain;
  275. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  276. #address-cells = <1>;
  277. #size-cells = <0>;
  278. status = "disabled";
  279. };
  280. i2c@2 {
  281. compatible = "i2c-gpio";
  282. gpios = <&pioB 4 0 /* sda */
  283. &pioB 5 0 /* scl */
  284. >;
  285. i2c-gpio,sda-open-drain;
  286. i2c-gpio,scl-open-drain;
  287. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  288. #address-cells = <1>;
  289. #size-cells = <0>;
  290. status = "disabled";
  291. };
  292. };