platsmp.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * linux/arch/arm/mach-vexpress/platsmp.c
  3. *
  4. * Copyright (C) 2002 ARM Ltd.
  5. * All Rights Reserved
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/errno.h>
  13. #include <linux/delay.h>
  14. #include <linux/device.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/smp.h>
  17. #include <linux/io.h>
  18. #include <asm/cacheflush.h>
  19. #include <asm/smp_scu.h>
  20. #include <asm/unified.h>
  21. #include <mach/ct-ca9x4.h>
  22. #include <mach/motherboard.h>
  23. #define V2M_PA_CS7 0x10000000
  24. #include "core.h"
  25. extern void vexpress_secondary_startup(void);
  26. /*
  27. * control for which core is the next to come out of the secondary
  28. * boot "holding pen"
  29. */
  30. volatile int __cpuinitdata pen_release = -1;
  31. static void __iomem *scu_base_addr(void)
  32. {
  33. return MMIO_P2V(A9_MPCORE_SCU);
  34. }
  35. static DEFINE_SPINLOCK(boot_lock);
  36. void __cpuinit platform_secondary_init(unsigned int cpu)
  37. {
  38. trace_hardirqs_off();
  39. /*
  40. * if any interrupts are already enabled for the primary
  41. * core (e.g. timer irq), then they will not have been enabled
  42. * for us: do so
  43. */
  44. gic_cpu_init(0, gic_cpu_base_addr);
  45. /*
  46. * let the primary processor know we're out of the
  47. * pen, then head off into the C entry point
  48. */
  49. pen_release = -1;
  50. smp_wmb();
  51. /*
  52. * Synchronise with the boot thread.
  53. */
  54. spin_lock(&boot_lock);
  55. spin_unlock(&boot_lock);
  56. }
  57. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  58. {
  59. unsigned long timeout;
  60. /*
  61. * Set synchronisation state between this boot processor
  62. * and the secondary one
  63. */
  64. spin_lock(&boot_lock);
  65. /*
  66. * This is really belt and braces; we hold unintended secondary
  67. * CPUs in the holding pen until we're ready for them. However,
  68. * since we haven't sent them a soft interrupt, they shouldn't
  69. * be there.
  70. */
  71. pen_release = cpu;
  72. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  73. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  74. /*
  75. * Send the secondary CPU a soft interrupt, thereby causing
  76. * the boot monitor to read the system wide flags register,
  77. * and branch to the address found there.
  78. */
  79. smp_cross_call(cpumask_of(cpu), 1);
  80. timeout = jiffies + (1 * HZ);
  81. while (time_before(jiffies, timeout)) {
  82. smp_rmb();
  83. if (pen_release == -1)
  84. break;
  85. udelay(10);
  86. }
  87. /*
  88. * now the secondary core is starting up let it run its
  89. * calibrations, then wait for it to finish
  90. */
  91. spin_unlock(&boot_lock);
  92. return pen_release != -1 ? -ENOSYS : 0;
  93. }
  94. /*
  95. * Initialise the CPU possible map early - this describes the CPUs
  96. * which may be present or become present in the system.
  97. */
  98. void __init smp_init_cpus(void)
  99. {
  100. void __iomem *scu_base = scu_base_addr();
  101. unsigned int i, ncores;
  102. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  103. /* sanity check */
  104. if (ncores > NR_CPUS) {
  105. printk(KERN_WARNING
  106. "vexpress: no. of cores (%d) greater than configured "
  107. "maximum of %d - clipping\n",
  108. ncores, NR_CPUS);
  109. ncores = NR_CPUS;
  110. }
  111. for (i = 0; i < ncores; i++)
  112. set_cpu_possible(i, true);
  113. }
  114. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  115. {
  116. int i;
  117. /*
  118. * Initialise the present map, which describes the set of CPUs
  119. * actually populated at the present time.
  120. */
  121. for (i = 0; i < max_cpus; i++)
  122. set_cpu_present(i, true);
  123. scu_enable(scu_base_addr());
  124. /*
  125. * Write the address of secondary startup into the
  126. * system-wide flags register. The boot monitor waits
  127. * until it receives a soft interrupt, and then the
  128. * secondary CPU branches to this address.
  129. */
  130. writel(~0, MMIO_P2V(V2M_SYS_FLAGSCLR));
  131. writel(BSYM(virt_to_phys(vexpress_secondary_startup)),
  132. MMIO_P2V(V2M_SYS_FLAGSSET));
  133. }