platsmp.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * Copyright (C) 2002 ARM Ltd.
  3. * Copyright (C) 2008 STMicroelctronics.
  4. * Copyright (C) 2009 ST-Ericsson.
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. *
  7. * This file is based on arm realview platform
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/smp.h>
  18. #include <linux/io.h>
  19. #include <asm/cacheflush.h>
  20. #include <asm/smp_scu.h>
  21. #include <mach/hardware.h>
  22. /*
  23. * control for which core is the next to come out of the secondary
  24. * boot "holding pen"
  25. */
  26. volatile int __cpuinitdata pen_release = -1;
  27. static DEFINE_SPINLOCK(boot_lock);
  28. void __cpuinit platform_secondary_init(unsigned int cpu)
  29. {
  30. trace_hardirqs_off();
  31. /*
  32. * if any interrupts are already enabled for the primary
  33. * core (e.g. timer irq), then they will not have been enabled
  34. * for us: do so
  35. */
  36. gic_cpu_init(0, __io_address(UX500_GIC_CPU_BASE));
  37. /*
  38. * let the primary processor know we're out of the
  39. * pen, then head off into the C entry point
  40. */
  41. pen_release = -1;
  42. /*
  43. * Synchronise with the boot thread.
  44. */
  45. spin_lock(&boot_lock);
  46. spin_unlock(&boot_lock);
  47. }
  48. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  49. {
  50. unsigned long timeout;
  51. /*
  52. * set synchronisation state between this boot processor
  53. * and the secondary one
  54. */
  55. spin_lock(&boot_lock);
  56. /*
  57. * The secondary processor is waiting to be released from
  58. * the holding pen - release it, then wait for it to flag
  59. * that it has been released by resetting pen_release.
  60. */
  61. pen_release = cpu;
  62. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  63. outer_clean_range(__pa(&pen_release), __pa(&pen_release) + 1);
  64. smp_cross_call(cpumask_of(cpu), 1);
  65. timeout = jiffies + (1 * HZ);
  66. while (time_before(jiffies, timeout)) {
  67. if (pen_release == -1)
  68. break;
  69. }
  70. /*
  71. * now the secondary core is starting up let it run its
  72. * calibrations, then wait for it to finish
  73. */
  74. spin_unlock(&boot_lock);
  75. return pen_release != -1 ? -ENOSYS : 0;
  76. }
  77. static void __init wakeup_secondary(void)
  78. {
  79. /* nobody is to be released from the pen yet */
  80. pen_release = -1;
  81. /*
  82. * write the address of secondary startup into the backup ram register
  83. * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
  84. * backup ram register at offset 0x1FF0, which is what boot rom code
  85. * is waiting for. This would wake up the secondary core from WFE
  86. */
  87. #define U8500_CPU1_JUMPADDR_OFFSET 0x1FF4
  88. __raw_writel(virt_to_phys(u8500_secondary_startup),
  89. __io_address(UX500_BACKUPRAM0_BASE) +
  90. U8500_CPU1_JUMPADDR_OFFSET);
  91. #define U8500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
  92. __raw_writel(0xA1FEED01,
  93. __io_address(UX500_BACKUPRAM0_BASE) +
  94. U8500_CPU1_WAKEMAGIC_OFFSET);
  95. /* make sure write buffer is drained */
  96. mb();
  97. }
  98. /*
  99. * Initialise the CPU possible map early - this describes the CPUs
  100. * which may be present or become present in the system.
  101. */
  102. void __init smp_init_cpus(void)
  103. {
  104. unsigned int i, ncores;
  105. ncores = scu_get_core_count(__io_address(UX500_SCU_BASE));
  106. /* sanity check */
  107. if (ncores > NR_CPUS) {
  108. printk(KERN_WARNING
  109. "U8500: no. of cores (%d) greater than configured "
  110. "maximum of %d - clipping\n",
  111. ncores, NR_CPUS);
  112. ncores = NR_CPUS;
  113. }
  114. for (i = 0; i < ncores; i++)
  115. set_cpu_possible(i, true);
  116. }
  117. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  118. {
  119. int i;
  120. /*
  121. * Initialise the present map, which describes the set of CPUs
  122. * actually populated at the present time.
  123. */
  124. for (i = 0; i < max_cpus; i++)
  125. set_cpu_present(i, true);
  126. scu_enable(__io_address(UX500_SCU_BASE));
  127. wakeup_secondary();
  128. }