cs4271.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778
  1. /*
  2. * CS4271 ASoC codec driver
  3. *
  4. * Copyright (c) 2010 Alexander Sverdlin <subaparts@yandex.ru>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * This driver support CS4271 codec being master or slave, working
  17. * in control port mode, connected either via SPI or I2C.
  18. * The data format accepted is I2S or left-justified.
  19. * DAPM support not implemented.
  20. */
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/gpio.h>
  25. #include <linux/i2c.h>
  26. #include <linux/spi/spi.h>
  27. #include <linux/of.h>
  28. #include <linux/of_device.h>
  29. #include <linux/of_gpio.h>
  30. #include <sound/pcm.h>
  31. #include <sound/soc.h>
  32. #include <sound/tlv.h>
  33. #include <sound/cs4271.h>
  34. #define CS4271_PCM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
  35. SNDRV_PCM_FMTBIT_S24_LE | \
  36. SNDRV_PCM_FMTBIT_S32_LE)
  37. #define CS4271_PCM_RATES SNDRV_PCM_RATE_8000_192000
  38. /*
  39. * CS4271 registers
  40. */
  41. #define CS4271_MODE1 0x01 /* Mode Control 1 */
  42. #define CS4271_DACCTL 0x02 /* DAC Control */
  43. #define CS4271_DACVOL 0x03 /* DAC Volume & Mixing Control */
  44. #define CS4271_VOLA 0x04 /* DAC Channel A Volume Control */
  45. #define CS4271_VOLB 0x05 /* DAC Channel B Volume Control */
  46. #define CS4271_ADCCTL 0x06 /* ADC Control */
  47. #define CS4271_MODE2 0x07 /* Mode Control 2 */
  48. #define CS4271_CHIPID 0x08 /* Chip ID */
  49. #define CS4271_FIRSTREG CS4271_MODE1
  50. #define CS4271_LASTREG CS4271_MODE2
  51. #define CS4271_NR_REGS ((CS4271_LASTREG & 0xFF) + 1)
  52. /* Bit masks for the CS4271 registers */
  53. #define CS4271_MODE1_MODE_MASK 0xC0
  54. #define CS4271_MODE1_MODE_1X 0x00
  55. #define CS4271_MODE1_MODE_2X 0x80
  56. #define CS4271_MODE1_MODE_4X 0xC0
  57. #define CS4271_MODE1_DIV_MASK 0x30
  58. #define CS4271_MODE1_DIV_1 0x00
  59. #define CS4271_MODE1_DIV_15 0x10
  60. #define CS4271_MODE1_DIV_2 0x20
  61. #define CS4271_MODE1_DIV_3 0x30
  62. #define CS4271_MODE1_MASTER 0x08
  63. #define CS4271_MODE1_DAC_DIF_MASK 0x07
  64. #define CS4271_MODE1_DAC_DIF_LJ 0x00
  65. #define CS4271_MODE1_DAC_DIF_I2S 0x01
  66. #define CS4271_MODE1_DAC_DIF_RJ16 0x02
  67. #define CS4271_MODE1_DAC_DIF_RJ24 0x03
  68. #define CS4271_MODE1_DAC_DIF_RJ20 0x04
  69. #define CS4271_MODE1_DAC_DIF_RJ18 0x05
  70. #define CS4271_DACCTL_AMUTE 0x80
  71. #define CS4271_DACCTL_IF_SLOW 0x40
  72. #define CS4271_DACCTL_DEM_MASK 0x30
  73. #define CS4271_DACCTL_DEM_DIS 0x00
  74. #define CS4271_DACCTL_DEM_441 0x10
  75. #define CS4271_DACCTL_DEM_48 0x20
  76. #define CS4271_DACCTL_DEM_32 0x30
  77. #define CS4271_DACCTL_SVRU 0x08
  78. #define CS4271_DACCTL_SRD 0x04
  79. #define CS4271_DACCTL_INVA 0x02
  80. #define CS4271_DACCTL_INVB 0x01
  81. #define CS4271_DACVOL_BEQUA 0x40
  82. #define CS4271_DACVOL_SOFT 0x20
  83. #define CS4271_DACVOL_ZEROC 0x10
  84. #define CS4271_DACVOL_ATAPI_MASK 0x0F
  85. #define CS4271_DACVOL_ATAPI_M_M 0x00
  86. #define CS4271_DACVOL_ATAPI_M_BR 0x01
  87. #define CS4271_DACVOL_ATAPI_M_BL 0x02
  88. #define CS4271_DACVOL_ATAPI_M_BLR2 0x03
  89. #define CS4271_DACVOL_ATAPI_AR_M 0x04
  90. #define CS4271_DACVOL_ATAPI_AR_BR 0x05
  91. #define CS4271_DACVOL_ATAPI_AR_BL 0x06
  92. #define CS4271_DACVOL_ATAPI_AR_BLR2 0x07
  93. #define CS4271_DACVOL_ATAPI_AL_M 0x08
  94. #define CS4271_DACVOL_ATAPI_AL_BR 0x09
  95. #define CS4271_DACVOL_ATAPI_AL_BL 0x0A
  96. #define CS4271_DACVOL_ATAPI_AL_BLR2 0x0B
  97. #define CS4271_DACVOL_ATAPI_ALR2_M 0x0C
  98. #define CS4271_DACVOL_ATAPI_ALR2_BR 0x0D
  99. #define CS4271_DACVOL_ATAPI_ALR2_BL 0x0E
  100. #define CS4271_DACVOL_ATAPI_ALR2_BLR2 0x0F
  101. #define CS4271_VOLA_MUTE 0x80
  102. #define CS4271_VOLA_VOL_MASK 0x7F
  103. #define CS4271_VOLB_MUTE 0x80
  104. #define CS4271_VOLB_VOL_MASK 0x7F
  105. #define CS4271_ADCCTL_DITHER16 0x20
  106. #define CS4271_ADCCTL_ADC_DIF_MASK 0x10
  107. #define CS4271_ADCCTL_ADC_DIF_LJ 0x00
  108. #define CS4271_ADCCTL_ADC_DIF_I2S 0x10
  109. #define CS4271_ADCCTL_MUTEA 0x08
  110. #define CS4271_ADCCTL_MUTEB 0x04
  111. #define CS4271_ADCCTL_HPFDA 0x02
  112. #define CS4271_ADCCTL_HPFDB 0x01
  113. #define CS4271_MODE2_LOOP 0x10
  114. #define CS4271_MODE2_MUTECAEQUB 0x08
  115. #define CS4271_MODE2_FREEZE 0x04
  116. #define CS4271_MODE2_CPEN 0x02
  117. #define CS4271_MODE2_PDN 0x01
  118. #define CS4271_CHIPID_PART_MASK 0xF0
  119. #define CS4271_CHIPID_REV_MASK 0x0F
  120. /*
  121. * Default CS4271 power-up configuration
  122. * Array contains non-existing in hw register at address 0
  123. * Array do not include Chip ID, as codec driver does not use
  124. * registers read operations at all
  125. */
  126. static const struct reg_default cs4271_reg_defaults[] = {
  127. { CS4271_MODE1, 0, },
  128. { CS4271_DACCTL, CS4271_DACCTL_AMUTE, },
  129. { CS4271_DACVOL, CS4271_DACVOL_SOFT | CS4271_DACVOL_ATAPI_AL_BR, },
  130. { CS4271_VOLA, 0, },
  131. { CS4271_VOLB, 0, },
  132. { CS4271_ADCCTL, 0, },
  133. { CS4271_MODE2, 0, },
  134. };
  135. static bool cs4271_volatile_reg(struct device *dev, unsigned int reg)
  136. {
  137. return reg == CS4271_CHIPID;
  138. }
  139. struct cs4271_private {
  140. /* SND_SOC_I2C or SND_SOC_SPI */
  141. unsigned int mclk;
  142. bool master;
  143. bool deemph;
  144. struct regmap *regmap;
  145. /* Current sample rate for de-emphasis control */
  146. int rate;
  147. /* GPIO driving Reset pin, if any */
  148. int gpio_nreset;
  149. /* GPIO that disable serial bus, if any */
  150. int gpio_disable;
  151. /* enable soft reset workaround */
  152. bool enable_soft_reset;
  153. };
  154. static const struct snd_soc_dapm_widget cs4271_dapm_widgets[] = {
  155. SND_SOC_DAPM_INPUT("AINA"),
  156. SND_SOC_DAPM_INPUT("AINB"),
  157. SND_SOC_DAPM_OUTPUT("AOUTA+"),
  158. SND_SOC_DAPM_OUTPUT("AOUTA-"),
  159. SND_SOC_DAPM_OUTPUT("AOUTB+"),
  160. SND_SOC_DAPM_OUTPUT("AOUTB-"),
  161. };
  162. static const struct snd_soc_dapm_route cs4271_dapm_routes[] = {
  163. { "Capture", NULL, "AINA" },
  164. { "Capture", NULL, "AINB" },
  165. { "AOUTA+", NULL, "Playback" },
  166. { "AOUTA-", NULL, "Playback" },
  167. { "AOUTB+", NULL, "Playback" },
  168. { "AOUTB-", NULL, "Playback" },
  169. };
  170. /*
  171. * @freq is the desired MCLK rate
  172. * MCLK rate should (c) be the sample rate, multiplied by one of the
  173. * ratios listed in cs4271_mclk_fs_ratios table
  174. */
  175. static int cs4271_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  176. int clk_id, unsigned int freq, int dir)
  177. {
  178. struct snd_soc_codec *codec = codec_dai->codec;
  179. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  180. cs4271->mclk = freq;
  181. return 0;
  182. }
  183. static int cs4271_set_dai_fmt(struct snd_soc_dai *codec_dai,
  184. unsigned int format)
  185. {
  186. struct snd_soc_codec *codec = codec_dai->codec;
  187. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  188. unsigned int val = 0;
  189. int ret;
  190. switch (format & SND_SOC_DAIFMT_MASTER_MASK) {
  191. case SND_SOC_DAIFMT_CBS_CFS:
  192. cs4271->master = 0;
  193. break;
  194. case SND_SOC_DAIFMT_CBM_CFM:
  195. cs4271->master = 1;
  196. val |= CS4271_MODE1_MASTER;
  197. break;
  198. default:
  199. dev_err(codec->dev, "Invalid DAI format\n");
  200. return -EINVAL;
  201. }
  202. switch (format & SND_SOC_DAIFMT_FORMAT_MASK) {
  203. case SND_SOC_DAIFMT_LEFT_J:
  204. val |= CS4271_MODE1_DAC_DIF_LJ;
  205. ret = regmap_update_bits(cs4271->regmap, CS4271_ADCCTL,
  206. CS4271_ADCCTL_ADC_DIF_MASK, CS4271_ADCCTL_ADC_DIF_LJ);
  207. if (ret < 0)
  208. return ret;
  209. break;
  210. case SND_SOC_DAIFMT_I2S:
  211. val |= CS4271_MODE1_DAC_DIF_I2S;
  212. ret = regmap_update_bits(cs4271->regmap, CS4271_ADCCTL,
  213. CS4271_ADCCTL_ADC_DIF_MASK, CS4271_ADCCTL_ADC_DIF_I2S);
  214. if (ret < 0)
  215. return ret;
  216. break;
  217. default:
  218. dev_err(codec->dev, "Invalid DAI format\n");
  219. return -EINVAL;
  220. }
  221. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE1,
  222. CS4271_MODE1_DAC_DIF_MASK | CS4271_MODE1_MASTER, val);
  223. if (ret < 0)
  224. return ret;
  225. return 0;
  226. }
  227. static int cs4271_deemph[] = {0, 44100, 48000, 32000};
  228. static int cs4271_set_deemph(struct snd_soc_codec *codec)
  229. {
  230. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  231. int i, ret;
  232. int val = CS4271_DACCTL_DEM_DIS;
  233. if (cs4271->deemph) {
  234. /* Find closest de-emphasis freq */
  235. val = 1;
  236. for (i = 2; i < ARRAY_SIZE(cs4271_deemph); i++)
  237. if (abs(cs4271_deemph[i] - cs4271->rate) <
  238. abs(cs4271_deemph[val] - cs4271->rate))
  239. val = i;
  240. val <<= 4;
  241. }
  242. ret = regmap_update_bits(cs4271->regmap, CS4271_DACCTL,
  243. CS4271_DACCTL_DEM_MASK, val);
  244. if (ret < 0)
  245. return ret;
  246. return 0;
  247. }
  248. static int cs4271_get_deemph(struct snd_kcontrol *kcontrol,
  249. struct snd_ctl_elem_value *ucontrol)
  250. {
  251. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  252. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  253. ucontrol->value.enumerated.item[0] = cs4271->deemph;
  254. return 0;
  255. }
  256. static int cs4271_put_deemph(struct snd_kcontrol *kcontrol,
  257. struct snd_ctl_elem_value *ucontrol)
  258. {
  259. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  260. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  261. cs4271->deemph = ucontrol->value.enumerated.item[0];
  262. return cs4271_set_deemph(codec);
  263. }
  264. struct cs4271_clk_cfg {
  265. bool master; /* codec mode */
  266. u8 speed_mode; /* codec speed mode: 1x, 2x, 4x */
  267. unsigned short ratio; /* MCLK / sample rate */
  268. u8 ratio_mask; /* ratio bit mask for Master mode */
  269. };
  270. static struct cs4271_clk_cfg cs4271_clk_tab[] = {
  271. {1, CS4271_MODE1_MODE_1X, 256, CS4271_MODE1_DIV_1},
  272. {1, CS4271_MODE1_MODE_1X, 384, CS4271_MODE1_DIV_15},
  273. {1, CS4271_MODE1_MODE_1X, 512, CS4271_MODE1_DIV_2},
  274. {1, CS4271_MODE1_MODE_1X, 768, CS4271_MODE1_DIV_3},
  275. {1, CS4271_MODE1_MODE_2X, 128, CS4271_MODE1_DIV_1},
  276. {1, CS4271_MODE1_MODE_2X, 192, CS4271_MODE1_DIV_15},
  277. {1, CS4271_MODE1_MODE_2X, 256, CS4271_MODE1_DIV_2},
  278. {1, CS4271_MODE1_MODE_2X, 384, CS4271_MODE1_DIV_3},
  279. {1, CS4271_MODE1_MODE_4X, 64, CS4271_MODE1_DIV_1},
  280. {1, CS4271_MODE1_MODE_4X, 96, CS4271_MODE1_DIV_15},
  281. {1, CS4271_MODE1_MODE_4X, 128, CS4271_MODE1_DIV_2},
  282. {1, CS4271_MODE1_MODE_4X, 192, CS4271_MODE1_DIV_3},
  283. {0, CS4271_MODE1_MODE_1X, 256, CS4271_MODE1_DIV_1},
  284. {0, CS4271_MODE1_MODE_1X, 384, CS4271_MODE1_DIV_1},
  285. {0, CS4271_MODE1_MODE_1X, 512, CS4271_MODE1_DIV_1},
  286. {0, CS4271_MODE1_MODE_1X, 768, CS4271_MODE1_DIV_2},
  287. {0, CS4271_MODE1_MODE_1X, 1024, CS4271_MODE1_DIV_2},
  288. {0, CS4271_MODE1_MODE_2X, 128, CS4271_MODE1_DIV_1},
  289. {0, CS4271_MODE1_MODE_2X, 192, CS4271_MODE1_DIV_1},
  290. {0, CS4271_MODE1_MODE_2X, 256, CS4271_MODE1_DIV_1},
  291. {0, CS4271_MODE1_MODE_2X, 384, CS4271_MODE1_DIV_2},
  292. {0, CS4271_MODE1_MODE_2X, 512, CS4271_MODE1_DIV_2},
  293. {0, CS4271_MODE1_MODE_4X, 64, CS4271_MODE1_DIV_1},
  294. {0, CS4271_MODE1_MODE_4X, 96, CS4271_MODE1_DIV_1},
  295. {0, CS4271_MODE1_MODE_4X, 128, CS4271_MODE1_DIV_1},
  296. {0, CS4271_MODE1_MODE_4X, 192, CS4271_MODE1_DIV_2},
  297. {0, CS4271_MODE1_MODE_4X, 256, CS4271_MODE1_DIV_2},
  298. };
  299. #define CS4171_NR_RATIOS ARRAY_SIZE(cs4271_clk_tab)
  300. static int cs4271_hw_params(struct snd_pcm_substream *substream,
  301. struct snd_pcm_hw_params *params,
  302. struct snd_soc_dai *dai)
  303. {
  304. struct snd_soc_codec *codec = dai->codec;
  305. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  306. int i, ret;
  307. unsigned int ratio, val;
  308. if (cs4271->enable_soft_reset) {
  309. /*
  310. * Put the codec in soft reset and back again in case it's not
  311. * currently streaming data. This way of bringing the codec in
  312. * sync to the current clocks is not explicitly documented in
  313. * the data sheet, but it seems to work fine, and in contrast
  314. * to a read hardware reset, we don't have to sync back all
  315. * registers every time.
  316. */
  317. if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK &&
  318. !dai->capture_active) ||
  319. (substream->stream == SNDRV_PCM_STREAM_CAPTURE &&
  320. !dai->playback_active)) {
  321. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  322. CS4271_MODE2_PDN,
  323. CS4271_MODE2_PDN);
  324. if (ret < 0)
  325. return ret;
  326. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  327. CS4271_MODE2_PDN, 0);
  328. if (ret < 0)
  329. return ret;
  330. }
  331. }
  332. cs4271->rate = params_rate(params);
  333. /* Configure DAC */
  334. if (cs4271->rate < 50000)
  335. val = CS4271_MODE1_MODE_1X;
  336. else if (cs4271->rate < 100000)
  337. val = CS4271_MODE1_MODE_2X;
  338. else
  339. val = CS4271_MODE1_MODE_4X;
  340. ratio = cs4271->mclk / cs4271->rate;
  341. for (i = 0; i < CS4171_NR_RATIOS; i++)
  342. if ((cs4271_clk_tab[i].master == cs4271->master) &&
  343. (cs4271_clk_tab[i].speed_mode == val) &&
  344. (cs4271_clk_tab[i].ratio == ratio))
  345. break;
  346. if (i == CS4171_NR_RATIOS) {
  347. dev_err(codec->dev, "Invalid sample rate\n");
  348. return -EINVAL;
  349. }
  350. val |= cs4271_clk_tab[i].ratio_mask;
  351. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE1,
  352. CS4271_MODE1_MODE_MASK | CS4271_MODE1_DIV_MASK, val);
  353. if (ret < 0)
  354. return ret;
  355. return cs4271_set_deemph(codec);
  356. }
  357. static int cs4271_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  358. {
  359. struct snd_soc_codec *codec = dai->codec;
  360. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  361. int ret;
  362. int val_a = 0;
  363. int val_b = 0;
  364. if (stream != SNDRV_PCM_STREAM_PLAYBACK)
  365. return 0;
  366. if (mute) {
  367. val_a = CS4271_VOLA_MUTE;
  368. val_b = CS4271_VOLB_MUTE;
  369. }
  370. ret = regmap_update_bits(cs4271->regmap, CS4271_VOLA,
  371. CS4271_VOLA_MUTE, val_a);
  372. if (ret < 0)
  373. return ret;
  374. ret = regmap_update_bits(cs4271->regmap, CS4271_VOLB,
  375. CS4271_VOLB_MUTE, val_b);
  376. if (ret < 0)
  377. return ret;
  378. return 0;
  379. }
  380. /* CS4271 controls */
  381. static DECLARE_TLV_DB_SCALE(cs4271_dac_tlv, -12700, 100, 0);
  382. static const struct snd_kcontrol_new cs4271_snd_controls[] = {
  383. SOC_DOUBLE_R_TLV("Master Playback Volume", CS4271_VOLA, CS4271_VOLB,
  384. 0, 0x7F, 1, cs4271_dac_tlv),
  385. SOC_SINGLE("Digital Loopback Switch", CS4271_MODE2, 4, 1, 0),
  386. SOC_SINGLE("Soft Ramp Switch", CS4271_DACVOL, 5, 1, 0),
  387. SOC_SINGLE("Zero Cross Switch", CS4271_DACVOL, 4, 1, 0),
  388. SOC_SINGLE_BOOL_EXT("De-emphasis Switch", 0,
  389. cs4271_get_deemph, cs4271_put_deemph),
  390. SOC_SINGLE("Auto-Mute Switch", CS4271_DACCTL, 7, 1, 0),
  391. SOC_SINGLE("Slow Roll Off Filter Switch", CS4271_DACCTL, 6, 1, 0),
  392. SOC_SINGLE("Soft Volume Ramp-Up Switch", CS4271_DACCTL, 3, 1, 0),
  393. SOC_SINGLE("Soft Ramp-Down Switch", CS4271_DACCTL, 2, 1, 0),
  394. SOC_SINGLE("Left Channel Inversion Switch", CS4271_DACCTL, 1, 1, 0),
  395. SOC_SINGLE("Right Channel Inversion Switch", CS4271_DACCTL, 0, 1, 0),
  396. SOC_DOUBLE("Master Capture Switch", CS4271_ADCCTL, 3, 2, 1, 1),
  397. SOC_SINGLE("Dither 16-Bit Data Switch", CS4271_ADCCTL, 5, 1, 0),
  398. SOC_DOUBLE("High Pass Filter Switch", CS4271_ADCCTL, 1, 0, 1, 1),
  399. SOC_DOUBLE_R("Master Playback Switch", CS4271_VOLA, CS4271_VOLB,
  400. 7, 1, 1),
  401. };
  402. static const struct snd_soc_dai_ops cs4271_dai_ops = {
  403. .hw_params = cs4271_hw_params,
  404. .set_sysclk = cs4271_set_dai_sysclk,
  405. .set_fmt = cs4271_set_dai_fmt,
  406. .mute_stream = cs4271_mute_stream,
  407. };
  408. static struct snd_soc_dai_driver cs4271_dai = {
  409. .name = "cs4271-hifi",
  410. .playback = {
  411. .stream_name = "Playback",
  412. .channels_min = 2,
  413. .channels_max = 2,
  414. .rates = CS4271_PCM_RATES,
  415. .formats = CS4271_PCM_FORMATS,
  416. },
  417. .capture = {
  418. .stream_name = "Capture",
  419. .channels_min = 2,
  420. .channels_max = 2,
  421. .rates = CS4271_PCM_RATES,
  422. .formats = CS4271_PCM_FORMATS,
  423. },
  424. .ops = &cs4271_dai_ops,
  425. .symmetric_rates = 1,
  426. };
  427. #ifdef CONFIG_PM
  428. static int cs4271_soc_suspend(struct snd_soc_codec *codec)
  429. {
  430. int ret;
  431. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  432. /* Set power-down bit */
  433. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  434. CS4271_MODE2_PDN, CS4271_MODE2_PDN);
  435. if (ret < 0)
  436. return ret;
  437. return 0;
  438. }
  439. static int cs4271_soc_resume(struct snd_soc_codec *codec)
  440. {
  441. int ret;
  442. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  443. /* Restore codec state */
  444. ret = regcache_sync(cs4271->regmap);
  445. if (ret < 0)
  446. return ret;
  447. /* then disable the power-down bit */
  448. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  449. CS4271_MODE2_PDN, 0);
  450. if (ret < 0)
  451. return ret;
  452. return 0;
  453. }
  454. #else
  455. #define cs4271_soc_suspend NULL
  456. #define cs4271_soc_resume NULL
  457. #endif /* CONFIG_PM */
  458. #ifdef CONFIG_OF
  459. static const struct of_device_id cs4271_dt_ids[] = {
  460. { .compatible = "cirrus,cs4271", },
  461. { }
  462. };
  463. MODULE_DEVICE_TABLE(of, cs4271_dt_ids);
  464. #endif
  465. static int cs4271_probe(struct snd_soc_codec *codec)
  466. {
  467. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  468. struct cs4271_platform_data *cs4271plat = codec->dev->platform_data;
  469. int ret;
  470. int gpio_nreset = -EINVAL;
  471. bool amutec_eq_bmutec = false;
  472. #ifdef CONFIG_OF
  473. if (of_match_device(cs4271_dt_ids, codec->dev)) {
  474. gpio_nreset = of_get_named_gpio(codec->dev->of_node,
  475. "reset-gpio", 0);
  476. if (of_get_property(codec->dev->of_node,
  477. "cirrus,amutec-eq-bmutec", NULL))
  478. amutec_eq_bmutec = true;
  479. if (of_get_property(codec->dev->of_node,
  480. "cirrus,enable-soft-reset", NULL))
  481. cs4271->enable_soft_reset = true;
  482. }
  483. #endif
  484. if (cs4271plat) {
  485. if (gpio_is_valid(cs4271plat->gpio_nreset))
  486. gpio_nreset = cs4271plat->gpio_nreset;
  487. amutec_eq_bmutec = cs4271plat->amutec_eq_bmutec;
  488. cs4271->enable_soft_reset = cs4271plat->enable_soft_reset;
  489. }
  490. if (gpio_nreset >= 0)
  491. if (devm_gpio_request(codec->dev, gpio_nreset, "CS4271 Reset"))
  492. gpio_nreset = -EINVAL;
  493. if (gpio_nreset >= 0) {
  494. /* Reset codec */
  495. gpio_direction_output(gpio_nreset, 0);
  496. udelay(1);
  497. gpio_set_value(gpio_nreset, 1);
  498. /* Give the codec time to wake up */
  499. udelay(1);
  500. }
  501. cs4271->gpio_nreset = gpio_nreset;
  502. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  503. CS4271_MODE2_PDN | CS4271_MODE2_CPEN,
  504. CS4271_MODE2_PDN | CS4271_MODE2_CPEN);
  505. if (ret < 0)
  506. return ret;
  507. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  508. CS4271_MODE2_PDN, 0);
  509. if (ret < 0)
  510. return ret;
  511. /* Power-up sequence requires 85 uS */
  512. udelay(85);
  513. if (amutec_eq_bmutec)
  514. regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  515. CS4271_MODE2_MUTECAEQUB,
  516. CS4271_MODE2_MUTECAEQUB);
  517. return 0;
  518. }
  519. static int cs4271_remove(struct snd_soc_codec *codec)
  520. {
  521. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  522. if (gpio_is_valid(cs4271->gpio_nreset))
  523. /* Set codec to the reset state */
  524. gpio_set_value(cs4271->gpio_nreset, 0);
  525. return 0;
  526. };
  527. static struct snd_soc_codec_driver soc_codec_dev_cs4271 = {
  528. .probe = cs4271_probe,
  529. .remove = cs4271_remove,
  530. .suspend = cs4271_soc_suspend,
  531. .resume = cs4271_soc_resume,
  532. .controls = cs4271_snd_controls,
  533. .num_controls = ARRAY_SIZE(cs4271_snd_controls),
  534. .dapm_widgets = cs4271_dapm_widgets,
  535. .num_dapm_widgets = ARRAY_SIZE(cs4271_dapm_widgets),
  536. .dapm_routes = cs4271_dapm_routes,
  537. .num_dapm_routes = ARRAY_SIZE(cs4271_dapm_routes),
  538. };
  539. #if defined(CONFIG_SPI_MASTER)
  540. static const struct regmap_config cs4271_spi_regmap = {
  541. .reg_bits = 16,
  542. .val_bits = 8,
  543. .max_register = CS4271_LASTREG,
  544. .read_flag_mask = 0x21,
  545. .write_flag_mask = 0x20,
  546. .reg_defaults = cs4271_reg_defaults,
  547. .num_reg_defaults = ARRAY_SIZE(cs4271_reg_defaults),
  548. .cache_type = REGCACHE_RBTREE,
  549. .volatile_reg = cs4271_volatile_reg,
  550. };
  551. static int cs4271_spi_probe(struct spi_device *spi)
  552. {
  553. struct cs4271_private *cs4271;
  554. cs4271 = devm_kzalloc(&spi->dev, sizeof(*cs4271), GFP_KERNEL);
  555. if (!cs4271)
  556. return -ENOMEM;
  557. spi_set_drvdata(spi, cs4271);
  558. cs4271->regmap = devm_regmap_init_spi(spi, &cs4271_spi_regmap);
  559. if (IS_ERR(cs4271->regmap))
  560. return PTR_ERR(cs4271->regmap);
  561. return snd_soc_register_codec(&spi->dev, &soc_codec_dev_cs4271,
  562. &cs4271_dai, 1);
  563. }
  564. static int cs4271_spi_remove(struct spi_device *spi)
  565. {
  566. snd_soc_unregister_codec(&spi->dev);
  567. return 0;
  568. }
  569. static struct spi_driver cs4271_spi_driver = {
  570. .driver = {
  571. .name = "cs4271",
  572. .owner = THIS_MODULE,
  573. .of_match_table = of_match_ptr(cs4271_dt_ids),
  574. },
  575. .probe = cs4271_spi_probe,
  576. .remove = cs4271_spi_remove,
  577. };
  578. #endif /* defined(CONFIG_SPI_MASTER) */
  579. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  580. static const struct i2c_device_id cs4271_i2c_id[] = {
  581. {"cs4271", 0},
  582. {}
  583. };
  584. MODULE_DEVICE_TABLE(i2c, cs4271_i2c_id);
  585. static const struct regmap_config cs4271_i2c_regmap = {
  586. .reg_bits = 8,
  587. .val_bits = 8,
  588. .max_register = CS4271_LASTREG,
  589. .reg_defaults = cs4271_reg_defaults,
  590. .num_reg_defaults = ARRAY_SIZE(cs4271_reg_defaults),
  591. .cache_type = REGCACHE_RBTREE,
  592. .volatile_reg = cs4271_volatile_reg,
  593. };
  594. static int cs4271_i2c_probe(struct i2c_client *client,
  595. const struct i2c_device_id *id)
  596. {
  597. struct cs4271_private *cs4271;
  598. cs4271 = devm_kzalloc(&client->dev, sizeof(*cs4271), GFP_KERNEL);
  599. if (!cs4271)
  600. return -ENOMEM;
  601. i2c_set_clientdata(client, cs4271);
  602. cs4271->regmap = devm_regmap_init_i2c(client, &cs4271_i2c_regmap);
  603. if (IS_ERR(cs4271->regmap))
  604. return PTR_ERR(cs4271->regmap);
  605. return snd_soc_register_codec(&client->dev, &soc_codec_dev_cs4271,
  606. &cs4271_dai, 1);
  607. }
  608. static int cs4271_i2c_remove(struct i2c_client *client)
  609. {
  610. snd_soc_unregister_codec(&client->dev);
  611. return 0;
  612. }
  613. static struct i2c_driver cs4271_i2c_driver = {
  614. .driver = {
  615. .name = "cs4271",
  616. .owner = THIS_MODULE,
  617. .of_match_table = of_match_ptr(cs4271_dt_ids),
  618. },
  619. .id_table = cs4271_i2c_id,
  620. .probe = cs4271_i2c_probe,
  621. .remove = cs4271_i2c_remove,
  622. };
  623. #endif /* defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) */
  624. /*
  625. * We only register our serial bus driver here without
  626. * assignment to particular chip. So if any of the below
  627. * fails, there is some problem with I2C or SPI subsystem.
  628. * In most cases this module will be compiled with support
  629. * of only one serial bus.
  630. */
  631. static int __init cs4271_modinit(void)
  632. {
  633. int ret;
  634. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  635. ret = i2c_add_driver(&cs4271_i2c_driver);
  636. if (ret) {
  637. pr_err("Failed to register CS4271 I2C driver: %d\n", ret);
  638. return ret;
  639. }
  640. #endif
  641. #if defined(CONFIG_SPI_MASTER)
  642. ret = spi_register_driver(&cs4271_spi_driver);
  643. if (ret) {
  644. pr_err("Failed to register CS4271 SPI driver: %d\n", ret);
  645. return ret;
  646. }
  647. #endif
  648. return 0;
  649. }
  650. module_init(cs4271_modinit);
  651. static void __exit cs4271_modexit(void)
  652. {
  653. #if defined(CONFIG_SPI_MASTER)
  654. spi_unregister_driver(&cs4271_spi_driver);
  655. #endif
  656. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  657. i2c_del_driver(&cs4271_i2c_driver);
  658. #endif
  659. }
  660. module_exit(cs4271_modexit);
  661. MODULE_AUTHOR("Alexander Sverdlin <subaparts@yandex.ru>");
  662. MODULE_DESCRIPTION("Cirrus Logic CS4271 ALSA SoC Codec Driver");
  663. MODULE_LICENSE("GPL");