vmx.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "kvm.h"
  18. #include "vmx.h"
  19. #include "kvm_vmx.h"
  20. #include <linux/module.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <asm/io.h>
  24. #include <asm/desc.h>
  25. #include "segment_descriptor.h"
  26. #define MSR_IA32_FEATURE_CONTROL 0x03a
  27. MODULE_AUTHOR("Qumranet");
  28. MODULE_LICENSE("GPL");
  29. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  30. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  31. #ifdef CONFIG_X86_64
  32. #define HOST_IS_64 1
  33. #else
  34. #define HOST_IS_64 0
  35. #endif
  36. static struct vmcs_descriptor {
  37. int size;
  38. int order;
  39. u32 revision_id;
  40. } vmcs_descriptor;
  41. #define VMX_SEGMENT_FIELD(seg) \
  42. [VCPU_SREG_##seg] = { \
  43. .selector = GUEST_##seg##_SELECTOR, \
  44. .base = GUEST_##seg##_BASE, \
  45. .limit = GUEST_##seg##_LIMIT, \
  46. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  47. }
  48. static struct kvm_vmx_segment_field {
  49. unsigned selector;
  50. unsigned base;
  51. unsigned limit;
  52. unsigned ar_bytes;
  53. } kvm_vmx_segment_fields[] = {
  54. VMX_SEGMENT_FIELD(CS),
  55. VMX_SEGMENT_FIELD(DS),
  56. VMX_SEGMENT_FIELD(ES),
  57. VMX_SEGMENT_FIELD(FS),
  58. VMX_SEGMENT_FIELD(GS),
  59. VMX_SEGMENT_FIELD(SS),
  60. VMX_SEGMENT_FIELD(TR),
  61. VMX_SEGMENT_FIELD(LDTR),
  62. };
  63. static const u32 vmx_msr_index[] = {
  64. #ifdef CONFIG_X86_64
  65. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  66. #endif
  67. MSR_EFER, MSR_K6_STAR,
  68. };
  69. #define NR_VMX_MSR (sizeof(vmx_msr_index) / sizeof(*vmx_msr_index))
  70. struct vmx_msr_entry *find_msr_entry(struct kvm_vcpu *vcpu, u32 msr);
  71. static inline int is_page_fault(u32 intr_info)
  72. {
  73. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  74. INTR_INFO_VALID_MASK)) ==
  75. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  76. }
  77. static inline int is_external_interrupt(u32 intr_info)
  78. {
  79. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  80. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  81. }
  82. static void vmcs_clear(struct vmcs *vmcs)
  83. {
  84. u64 phys_addr = __pa(vmcs);
  85. u8 error;
  86. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  87. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  88. : "cc", "memory");
  89. if (error)
  90. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  91. vmcs, phys_addr);
  92. }
  93. static void __vcpu_clear(void *arg)
  94. {
  95. struct kvm_vcpu *vcpu = arg;
  96. int cpu = smp_processor_id();
  97. if (vcpu->cpu == cpu)
  98. vmcs_clear(vcpu->vmcs);
  99. if (per_cpu(current_vmcs, cpu) == vcpu->vmcs)
  100. per_cpu(current_vmcs, cpu) = NULL;
  101. }
  102. static unsigned long vmcs_readl(unsigned long field)
  103. {
  104. unsigned long value;
  105. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  106. : "=a"(value) : "d"(field) : "cc");
  107. return value;
  108. }
  109. static u16 vmcs_read16(unsigned long field)
  110. {
  111. return vmcs_readl(field);
  112. }
  113. static u32 vmcs_read32(unsigned long field)
  114. {
  115. return vmcs_readl(field);
  116. }
  117. static u64 vmcs_read64(unsigned long field)
  118. {
  119. #ifdef CONFIG_X86_64
  120. return vmcs_readl(field);
  121. #else
  122. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  123. #endif
  124. }
  125. static void vmcs_writel(unsigned long field, unsigned long value)
  126. {
  127. u8 error;
  128. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  129. : "=q"(error) : "a"(value), "d"(field) : "cc" );
  130. if (error)
  131. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  132. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  133. }
  134. static void vmcs_write16(unsigned long field, u16 value)
  135. {
  136. vmcs_writel(field, value);
  137. }
  138. static void vmcs_write32(unsigned long field, u32 value)
  139. {
  140. vmcs_writel(field, value);
  141. }
  142. static void vmcs_write64(unsigned long field, u64 value)
  143. {
  144. #ifdef CONFIG_X86_64
  145. vmcs_writel(field, value);
  146. #else
  147. vmcs_writel(field, value);
  148. asm volatile ("");
  149. vmcs_writel(field+1, value >> 32);
  150. #endif
  151. }
  152. /*
  153. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  154. * vcpu mutex is already taken.
  155. */
  156. static struct kvm_vcpu *vmx_vcpu_load(struct kvm_vcpu *vcpu)
  157. {
  158. u64 phys_addr = __pa(vcpu->vmcs);
  159. int cpu;
  160. cpu = get_cpu();
  161. if (vcpu->cpu != cpu) {
  162. smp_call_function(__vcpu_clear, vcpu, 0, 1);
  163. vcpu->launched = 0;
  164. }
  165. if (per_cpu(current_vmcs, cpu) != vcpu->vmcs) {
  166. u8 error;
  167. per_cpu(current_vmcs, cpu) = vcpu->vmcs;
  168. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  169. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  170. : "cc");
  171. if (error)
  172. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  173. vcpu->vmcs, phys_addr);
  174. }
  175. if (vcpu->cpu != cpu) {
  176. struct descriptor_table dt;
  177. unsigned long sysenter_esp;
  178. vcpu->cpu = cpu;
  179. /*
  180. * Linux uses per-cpu TSS and GDT, so set these when switching
  181. * processors.
  182. */
  183. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  184. get_gdt(&dt);
  185. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  186. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  187. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  188. }
  189. return vcpu;
  190. }
  191. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  192. {
  193. put_cpu();
  194. }
  195. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  196. {
  197. return vmcs_readl(GUEST_RFLAGS);
  198. }
  199. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  200. {
  201. vmcs_writel(GUEST_RFLAGS, rflags);
  202. }
  203. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  204. {
  205. unsigned long rip;
  206. u32 interruptibility;
  207. rip = vmcs_readl(GUEST_RIP);
  208. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  209. vmcs_writel(GUEST_RIP, rip);
  210. /*
  211. * We emulated an instruction, so temporary interrupt blocking
  212. * should be removed, if set.
  213. */
  214. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  215. if (interruptibility & 3)
  216. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  217. interruptibility & ~3);
  218. }
  219. static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  220. {
  221. printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
  222. vmcs_readl(GUEST_RIP));
  223. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  224. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  225. GP_VECTOR |
  226. INTR_TYPE_EXCEPTION |
  227. INTR_INFO_DELIEVER_CODE_MASK |
  228. INTR_INFO_VALID_MASK);
  229. }
  230. /*
  231. * reads and returns guest's timestamp counter "register"
  232. * guest_tsc = host_tsc + tsc_offset -- 21.3
  233. */
  234. static u64 guest_read_tsc(void)
  235. {
  236. u64 host_tsc, tsc_offset;
  237. rdtscll(host_tsc);
  238. tsc_offset = vmcs_read64(TSC_OFFSET);
  239. return host_tsc + tsc_offset;
  240. }
  241. /*
  242. * writes 'guest_tsc' into guest's timestamp counter "register"
  243. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  244. */
  245. static void guest_write_tsc(u64 guest_tsc)
  246. {
  247. u64 host_tsc;
  248. rdtscll(host_tsc);
  249. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  250. }
  251. static void reload_tss(void)
  252. {
  253. #ifndef CONFIG_X86_64
  254. /*
  255. * VT restores TR but not its size. Useless.
  256. */
  257. struct descriptor_table gdt;
  258. struct segment_descriptor *descs;
  259. get_gdt(&gdt);
  260. descs = (void *)gdt.base;
  261. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  262. load_TR_desc();
  263. #endif
  264. }
  265. /*
  266. * Reads an msr value (of 'msr_index') into 'pdata'.
  267. * Returns 0 on success, non-0 otherwise.
  268. * Assumes vcpu_load() was already called.
  269. */
  270. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  271. {
  272. u64 data;
  273. struct vmx_msr_entry *msr;
  274. if (!pdata) {
  275. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  276. return -EINVAL;
  277. }
  278. switch (msr_index) {
  279. #ifdef CONFIG_X86_64
  280. case MSR_FS_BASE:
  281. data = vmcs_readl(GUEST_FS_BASE);
  282. break;
  283. case MSR_GS_BASE:
  284. data = vmcs_readl(GUEST_GS_BASE);
  285. break;
  286. case MSR_EFER:
  287. data = vcpu->shadow_efer;
  288. break;
  289. #endif
  290. case MSR_IA32_TIME_STAMP_COUNTER:
  291. data = guest_read_tsc();
  292. break;
  293. case MSR_IA32_SYSENTER_CS:
  294. data = vmcs_read32(GUEST_SYSENTER_CS);
  295. break;
  296. case MSR_IA32_SYSENTER_EIP:
  297. data = vmcs_read32(GUEST_SYSENTER_EIP);
  298. break;
  299. case MSR_IA32_SYSENTER_ESP:
  300. data = vmcs_read32(GUEST_SYSENTER_ESP);
  301. break;
  302. case MSR_IA32_MC0_CTL:
  303. case MSR_IA32_MCG_STATUS:
  304. case MSR_IA32_MCG_CAP:
  305. case MSR_IA32_MC0_MISC:
  306. case MSR_IA32_MC0_MISC+4:
  307. case MSR_IA32_MC0_MISC+8:
  308. case MSR_IA32_MC0_MISC+12:
  309. case MSR_IA32_MC0_MISC+16:
  310. case MSR_IA32_UCODE_REV:
  311. /* MTRR registers */
  312. case 0xfe:
  313. case 0x200 ... 0x2ff:
  314. data = 0;
  315. break;
  316. case MSR_IA32_APICBASE:
  317. data = vcpu->apic_base;
  318. break;
  319. default:
  320. msr = find_msr_entry(vcpu, msr_index);
  321. if (!msr) {
  322. printk(KERN_ERR "kvm: unhandled rdmsr: %x\n", msr_index);
  323. return 1;
  324. }
  325. data = msr->data;
  326. break;
  327. }
  328. *pdata = data;
  329. return 0;
  330. }
  331. /*
  332. * Writes msr value into into the appropriate "register".
  333. * Returns 0 on success, non-0 otherwise.
  334. * Assumes vcpu_load() was already called.
  335. */
  336. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  337. {
  338. struct vmx_msr_entry *msr;
  339. switch (msr_index) {
  340. #ifdef CONFIG_X86_64
  341. case MSR_FS_BASE:
  342. vmcs_writel(GUEST_FS_BASE, data);
  343. break;
  344. case MSR_GS_BASE:
  345. vmcs_writel(GUEST_GS_BASE, data);
  346. break;
  347. #endif
  348. case MSR_IA32_SYSENTER_CS:
  349. vmcs_write32(GUEST_SYSENTER_CS, data);
  350. break;
  351. case MSR_IA32_SYSENTER_EIP:
  352. vmcs_write32(GUEST_SYSENTER_EIP, data);
  353. break;
  354. case MSR_IA32_SYSENTER_ESP:
  355. vmcs_write32(GUEST_SYSENTER_ESP, data);
  356. break;
  357. #ifdef __x86_64
  358. case MSR_EFER:
  359. set_efer(vcpu, data);
  360. break;
  361. case MSR_IA32_MC0_STATUS:
  362. printk(KERN_WARNING "%s: MSR_IA32_MC0_STATUS 0x%llx, nop\n"
  363. , __FUNCTION__, data);
  364. break;
  365. #endif
  366. case MSR_IA32_TIME_STAMP_COUNTER: {
  367. guest_write_tsc(data);
  368. break;
  369. }
  370. case MSR_IA32_UCODE_REV:
  371. case MSR_IA32_UCODE_WRITE:
  372. case 0x200 ... 0x2ff: /* MTRRs */
  373. break;
  374. case MSR_IA32_APICBASE:
  375. vcpu->apic_base = data;
  376. break;
  377. default:
  378. msr = find_msr_entry(vcpu, msr_index);
  379. if (!msr) {
  380. printk(KERN_ERR "kvm: unhandled wrmsr: 0x%x\n", msr_index);
  381. return 1;
  382. }
  383. msr->data = data;
  384. break;
  385. }
  386. return 0;
  387. }
  388. /*
  389. * Sync the rsp and rip registers into the vcpu structure. This allows
  390. * registers to be accessed by indexing vcpu->regs.
  391. */
  392. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  393. {
  394. vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  395. vcpu->rip = vmcs_readl(GUEST_RIP);
  396. }
  397. /*
  398. * Syncs rsp and rip back into the vmcs. Should be called after possible
  399. * modification.
  400. */
  401. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  402. {
  403. vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
  404. vmcs_writel(GUEST_RIP, vcpu->rip);
  405. }
  406. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  407. {
  408. unsigned long dr7 = 0x400;
  409. u32 exception_bitmap;
  410. int old_singlestep;
  411. exception_bitmap = vmcs_read32(EXCEPTION_BITMAP);
  412. old_singlestep = vcpu->guest_debug.singlestep;
  413. vcpu->guest_debug.enabled = dbg->enabled;
  414. if (vcpu->guest_debug.enabled) {
  415. int i;
  416. dr7 |= 0x200; /* exact */
  417. for (i = 0; i < 4; ++i) {
  418. if (!dbg->breakpoints[i].enabled)
  419. continue;
  420. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  421. dr7 |= 2 << (i*2); /* global enable */
  422. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  423. }
  424. exception_bitmap |= (1u << 1); /* Trap debug exceptions */
  425. vcpu->guest_debug.singlestep = dbg->singlestep;
  426. } else {
  427. exception_bitmap &= ~(1u << 1); /* Ignore debug exceptions */
  428. vcpu->guest_debug.singlestep = 0;
  429. }
  430. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  431. unsigned long flags;
  432. flags = vmcs_readl(GUEST_RFLAGS);
  433. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  434. vmcs_writel(GUEST_RFLAGS, flags);
  435. }
  436. vmcs_write32(EXCEPTION_BITMAP, exception_bitmap);
  437. vmcs_writel(GUEST_DR7, dr7);
  438. return 0;
  439. }
  440. static __init int cpu_has_kvm_support(void)
  441. {
  442. unsigned long ecx = cpuid_ecx(1);
  443. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  444. }
  445. static __init int vmx_disabled_by_bios(void)
  446. {
  447. u64 msr;
  448. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  449. return (msr & 5) == 1; /* locked but not enabled */
  450. }
  451. static __init void hardware_enable(void *garbage)
  452. {
  453. int cpu = raw_smp_processor_id();
  454. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  455. u64 old;
  456. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  457. if ((old & 5) == 0)
  458. /* enable and lock */
  459. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | 5);
  460. write_cr4(read_cr4() | CR4_VMXE); /* FIXME: not cpu hotplug safe */
  461. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  462. : "memory", "cc");
  463. }
  464. static void hardware_disable(void *garbage)
  465. {
  466. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  467. }
  468. static __init void setup_vmcs_descriptor(void)
  469. {
  470. u32 vmx_msr_low, vmx_msr_high;
  471. rdmsr(MSR_IA32_VMX_BASIC_MSR, vmx_msr_low, vmx_msr_high);
  472. vmcs_descriptor.size = vmx_msr_high & 0x1fff;
  473. vmcs_descriptor.order = get_order(vmcs_descriptor.size);
  474. vmcs_descriptor.revision_id = vmx_msr_low;
  475. };
  476. static struct vmcs *alloc_vmcs_cpu(int cpu)
  477. {
  478. int node = cpu_to_node(cpu);
  479. struct page *pages;
  480. struct vmcs *vmcs;
  481. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_descriptor.order);
  482. if (!pages)
  483. return NULL;
  484. vmcs = page_address(pages);
  485. memset(vmcs, 0, vmcs_descriptor.size);
  486. vmcs->revision_id = vmcs_descriptor.revision_id; /* vmcs revision id */
  487. return vmcs;
  488. }
  489. static struct vmcs *alloc_vmcs(void)
  490. {
  491. return alloc_vmcs_cpu(smp_processor_id());
  492. }
  493. static void free_vmcs(struct vmcs *vmcs)
  494. {
  495. free_pages((unsigned long)vmcs, vmcs_descriptor.order);
  496. }
  497. static __exit void free_kvm_area(void)
  498. {
  499. int cpu;
  500. for_each_online_cpu(cpu)
  501. free_vmcs(per_cpu(vmxarea, cpu));
  502. }
  503. extern struct vmcs *alloc_vmcs_cpu(int cpu);
  504. static __init int alloc_kvm_area(void)
  505. {
  506. int cpu;
  507. for_each_online_cpu(cpu) {
  508. struct vmcs *vmcs;
  509. vmcs = alloc_vmcs_cpu(cpu);
  510. if (!vmcs) {
  511. free_kvm_area();
  512. return -ENOMEM;
  513. }
  514. per_cpu(vmxarea, cpu) = vmcs;
  515. }
  516. return 0;
  517. }
  518. static __init int hardware_setup(void)
  519. {
  520. setup_vmcs_descriptor();
  521. return alloc_kvm_area();
  522. }
  523. static __exit void hardware_unsetup(void)
  524. {
  525. free_kvm_area();
  526. }
  527. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  528. {
  529. if (vcpu->rmode.active)
  530. vmcs_write32(EXCEPTION_BITMAP, ~0);
  531. else
  532. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  533. }
  534. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  535. {
  536. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  537. if (vmcs_readl(sf->base) == save->base) {
  538. vmcs_write16(sf->selector, save->selector);
  539. vmcs_writel(sf->base, save->base);
  540. vmcs_write32(sf->limit, save->limit);
  541. vmcs_write32(sf->ar_bytes, save->ar);
  542. } else {
  543. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  544. << AR_DPL_SHIFT;
  545. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  546. }
  547. }
  548. static void enter_pmode(struct kvm_vcpu *vcpu)
  549. {
  550. unsigned long flags;
  551. vcpu->rmode.active = 0;
  552. vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
  553. vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
  554. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
  555. flags = vmcs_readl(GUEST_RFLAGS);
  556. flags &= ~(IOPL_MASK | X86_EFLAGS_VM);
  557. flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
  558. vmcs_writel(GUEST_RFLAGS, flags);
  559. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~CR4_VME_MASK) |
  560. (vmcs_readl(CR4_READ_SHADOW) & CR4_VME_MASK));
  561. update_exception_bitmap(vcpu);
  562. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
  563. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
  564. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
  565. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
  566. vmcs_write16(GUEST_SS_SELECTOR, 0);
  567. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  568. vmcs_write16(GUEST_CS_SELECTOR,
  569. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  570. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  571. }
  572. static int rmode_tss_base(struct kvm* kvm)
  573. {
  574. gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
  575. return base_gfn << PAGE_SHIFT;
  576. }
  577. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  578. {
  579. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  580. save->selector = vmcs_read16(sf->selector);
  581. save->base = vmcs_readl(sf->base);
  582. save->limit = vmcs_read32(sf->limit);
  583. save->ar = vmcs_read32(sf->ar_bytes);
  584. vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
  585. vmcs_write32(sf->limit, 0xffff);
  586. vmcs_write32(sf->ar_bytes, 0xf3);
  587. }
  588. static void enter_rmode(struct kvm_vcpu *vcpu)
  589. {
  590. unsigned long flags;
  591. vcpu->rmode.active = 1;
  592. vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  593. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  594. vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  595. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  596. vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  597. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  598. flags = vmcs_readl(GUEST_RFLAGS);
  599. vcpu->rmode.save_iopl = (flags & IOPL_MASK) >> IOPL_SHIFT;
  600. flags |= IOPL_MASK | X86_EFLAGS_VM;
  601. vmcs_writel(GUEST_RFLAGS, flags);
  602. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | CR4_VME_MASK);
  603. update_exception_bitmap(vcpu);
  604. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  605. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  606. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  607. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  608. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  609. fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
  610. fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
  611. fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
  612. fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
  613. }
  614. #ifdef CONFIG_X86_64
  615. static void enter_lmode(struct kvm_vcpu *vcpu)
  616. {
  617. u32 guest_tr_ar;
  618. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  619. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  620. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  621. __FUNCTION__);
  622. vmcs_write32(GUEST_TR_AR_BYTES,
  623. (guest_tr_ar & ~AR_TYPE_MASK)
  624. | AR_TYPE_BUSY_64_TSS);
  625. }
  626. vcpu->shadow_efer |= EFER_LMA;
  627. find_msr_entry(vcpu, MSR_EFER)->data |= EFER_LMA | EFER_LME;
  628. vmcs_write32(VM_ENTRY_CONTROLS,
  629. vmcs_read32(VM_ENTRY_CONTROLS)
  630. | VM_ENTRY_CONTROLS_IA32E_MASK);
  631. }
  632. static void exit_lmode(struct kvm_vcpu *vcpu)
  633. {
  634. vcpu->shadow_efer &= ~EFER_LMA;
  635. vmcs_write32(VM_ENTRY_CONTROLS,
  636. vmcs_read32(VM_ENTRY_CONTROLS)
  637. & ~VM_ENTRY_CONTROLS_IA32E_MASK);
  638. }
  639. #endif
  640. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  641. {
  642. if (vcpu->rmode.active && (cr0 & CR0_PE_MASK))
  643. enter_pmode(vcpu);
  644. if (!vcpu->rmode.active && !(cr0 & CR0_PE_MASK))
  645. enter_rmode(vcpu);
  646. #ifdef CONFIG_X86_64
  647. if (vcpu->shadow_efer & EFER_LME) {
  648. if (!is_paging(vcpu) && (cr0 & CR0_PG_MASK))
  649. enter_lmode(vcpu);
  650. if (is_paging(vcpu) && !(cr0 & CR0_PG_MASK))
  651. exit_lmode(vcpu);
  652. }
  653. #endif
  654. vmcs_writel(CR0_READ_SHADOW, cr0);
  655. vmcs_writel(GUEST_CR0,
  656. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  657. vcpu->cr0 = cr0;
  658. }
  659. /*
  660. * Used when restoring the VM to avoid corrupting segment registers
  661. */
  662. static void vmx_set_cr0_no_modeswitch(struct kvm_vcpu *vcpu, unsigned long cr0)
  663. {
  664. vcpu->rmode.active = ((cr0 & CR0_PE_MASK) == 0);
  665. update_exception_bitmap(vcpu);
  666. vmcs_writel(CR0_READ_SHADOW, cr0);
  667. vmcs_writel(GUEST_CR0,
  668. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  669. vcpu->cr0 = cr0;
  670. }
  671. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  672. {
  673. vmcs_writel(GUEST_CR3, cr3);
  674. }
  675. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  676. {
  677. vmcs_writel(CR4_READ_SHADOW, cr4);
  678. vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
  679. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  680. vcpu->cr4 = cr4;
  681. }
  682. #ifdef CONFIG_X86_64
  683. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  684. {
  685. struct vmx_msr_entry *msr = find_msr_entry(vcpu, MSR_EFER);
  686. vcpu->shadow_efer = efer;
  687. if (efer & EFER_LMA) {
  688. vmcs_write32(VM_ENTRY_CONTROLS,
  689. vmcs_read32(VM_ENTRY_CONTROLS) |
  690. VM_ENTRY_CONTROLS_IA32E_MASK);
  691. msr->data = efer;
  692. } else {
  693. vmcs_write32(VM_ENTRY_CONTROLS,
  694. vmcs_read32(VM_ENTRY_CONTROLS) &
  695. ~VM_ENTRY_CONTROLS_IA32E_MASK);
  696. msr->data = efer & ~EFER_LME;
  697. }
  698. }
  699. #endif
  700. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  701. {
  702. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  703. return vmcs_readl(sf->base);
  704. }
  705. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  706. struct kvm_segment *var, int seg)
  707. {
  708. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  709. u32 ar;
  710. var->base = vmcs_readl(sf->base);
  711. var->limit = vmcs_read32(sf->limit);
  712. var->selector = vmcs_read16(sf->selector);
  713. ar = vmcs_read32(sf->ar_bytes);
  714. if (ar & AR_UNUSABLE_MASK)
  715. ar = 0;
  716. var->type = ar & 15;
  717. var->s = (ar >> 4) & 1;
  718. var->dpl = (ar >> 5) & 3;
  719. var->present = (ar >> 7) & 1;
  720. var->avl = (ar >> 12) & 1;
  721. var->l = (ar >> 13) & 1;
  722. var->db = (ar >> 14) & 1;
  723. var->g = (ar >> 15) & 1;
  724. var->unusable = (ar >> 16) & 1;
  725. }
  726. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  727. struct kvm_segment *var, int seg)
  728. {
  729. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  730. u32 ar;
  731. vmcs_writel(sf->base, var->base);
  732. vmcs_write32(sf->limit, var->limit);
  733. vmcs_write16(sf->selector, var->selector);
  734. if (var->unusable)
  735. ar = 1 << 16;
  736. else {
  737. ar = var->type & 15;
  738. ar |= (var->s & 1) << 4;
  739. ar |= (var->dpl & 3) << 5;
  740. ar |= (var->present & 1) << 7;
  741. ar |= (var->avl & 1) << 12;
  742. ar |= (var->l & 1) << 13;
  743. ar |= (var->db & 1) << 14;
  744. ar |= (var->g & 1) << 15;
  745. }
  746. vmcs_write32(sf->ar_bytes, ar);
  747. }
  748. static int vmx_is_long_mode(struct kvm_vcpu *vcpu)
  749. {
  750. return vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_CONTROLS_IA32E_MASK;
  751. }
  752. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  753. {
  754. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  755. *db = (ar >> 14) & 1;
  756. *l = (ar >> 13) & 1;
  757. }
  758. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  759. {
  760. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  761. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  762. }
  763. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  764. {
  765. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  766. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  767. }
  768. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  769. {
  770. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  771. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  772. }
  773. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  774. {
  775. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  776. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  777. }
  778. static int init_rmode_tss(struct kvm* kvm)
  779. {
  780. struct page *p1, *p2, *p3;
  781. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  782. char *page;
  783. p1 = _gfn_to_page(kvm, fn++);
  784. p2 = _gfn_to_page(kvm, fn++);
  785. p3 = _gfn_to_page(kvm, fn);
  786. if (!p1 || !p2 || !p3) {
  787. kvm_printf(kvm,"%s: gfn_to_page failed\n", __FUNCTION__);
  788. return 0;
  789. }
  790. page = kmap_atomic(p1, KM_USER0);
  791. memset(page, 0, PAGE_SIZE);
  792. *(u16*)(page + 0x66) = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  793. kunmap_atomic(page, KM_USER0);
  794. page = kmap_atomic(p2, KM_USER0);
  795. memset(page, 0, PAGE_SIZE);
  796. kunmap_atomic(page, KM_USER0);
  797. page = kmap_atomic(p3, KM_USER0);
  798. memset(page, 0, PAGE_SIZE);
  799. *(page + RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1) = ~0;
  800. kunmap_atomic(page, KM_USER0);
  801. return 1;
  802. }
  803. static void vmcs_write32_fixedbits(u32 msr, u32 vmcs_field, u32 val)
  804. {
  805. u32 msr_high, msr_low;
  806. rdmsr(msr, msr_low, msr_high);
  807. val &= msr_high;
  808. val |= msr_low;
  809. vmcs_write32(vmcs_field, val);
  810. }
  811. static void seg_setup(int seg)
  812. {
  813. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  814. vmcs_write16(sf->selector, 0);
  815. vmcs_writel(sf->base, 0);
  816. vmcs_write32(sf->limit, 0xffff);
  817. vmcs_write32(sf->ar_bytes, 0x93);
  818. }
  819. /*
  820. * Sets up the vmcs for emulated real mode.
  821. */
  822. static int vmx_vcpu_setup(struct kvm_vcpu *vcpu)
  823. {
  824. u32 host_sysenter_cs;
  825. u32 junk;
  826. unsigned long a;
  827. struct descriptor_table dt;
  828. int i;
  829. int ret = 0;
  830. int nr_good_msrs;
  831. extern asmlinkage void kvm_vmx_return(void);
  832. if (!init_rmode_tss(vcpu->kvm)) {
  833. ret = -ENOMEM;
  834. goto out;
  835. }
  836. memset(vcpu->regs, 0, sizeof(vcpu->regs));
  837. vcpu->regs[VCPU_REGS_RDX] = get_rdx_init_val();
  838. vcpu->cr8 = 0;
  839. vcpu->apic_base = 0xfee00000 |
  840. /*for vcpu 0*/ MSR_IA32_APICBASE_BSP |
  841. MSR_IA32_APICBASE_ENABLE;
  842. fx_init(vcpu);
  843. /*
  844. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  845. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  846. */
  847. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  848. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  849. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  850. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  851. seg_setup(VCPU_SREG_DS);
  852. seg_setup(VCPU_SREG_ES);
  853. seg_setup(VCPU_SREG_FS);
  854. seg_setup(VCPU_SREG_GS);
  855. seg_setup(VCPU_SREG_SS);
  856. vmcs_write16(GUEST_TR_SELECTOR, 0);
  857. vmcs_writel(GUEST_TR_BASE, 0);
  858. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  859. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  860. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  861. vmcs_writel(GUEST_LDTR_BASE, 0);
  862. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  863. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  864. vmcs_write32(GUEST_SYSENTER_CS, 0);
  865. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  866. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  867. vmcs_writel(GUEST_RFLAGS, 0x02);
  868. vmcs_writel(GUEST_RIP, 0xfff0);
  869. vmcs_writel(GUEST_RSP, 0);
  870. vmcs_writel(GUEST_CR3, 0);
  871. //todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0
  872. vmcs_writel(GUEST_DR7, 0x400);
  873. vmcs_writel(GUEST_GDTR_BASE, 0);
  874. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  875. vmcs_writel(GUEST_IDTR_BASE, 0);
  876. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  877. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  878. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  879. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  880. /* I/O */
  881. vmcs_write64(IO_BITMAP_A, 0);
  882. vmcs_write64(IO_BITMAP_B, 0);
  883. guest_write_tsc(0);
  884. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  885. /* Special registers */
  886. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  887. /* Control */
  888. vmcs_write32_fixedbits(MSR_IA32_VMX_PINBASED_CTLS_MSR,
  889. PIN_BASED_VM_EXEC_CONTROL,
  890. PIN_BASED_EXT_INTR_MASK /* 20.6.1 */
  891. | PIN_BASED_NMI_EXITING /* 20.6.1 */
  892. );
  893. vmcs_write32_fixedbits(MSR_IA32_VMX_PROCBASED_CTLS_MSR,
  894. CPU_BASED_VM_EXEC_CONTROL,
  895. CPU_BASED_HLT_EXITING /* 20.6.2 */
  896. | CPU_BASED_CR8_LOAD_EXITING /* 20.6.2 */
  897. | CPU_BASED_CR8_STORE_EXITING /* 20.6.2 */
  898. | CPU_BASED_UNCOND_IO_EXITING /* 20.6.2 */
  899. | CPU_BASED_INVDPG_EXITING
  900. | CPU_BASED_MOV_DR_EXITING
  901. | CPU_BASED_USE_TSC_OFFSETING /* 21.3 */
  902. );
  903. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  904. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  905. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  906. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  907. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  908. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  909. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  910. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  911. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  912. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  913. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  914. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  915. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  916. #ifdef CONFIG_X86_64
  917. rdmsrl(MSR_FS_BASE, a);
  918. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  919. rdmsrl(MSR_GS_BASE, a);
  920. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  921. #else
  922. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  923. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  924. #endif
  925. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  926. get_idt(&dt);
  927. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  928. vmcs_writel(HOST_RIP, (unsigned long)kvm_vmx_return); /* 22.2.5 */
  929. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  930. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  931. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  932. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  933. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  934. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  935. ret = -ENOMEM;
  936. vcpu->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  937. if (!vcpu->guest_msrs)
  938. goto out;
  939. vcpu->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  940. if (!vcpu->host_msrs)
  941. goto out_free_guest_msrs;
  942. for (i = 0; i < NR_VMX_MSR; ++i) {
  943. u32 index = vmx_msr_index[i];
  944. u32 data_low, data_high;
  945. u64 data;
  946. int j = vcpu->nmsrs;
  947. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  948. continue;
  949. data = data_low | ((u64)data_high << 32);
  950. vcpu->host_msrs[j].index = index;
  951. vcpu->host_msrs[j].reserved = 0;
  952. vcpu->host_msrs[j].data = data;
  953. vcpu->guest_msrs[j] = vcpu->host_msrs[j];
  954. ++vcpu->nmsrs;
  955. }
  956. printk(KERN_DEBUG "kvm: msrs: %d\n", vcpu->nmsrs);
  957. nr_good_msrs = vcpu->nmsrs - NR_BAD_MSRS;
  958. vmcs_writel(VM_ENTRY_MSR_LOAD_ADDR,
  959. virt_to_phys(vcpu->guest_msrs + NR_BAD_MSRS));
  960. vmcs_writel(VM_EXIT_MSR_STORE_ADDR,
  961. virt_to_phys(vcpu->guest_msrs + NR_BAD_MSRS));
  962. vmcs_writel(VM_EXIT_MSR_LOAD_ADDR,
  963. virt_to_phys(vcpu->host_msrs + NR_BAD_MSRS));
  964. vmcs_write32_fixedbits(MSR_IA32_VMX_EXIT_CTLS_MSR, VM_EXIT_CONTROLS,
  965. (HOST_IS_64 << 9)); /* 22.2,1, 20.7.1 */
  966. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, nr_good_msrs); /* 22.2.2 */
  967. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  968. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  969. /* 22.2.1, 20.8.1 */
  970. vmcs_write32_fixedbits(MSR_IA32_VMX_ENTRY_CTLS_MSR,
  971. VM_ENTRY_CONTROLS, 0);
  972. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  973. vmcs_writel(VIRTUAL_APIC_PAGE_ADDR, 0);
  974. vmcs_writel(TPR_THRESHOLD, 0);
  975. vmcs_writel(CR0_GUEST_HOST_MASK, KVM_GUEST_CR0_MASK);
  976. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  977. vcpu->cr0 = 0x60000010;
  978. vmx_set_cr0(vcpu, vcpu->cr0); // enter rmode
  979. vmx_set_cr4(vcpu, 0);
  980. #ifdef CONFIG_X86_64
  981. vmx_set_efer(vcpu, 0);
  982. #endif
  983. return 0;
  984. out_free_guest_msrs:
  985. kfree(vcpu->guest_msrs);
  986. out:
  987. return ret;
  988. }
  989. static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
  990. {
  991. u16 ent[2];
  992. u16 cs;
  993. u16 ip;
  994. unsigned long flags;
  995. unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
  996. u16 sp = vmcs_readl(GUEST_RSP);
  997. u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  998. if (sp > ss_limit || sp - 6 > sp) {
  999. vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
  1000. __FUNCTION__,
  1001. vmcs_readl(GUEST_RSP),
  1002. vmcs_readl(GUEST_SS_BASE),
  1003. vmcs_read32(GUEST_SS_LIMIT));
  1004. return;
  1005. }
  1006. if (kvm_read_guest(vcpu, irq * sizeof(ent), sizeof(ent), &ent) !=
  1007. sizeof(ent)) {
  1008. vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
  1009. return;
  1010. }
  1011. flags = vmcs_readl(GUEST_RFLAGS);
  1012. cs = vmcs_readl(GUEST_CS_BASE) >> 4;
  1013. ip = vmcs_readl(GUEST_RIP);
  1014. if (kvm_write_guest(vcpu, ss_base + sp - 2, 2, &flags) != 2 ||
  1015. kvm_write_guest(vcpu, ss_base + sp - 4, 2, &cs) != 2 ||
  1016. kvm_write_guest(vcpu, ss_base + sp - 6, 2, &ip) != 2) {
  1017. vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
  1018. return;
  1019. }
  1020. vmcs_writel(GUEST_RFLAGS, flags &
  1021. ~( X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
  1022. vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
  1023. vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
  1024. vmcs_writel(GUEST_RIP, ent[0]);
  1025. vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
  1026. }
  1027. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1028. {
  1029. int word_index = __ffs(vcpu->irq_summary);
  1030. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1031. int irq = word_index * BITS_PER_LONG + bit_index;
  1032. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1033. if (!vcpu->irq_pending[word_index])
  1034. clear_bit(word_index, &vcpu->irq_summary);
  1035. if (vcpu->rmode.active) {
  1036. inject_rmode_irq(vcpu, irq);
  1037. return;
  1038. }
  1039. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1040. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1041. }
  1042. static void kvm_try_inject_irq(struct kvm_vcpu *vcpu)
  1043. {
  1044. if ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF)
  1045. && (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0)
  1046. /*
  1047. * Interrupts enabled, and not blocked by sti or mov ss. Good.
  1048. */
  1049. kvm_do_inject_irq(vcpu);
  1050. else
  1051. /*
  1052. * Interrupts blocked. Wait for unblock.
  1053. */
  1054. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1055. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL)
  1056. | CPU_BASED_VIRTUAL_INTR_PENDING);
  1057. }
  1058. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1059. {
  1060. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1061. set_debugreg(dbg->bp[0], 0);
  1062. set_debugreg(dbg->bp[1], 1);
  1063. set_debugreg(dbg->bp[2], 2);
  1064. set_debugreg(dbg->bp[3], 3);
  1065. if (dbg->singlestep) {
  1066. unsigned long flags;
  1067. flags = vmcs_readl(GUEST_RFLAGS);
  1068. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1069. vmcs_writel(GUEST_RFLAGS, flags);
  1070. }
  1071. }
  1072. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1073. int vec, u32 err_code)
  1074. {
  1075. if (!vcpu->rmode.active)
  1076. return 0;
  1077. if (vec == GP_VECTOR && err_code == 0)
  1078. if (emulate_instruction(vcpu, NULL, 0, 0) == EMULATE_DONE)
  1079. return 1;
  1080. return 0;
  1081. }
  1082. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1083. {
  1084. u32 intr_info, error_code;
  1085. unsigned long cr2, rip;
  1086. u32 vect_info;
  1087. enum emulation_result er;
  1088. vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1089. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1090. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1091. !is_page_fault(intr_info)) {
  1092. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1093. "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
  1094. }
  1095. if (is_external_interrupt(vect_info)) {
  1096. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1097. set_bit(irq, vcpu->irq_pending);
  1098. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  1099. }
  1100. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) { /* nmi */
  1101. asm ("int $2");
  1102. return 1;
  1103. }
  1104. error_code = 0;
  1105. rip = vmcs_readl(GUEST_RIP);
  1106. if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
  1107. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1108. if (is_page_fault(intr_info)) {
  1109. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1110. spin_lock(&vcpu->kvm->lock);
  1111. if (!vcpu->mmu.page_fault(vcpu, cr2, error_code)) {
  1112. spin_unlock(&vcpu->kvm->lock);
  1113. return 1;
  1114. }
  1115. er = emulate_instruction(vcpu, kvm_run, cr2, error_code);
  1116. spin_unlock(&vcpu->kvm->lock);
  1117. switch (er) {
  1118. case EMULATE_DONE:
  1119. return 1;
  1120. case EMULATE_DO_MMIO:
  1121. ++kvm_stat.mmio_exits;
  1122. kvm_run->exit_reason = KVM_EXIT_MMIO;
  1123. return 0;
  1124. case EMULATE_FAIL:
  1125. vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
  1126. break;
  1127. default:
  1128. BUG();
  1129. }
  1130. }
  1131. if (vcpu->rmode.active &&
  1132. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1133. error_code))
  1134. return 1;
  1135. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) == (INTR_TYPE_EXCEPTION | 1)) {
  1136. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1137. return 0;
  1138. }
  1139. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1140. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1141. kvm_run->ex.error_code = error_code;
  1142. return 0;
  1143. }
  1144. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1145. struct kvm_run *kvm_run)
  1146. {
  1147. ++kvm_stat.irq_exits;
  1148. return 1;
  1149. }
  1150. static int get_io_count(struct kvm_vcpu *vcpu, u64 *count)
  1151. {
  1152. u64 inst;
  1153. gva_t rip;
  1154. int countr_size;
  1155. int i, n;
  1156. if ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_VM)) {
  1157. countr_size = 2;
  1158. } else {
  1159. u32 cs_ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1160. countr_size = (cs_ar & AR_L_MASK) ? 8:
  1161. (cs_ar & AR_DB_MASK) ? 4: 2;
  1162. }
  1163. rip = vmcs_readl(GUEST_RIP);
  1164. if (countr_size != 8)
  1165. rip += vmcs_readl(GUEST_CS_BASE);
  1166. n = kvm_read_guest(vcpu, rip, sizeof(inst), &inst);
  1167. for (i = 0; i < n; i++) {
  1168. switch (((u8*)&inst)[i]) {
  1169. case 0xf0:
  1170. case 0xf2:
  1171. case 0xf3:
  1172. case 0x2e:
  1173. case 0x36:
  1174. case 0x3e:
  1175. case 0x26:
  1176. case 0x64:
  1177. case 0x65:
  1178. case 0x66:
  1179. break;
  1180. case 0x67:
  1181. countr_size = (countr_size == 2) ? 4: (countr_size >> 1);
  1182. default:
  1183. goto done;
  1184. }
  1185. }
  1186. return 0;
  1187. done:
  1188. countr_size *= 8;
  1189. *count = vcpu->regs[VCPU_REGS_RCX] & (~0ULL >> (64 - countr_size));
  1190. return 1;
  1191. }
  1192. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1193. {
  1194. u64 exit_qualification;
  1195. ++kvm_stat.io_exits;
  1196. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1197. kvm_run->exit_reason = KVM_EXIT_IO;
  1198. if (exit_qualification & 8)
  1199. kvm_run->io.direction = KVM_EXIT_IO_IN;
  1200. else
  1201. kvm_run->io.direction = KVM_EXIT_IO_OUT;
  1202. kvm_run->io.size = (exit_qualification & 7) + 1;
  1203. kvm_run->io.string = (exit_qualification & 16) != 0;
  1204. kvm_run->io.string_down
  1205. = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1206. kvm_run->io.rep = (exit_qualification & 32) != 0;
  1207. kvm_run->io.port = exit_qualification >> 16;
  1208. if (kvm_run->io.string) {
  1209. if (!get_io_count(vcpu, &kvm_run->io.count))
  1210. return 1;
  1211. kvm_run->io.address = vmcs_readl(GUEST_LINEAR_ADDRESS);
  1212. } else
  1213. kvm_run->io.value = vcpu->regs[VCPU_REGS_RAX]; /* rax */
  1214. return 0;
  1215. }
  1216. static int handle_invlpg(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1217. {
  1218. u64 address = vmcs_read64(EXIT_QUALIFICATION);
  1219. int instruction_length = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1220. spin_lock(&vcpu->kvm->lock);
  1221. vcpu->mmu.inval_page(vcpu, address);
  1222. spin_unlock(&vcpu->kvm->lock);
  1223. vmcs_writel(GUEST_RIP, vmcs_readl(GUEST_RIP) + instruction_length);
  1224. return 1;
  1225. }
  1226. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1227. {
  1228. u64 exit_qualification;
  1229. int cr;
  1230. int reg;
  1231. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1232. cr = exit_qualification & 15;
  1233. reg = (exit_qualification >> 8) & 15;
  1234. switch ((exit_qualification >> 4) & 3) {
  1235. case 0: /* mov to cr */
  1236. switch (cr) {
  1237. case 0:
  1238. vcpu_load_rsp_rip(vcpu);
  1239. set_cr0(vcpu, vcpu->regs[reg]);
  1240. skip_emulated_instruction(vcpu);
  1241. return 1;
  1242. case 3:
  1243. vcpu_load_rsp_rip(vcpu);
  1244. set_cr3(vcpu, vcpu->regs[reg]);
  1245. skip_emulated_instruction(vcpu);
  1246. return 1;
  1247. case 4:
  1248. vcpu_load_rsp_rip(vcpu);
  1249. set_cr4(vcpu, vcpu->regs[reg]);
  1250. skip_emulated_instruction(vcpu);
  1251. return 1;
  1252. case 8:
  1253. vcpu_load_rsp_rip(vcpu);
  1254. set_cr8(vcpu, vcpu->regs[reg]);
  1255. skip_emulated_instruction(vcpu);
  1256. return 1;
  1257. };
  1258. break;
  1259. case 1: /*mov from cr*/
  1260. switch (cr) {
  1261. case 3:
  1262. vcpu_load_rsp_rip(vcpu);
  1263. vcpu->regs[reg] = vcpu->cr3;
  1264. vcpu_put_rsp_rip(vcpu);
  1265. skip_emulated_instruction(vcpu);
  1266. return 1;
  1267. case 8:
  1268. printk(KERN_DEBUG "handle_cr: read CR8 "
  1269. "cpu erratum AA15\n");
  1270. vcpu_load_rsp_rip(vcpu);
  1271. vcpu->regs[reg] = vcpu->cr8;
  1272. vcpu_put_rsp_rip(vcpu);
  1273. skip_emulated_instruction(vcpu);
  1274. return 1;
  1275. }
  1276. break;
  1277. case 3: /* lmsw */
  1278. lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1279. skip_emulated_instruction(vcpu);
  1280. return 1;
  1281. default:
  1282. break;
  1283. }
  1284. kvm_run->exit_reason = 0;
  1285. printk(KERN_ERR "kvm: unhandled control register: op %d cr %d\n",
  1286. (int)(exit_qualification >> 4) & 3, cr);
  1287. return 0;
  1288. }
  1289. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1290. {
  1291. u64 exit_qualification;
  1292. unsigned long val;
  1293. int dr, reg;
  1294. /*
  1295. * FIXME: this code assumes the host is debugging the guest.
  1296. * need to deal with guest debugging itself too.
  1297. */
  1298. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1299. dr = exit_qualification & 7;
  1300. reg = (exit_qualification >> 8) & 15;
  1301. vcpu_load_rsp_rip(vcpu);
  1302. if (exit_qualification & 16) {
  1303. /* mov from dr */
  1304. switch (dr) {
  1305. case 6:
  1306. val = 0xffff0ff0;
  1307. break;
  1308. case 7:
  1309. val = 0x400;
  1310. break;
  1311. default:
  1312. val = 0;
  1313. }
  1314. vcpu->regs[reg] = val;
  1315. } else {
  1316. /* mov to dr */
  1317. }
  1318. vcpu_put_rsp_rip(vcpu);
  1319. skip_emulated_instruction(vcpu);
  1320. return 1;
  1321. }
  1322. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1323. {
  1324. kvm_run->exit_reason = KVM_EXIT_CPUID;
  1325. return 0;
  1326. }
  1327. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1328. {
  1329. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1330. u64 data;
  1331. if (vmx_get_msr(vcpu, ecx, &data)) {
  1332. vmx_inject_gp(vcpu, 0);
  1333. return 1;
  1334. }
  1335. /* FIXME: handling of bits 32:63 of rax, rdx */
  1336. vcpu->regs[VCPU_REGS_RAX] = data & -1u;
  1337. vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1338. skip_emulated_instruction(vcpu);
  1339. return 1;
  1340. }
  1341. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1342. {
  1343. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1344. u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
  1345. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1346. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1347. vmx_inject_gp(vcpu, 0);
  1348. return 1;
  1349. }
  1350. skip_emulated_instruction(vcpu);
  1351. return 1;
  1352. }
  1353. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1354. struct kvm_run *kvm_run)
  1355. {
  1356. /* Turn off interrupt window reporting. */
  1357. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1358. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL)
  1359. & ~CPU_BASED_VIRTUAL_INTR_PENDING);
  1360. return 1;
  1361. }
  1362. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1363. {
  1364. skip_emulated_instruction(vcpu);
  1365. if (vcpu->irq_summary && (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF))
  1366. return 1;
  1367. kvm_run->exit_reason = KVM_EXIT_HLT;
  1368. return 0;
  1369. }
  1370. /*
  1371. * The exit handlers return 1 if the exit was handled fully and guest execution
  1372. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1373. * to be done to userspace and return 0.
  1374. */
  1375. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1376. struct kvm_run *kvm_run) = {
  1377. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1378. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1379. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1380. [EXIT_REASON_INVLPG] = handle_invlpg,
  1381. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1382. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1383. [EXIT_REASON_CPUID] = handle_cpuid,
  1384. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1385. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1386. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1387. [EXIT_REASON_HLT] = handle_halt,
  1388. };
  1389. static const int kvm_vmx_max_exit_handlers =
  1390. sizeof(kvm_vmx_exit_handlers) / sizeof(*kvm_vmx_exit_handlers);
  1391. /*
  1392. * The guest has exited. See if we can fix it or if we need userspace
  1393. * assistance.
  1394. */
  1395. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1396. {
  1397. u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1398. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1399. if ( (vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1400. exit_reason != EXIT_REASON_EXCEPTION_NMI )
  1401. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1402. "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
  1403. kvm_run->instruction_length = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1404. if (exit_reason < kvm_vmx_max_exit_handlers
  1405. && kvm_vmx_exit_handlers[exit_reason])
  1406. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1407. else {
  1408. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1409. kvm_run->hw.hardware_exit_reason = exit_reason;
  1410. }
  1411. return 0;
  1412. }
  1413. static int vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1414. {
  1415. u8 fail;
  1416. u16 fs_sel, gs_sel, ldt_sel;
  1417. int fs_gs_ldt_reload_needed;
  1418. again:
  1419. /*
  1420. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1421. * allow segment selectors with cpl > 0 or ti == 1.
  1422. */
  1423. fs_sel = read_fs();
  1424. gs_sel = read_gs();
  1425. ldt_sel = read_ldt();
  1426. fs_gs_ldt_reload_needed = (fs_sel & 7) | (gs_sel & 7) | ldt_sel;
  1427. if (!fs_gs_ldt_reload_needed) {
  1428. vmcs_write16(HOST_FS_SELECTOR, fs_sel);
  1429. vmcs_write16(HOST_GS_SELECTOR, gs_sel);
  1430. } else {
  1431. vmcs_write16(HOST_FS_SELECTOR, 0);
  1432. vmcs_write16(HOST_GS_SELECTOR, 0);
  1433. }
  1434. #ifdef CONFIG_X86_64
  1435. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1436. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1437. #else
  1438. vmcs_writel(HOST_FS_BASE, segment_base(fs_sel));
  1439. vmcs_writel(HOST_GS_BASE, segment_base(gs_sel));
  1440. #endif
  1441. if (vcpu->irq_summary &&
  1442. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1443. kvm_try_inject_irq(vcpu);
  1444. if (vcpu->guest_debug.enabled)
  1445. kvm_guest_debug_pre(vcpu);
  1446. fx_save(vcpu->host_fx_image);
  1447. fx_restore(vcpu->guest_fx_image);
  1448. save_msrs(vcpu->host_msrs, vcpu->nmsrs);
  1449. load_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1450. asm (
  1451. /* Store host registers */
  1452. "pushf \n\t"
  1453. #ifdef CONFIG_X86_64
  1454. "push %%rax; push %%rbx; push %%rdx;"
  1455. "push %%rsi; push %%rdi; push %%rbp;"
  1456. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1457. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1458. "push %%rcx \n\t"
  1459. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1460. #else
  1461. "pusha; push %%ecx \n\t"
  1462. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1463. #endif
  1464. /* Check if vmlaunch of vmresume is needed */
  1465. "cmp $0, %1 \n\t"
  1466. /* Load guest registers. Don't clobber flags. */
  1467. #ifdef CONFIG_X86_64
  1468. "mov %c[cr2](%3), %%rax \n\t"
  1469. "mov %%rax, %%cr2 \n\t"
  1470. "mov %c[rax](%3), %%rax \n\t"
  1471. "mov %c[rbx](%3), %%rbx \n\t"
  1472. "mov %c[rdx](%3), %%rdx \n\t"
  1473. "mov %c[rsi](%3), %%rsi \n\t"
  1474. "mov %c[rdi](%3), %%rdi \n\t"
  1475. "mov %c[rbp](%3), %%rbp \n\t"
  1476. "mov %c[r8](%3), %%r8 \n\t"
  1477. "mov %c[r9](%3), %%r9 \n\t"
  1478. "mov %c[r10](%3), %%r10 \n\t"
  1479. "mov %c[r11](%3), %%r11 \n\t"
  1480. "mov %c[r12](%3), %%r12 \n\t"
  1481. "mov %c[r13](%3), %%r13 \n\t"
  1482. "mov %c[r14](%3), %%r14 \n\t"
  1483. "mov %c[r15](%3), %%r15 \n\t"
  1484. "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
  1485. #else
  1486. "mov %c[cr2](%3), %%eax \n\t"
  1487. "mov %%eax, %%cr2 \n\t"
  1488. "mov %c[rax](%3), %%eax \n\t"
  1489. "mov %c[rbx](%3), %%ebx \n\t"
  1490. "mov %c[rdx](%3), %%edx \n\t"
  1491. "mov %c[rsi](%3), %%esi \n\t"
  1492. "mov %c[rdi](%3), %%edi \n\t"
  1493. "mov %c[rbp](%3), %%ebp \n\t"
  1494. "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
  1495. #endif
  1496. /* Enter guest mode */
  1497. "jne launched \n\t"
  1498. ASM_VMX_VMLAUNCH "\n\t"
  1499. "jmp kvm_vmx_return \n\t"
  1500. "launched: " ASM_VMX_VMRESUME "\n\t"
  1501. ".globl kvm_vmx_return \n\t"
  1502. "kvm_vmx_return: "
  1503. /* Save guest registers, load host registers, keep flags */
  1504. #ifdef CONFIG_X86_64
  1505. "xchg %3, 0(%%rsp) \n\t"
  1506. "mov %%rax, %c[rax](%3) \n\t"
  1507. "mov %%rbx, %c[rbx](%3) \n\t"
  1508. "pushq 0(%%rsp); popq %c[rcx](%3) \n\t"
  1509. "mov %%rdx, %c[rdx](%3) \n\t"
  1510. "mov %%rsi, %c[rsi](%3) \n\t"
  1511. "mov %%rdi, %c[rdi](%3) \n\t"
  1512. "mov %%rbp, %c[rbp](%3) \n\t"
  1513. "mov %%r8, %c[r8](%3) \n\t"
  1514. "mov %%r9, %c[r9](%3) \n\t"
  1515. "mov %%r10, %c[r10](%3) \n\t"
  1516. "mov %%r11, %c[r11](%3) \n\t"
  1517. "mov %%r12, %c[r12](%3) \n\t"
  1518. "mov %%r13, %c[r13](%3) \n\t"
  1519. "mov %%r14, %c[r14](%3) \n\t"
  1520. "mov %%r15, %c[r15](%3) \n\t"
  1521. "mov %%cr2, %%rax \n\t"
  1522. "mov %%rax, %c[cr2](%3) \n\t"
  1523. "mov 0(%%rsp), %3 \n\t"
  1524. "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1525. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1526. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1527. "pop %%rdx; pop %%rbx; pop %%rax \n\t"
  1528. #else
  1529. "xchg %3, 0(%%esp) \n\t"
  1530. "mov %%eax, %c[rax](%3) \n\t"
  1531. "mov %%ebx, %c[rbx](%3) \n\t"
  1532. "pushl 0(%%esp); popl %c[rcx](%3) \n\t"
  1533. "mov %%edx, %c[rdx](%3) \n\t"
  1534. "mov %%esi, %c[rsi](%3) \n\t"
  1535. "mov %%edi, %c[rdi](%3) \n\t"
  1536. "mov %%ebp, %c[rbp](%3) \n\t"
  1537. "mov %%cr2, %%eax \n\t"
  1538. "mov %%eax, %c[cr2](%3) \n\t"
  1539. "mov 0(%%esp), %3 \n\t"
  1540. "pop %%ecx; popa \n\t"
  1541. #endif
  1542. "setbe %0 \n\t"
  1543. "popf \n\t"
  1544. : "=g" (fail)
  1545. : "r"(vcpu->launched), "d"((unsigned long)HOST_RSP),
  1546. "c"(vcpu),
  1547. [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
  1548. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  1549. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  1550. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  1551. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  1552. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  1553. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
  1554. #ifdef CONFIG_X86_64
  1555. [r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
  1556. [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
  1557. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  1558. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  1559. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  1560. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  1561. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  1562. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
  1563. #endif
  1564. [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
  1565. : "cc", "memory" );
  1566. ++kvm_stat.exits;
  1567. save_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1568. load_msrs(vcpu->host_msrs, NR_BAD_MSRS);
  1569. fx_save(vcpu->guest_fx_image);
  1570. fx_restore(vcpu->host_fx_image);
  1571. #ifndef CONFIG_X86_64
  1572. asm ("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  1573. #endif
  1574. kvm_run->exit_type = 0;
  1575. if (fail) {
  1576. kvm_run->exit_type = KVM_EXIT_TYPE_FAIL_ENTRY;
  1577. kvm_run->exit_reason = vmcs_read32(VM_INSTRUCTION_ERROR);
  1578. } else {
  1579. if (fs_gs_ldt_reload_needed) {
  1580. load_ldt(ldt_sel);
  1581. load_fs(fs_sel);
  1582. /*
  1583. * If we have to reload gs, we must take care to
  1584. * preserve our gs base.
  1585. */
  1586. local_irq_disable();
  1587. load_gs(gs_sel);
  1588. #ifdef CONFIG_X86_64
  1589. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  1590. #endif
  1591. local_irq_enable();
  1592. reload_tss();
  1593. }
  1594. vcpu->launched = 1;
  1595. kvm_run->exit_type = KVM_EXIT_TYPE_VM_EXIT;
  1596. if (kvm_handle_exit(kvm_run, vcpu)) {
  1597. /* Give scheduler a change to reschedule. */
  1598. if (signal_pending(current)) {
  1599. ++kvm_stat.signal_exits;
  1600. return -EINTR;
  1601. }
  1602. kvm_resched(vcpu);
  1603. goto again;
  1604. }
  1605. }
  1606. return 0;
  1607. }
  1608. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1609. {
  1610. vmcs_writel(GUEST_CR3, vmcs_readl(GUEST_CR3));
  1611. }
  1612. static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
  1613. unsigned long addr,
  1614. u32 err_code)
  1615. {
  1616. u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1617. ++kvm_stat.pf_guest;
  1618. if (is_page_fault(vect_info)) {
  1619. printk(KERN_DEBUG "inject_page_fault: "
  1620. "double fault 0x%lx @ 0x%lx\n",
  1621. addr, vmcs_readl(GUEST_RIP));
  1622. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
  1623. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1624. DF_VECTOR |
  1625. INTR_TYPE_EXCEPTION |
  1626. INTR_INFO_DELIEVER_CODE_MASK |
  1627. INTR_INFO_VALID_MASK);
  1628. return;
  1629. }
  1630. vcpu->cr2 = addr;
  1631. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
  1632. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1633. PF_VECTOR |
  1634. INTR_TYPE_EXCEPTION |
  1635. INTR_INFO_DELIEVER_CODE_MASK |
  1636. INTR_INFO_VALID_MASK);
  1637. }
  1638. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  1639. {
  1640. if (vcpu->vmcs) {
  1641. on_each_cpu(__vcpu_clear, vcpu, 0, 1);
  1642. free_vmcs(vcpu->vmcs);
  1643. vcpu->vmcs = NULL;
  1644. }
  1645. }
  1646. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  1647. {
  1648. vmx_free_vmcs(vcpu);
  1649. }
  1650. static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
  1651. {
  1652. struct vmcs *vmcs;
  1653. vmcs = alloc_vmcs();
  1654. if (!vmcs)
  1655. return -ENOMEM;
  1656. vmcs_clear(vmcs);
  1657. vcpu->vmcs = vmcs;
  1658. vcpu->launched = 0;
  1659. return 0;
  1660. }
  1661. static struct kvm_arch_ops vmx_arch_ops = {
  1662. .cpu_has_kvm_support = cpu_has_kvm_support,
  1663. .disabled_by_bios = vmx_disabled_by_bios,
  1664. .hardware_setup = hardware_setup,
  1665. .hardware_unsetup = hardware_unsetup,
  1666. .hardware_enable = hardware_enable,
  1667. .hardware_disable = hardware_disable,
  1668. .vcpu_create = vmx_create_vcpu,
  1669. .vcpu_free = vmx_free_vcpu,
  1670. .vcpu_load = vmx_vcpu_load,
  1671. .vcpu_put = vmx_vcpu_put,
  1672. .set_guest_debug = set_guest_debug,
  1673. .get_msr = vmx_get_msr,
  1674. .set_msr = vmx_set_msr,
  1675. .get_segment_base = vmx_get_segment_base,
  1676. .get_segment = vmx_get_segment,
  1677. .set_segment = vmx_set_segment,
  1678. .is_long_mode = vmx_is_long_mode,
  1679. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  1680. .set_cr0 = vmx_set_cr0,
  1681. .set_cr0_no_modeswitch = vmx_set_cr0_no_modeswitch,
  1682. .set_cr3 = vmx_set_cr3,
  1683. .set_cr4 = vmx_set_cr4,
  1684. #ifdef CONFIG_X86_64
  1685. .set_efer = vmx_set_efer,
  1686. #endif
  1687. .get_idt = vmx_get_idt,
  1688. .set_idt = vmx_set_idt,
  1689. .get_gdt = vmx_get_gdt,
  1690. .set_gdt = vmx_set_gdt,
  1691. .cache_regs = vcpu_load_rsp_rip,
  1692. .decache_regs = vcpu_put_rsp_rip,
  1693. .get_rflags = vmx_get_rflags,
  1694. .set_rflags = vmx_set_rflags,
  1695. .tlb_flush = vmx_flush_tlb,
  1696. .inject_page_fault = vmx_inject_page_fault,
  1697. .inject_gp = vmx_inject_gp,
  1698. .run = vmx_vcpu_run,
  1699. .skip_emulated_instruction = skip_emulated_instruction,
  1700. .vcpu_setup = vmx_vcpu_setup,
  1701. };
  1702. static int __init vmx_init(void)
  1703. {
  1704. kvm_init_arch(&vmx_arch_ops, THIS_MODULE);
  1705. return 0;
  1706. }
  1707. static void __exit vmx_exit(void)
  1708. {
  1709. kvm_exit_arch();
  1710. }
  1711. module_init(vmx_init)
  1712. module_exit(vmx_exit)