r100.c 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /* hpd for digital panel detect/disconnect */
  62. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  63. {
  64. bool connected = false;
  65. switch (hpd) {
  66. case RADEON_HPD_1:
  67. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  68. connected = true;
  69. break;
  70. case RADEON_HPD_2:
  71. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  72. connected = true;
  73. break;
  74. default:
  75. break;
  76. }
  77. return connected;
  78. }
  79. void r100_hpd_set_polarity(struct radeon_device *rdev,
  80. enum radeon_hpd_id hpd)
  81. {
  82. u32 tmp;
  83. bool connected = r100_hpd_sense(rdev, hpd);
  84. switch (hpd) {
  85. case RADEON_HPD_1:
  86. tmp = RREG32(RADEON_FP_GEN_CNTL);
  87. if (connected)
  88. tmp &= ~RADEON_FP_DETECT_INT_POL;
  89. else
  90. tmp |= RADEON_FP_DETECT_INT_POL;
  91. WREG32(RADEON_FP_GEN_CNTL, tmp);
  92. break;
  93. case RADEON_HPD_2:
  94. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  95. if (connected)
  96. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  97. else
  98. tmp |= RADEON_FP2_DETECT_INT_POL;
  99. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  100. break;
  101. default:
  102. break;
  103. }
  104. }
  105. void r100_hpd_init(struct radeon_device *rdev)
  106. {
  107. struct drm_device *dev = rdev->ddev;
  108. struct drm_connector *connector;
  109. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  110. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  111. switch (radeon_connector->hpd.hpd) {
  112. case RADEON_HPD_1:
  113. rdev->irq.hpd[0] = true;
  114. break;
  115. case RADEON_HPD_2:
  116. rdev->irq.hpd[1] = true;
  117. break;
  118. default:
  119. break;
  120. }
  121. }
  122. r100_irq_set(rdev);
  123. }
  124. void r100_hpd_fini(struct radeon_device *rdev)
  125. {
  126. struct drm_device *dev = rdev->ddev;
  127. struct drm_connector *connector;
  128. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  129. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  130. switch (radeon_connector->hpd.hpd) {
  131. case RADEON_HPD_1:
  132. rdev->irq.hpd[0] = false;
  133. break;
  134. case RADEON_HPD_2:
  135. rdev->irq.hpd[1] = false;
  136. break;
  137. default:
  138. break;
  139. }
  140. }
  141. }
  142. /*
  143. * PCI GART
  144. */
  145. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  146. {
  147. /* TODO: can we do somethings here ? */
  148. /* It seems hw only cache one entry so we should discard this
  149. * entry otherwise if first GPU GART read hit this entry it
  150. * could end up in wrong address. */
  151. }
  152. int r100_pci_gart_init(struct radeon_device *rdev)
  153. {
  154. int r;
  155. if (rdev->gart.table.ram.ptr) {
  156. WARN(1, "R100 PCI GART already initialized.\n");
  157. return 0;
  158. }
  159. /* Initialize common gart structure */
  160. r = radeon_gart_init(rdev);
  161. if (r)
  162. return r;
  163. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  164. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  165. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  166. return radeon_gart_table_ram_alloc(rdev);
  167. }
  168. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  169. void r100_enable_bm(struct radeon_device *rdev)
  170. {
  171. uint32_t tmp;
  172. /* Enable bus mastering */
  173. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  174. WREG32(RADEON_BUS_CNTL, tmp);
  175. }
  176. int r100_pci_gart_enable(struct radeon_device *rdev)
  177. {
  178. uint32_t tmp;
  179. /* discard memory request outside of configured range */
  180. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  181. WREG32(RADEON_AIC_CNTL, tmp);
  182. /* set address range for PCI address translate */
  183. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  184. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  185. WREG32(RADEON_AIC_HI_ADDR, tmp);
  186. /* set PCI GART page-table base address */
  187. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  188. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  189. WREG32(RADEON_AIC_CNTL, tmp);
  190. r100_pci_gart_tlb_flush(rdev);
  191. rdev->gart.ready = true;
  192. return 0;
  193. }
  194. void r100_pci_gart_disable(struct radeon_device *rdev)
  195. {
  196. uint32_t tmp;
  197. /* discard memory request outside of configured range */
  198. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  199. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  200. WREG32(RADEON_AIC_LO_ADDR, 0);
  201. WREG32(RADEON_AIC_HI_ADDR, 0);
  202. }
  203. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  204. {
  205. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  206. return -EINVAL;
  207. }
  208. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  209. return 0;
  210. }
  211. void r100_pci_gart_fini(struct radeon_device *rdev)
  212. {
  213. r100_pci_gart_disable(rdev);
  214. radeon_gart_table_ram_free(rdev);
  215. radeon_gart_fini(rdev);
  216. }
  217. int r100_irq_set(struct radeon_device *rdev)
  218. {
  219. uint32_t tmp = 0;
  220. if (rdev->irq.sw_int) {
  221. tmp |= RADEON_SW_INT_ENABLE;
  222. }
  223. if (rdev->irq.crtc_vblank_int[0]) {
  224. tmp |= RADEON_CRTC_VBLANK_MASK;
  225. }
  226. if (rdev->irq.crtc_vblank_int[1]) {
  227. tmp |= RADEON_CRTC2_VBLANK_MASK;
  228. }
  229. if (rdev->irq.hpd[0]) {
  230. tmp |= RADEON_FP_DETECT_MASK;
  231. }
  232. if (rdev->irq.hpd[1]) {
  233. tmp |= RADEON_FP2_DETECT_MASK;
  234. }
  235. WREG32(RADEON_GEN_INT_CNTL, tmp);
  236. return 0;
  237. }
  238. void r100_irq_disable(struct radeon_device *rdev)
  239. {
  240. u32 tmp;
  241. WREG32(R_000040_GEN_INT_CNTL, 0);
  242. /* Wait and acknowledge irq */
  243. mdelay(1);
  244. tmp = RREG32(R_000044_GEN_INT_STATUS);
  245. WREG32(R_000044_GEN_INT_STATUS, tmp);
  246. }
  247. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  248. {
  249. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  250. uint32_t irq_mask = RADEON_SW_INT_TEST |
  251. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  252. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  253. if (irqs) {
  254. WREG32(RADEON_GEN_INT_STATUS, irqs);
  255. }
  256. return irqs & irq_mask;
  257. }
  258. int r100_irq_process(struct radeon_device *rdev)
  259. {
  260. uint32_t status, msi_rearm;
  261. status = r100_irq_ack(rdev);
  262. if (!status) {
  263. return IRQ_NONE;
  264. }
  265. if (rdev->shutdown) {
  266. return IRQ_NONE;
  267. }
  268. while (status) {
  269. /* SW interrupt */
  270. if (status & RADEON_SW_INT_TEST) {
  271. radeon_fence_process(rdev);
  272. }
  273. /* Vertical blank interrupts */
  274. if (status & RADEON_CRTC_VBLANK_STAT) {
  275. drm_handle_vblank(rdev->ddev, 0);
  276. }
  277. if (status & RADEON_CRTC2_VBLANK_STAT) {
  278. drm_handle_vblank(rdev->ddev, 1);
  279. }
  280. if (status & RADEON_FP_DETECT_STAT) {
  281. DRM_INFO("HPD1\n");
  282. }
  283. if (status & RADEON_FP2_DETECT_STAT) {
  284. DRM_INFO("HPD2\n");
  285. }
  286. status = r100_irq_ack(rdev);
  287. }
  288. if (rdev->msi_enabled) {
  289. switch (rdev->family) {
  290. case CHIP_RS400:
  291. case CHIP_RS480:
  292. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  293. WREG32(RADEON_AIC_CNTL, msi_rearm);
  294. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  295. break;
  296. default:
  297. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  298. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  299. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  300. break;
  301. }
  302. }
  303. return IRQ_HANDLED;
  304. }
  305. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  306. {
  307. if (crtc == 0)
  308. return RREG32(RADEON_CRTC_CRNT_FRAME);
  309. else
  310. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  311. }
  312. void r100_fence_ring_emit(struct radeon_device *rdev,
  313. struct radeon_fence *fence)
  314. {
  315. /* Who ever call radeon_fence_emit should call ring_lock and ask
  316. * for enough space (today caller are ib schedule and buffer move) */
  317. /* Wait until IDLE & CLEAN */
  318. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  319. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  320. /* Emit fence sequence & fire IRQ */
  321. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  322. radeon_ring_write(rdev, fence->seq);
  323. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  324. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  325. }
  326. int r100_wb_init(struct radeon_device *rdev)
  327. {
  328. int r;
  329. if (rdev->wb.wb_obj == NULL) {
  330. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  331. RADEON_GEM_DOMAIN_GTT,
  332. &rdev->wb.wb_obj);
  333. if (r) {
  334. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  335. return r;
  336. }
  337. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  338. if (unlikely(r != 0))
  339. return r;
  340. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  341. &rdev->wb.gpu_addr);
  342. if (r) {
  343. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  344. radeon_bo_unreserve(rdev->wb.wb_obj);
  345. return r;
  346. }
  347. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  348. radeon_bo_unreserve(rdev->wb.wb_obj);
  349. if (r) {
  350. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  351. return r;
  352. }
  353. }
  354. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  355. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  356. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  357. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  358. return 0;
  359. }
  360. void r100_wb_disable(struct radeon_device *rdev)
  361. {
  362. WREG32(R_000770_SCRATCH_UMSK, 0);
  363. }
  364. void r100_wb_fini(struct radeon_device *rdev)
  365. {
  366. int r;
  367. r100_wb_disable(rdev);
  368. if (rdev->wb.wb_obj) {
  369. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  370. if (unlikely(r != 0)) {
  371. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  372. return;
  373. }
  374. radeon_bo_kunmap(rdev->wb.wb_obj);
  375. radeon_bo_unpin(rdev->wb.wb_obj);
  376. radeon_bo_unreserve(rdev->wb.wb_obj);
  377. radeon_bo_unref(&rdev->wb.wb_obj);
  378. rdev->wb.wb = NULL;
  379. rdev->wb.wb_obj = NULL;
  380. }
  381. }
  382. int r100_copy_blit(struct radeon_device *rdev,
  383. uint64_t src_offset,
  384. uint64_t dst_offset,
  385. unsigned num_pages,
  386. struct radeon_fence *fence)
  387. {
  388. uint32_t cur_pages;
  389. uint32_t stride_bytes = PAGE_SIZE;
  390. uint32_t pitch;
  391. uint32_t stride_pixels;
  392. unsigned ndw;
  393. int num_loops;
  394. int r = 0;
  395. /* radeon limited to 16k stride */
  396. stride_bytes &= 0x3fff;
  397. /* radeon pitch is /64 */
  398. pitch = stride_bytes / 64;
  399. stride_pixels = stride_bytes / 4;
  400. num_loops = DIV_ROUND_UP(num_pages, 8191);
  401. /* Ask for enough room for blit + flush + fence */
  402. ndw = 64 + (10 * num_loops);
  403. r = radeon_ring_lock(rdev, ndw);
  404. if (r) {
  405. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  406. return -EINVAL;
  407. }
  408. while (num_pages > 0) {
  409. cur_pages = num_pages;
  410. if (cur_pages > 8191) {
  411. cur_pages = 8191;
  412. }
  413. num_pages -= cur_pages;
  414. /* pages are in Y direction - height
  415. page width in X direction - width */
  416. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  417. radeon_ring_write(rdev,
  418. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  419. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  420. RADEON_GMC_SRC_CLIPPING |
  421. RADEON_GMC_DST_CLIPPING |
  422. RADEON_GMC_BRUSH_NONE |
  423. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  424. RADEON_GMC_SRC_DATATYPE_COLOR |
  425. RADEON_ROP3_S |
  426. RADEON_DP_SRC_SOURCE_MEMORY |
  427. RADEON_GMC_CLR_CMP_CNTL_DIS |
  428. RADEON_GMC_WR_MSK_DIS);
  429. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  430. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  431. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  432. radeon_ring_write(rdev, 0);
  433. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  434. radeon_ring_write(rdev, num_pages);
  435. radeon_ring_write(rdev, num_pages);
  436. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  437. }
  438. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  439. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  440. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  441. radeon_ring_write(rdev,
  442. RADEON_WAIT_2D_IDLECLEAN |
  443. RADEON_WAIT_HOST_IDLECLEAN |
  444. RADEON_WAIT_DMA_GUI_IDLE);
  445. if (fence) {
  446. r = radeon_fence_emit(rdev, fence);
  447. }
  448. radeon_ring_unlock_commit(rdev);
  449. return r;
  450. }
  451. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  452. {
  453. unsigned i;
  454. u32 tmp;
  455. for (i = 0; i < rdev->usec_timeout; i++) {
  456. tmp = RREG32(R_000E40_RBBM_STATUS);
  457. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  458. return 0;
  459. }
  460. udelay(1);
  461. }
  462. return -1;
  463. }
  464. void r100_ring_start(struct radeon_device *rdev)
  465. {
  466. int r;
  467. r = radeon_ring_lock(rdev, 2);
  468. if (r) {
  469. return;
  470. }
  471. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  472. radeon_ring_write(rdev,
  473. RADEON_ISYNC_ANY2D_IDLE3D |
  474. RADEON_ISYNC_ANY3D_IDLE2D |
  475. RADEON_ISYNC_WAIT_IDLEGUI |
  476. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  477. radeon_ring_unlock_commit(rdev);
  478. }
  479. /* Load the microcode for the CP */
  480. static int r100_cp_init_microcode(struct radeon_device *rdev)
  481. {
  482. struct platform_device *pdev;
  483. const char *fw_name = NULL;
  484. int err;
  485. DRM_DEBUG("\n");
  486. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  487. err = IS_ERR(pdev);
  488. if (err) {
  489. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  490. return -EINVAL;
  491. }
  492. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  493. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  494. (rdev->family == CHIP_RS200)) {
  495. DRM_INFO("Loading R100 Microcode\n");
  496. fw_name = FIRMWARE_R100;
  497. } else if ((rdev->family == CHIP_R200) ||
  498. (rdev->family == CHIP_RV250) ||
  499. (rdev->family == CHIP_RV280) ||
  500. (rdev->family == CHIP_RS300)) {
  501. DRM_INFO("Loading R200 Microcode\n");
  502. fw_name = FIRMWARE_R200;
  503. } else if ((rdev->family == CHIP_R300) ||
  504. (rdev->family == CHIP_R350) ||
  505. (rdev->family == CHIP_RV350) ||
  506. (rdev->family == CHIP_RV380) ||
  507. (rdev->family == CHIP_RS400) ||
  508. (rdev->family == CHIP_RS480)) {
  509. DRM_INFO("Loading R300 Microcode\n");
  510. fw_name = FIRMWARE_R300;
  511. } else if ((rdev->family == CHIP_R420) ||
  512. (rdev->family == CHIP_R423) ||
  513. (rdev->family == CHIP_RV410)) {
  514. DRM_INFO("Loading R400 Microcode\n");
  515. fw_name = FIRMWARE_R420;
  516. } else if ((rdev->family == CHIP_RS690) ||
  517. (rdev->family == CHIP_RS740)) {
  518. DRM_INFO("Loading RS690/RS740 Microcode\n");
  519. fw_name = FIRMWARE_RS690;
  520. } else if (rdev->family == CHIP_RS600) {
  521. DRM_INFO("Loading RS600 Microcode\n");
  522. fw_name = FIRMWARE_RS600;
  523. } else if ((rdev->family == CHIP_RV515) ||
  524. (rdev->family == CHIP_R520) ||
  525. (rdev->family == CHIP_RV530) ||
  526. (rdev->family == CHIP_R580) ||
  527. (rdev->family == CHIP_RV560) ||
  528. (rdev->family == CHIP_RV570)) {
  529. DRM_INFO("Loading R500 Microcode\n");
  530. fw_name = FIRMWARE_R520;
  531. }
  532. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  533. platform_device_unregister(pdev);
  534. if (err) {
  535. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  536. fw_name);
  537. } else if (rdev->me_fw->size % 8) {
  538. printk(KERN_ERR
  539. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  540. rdev->me_fw->size, fw_name);
  541. err = -EINVAL;
  542. release_firmware(rdev->me_fw);
  543. rdev->me_fw = NULL;
  544. }
  545. return err;
  546. }
  547. static void r100_cp_load_microcode(struct radeon_device *rdev)
  548. {
  549. const __be32 *fw_data;
  550. int i, size;
  551. if (r100_gui_wait_for_idle(rdev)) {
  552. printk(KERN_WARNING "Failed to wait GUI idle while "
  553. "programming pipes. Bad things might happen.\n");
  554. }
  555. if (rdev->me_fw) {
  556. size = rdev->me_fw->size / 4;
  557. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  558. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  559. for (i = 0; i < size; i += 2) {
  560. WREG32(RADEON_CP_ME_RAM_DATAH,
  561. be32_to_cpup(&fw_data[i]));
  562. WREG32(RADEON_CP_ME_RAM_DATAL,
  563. be32_to_cpup(&fw_data[i + 1]));
  564. }
  565. }
  566. }
  567. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  568. {
  569. unsigned rb_bufsz;
  570. unsigned rb_blksz;
  571. unsigned max_fetch;
  572. unsigned pre_write_timer;
  573. unsigned pre_write_limit;
  574. unsigned indirect2_start;
  575. unsigned indirect1_start;
  576. uint32_t tmp;
  577. int r;
  578. if (r100_debugfs_cp_init(rdev)) {
  579. DRM_ERROR("Failed to register debugfs file for CP !\n");
  580. }
  581. /* Reset CP */
  582. tmp = RREG32(RADEON_CP_CSQ_STAT);
  583. if ((tmp & (1 << 31))) {
  584. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  585. WREG32(RADEON_CP_CSQ_MODE, 0);
  586. WREG32(RADEON_CP_CSQ_CNTL, 0);
  587. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  588. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  589. mdelay(2);
  590. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  591. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  592. mdelay(2);
  593. tmp = RREG32(RADEON_CP_CSQ_STAT);
  594. if ((tmp & (1 << 31))) {
  595. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  596. }
  597. } else {
  598. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  599. }
  600. if (!rdev->me_fw) {
  601. r = r100_cp_init_microcode(rdev);
  602. if (r) {
  603. DRM_ERROR("Failed to load firmware!\n");
  604. return r;
  605. }
  606. }
  607. /* Align ring size */
  608. rb_bufsz = drm_order(ring_size / 8);
  609. ring_size = (1 << (rb_bufsz + 1)) * 4;
  610. r100_cp_load_microcode(rdev);
  611. r = radeon_ring_init(rdev, ring_size);
  612. if (r) {
  613. return r;
  614. }
  615. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  616. * the rptr copy in system ram */
  617. rb_blksz = 9;
  618. /* cp will read 128bytes at a time (4 dwords) */
  619. max_fetch = 1;
  620. rdev->cp.align_mask = 16 - 1;
  621. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  622. pre_write_timer = 64;
  623. /* Force CP_RB_WPTR write if written more than one time before the
  624. * delay expire
  625. */
  626. pre_write_limit = 0;
  627. /* Setup the cp cache like this (cache size is 96 dwords) :
  628. * RING 0 to 15
  629. * INDIRECT1 16 to 79
  630. * INDIRECT2 80 to 95
  631. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  632. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  633. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  634. * Idea being that most of the gpu cmd will be through indirect1 buffer
  635. * so it gets the bigger cache.
  636. */
  637. indirect2_start = 80;
  638. indirect1_start = 16;
  639. /* cp setup */
  640. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  641. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  642. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  643. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  644. RADEON_RB_NO_UPDATE);
  645. #ifdef __BIG_ENDIAN
  646. tmp |= RADEON_BUF_SWAP_32BIT;
  647. #endif
  648. WREG32(RADEON_CP_RB_CNTL, tmp);
  649. /* Set ring address */
  650. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  651. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  652. /* Force read & write ptr to 0 */
  653. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  654. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  655. WREG32(RADEON_CP_RB_WPTR, 0);
  656. WREG32(RADEON_CP_RB_CNTL, tmp);
  657. udelay(10);
  658. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  659. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  660. /* Set cp mode to bus mastering & enable cp*/
  661. WREG32(RADEON_CP_CSQ_MODE,
  662. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  663. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  664. WREG32(0x718, 0);
  665. WREG32(0x744, 0x00004D4D);
  666. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  667. radeon_ring_start(rdev);
  668. r = radeon_ring_test(rdev);
  669. if (r) {
  670. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  671. return r;
  672. }
  673. rdev->cp.ready = true;
  674. return 0;
  675. }
  676. void r100_cp_fini(struct radeon_device *rdev)
  677. {
  678. if (r100_cp_wait_for_idle(rdev)) {
  679. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  680. }
  681. /* Disable ring */
  682. r100_cp_disable(rdev);
  683. radeon_ring_fini(rdev);
  684. DRM_INFO("radeon: cp finalized\n");
  685. }
  686. void r100_cp_disable(struct radeon_device *rdev)
  687. {
  688. /* Disable ring */
  689. rdev->cp.ready = false;
  690. WREG32(RADEON_CP_CSQ_MODE, 0);
  691. WREG32(RADEON_CP_CSQ_CNTL, 0);
  692. if (r100_gui_wait_for_idle(rdev)) {
  693. printk(KERN_WARNING "Failed to wait GUI idle while "
  694. "programming pipes. Bad things might happen.\n");
  695. }
  696. }
  697. int r100_cp_reset(struct radeon_device *rdev)
  698. {
  699. uint32_t tmp;
  700. bool reinit_cp;
  701. int i;
  702. reinit_cp = rdev->cp.ready;
  703. rdev->cp.ready = false;
  704. WREG32(RADEON_CP_CSQ_MODE, 0);
  705. WREG32(RADEON_CP_CSQ_CNTL, 0);
  706. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  707. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  708. udelay(200);
  709. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  710. /* Wait to prevent race in RBBM_STATUS */
  711. mdelay(1);
  712. for (i = 0; i < rdev->usec_timeout; i++) {
  713. tmp = RREG32(RADEON_RBBM_STATUS);
  714. if (!(tmp & (1 << 16))) {
  715. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  716. tmp);
  717. if (reinit_cp) {
  718. return r100_cp_init(rdev, rdev->cp.ring_size);
  719. }
  720. return 0;
  721. }
  722. DRM_UDELAY(1);
  723. }
  724. tmp = RREG32(RADEON_RBBM_STATUS);
  725. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  726. return -1;
  727. }
  728. void r100_cp_commit(struct radeon_device *rdev)
  729. {
  730. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  731. (void)RREG32(RADEON_CP_RB_WPTR);
  732. }
  733. /*
  734. * CS functions
  735. */
  736. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  737. struct radeon_cs_packet *pkt,
  738. const unsigned *auth, unsigned n,
  739. radeon_packet0_check_t check)
  740. {
  741. unsigned reg;
  742. unsigned i, j, m;
  743. unsigned idx;
  744. int r;
  745. idx = pkt->idx + 1;
  746. reg = pkt->reg;
  747. /* Check that register fall into register range
  748. * determined by the number of entry (n) in the
  749. * safe register bitmap.
  750. */
  751. if (pkt->one_reg_wr) {
  752. if ((reg >> 7) > n) {
  753. return -EINVAL;
  754. }
  755. } else {
  756. if (((reg + (pkt->count << 2)) >> 7) > n) {
  757. return -EINVAL;
  758. }
  759. }
  760. for (i = 0; i <= pkt->count; i++, idx++) {
  761. j = (reg >> 7);
  762. m = 1 << ((reg >> 2) & 31);
  763. if (auth[j] & m) {
  764. r = check(p, pkt, idx, reg);
  765. if (r) {
  766. return r;
  767. }
  768. }
  769. if (pkt->one_reg_wr) {
  770. if (!(auth[j] & m)) {
  771. break;
  772. }
  773. } else {
  774. reg += 4;
  775. }
  776. }
  777. return 0;
  778. }
  779. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  780. struct radeon_cs_packet *pkt)
  781. {
  782. volatile uint32_t *ib;
  783. unsigned i;
  784. unsigned idx;
  785. ib = p->ib->ptr;
  786. idx = pkt->idx;
  787. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  788. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  789. }
  790. }
  791. /**
  792. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  793. * @parser: parser structure holding parsing context.
  794. * @pkt: where to store packet informations
  795. *
  796. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  797. * if packet is bigger than remaining ib size. or if packets is unknown.
  798. **/
  799. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  800. struct radeon_cs_packet *pkt,
  801. unsigned idx)
  802. {
  803. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  804. uint32_t header;
  805. if (idx >= ib_chunk->length_dw) {
  806. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  807. idx, ib_chunk->length_dw);
  808. return -EINVAL;
  809. }
  810. header = radeon_get_ib_value(p, idx);
  811. pkt->idx = idx;
  812. pkt->type = CP_PACKET_GET_TYPE(header);
  813. pkt->count = CP_PACKET_GET_COUNT(header);
  814. switch (pkt->type) {
  815. case PACKET_TYPE0:
  816. pkt->reg = CP_PACKET0_GET_REG(header);
  817. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  818. break;
  819. case PACKET_TYPE3:
  820. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  821. break;
  822. case PACKET_TYPE2:
  823. pkt->count = -1;
  824. break;
  825. default:
  826. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  827. return -EINVAL;
  828. }
  829. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  830. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  831. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  832. return -EINVAL;
  833. }
  834. return 0;
  835. }
  836. /**
  837. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  838. * @parser: parser structure holding parsing context.
  839. *
  840. * Userspace sends a special sequence for VLINE waits.
  841. * PACKET0 - VLINE_START_END + value
  842. * PACKET0 - WAIT_UNTIL +_value
  843. * RELOC (P3) - crtc_id in reloc.
  844. *
  845. * This function parses this and relocates the VLINE START END
  846. * and WAIT UNTIL packets to the correct crtc.
  847. * It also detects a switched off crtc and nulls out the
  848. * wait in that case.
  849. */
  850. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  851. {
  852. struct drm_mode_object *obj;
  853. struct drm_crtc *crtc;
  854. struct radeon_crtc *radeon_crtc;
  855. struct radeon_cs_packet p3reloc, waitreloc;
  856. int crtc_id;
  857. int r;
  858. uint32_t header, h_idx, reg;
  859. volatile uint32_t *ib;
  860. ib = p->ib->ptr;
  861. /* parse the wait until */
  862. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  863. if (r)
  864. return r;
  865. /* check its a wait until and only 1 count */
  866. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  867. waitreloc.count != 0) {
  868. DRM_ERROR("vline wait had illegal wait until segment\n");
  869. r = -EINVAL;
  870. return r;
  871. }
  872. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  873. DRM_ERROR("vline wait had illegal wait until\n");
  874. r = -EINVAL;
  875. return r;
  876. }
  877. /* jump over the NOP */
  878. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  879. if (r)
  880. return r;
  881. h_idx = p->idx - 2;
  882. p->idx += waitreloc.count + 2;
  883. p->idx += p3reloc.count + 2;
  884. header = radeon_get_ib_value(p, h_idx);
  885. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  886. reg = CP_PACKET0_GET_REG(header);
  887. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  888. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  889. if (!obj) {
  890. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  891. r = -EINVAL;
  892. goto out;
  893. }
  894. crtc = obj_to_crtc(obj);
  895. radeon_crtc = to_radeon_crtc(crtc);
  896. crtc_id = radeon_crtc->crtc_id;
  897. if (!crtc->enabled) {
  898. /* if the CRTC isn't enabled - we need to nop out the wait until */
  899. ib[h_idx + 2] = PACKET2(0);
  900. ib[h_idx + 3] = PACKET2(0);
  901. } else if (crtc_id == 1) {
  902. switch (reg) {
  903. case AVIVO_D1MODE_VLINE_START_END:
  904. header &= ~R300_CP_PACKET0_REG_MASK;
  905. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  906. break;
  907. case RADEON_CRTC_GUI_TRIG_VLINE:
  908. header &= ~R300_CP_PACKET0_REG_MASK;
  909. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  910. break;
  911. default:
  912. DRM_ERROR("unknown crtc reloc\n");
  913. r = -EINVAL;
  914. goto out;
  915. }
  916. ib[h_idx] = header;
  917. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  918. }
  919. out:
  920. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  921. return r;
  922. }
  923. /**
  924. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  925. * @parser: parser structure holding parsing context.
  926. * @data: pointer to relocation data
  927. * @offset_start: starting offset
  928. * @offset_mask: offset mask (to align start offset on)
  929. * @reloc: reloc informations
  930. *
  931. * Check next packet is relocation packet3, do bo validation and compute
  932. * GPU offset using the provided start.
  933. **/
  934. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  935. struct radeon_cs_reloc **cs_reloc)
  936. {
  937. struct radeon_cs_chunk *relocs_chunk;
  938. struct radeon_cs_packet p3reloc;
  939. unsigned idx;
  940. int r;
  941. if (p->chunk_relocs_idx == -1) {
  942. DRM_ERROR("No relocation chunk !\n");
  943. return -EINVAL;
  944. }
  945. *cs_reloc = NULL;
  946. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  947. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  948. if (r) {
  949. return r;
  950. }
  951. p->idx += p3reloc.count + 2;
  952. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  953. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  954. p3reloc.idx);
  955. r100_cs_dump_packet(p, &p3reloc);
  956. return -EINVAL;
  957. }
  958. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  959. if (idx >= relocs_chunk->length_dw) {
  960. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  961. idx, relocs_chunk->length_dw);
  962. r100_cs_dump_packet(p, &p3reloc);
  963. return -EINVAL;
  964. }
  965. /* FIXME: we assume reloc size is 4 dwords */
  966. *cs_reloc = p->relocs_ptr[(idx / 4)];
  967. return 0;
  968. }
  969. static int r100_get_vtx_size(uint32_t vtx_fmt)
  970. {
  971. int vtx_size;
  972. vtx_size = 2;
  973. /* ordered according to bits in spec */
  974. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  975. vtx_size++;
  976. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  977. vtx_size += 3;
  978. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  979. vtx_size++;
  980. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  981. vtx_size++;
  982. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  983. vtx_size += 3;
  984. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  985. vtx_size++;
  986. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  987. vtx_size++;
  988. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  989. vtx_size += 2;
  990. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  991. vtx_size += 2;
  992. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  993. vtx_size++;
  994. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  995. vtx_size += 2;
  996. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  997. vtx_size++;
  998. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  999. vtx_size += 2;
  1000. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1001. vtx_size++;
  1002. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1003. vtx_size++;
  1004. /* blend weight */
  1005. if (vtx_fmt & (0x7 << 15))
  1006. vtx_size += (vtx_fmt >> 15) & 0x7;
  1007. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1008. vtx_size += 3;
  1009. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1010. vtx_size += 2;
  1011. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1012. vtx_size++;
  1013. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1014. vtx_size++;
  1015. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1016. vtx_size++;
  1017. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1018. vtx_size++;
  1019. return vtx_size;
  1020. }
  1021. static int r100_packet0_check(struct radeon_cs_parser *p,
  1022. struct radeon_cs_packet *pkt,
  1023. unsigned idx, unsigned reg)
  1024. {
  1025. struct radeon_cs_reloc *reloc;
  1026. struct r100_cs_track *track;
  1027. volatile uint32_t *ib;
  1028. uint32_t tmp;
  1029. int r;
  1030. int i, face;
  1031. u32 tile_flags = 0;
  1032. u32 idx_value;
  1033. ib = p->ib->ptr;
  1034. track = (struct r100_cs_track *)p->track;
  1035. idx_value = radeon_get_ib_value(p, idx);
  1036. switch (reg) {
  1037. case RADEON_CRTC_GUI_TRIG_VLINE:
  1038. r = r100_cs_packet_parse_vline(p);
  1039. if (r) {
  1040. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1041. idx, reg);
  1042. r100_cs_dump_packet(p, pkt);
  1043. return r;
  1044. }
  1045. break;
  1046. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1047. * range access */
  1048. case RADEON_DST_PITCH_OFFSET:
  1049. case RADEON_SRC_PITCH_OFFSET:
  1050. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1051. if (r)
  1052. return r;
  1053. break;
  1054. case RADEON_RB3D_DEPTHOFFSET:
  1055. r = r100_cs_packet_next_reloc(p, &reloc);
  1056. if (r) {
  1057. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1058. idx, reg);
  1059. r100_cs_dump_packet(p, pkt);
  1060. return r;
  1061. }
  1062. track->zb.robj = reloc->robj;
  1063. track->zb.offset = idx_value;
  1064. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1065. break;
  1066. case RADEON_RB3D_COLOROFFSET:
  1067. r = r100_cs_packet_next_reloc(p, &reloc);
  1068. if (r) {
  1069. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1070. idx, reg);
  1071. r100_cs_dump_packet(p, pkt);
  1072. return r;
  1073. }
  1074. track->cb[0].robj = reloc->robj;
  1075. track->cb[0].offset = idx_value;
  1076. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1077. break;
  1078. case RADEON_PP_TXOFFSET_0:
  1079. case RADEON_PP_TXOFFSET_1:
  1080. case RADEON_PP_TXOFFSET_2:
  1081. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1082. r = r100_cs_packet_next_reloc(p, &reloc);
  1083. if (r) {
  1084. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1085. idx, reg);
  1086. r100_cs_dump_packet(p, pkt);
  1087. return r;
  1088. }
  1089. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1090. track->textures[i].robj = reloc->robj;
  1091. break;
  1092. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1093. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1094. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1095. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1096. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1097. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1098. r = r100_cs_packet_next_reloc(p, &reloc);
  1099. if (r) {
  1100. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1101. idx, reg);
  1102. r100_cs_dump_packet(p, pkt);
  1103. return r;
  1104. }
  1105. track->textures[0].cube_info[i].offset = idx_value;
  1106. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1107. track->textures[0].cube_info[i].robj = reloc->robj;
  1108. break;
  1109. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1110. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1111. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1112. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1113. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1114. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1115. r = r100_cs_packet_next_reloc(p, &reloc);
  1116. if (r) {
  1117. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1118. idx, reg);
  1119. r100_cs_dump_packet(p, pkt);
  1120. return r;
  1121. }
  1122. track->textures[1].cube_info[i].offset = idx_value;
  1123. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1124. track->textures[1].cube_info[i].robj = reloc->robj;
  1125. break;
  1126. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1127. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1128. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1129. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1130. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1131. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1132. r = r100_cs_packet_next_reloc(p, &reloc);
  1133. if (r) {
  1134. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1135. idx, reg);
  1136. r100_cs_dump_packet(p, pkt);
  1137. return r;
  1138. }
  1139. track->textures[2].cube_info[i].offset = idx_value;
  1140. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1141. track->textures[2].cube_info[i].robj = reloc->robj;
  1142. break;
  1143. case RADEON_RE_WIDTH_HEIGHT:
  1144. track->maxy = ((idx_value >> 16) & 0x7FF);
  1145. break;
  1146. case RADEON_RB3D_COLORPITCH:
  1147. r = r100_cs_packet_next_reloc(p, &reloc);
  1148. if (r) {
  1149. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1150. idx, reg);
  1151. r100_cs_dump_packet(p, pkt);
  1152. return r;
  1153. }
  1154. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1155. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1156. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1157. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1158. tmp = idx_value & ~(0x7 << 16);
  1159. tmp |= tile_flags;
  1160. ib[idx] = tmp;
  1161. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1162. break;
  1163. case RADEON_RB3D_DEPTHPITCH:
  1164. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1165. break;
  1166. case RADEON_RB3D_CNTL:
  1167. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1168. case 7:
  1169. case 8:
  1170. case 9:
  1171. case 11:
  1172. case 12:
  1173. track->cb[0].cpp = 1;
  1174. break;
  1175. case 3:
  1176. case 4:
  1177. case 15:
  1178. track->cb[0].cpp = 2;
  1179. break;
  1180. case 6:
  1181. track->cb[0].cpp = 4;
  1182. break;
  1183. default:
  1184. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1185. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1186. return -EINVAL;
  1187. }
  1188. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1189. break;
  1190. case RADEON_RB3D_ZSTENCILCNTL:
  1191. switch (idx_value & 0xf) {
  1192. case 0:
  1193. track->zb.cpp = 2;
  1194. break;
  1195. case 2:
  1196. case 3:
  1197. case 4:
  1198. case 5:
  1199. case 9:
  1200. case 11:
  1201. track->zb.cpp = 4;
  1202. break;
  1203. default:
  1204. break;
  1205. }
  1206. break;
  1207. case RADEON_RB3D_ZPASS_ADDR:
  1208. r = r100_cs_packet_next_reloc(p, &reloc);
  1209. if (r) {
  1210. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1211. idx, reg);
  1212. r100_cs_dump_packet(p, pkt);
  1213. return r;
  1214. }
  1215. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1216. break;
  1217. case RADEON_PP_CNTL:
  1218. {
  1219. uint32_t temp = idx_value >> 4;
  1220. for (i = 0; i < track->num_texture; i++)
  1221. track->textures[i].enabled = !!(temp & (1 << i));
  1222. }
  1223. break;
  1224. case RADEON_SE_VF_CNTL:
  1225. track->vap_vf_cntl = idx_value;
  1226. break;
  1227. case RADEON_SE_VTX_FMT:
  1228. track->vtx_size = r100_get_vtx_size(idx_value);
  1229. break;
  1230. case RADEON_PP_TEX_SIZE_0:
  1231. case RADEON_PP_TEX_SIZE_1:
  1232. case RADEON_PP_TEX_SIZE_2:
  1233. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1234. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1235. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1236. break;
  1237. case RADEON_PP_TEX_PITCH_0:
  1238. case RADEON_PP_TEX_PITCH_1:
  1239. case RADEON_PP_TEX_PITCH_2:
  1240. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1241. track->textures[i].pitch = idx_value + 32;
  1242. break;
  1243. case RADEON_PP_TXFILTER_0:
  1244. case RADEON_PP_TXFILTER_1:
  1245. case RADEON_PP_TXFILTER_2:
  1246. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1247. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1248. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1249. tmp = (idx_value >> 23) & 0x7;
  1250. if (tmp == 2 || tmp == 6)
  1251. track->textures[i].roundup_w = false;
  1252. tmp = (idx_value >> 27) & 0x7;
  1253. if (tmp == 2 || tmp == 6)
  1254. track->textures[i].roundup_h = false;
  1255. break;
  1256. case RADEON_PP_TXFORMAT_0:
  1257. case RADEON_PP_TXFORMAT_1:
  1258. case RADEON_PP_TXFORMAT_2:
  1259. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1260. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1261. track->textures[i].use_pitch = 1;
  1262. } else {
  1263. track->textures[i].use_pitch = 0;
  1264. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1265. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1266. }
  1267. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1268. track->textures[i].tex_coord_type = 2;
  1269. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1270. case RADEON_TXFORMAT_I8:
  1271. case RADEON_TXFORMAT_RGB332:
  1272. case RADEON_TXFORMAT_Y8:
  1273. track->textures[i].cpp = 1;
  1274. break;
  1275. case RADEON_TXFORMAT_AI88:
  1276. case RADEON_TXFORMAT_ARGB1555:
  1277. case RADEON_TXFORMAT_RGB565:
  1278. case RADEON_TXFORMAT_ARGB4444:
  1279. case RADEON_TXFORMAT_VYUY422:
  1280. case RADEON_TXFORMAT_YVYU422:
  1281. case RADEON_TXFORMAT_DXT1:
  1282. case RADEON_TXFORMAT_SHADOW16:
  1283. case RADEON_TXFORMAT_LDUDV655:
  1284. case RADEON_TXFORMAT_DUDV88:
  1285. track->textures[i].cpp = 2;
  1286. break;
  1287. case RADEON_TXFORMAT_ARGB8888:
  1288. case RADEON_TXFORMAT_RGBA8888:
  1289. case RADEON_TXFORMAT_DXT23:
  1290. case RADEON_TXFORMAT_DXT45:
  1291. case RADEON_TXFORMAT_SHADOW32:
  1292. case RADEON_TXFORMAT_LDUDUV8888:
  1293. track->textures[i].cpp = 4;
  1294. break;
  1295. }
  1296. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1297. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1298. break;
  1299. case RADEON_PP_CUBIC_FACES_0:
  1300. case RADEON_PP_CUBIC_FACES_1:
  1301. case RADEON_PP_CUBIC_FACES_2:
  1302. tmp = idx_value;
  1303. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1304. for (face = 0; face < 4; face++) {
  1305. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1306. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1307. }
  1308. break;
  1309. default:
  1310. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1311. reg, idx);
  1312. return -EINVAL;
  1313. }
  1314. return 0;
  1315. }
  1316. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1317. struct radeon_cs_packet *pkt,
  1318. struct radeon_bo *robj)
  1319. {
  1320. unsigned idx;
  1321. u32 value;
  1322. idx = pkt->idx + 1;
  1323. value = radeon_get_ib_value(p, idx + 2);
  1324. if ((value + 1) > radeon_bo_size(robj)) {
  1325. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1326. "(need %u have %lu) !\n",
  1327. value + 1,
  1328. radeon_bo_size(robj));
  1329. return -EINVAL;
  1330. }
  1331. return 0;
  1332. }
  1333. static int r100_packet3_check(struct radeon_cs_parser *p,
  1334. struct radeon_cs_packet *pkt)
  1335. {
  1336. struct radeon_cs_reloc *reloc;
  1337. struct r100_cs_track *track;
  1338. unsigned idx;
  1339. volatile uint32_t *ib;
  1340. int r;
  1341. ib = p->ib->ptr;
  1342. idx = pkt->idx + 1;
  1343. track = (struct r100_cs_track *)p->track;
  1344. switch (pkt->opcode) {
  1345. case PACKET3_3D_LOAD_VBPNTR:
  1346. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1347. if (r)
  1348. return r;
  1349. break;
  1350. case PACKET3_INDX_BUFFER:
  1351. r = r100_cs_packet_next_reloc(p, &reloc);
  1352. if (r) {
  1353. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1354. r100_cs_dump_packet(p, pkt);
  1355. return r;
  1356. }
  1357. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1358. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1359. if (r) {
  1360. return r;
  1361. }
  1362. break;
  1363. case 0x23:
  1364. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1365. r = r100_cs_packet_next_reloc(p, &reloc);
  1366. if (r) {
  1367. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1368. r100_cs_dump_packet(p, pkt);
  1369. return r;
  1370. }
  1371. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1372. track->num_arrays = 1;
  1373. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1374. track->arrays[0].robj = reloc->robj;
  1375. track->arrays[0].esize = track->vtx_size;
  1376. track->max_indx = radeon_get_ib_value(p, idx+1);
  1377. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1378. track->immd_dwords = pkt->count - 1;
  1379. r = r100_cs_track_check(p->rdev, track);
  1380. if (r)
  1381. return r;
  1382. break;
  1383. case PACKET3_3D_DRAW_IMMD:
  1384. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1385. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1386. return -EINVAL;
  1387. }
  1388. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1389. track->immd_dwords = pkt->count - 1;
  1390. r = r100_cs_track_check(p->rdev, track);
  1391. if (r)
  1392. return r;
  1393. break;
  1394. /* triggers drawing using in-packet vertex data */
  1395. case PACKET3_3D_DRAW_IMMD_2:
  1396. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1397. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1398. return -EINVAL;
  1399. }
  1400. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1401. track->immd_dwords = pkt->count;
  1402. r = r100_cs_track_check(p->rdev, track);
  1403. if (r)
  1404. return r;
  1405. break;
  1406. /* triggers drawing using in-packet vertex data */
  1407. case PACKET3_3D_DRAW_VBUF_2:
  1408. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1409. r = r100_cs_track_check(p->rdev, track);
  1410. if (r)
  1411. return r;
  1412. break;
  1413. /* triggers drawing of vertex buffers setup elsewhere */
  1414. case PACKET3_3D_DRAW_INDX_2:
  1415. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1416. r = r100_cs_track_check(p->rdev, track);
  1417. if (r)
  1418. return r;
  1419. break;
  1420. /* triggers drawing using indices to vertex buffer */
  1421. case PACKET3_3D_DRAW_VBUF:
  1422. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1423. r = r100_cs_track_check(p->rdev, track);
  1424. if (r)
  1425. return r;
  1426. break;
  1427. /* triggers drawing of vertex buffers setup elsewhere */
  1428. case PACKET3_3D_DRAW_INDX:
  1429. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1430. r = r100_cs_track_check(p->rdev, track);
  1431. if (r)
  1432. return r;
  1433. break;
  1434. /* triggers drawing using indices to vertex buffer */
  1435. case PACKET3_NOP:
  1436. break;
  1437. default:
  1438. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1439. return -EINVAL;
  1440. }
  1441. return 0;
  1442. }
  1443. int r100_cs_parse(struct radeon_cs_parser *p)
  1444. {
  1445. struct radeon_cs_packet pkt;
  1446. struct r100_cs_track *track;
  1447. int r;
  1448. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1449. r100_cs_track_clear(p->rdev, track);
  1450. p->track = track;
  1451. do {
  1452. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1453. if (r) {
  1454. return r;
  1455. }
  1456. p->idx += pkt.count + 2;
  1457. switch (pkt.type) {
  1458. case PACKET_TYPE0:
  1459. if (p->rdev->family >= CHIP_R200)
  1460. r = r100_cs_parse_packet0(p, &pkt,
  1461. p->rdev->config.r100.reg_safe_bm,
  1462. p->rdev->config.r100.reg_safe_bm_size,
  1463. &r200_packet0_check);
  1464. else
  1465. r = r100_cs_parse_packet0(p, &pkt,
  1466. p->rdev->config.r100.reg_safe_bm,
  1467. p->rdev->config.r100.reg_safe_bm_size,
  1468. &r100_packet0_check);
  1469. break;
  1470. case PACKET_TYPE2:
  1471. break;
  1472. case PACKET_TYPE3:
  1473. r = r100_packet3_check(p, &pkt);
  1474. break;
  1475. default:
  1476. DRM_ERROR("Unknown packet type %d !\n",
  1477. pkt.type);
  1478. return -EINVAL;
  1479. }
  1480. if (r) {
  1481. return r;
  1482. }
  1483. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1484. return 0;
  1485. }
  1486. /*
  1487. * Global GPU functions
  1488. */
  1489. void r100_errata(struct radeon_device *rdev)
  1490. {
  1491. rdev->pll_errata = 0;
  1492. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1493. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1494. }
  1495. if (rdev->family == CHIP_RV100 ||
  1496. rdev->family == CHIP_RS100 ||
  1497. rdev->family == CHIP_RS200) {
  1498. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1499. }
  1500. }
  1501. /* Wait for vertical sync on primary CRTC */
  1502. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1503. {
  1504. uint32_t crtc_gen_cntl, tmp;
  1505. int i;
  1506. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1507. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1508. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1509. return;
  1510. }
  1511. /* Clear the CRTC_VBLANK_SAVE bit */
  1512. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1513. for (i = 0; i < rdev->usec_timeout; i++) {
  1514. tmp = RREG32(RADEON_CRTC_STATUS);
  1515. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1516. return;
  1517. }
  1518. DRM_UDELAY(1);
  1519. }
  1520. }
  1521. /* Wait for vertical sync on secondary CRTC */
  1522. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1523. {
  1524. uint32_t crtc2_gen_cntl, tmp;
  1525. int i;
  1526. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1527. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1528. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1529. return;
  1530. /* Clear the CRTC_VBLANK_SAVE bit */
  1531. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1532. for (i = 0; i < rdev->usec_timeout; i++) {
  1533. tmp = RREG32(RADEON_CRTC2_STATUS);
  1534. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1535. return;
  1536. }
  1537. DRM_UDELAY(1);
  1538. }
  1539. }
  1540. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1541. {
  1542. unsigned i;
  1543. uint32_t tmp;
  1544. for (i = 0; i < rdev->usec_timeout; i++) {
  1545. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1546. if (tmp >= n) {
  1547. return 0;
  1548. }
  1549. DRM_UDELAY(1);
  1550. }
  1551. return -1;
  1552. }
  1553. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1554. {
  1555. unsigned i;
  1556. uint32_t tmp;
  1557. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1558. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1559. " Bad things might happen.\n");
  1560. }
  1561. for (i = 0; i < rdev->usec_timeout; i++) {
  1562. tmp = RREG32(RADEON_RBBM_STATUS);
  1563. if (!(tmp & (1 << 31))) {
  1564. return 0;
  1565. }
  1566. DRM_UDELAY(1);
  1567. }
  1568. return -1;
  1569. }
  1570. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1571. {
  1572. unsigned i;
  1573. uint32_t tmp;
  1574. for (i = 0; i < rdev->usec_timeout; i++) {
  1575. /* read MC_STATUS */
  1576. tmp = RREG32(0x0150);
  1577. if (tmp & (1 << 2)) {
  1578. return 0;
  1579. }
  1580. DRM_UDELAY(1);
  1581. }
  1582. return -1;
  1583. }
  1584. void r100_gpu_init(struct radeon_device *rdev)
  1585. {
  1586. /* TODO: anythings to do here ? pipes ? */
  1587. r100_hdp_reset(rdev);
  1588. }
  1589. void r100_hdp_flush(struct radeon_device *rdev)
  1590. {
  1591. u32 tmp;
  1592. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1593. tmp |= RADEON_HDP_READ_BUFFER_INVALIDATE;
  1594. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1595. }
  1596. void r100_hdp_reset(struct radeon_device *rdev)
  1597. {
  1598. uint32_t tmp;
  1599. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1600. tmp |= (7 << 28);
  1601. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1602. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1603. udelay(200);
  1604. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1605. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1606. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1607. }
  1608. int r100_rb2d_reset(struct radeon_device *rdev)
  1609. {
  1610. uint32_t tmp;
  1611. int i;
  1612. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1613. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1614. udelay(200);
  1615. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1616. /* Wait to prevent race in RBBM_STATUS */
  1617. mdelay(1);
  1618. for (i = 0; i < rdev->usec_timeout; i++) {
  1619. tmp = RREG32(RADEON_RBBM_STATUS);
  1620. if (!(tmp & (1 << 26))) {
  1621. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1622. tmp);
  1623. return 0;
  1624. }
  1625. DRM_UDELAY(1);
  1626. }
  1627. tmp = RREG32(RADEON_RBBM_STATUS);
  1628. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1629. return -1;
  1630. }
  1631. int r100_gpu_reset(struct radeon_device *rdev)
  1632. {
  1633. uint32_t status;
  1634. /* reset order likely matter */
  1635. status = RREG32(RADEON_RBBM_STATUS);
  1636. /* reset HDP */
  1637. r100_hdp_reset(rdev);
  1638. /* reset rb2d */
  1639. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1640. r100_rb2d_reset(rdev);
  1641. }
  1642. /* TODO: reset 3D engine */
  1643. /* reset CP */
  1644. status = RREG32(RADEON_RBBM_STATUS);
  1645. if (status & (1 << 16)) {
  1646. r100_cp_reset(rdev);
  1647. }
  1648. /* Check if GPU is idle */
  1649. status = RREG32(RADEON_RBBM_STATUS);
  1650. if (status & (1 << 31)) {
  1651. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1652. return -1;
  1653. }
  1654. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1655. return 0;
  1656. }
  1657. void r100_set_common_regs(struct radeon_device *rdev)
  1658. {
  1659. /* set these so they don't interfere with anything */
  1660. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1661. WREG32(RADEON_SUBPIC_CNTL, 0);
  1662. WREG32(RADEON_VIPH_CONTROL, 0);
  1663. WREG32(RADEON_I2C_CNTL_1, 0);
  1664. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1665. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1666. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1667. }
  1668. /*
  1669. * VRAM info
  1670. */
  1671. static void r100_vram_get_type(struct radeon_device *rdev)
  1672. {
  1673. uint32_t tmp;
  1674. rdev->mc.vram_is_ddr = false;
  1675. if (rdev->flags & RADEON_IS_IGP)
  1676. rdev->mc.vram_is_ddr = true;
  1677. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1678. rdev->mc.vram_is_ddr = true;
  1679. if ((rdev->family == CHIP_RV100) ||
  1680. (rdev->family == CHIP_RS100) ||
  1681. (rdev->family == CHIP_RS200)) {
  1682. tmp = RREG32(RADEON_MEM_CNTL);
  1683. if (tmp & RV100_HALF_MODE) {
  1684. rdev->mc.vram_width = 32;
  1685. } else {
  1686. rdev->mc.vram_width = 64;
  1687. }
  1688. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1689. rdev->mc.vram_width /= 4;
  1690. rdev->mc.vram_is_ddr = true;
  1691. }
  1692. } else if (rdev->family <= CHIP_RV280) {
  1693. tmp = RREG32(RADEON_MEM_CNTL);
  1694. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1695. rdev->mc.vram_width = 128;
  1696. } else {
  1697. rdev->mc.vram_width = 64;
  1698. }
  1699. } else {
  1700. /* newer IGPs */
  1701. rdev->mc.vram_width = 128;
  1702. }
  1703. }
  1704. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1705. {
  1706. u32 aper_size;
  1707. u8 byte;
  1708. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1709. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1710. * that is has the 2nd generation multifunction PCI interface
  1711. */
  1712. if (rdev->family == CHIP_RV280 ||
  1713. rdev->family >= CHIP_RV350) {
  1714. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1715. ~RADEON_HDP_APER_CNTL);
  1716. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1717. return aper_size * 2;
  1718. }
  1719. /* Older cards have all sorts of funny issues to deal with. First
  1720. * check if it's a multifunction card by reading the PCI config
  1721. * header type... Limit those to one aperture size
  1722. */
  1723. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1724. if (byte & 0x80) {
  1725. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1726. DRM_INFO("Limiting VRAM to one aperture\n");
  1727. return aper_size;
  1728. }
  1729. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1730. * have set it up. We don't write this as it's broken on some ASICs but
  1731. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1732. */
  1733. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1734. return aper_size * 2;
  1735. return aper_size;
  1736. }
  1737. void r100_vram_init_sizes(struct radeon_device *rdev)
  1738. {
  1739. u64 config_aper_size;
  1740. u32 accessible;
  1741. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1742. if (rdev->flags & RADEON_IS_IGP) {
  1743. uint32_t tom;
  1744. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1745. tom = RREG32(RADEON_NB_TOM);
  1746. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1747. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1748. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1749. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1750. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1751. } else {
  1752. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1753. /* Some production boards of m6 will report 0
  1754. * if it's 8 MB
  1755. */
  1756. if (rdev->mc.real_vram_size == 0) {
  1757. rdev->mc.real_vram_size = 8192 * 1024;
  1758. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1759. }
  1760. /* let driver place VRAM */
  1761. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1762. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1763. * Novell bug 204882 + along with lots of ubuntu ones */
  1764. if (config_aper_size > rdev->mc.real_vram_size)
  1765. rdev->mc.mc_vram_size = config_aper_size;
  1766. else
  1767. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1768. }
  1769. /* work out accessible VRAM */
  1770. accessible = r100_get_accessible_vram(rdev);
  1771. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1772. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1773. if (accessible > rdev->mc.aper_size)
  1774. accessible = rdev->mc.aper_size;
  1775. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1776. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1777. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1778. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1779. }
  1780. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1781. {
  1782. uint32_t temp;
  1783. temp = RREG32(RADEON_CONFIG_CNTL);
  1784. if (state == false) {
  1785. temp &= ~(1<<8);
  1786. temp |= (1<<9);
  1787. } else {
  1788. temp &= ~(1<<9);
  1789. }
  1790. WREG32(RADEON_CONFIG_CNTL, temp);
  1791. }
  1792. void r100_vram_info(struct radeon_device *rdev)
  1793. {
  1794. r100_vram_get_type(rdev);
  1795. r100_vram_init_sizes(rdev);
  1796. }
  1797. /*
  1798. * Indirect registers accessor
  1799. */
  1800. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1801. {
  1802. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1803. return;
  1804. }
  1805. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1806. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1807. }
  1808. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1809. {
  1810. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1811. * or the chip could hang on a subsequent access
  1812. */
  1813. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1814. udelay(5000);
  1815. }
  1816. /* This function is required to workaround a hardware bug in some (all?)
  1817. * revisions of the R300. This workaround should be called after every
  1818. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1819. * may not be correct.
  1820. */
  1821. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1822. uint32_t save, tmp;
  1823. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1824. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1825. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1826. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1827. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1828. }
  1829. }
  1830. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1831. {
  1832. uint32_t data;
  1833. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1834. r100_pll_errata_after_index(rdev);
  1835. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1836. r100_pll_errata_after_data(rdev);
  1837. return data;
  1838. }
  1839. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1840. {
  1841. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1842. r100_pll_errata_after_index(rdev);
  1843. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1844. r100_pll_errata_after_data(rdev);
  1845. }
  1846. void r100_set_safe_registers(struct radeon_device *rdev)
  1847. {
  1848. if (ASIC_IS_RN50(rdev)) {
  1849. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1850. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1851. } else if (rdev->family < CHIP_R200) {
  1852. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1853. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1854. } else {
  1855. r200_set_safe_registers(rdev);
  1856. }
  1857. }
  1858. /*
  1859. * Debugfs info
  1860. */
  1861. #if defined(CONFIG_DEBUG_FS)
  1862. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1863. {
  1864. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1865. struct drm_device *dev = node->minor->dev;
  1866. struct radeon_device *rdev = dev->dev_private;
  1867. uint32_t reg, value;
  1868. unsigned i;
  1869. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1870. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1871. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1872. for (i = 0; i < 64; i++) {
  1873. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1874. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1875. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1876. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1877. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1878. }
  1879. return 0;
  1880. }
  1881. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1882. {
  1883. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1884. struct drm_device *dev = node->minor->dev;
  1885. struct radeon_device *rdev = dev->dev_private;
  1886. uint32_t rdp, wdp;
  1887. unsigned count, i, j;
  1888. radeon_ring_free_size(rdev);
  1889. rdp = RREG32(RADEON_CP_RB_RPTR);
  1890. wdp = RREG32(RADEON_CP_RB_WPTR);
  1891. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1892. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1893. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1894. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1895. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1896. seq_printf(m, "%u dwords in ring\n", count);
  1897. for (j = 0; j <= count; j++) {
  1898. i = (rdp + j) & rdev->cp.ptr_mask;
  1899. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1900. }
  1901. return 0;
  1902. }
  1903. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1904. {
  1905. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1906. struct drm_device *dev = node->minor->dev;
  1907. struct radeon_device *rdev = dev->dev_private;
  1908. uint32_t csq_stat, csq2_stat, tmp;
  1909. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1910. unsigned i;
  1911. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1912. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1913. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1914. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1915. r_rptr = (csq_stat >> 0) & 0x3ff;
  1916. r_wptr = (csq_stat >> 10) & 0x3ff;
  1917. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1918. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1919. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1920. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1921. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1922. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1923. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1924. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1925. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1926. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1927. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1928. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1929. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1930. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1931. seq_printf(m, "Ring fifo:\n");
  1932. for (i = 0; i < 256; i++) {
  1933. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1934. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1935. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1936. }
  1937. seq_printf(m, "Indirect1 fifo:\n");
  1938. for (i = 256; i <= 512; i++) {
  1939. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1940. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1941. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1942. }
  1943. seq_printf(m, "Indirect2 fifo:\n");
  1944. for (i = 640; i < ib1_wptr; i++) {
  1945. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1946. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1947. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1948. }
  1949. return 0;
  1950. }
  1951. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1952. {
  1953. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1954. struct drm_device *dev = node->minor->dev;
  1955. struct radeon_device *rdev = dev->dev_private;
  1956. uint32_t tmp;
  1957. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1958. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1959. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1960. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1961. tmp = RREG32(RADEON_BUS_CNTL);
  1962. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1963. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1964. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1965. tmp = RREG32(RADEON_AGP_BASE);
  1966. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1967. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1968. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1969. tmp = RREG32(0x01D0);
  1970. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1971. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1972. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1973. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1974. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1975. tmp = RREG32(0x01E4);
  1976. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1977. return 0;
  1978. }
  1979. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1980. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1981. };
  1982. static struct drm_info_list r100_debugfs_cp_list[] = {
  1983. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1984. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1985. };
  1986. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1987. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1988. };
  1989. #endif
  1990. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1991. {
  1992. #if defined(CONFIG_DEBUG_FS)
  1993. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1994. #else
  1995. return 0;
  1996. #endif
  1997. }
  1998. int r100_debugfs_cp_init(struct radeon_device *rdev)
  1999. {
  2000. #if defined(CONFIG_DEBUG_FS)
  2001. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2002. #else
  2003. return 0;
  2004. #endif
  2005. }
  2006. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2007. {
  2008. #if defined(CONFIG_DEBUG_FS)
  2009. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2010. #else
  2011. return 0;
  2012. #endif
  2013. }
  2014. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2015. uint32_t tiling_flags, uint32_t pitch,
  2016. uint32_t offset, uint32_t obj_size)
  2017. {
  2018. int surf_index = reg * 16;
  2019. int flags = 0;
  2020. /* r100/r200 divide by 16 */
  2021. if (rdev->family < CHIP_R300)
  2022. flags = pitch / 16;
  2023. else
  2024. flags = pitch / 8;
  2025. if (rdev->family <= CHIP_RS200) {
  2026. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2027. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2028. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2029. if (tiling_flags & RADEON_TILING_MACRO)
  2030. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2031. } else if (rdev->family <= CHIP_RV280) {
  2032. if (tiling_flags & (RADEON_TILING_MACRO))
  2033. flags |= R200_SURF_TILE_COLOR_MACRO;
  2034. if (tiling_flags & RADEON_TILING_MICRO)
  2035. flags |= R200_SURF_TILE_COLOR_MICRO;
  2036. } else {
  2037. if (tiling_flags & RADEON_TILING_MACRO)
  2038. flags |= R300_SURF_TILE_MACRO;
  2039. if (tiling_flags & RADEON_TILING_MICRO)
  2040. flags |= R300_SURF_TILE_MICRO;
  2041. }
  2042. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2043. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2044. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2045. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2046. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2047. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2048. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2049. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2050. return 0;
  2051. }
  2052. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2053. {
  2054. int surf_index = reg * 16;
  2055. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2056. }
  2057. void r100_bandwidth_update(struct radeon_device *rdev)
  2058. {
  2059. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2060. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2061. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2062. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2063. fixed20_12 memtcas_ff[8] = {
  2064. fixed_init(1),
  2065. fixed_init(2),
  2066. fixed_init(3),
  2067. fixed_init(0),
  2068. fixed_init_half(1),
  2069. fixed_init_half(2),
  2070. fixed_init(0),
  2071. };
  2072. fixed20_12 memtcas_rs480_ff[8] = {
  2073. fixed_init(0),
  2074. fixed_init(1),
  2075. fixed_init(2),
  2076. fixed_init(3),
  2077. fixed_init(0),
  2078. fixed_init_half(1),
  2079. fixed_init_half(2),
  2080. fixed_init_half(3),
  2081. };
  2082. fixed20_12 memtcas2_ff[8] = {
  2083. fixed_init(0),
  2084. fixed_init(1),
  2085. fixed_init(2),
  2086. fixed_init(3),
  2087. fixed_init(4),
  2088. fixed_init(5),
  2089. fixed_init(6),
  2090. fixed_init(7),
  2091. };
  2092. fixed20_12 memtrbs[8] = {
  2093. fixed_init(1),
  2094. fixed_init_half(1),
  2095. fixed_init(2),
  2096. fixed_init_half(2),
  2097. fixed_init(3),
  2098. fixed_init_half(3),
  2099. fixed_init(4),
  2100. fixed_init_half(4)
  2101. };
  2102. fixed20_12 memtrbs_r4xx[8] = {
  2103. fixed_init(4),
  2104. fixed_init(5),
  2105. fixed_init(6),
  2106. fixed_init(7),
  2107. fixed_init(8),
  2108. fixed_init(9),
  2109. fixed_init(10),
  2110. fixed_init(11)
  2111. };
  2112. fixed20_12 min_mem_eff;
  2113. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2114. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2115. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2116. disp_drain_rate2, read_return_rate;
  2117. fixed20_12 time_disp1_drop_priority;
  2118. int c;
  2119. int cur_size = 16; /* in octawords */
  2120. int critical_point = 0, critical_point2;
  2121. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2122. int stop_req, max_stop_req;
  2123. struct drm_display_mode *mode1 = NULL;
  2124. struct drm_display_mode *mode2 = NULL;
  2125. uint32_t pixel_bytes1 = 0;
  2126. uint32_t pixel_bytes2 = 0;
  2127. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2128. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2129. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2130. }
  2131. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2132. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2133. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2134. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2135. }
  2136. }
  2137. min_mem_eff.full = rfixed_const_8(0);
  2138. /* get modes */
  2139. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2140. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2141. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2142. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2143. /* check crtc enables */
  2144. if (mode2)
  2145. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2146. if (mode1)
  2147. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2148. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2149. }
  2150. /*
  2151. * determine is there is enough bw for current mode
  2152. */
  2153. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2154. temp_ff.full = rfixed_const(100);
  2155. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2156. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2157. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2158. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2159. temp_ff.full = rfixed_const(temp);
  2160. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2161. pix_clk.full = 0;
  2162. pix_clk2.full = 0;
  2163. peak_disp_bw.full = 0;
  2164. if (mode1) {
  2165. temp_ff.full = rfixed_const(1000);
  2166. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2167. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2168. temp_ff.full = rfixed_const(pixel_bytes1);
  2169. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2170. }
  2171. if (mode2) {
  2172. temp_ff.full = rfixed_const(1000);
  2173. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2174. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2175. temp_ff.full = rfixed_const(pixel_bytes2);
  2176. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2177. }
  2178. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2179. if (peak_disp_bw.full >= mem_bw.full) {
  2180. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2181. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2182. }
  2183. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2184. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2185. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2186. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2187. mem_trp = ((temp & 0x3)) + 1;
  2188. mem_tras = ((temp & 0x70) >> 4) + 1;
  2189. } else if (rdev->family == CHIP_R300 ||
  2190. rdev->family == CHIP_R350) { /* r300, r350 */
  2191. mem_trcd = (temp & 0x7) + 1;
  2192. mem_trp = ((temp >> 8) & 0x7) + 1;
  2193. mem_tras = ((temp >> 11) & 0xf) + 4;
  2194. } else if (rdev->family == CHIP_RV350 ||
  2195. rdev->family <= CHIP_RV380) {
  2196. /* rv3x0 */
  2197. mem_trcd = (temp & 0x7) + 3;
  2198. mem_trp = ((temp >> 8) & 0x7) + 3;
  2199. mem_tras = ((temp >> 11) & 0xf) + 6;
  2200. } else if (rdev->family == CHIP_R420 ||
  2201. rdev->family == CHIP_R423 ||
  2202. rdev->family == CHIP_RV410) {
  2203. /* r4xx */
  2204. mem_trcd = (temp & 0xf) + 3;
  2205. if (mem_trcd > 15)
  2206. mem_trcd = 15;
  2207. mem_trp = ((temp >> 8) & 0xf) + 3;
  2208. if (mem_trp > 15)
  2209. mem_trp = 15;
  2210. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2211. if (mem_tras > 31)
  2212. mem_tras = 31;
  2213. } else { /* RV200, R200 */
  2214. mem_trcd = (temp & 0x7) + 1;
  2215. mem_trp = ((temp >> 8) & 0x7) + 1;
  2216. mem_tras = ((temp >> 12) & 0xf) + 4;
  2217. }
  2218. /* convert to FF */
  2219. trcd_ff.full = rfixed_const(mem_trcd);
  2220. trp_ff.full = rfixed_const(mem_trp);
  2221. tras_ff.full = rfixed_const(mem_tras);
  2222. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2223. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2224. data = (temp & (7 << 20)) >> 20;
  2225. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2226. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2227. tcas_ff = memtcas_rs480_ff[data];
  2228. else
  2229. tcas_ff = memtcas_ff[data];
  2230. } else
  2231. tcas_ff = memtcas2_ff[data];
  2232. if (rdev->family == CHIP_RS400 ||
  2233. rdev->family == CHIP_RS480) {
  2234. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2235. data = (temp >> 23) & 0x7;
  2236. if (data < 5)
  2237. tcas_ff.full += rfixed_const(data);
  2238. }
  2239. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2240. /* on the R300, Tcas is included in Trbs.
  2241. */
  2242. temp = RREG32(RADEON_MEM_CNTL);
  2243. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2244. if (data == 1) {
  2245. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2246. temp = RREG32(R300_MC_IND_INDEX);
  2247. temp &= ~R300_MC_IND_ADDR_MASK;
  2248. temp |= R300_MC_READ_CNTL_CD_mcind;
  2249. WREG32(R300_MC_IND_INDEX, temp);
  2250. temp = RREG32(R300_MC_IND_DATA);
  2251. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2252. } else {
  2253. temp = RREG32(R300_MC_READ_CNTL_AB);
  2254. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2255. }
  2256. } else {
  2257. temp = RREG32(R300_MC_READ_CNTL_AB);
  2258. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2259. }
  2260. if (rdev->family == CHIP_RV410 ||
  2261. rdev->family == CHIP_R420 ||
  2262. rdev->family == CHIP_R423)
  2263. trbs_ff = memtrbs_r4xx[data];
  2264. else
  2265. trbs_ff = memtrbs[data];
  2266. tcas_ff.full += trbs_ff.full;
  2267. }
  2268. sclk_eff_ff.full = sclk_ff.full;
  2269. if (rdev->flags & RADEON_IS_AGP) {
  2270. fixed20_12 agpmode_ff;
  2271. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2272. temp_ff.full = rfixed_const_666(16);
  2273. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2274. }
  2275. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2276. if (ASIC_IS_R300(rdev)) {
  2277. sclk_delay_ff.full = rfixed_const(250);
  2278. } else {
  2279. if ((rdev->family == CHIP_RV100) ||
  2280. rdev->flags & RADEON_IS_IGP) {
  2281. if (rdev->mc.vram_is_ddr)
  2282. sclk_delay_ff.full = rfixed_const(41);
  2283. else
  2284. sclk_delay_ff.full = rfixed_const(33);
  2285. } else {
  2286. if (rdev->mc.vram_width == 128)
  2287. sclk_delay_ff.full = rfixed_const(57);
  2288. else
  2289. sclk_delay_ff.full = rfixed_const(41);
  2290. }
  2291. }
  2292. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2293. if (rdev->mc.vram_is_ddr) {
  2294. if (rdev->mc.vram_width == 32) {
  2295. k1.full = rfixed_const(40);
  2296. c = 3;
  2297. } else {
  2298. k1.full = rfixed_const(20);
  2299. c = 1;
  2300. }
  2301. } else {
  2302. k1.full = rfixed_const(40);
  2303. c = 3;
  2304. }
  2305. temp_ff.full = rfixed_const(2);
  2306. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2307. temp_ff.full = rfixed_const(c);
  2308. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2309. temp_ff.full = rfixed_const(4);
  2310. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2311. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2312. mc_latency_mclk.full += k1.full;
  2313. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2314. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2315. /*
  2316. HW cursor time assuming worst case of full size colour cursor.
  2317. */
  2318. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2319. temp_ff.full += trcd_ff.full;
  2320. if (temp_ff.full < tras_ff.full)
  2321. temp_ff.full = tras_ff.full;
  2322. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2323. temp_ff.full = rfixed_const(cur_size);
  2324. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2325. /*
  2326. Find the total latency for the display data.
  2327. */
  2328. disp_latency_overhead.full = rfixed_const(8);
  2329. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2330. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2331. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2332. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2333. disp_latency.full = mc_latency_mclk.full;
  2334. else
  2335. disp_latency.full = mc_latency_sclk.full;
  2336. /* setup Max GRPH_STOP_REQ default value */
  2337. if (ASIC_IS_RV100(rdev))
  2338. max_stop_req = 0x5c;
  2339. else
  2340. max_stop_req = 0x7c;
  2341. if (mode1) {
  2342. /* CRTC1
  2343. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2344. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2345. */
  2346. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2347. if (stop_req > max_stop_req)
  2348. stop_req = max_stop_req;
  2349. /*
  2350. Find the drain rate of the display buffer.
  2351. */
  2352. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2353. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2354. /*
  2355. Find the critical point of the display buffer.
  2356. */
  2357. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2358. crit_point_ff.full += rfixed_const_half(0);
  2359. critical_point = rfixed_trunc(crit_point_ff);
  2360. if (rdev->disp_priority == 2) {
  2361. critical_point = 0;
  2362. }
  2363. /*
  2364. The critical point should never be above max_stop_req-4. Setting
  2365. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2366. */
  2367. if (max_stop_req - critical_point < 4)
  2368. critical_point = 0;
  2369. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2370. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2371. critical_point = 0x10;
  2372. }
  2373. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2374. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2375. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2376. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2377. if ((rdev->family == CHIP_R350) &&
  2378. (stop_req > 0x15)) {
  2379. stop_req -= 0x10;
  2380. }
  2381. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2382. temp |= RADEON_GRPH_BUFFER_SIZE;
  2383. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2384. RADEON_GRPH_CRITICAL_AT_SOF |
  2385. RADEON_GRPH_STOP_CNTL);
  2386. /*
  2387. Write the result into the register.
  2388. */
  2389. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2390. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2391. #if 0
  2392. if ((rdev->family == CHIP_RS400) ||
  2393. (rdev->family == CHIP_RS480)) {
  2394. /* attempt to program RS400 disp regs correctly ??? */
  2395. temp = RREG32(RS400_DISP1_REG_CNTL);
  2396. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2397. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2398. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2399. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2400. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2401. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2402. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2403. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2404. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2405. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2406. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2407. }
  2408. #endif
  2409. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2410. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2411. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2412. }
  2413. if (mode2) {
  2414. u32 grph2_cntl;
  2415. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2416. if (stop_req > max_stop_req)
  2417. stop_req = max_stop_req;
  2418. /*
  2419. Find the drain rate of the display buffer.
  2420. */
  2421. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2422. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2423. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2424. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2425. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2426. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2427. if ((rdev->family == CHIP_R350) &&
  2428. (stop_req > 0x15)) {
  2429. stop_req -= 0x10;
  2430. }
  2431. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2432. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2433. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2434. RADEON_GRPH_CRITICAL_AT_SOF |
  2435. RADEON_GRPH_STOP_CNTL);
  2436. if ((rdev->family == CHIP_RS100) ||
  2437. (rdev->family == CHIP_RS200))
  2438. critical_point2 = 0;
  2439. else {
  2440. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2441. temp_ff.full = rfixed_const(temp);
  2442. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2443. if (sclk_ff.full < temp_ff.full)
  2444. temp_ff.full = sclk_ff.full;
  2445. read_return_rate.full = temp_ff.full;
  2446. if (mode1) {
  2447. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2448. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2449. } else {
  2450. time_disp1_drop_priority.full = 0;
  2451. }
  2452. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2453. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2454. crit_point_ff.full += rfixed_const_half(0);
  2455. critical_point2 = rfixed_trunc(crit_point_ff);
  2456. if (rdev->disp_priority == 2) {
  2457. critical_point2 = 0;
  2458. }
  2459. if (max_stop_req - critical_point2 < 4)
  2460. critical_point2 = 0;
  2461. }
  2462. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2463. /* some R300 cards have problem with this set to 0 */
  2464. critical_point2 = 0x10;
  2465. }
  2466. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2467. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2468. if ((rdev->family == CHIP_RS400) ||
  2469. (rdev->family == CHIP_RS480)) {
  2470. #if 0
  2471. /* attempt to program RS400 disp2 regs correctly ??? */
  2472. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2473. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2474. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2475. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2476. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2477. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2478. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2479. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2480. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2481. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2482. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2483. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2484. #endif
  2485. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2486. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2487. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2488. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2489. }
  2490. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2491. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2492. }
  2493. }
  2494. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2495. {
  2496. DRM_ERROR("pitch %d\n", t->pitch);
  2497. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2498. DRM_ERROR("width %d\n", t->width);
  2499. DRM_ERROR("width_11 %d\n", t->width_11);
  2500. DRM_ERROR("height %d\n", t->height);
  2501. DRM_ERROR("height_11 %d\n", t->height_11);
  2502. DRM_ERROR("num levels %d\n", t->num_levels);
  2503. DRM_ERROR("depth %d\n", t->txdepth);
  2504. DRM_ERROR("bpp %d\n", t->cpp);
  2505. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2506. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2507. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2508. }
  2509. static int r100_cs_track_cube(struct radeon_device *rdev,
  2510. struct r100_cs_track *track, unsigned idx)
  2511. {
  2512. unsigned face, w, h;
  2513. struct radeon_bo *cube_robj;
  2514. unsigned long size;
  2515. for (face = 0; face < 5; face++) {
  2516. cube_robj = track->textures[idx].cube_info[face].robj;
  2517. w = track->textures[idx].cube_info[face].width;
  2518. h = track->textures[idx].cube_info[face].height;
  2519. size = w * h;
  2520. size *= track->textures[idx].cpp;
  2521. size += track->textures[idx].cube_info[face].offset;
  2522. if (size > radeon_bo_size(cube_robj)) {
  2523. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2524. size, radeon_bo_size(cube_robj));
  2525. r100_cs_track_texture_print(&track->textures[idx]);
  2526. return -1;
  2527. }
  2528. }
  2529. return 0;
  2530. }
  2531. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2532. struct r100_cs_track *track)
  2533. {
  2534. struct radeon_bo *robj;
  2535. unsigned long size;
  2536. unsigned u, i, w, h;
  2537. int ret;
  2538. for (u = 0; u < track->num_texture; u++) {
  2539. if (!track->textures[u].enabled)
  2540. continue;
  2541. robj = track->textures[u].robj;
  2542. if (robj == NULL) {
  2543. DRM_ERROR("No texture bound to unit %u\n", u);
  2544. return -EINVAL;
  2545. }
  2546. size = 0;
  2547. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2548. if (track->textures[u].use_pitch) {
  2549. if (rdev->family < CHIP_R300)
  2550. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2551. else
  2552. w = track->textures[u].pitch / (1 << i);
  2553. } else {
  2554. w = track->textures[u].width;
  2555. if (rdev->family >= CHIP_RV515)
  2556. w |= track->textures[u].width_11;
  2557. w = w / (1 << i);
  2558. if (track->textures[u].roundup_w)
  2559. w = roundup_pow_of_two(w);
  2560. }
  2561. h = track->textures[u].height;
  2562. if (rdev->family >= CHIP_RV515)
  2563. h |= track->textures[u].height_11;
  2564. h = h / (1 << i);
  2565. if (track->textures[u].roundup_h)
  2566. h = roundup_pow_of_two(h);
  2567. size += w * h;
  2568. }
  2569. size *= track->textures[u].cpp;
  2570. switch (track->textures[u].tex_coord_type) {
  2571. case 0:
  2572. break;
  2573. case 1:
  2574. size *= (1 << track->textures[u].txdepth);
  2575. break;
  2576. case 2:
  2577. if (track->separate_cube) {
  2578. ret = r100_cs_track_cube(rdev, track, u);
  2579. if (ret)
  2580. return ret;
  2581. } else
  2582. size *= 6;
  2583. break;
  2584. default:
  2585. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2586. "%u\n", track->textures[u].tex_coord_type, u);
  2587. return -EINVAL;
  2588. }
  2589. if (size > radeon_bo_size(robj)) {
  2590. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2591. "%lu\n", u, size, radeon_bo_size(robj));
  2592. r100_cs_track_texture_print(&track->textures[u]);
  2593. return -EINVAL;
  2594. }
  2595. }
  2596. return 0;
  2597. }
  2598. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2599. {
  2600. unsigned i;
  2601. unsigned long size;
  2602. unsigned prim_walk;
  2603. unsigned nverts;
  2604. for (i = 0; i < track->num_cb; i++) {
  2605. if (track->cb[i].robj == NULL) {
  2606. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2607. return -EINVAL;
  2608. }
  2609. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2610. size += track->cb[i].offset;
  2611. if (size > radeon_bo_size(track->cb[i].robj)) {
  2612. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2613. "(need %lu have %lu) !\n", i, size,
  2614. radeon_bo_size(track->cb[i].robj));
  2615. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2616. i, track->cb[i].pitch, track->cb[i].cpp,
  2617. track->cb[i].offset, track->maxy);
  2618. return -EINVAL;
  2619. }
  2620. }
  2621. if (track->z_enabled) {
  2622. if (track->zb.robj == NULL) {
  2623. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2624. return -EINVAL;
  2625. }
  2626. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2627. size += track->zb.offset;
  2628. if (size > radeon_bo_size(track->zb.robj)) {
  2629. DRM_ERROR("[drm] Buffer too small for z buffer "
  2630. "(need %lu have %lu) !\n", size,
  2631. radeon_bo_size(track->zb.robj));
  2632. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2633. track->zb.pitch, track->zb.cpp,
  2634. track->zb.offset, track->maxy);
  2635. return -EINVAL;
  2636. }
  2637. }
  2638. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2639. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2640. switch (prim_walk) {
  2641. case 1:
  2642. for (i = 0; i < track->num_arrays; i++) {
  2643. size = track->arrays[i].esize * track->max_indx * 4;
  2644. if (track->arrays[i].robj == NULL) {
  2645. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2646. "bound\n", prim_walk, i);
  2647. return -EINVAL;
  2648. }
  2649. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2650. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2651. "need %lu dwords have %lu dwords\n",
  2652. prim_walk, i, size >> 2,
  2653. radeon_bo_size(track->arrays[i].robj)
  2654. >> 2);
  2655. DRM_ERROR("Max indices %u\n", track->max_indx);
  2656. return -EINVAL;
  2657. }
  2658. }
  2659. break;
  2660. case 2:
  2661. for (i = 0; i < track->num_arrays; i++) {
  2662. size = track->arrays[i].esize * (nverts - 1) * 4;
  2663. if (track->arrays[i].robj == NULL) {
  2664. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2665. "bound\n", prim_walk, i);
  2666. return -EINVAL;
  2667. }
  2668. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2669. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2670. "need %lu dwords have %lu dwords\n",
  2671. prim_walk, i, size >> 2,
  2672. radeon_bo_size(track->arrays[i].robj)
  2673. >> 2);
  2674. return -EINVAL;
  2675. }
  2676. }
  2677. break;
  2678. case 3:
  2679. size = track->vtx_size * nverts;
  2680. if (size != track->immd_dwords) {
  2681. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2682. track->immd_dwords, size);
  2683. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2684. nverts, track->vtx_size);
  2685. return -EINVAL;
  2686. }
  2687. break;
  2688. default:
  2689. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2690. prim_walk);
  2691. return -EINVAL;
  2692. }
  2693. return r100_cs_track_texture_check(rdev, track);
  2694. }
  2695. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2696. {
  2697. unsigned i, face;
  2698. if (rdev->family < CHIP_R300) {
  2699. track->num_cb = 1;
  2700. if (rdev->family <= CHIP_RS200)
  2701. track->num_texture = 3;
  2702. else
  2703. track->num_texture = 6;
  2704. track->maxy = 2048;
  2705. track->separate_cube = 1;
  2706. } else {
  2707. track->num_cb = 4;
  2708. track->num_texture = 16;
  2709. track->maxy = 4096;
  2710. track->separate_cube = 0;
  2711. }
  2712. for (i = 0; i < track->num_cb; i++) {
  2713. track->cb[i].robj = NULL;
  2714. track->cb[i].pitch = 8192;
  2715. track->cb[i].cpp = 16;
  2716. track->cb[i].offset = 0;
  2717. }
  2718. track->z_enabled = true;
  2719. track->zb.robj = NULL;
  2720. track->zb.pitch = 8192;
  2721. track->zb.cpp = 4;
  2722. track->zb.offset = 0;
  2723. track->vtx_size = 0x7F;
  2724. track->immd_dwords = 0xFFFFFFFFUL;
  2725. track->num_arrays = 11;
  2726. track->max_indx = 0x00FFFFFFUL;
  2727. for (i = 0; i < track->num_arrays; i++) {
  2728. track->arrays[i].robj = NULL;
  2729. track->arrays[i].esize = 0x7F;
  2730. }
  2731. for (i = 0; i < track->num_texture; i++) {
  2732. track->textures[i].pitch = 16536;
  2733. track->textures[i].width = 16536;
  2734. track->textures[i].height = 16536;
  2735. track->textures[i].width_11 = 1 << 11;
  2736. track->textures[i].height_11 = 1 << 11;
  2737. track->textures[i].num_levels = 12;
  2738. if (rdev->family <= CHIP_RS200) {
  2739. track->textures[i].tex_coord_type = 0;
  2740. track->textures[i].txdepth = 0;
  2741. } else {
  2742. track->textures[i].txdepth = 16;
  2743. track->textures[i].tex_coord_type = 1;
  2744. }
  2745. track->textures[i].cpp = 64;
  2746. track->textures[i].robj = NULL;
  2747. /* CS IB emission code makes sure texture unit are disabled */
  2748. track->textures[i].enabled = false;
  2749. track->textures[i].roundup_w = true;
  2750. track->textures[i].roundup_h = true;
  2751. if (track->separate_cube)
  2752. for (face = 0; face < 5; face++) {
  2753. track->textures[i].cube_info[face].robj = NULL;
  2754. track->textures[i].cube_info[face].width = 16536;
  2755. track->textures[i].cube_info[face].height = 16536;
  2756. track->textures[i].cube_info[face].offset = 0;
  2757. }
  2758. }
  2759. }
  2760. int r100_ring_test(struct radeon_device *rdev)
  2761. {
  2762. uint32_t scratch;
  2763. uint32_t tmp = 0;
  2764. unsigned i;
  2765. int r;
  2766. r = radeon_scratch_get(rdev, &scratch);
  2767. if (r) {
  2768. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2769. return r;
  2770. }
  2771. WREG32(scratch, 0xCAFEDEAD);
  2772. r = radeon_ring_lock(rdev, 2);
  2773. if (r) {
  2774. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2775. radeon_scratch_free(rdev, scratch);
  2776. return r;
  2777. }
  2778. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2779. radeon_ring_write(rdev, 0xDEADBEEF);
  2780. radeon_ring_unlock_commit(rdev);
  2781. for (i = 0; i < rdev->usec_timeout; i++) {
  2782. tmp = RREG32(scratch);
  2783. if (tmp == 0xDEADBEEF) {
  2784. break;
  2785. }
  2786. DRM_UDELAY(1);
  2787. }
  2788. if (i < rdev->usec_timeout) {
  2789. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2790. } else {
  2791. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2792. scratch, tmp);
  2793. r = -EINVAL;
  2794. }
  2795. radeon_scratch_free(rdev, scratch);
  2796. return r;
  2797. }
  2798. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2799. {
  2800. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2801. radeon_ring_write(rdev, ib->gpu_addr);
  2802. radeon_ring_write(rdev, ib->length_dw);
  2803. }
  2804. int r100_ib_test(struct radeon_device *rdev)
  2805. {
  2806. struct radeon_ib *ib;
  2807. uint32_t scratch;
  2808. uint32_t tmp = 0;
  2809. unsigned i;
  2810. int r;
  2811. r = radeon_scratch_get(rdev, &scratch);
  2812. if (r) {
  2813. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2814. return r;
  2815. }
  2816. WREG32(scratch, 0xCAFEDEAD);
  2817. r = radeon_ib_get(rdev, &ib);
  2818. if (r) {
  2819. return r;
  2820. }
  2821. ib->ptr[0] = PACKET0(scratch, 0);
  2822. ib->ptr[1] = 0xDEADBEEF;
  2823. ib->ptr[2] = PACKET2(0);
  2824. ib->ptr[3] = PACKET2(0);
  2825. ib->ptr[4] = PACKET2(0);
  2826. ib->ptr[5] = PACKET2(0);
  2827. ib->ptr[6] = PACKET2(0);
  2828. ib->ptr[7] = PACKET2(0);
  2829. ib->length_dw = 8;
  2830. r = radeon_ib_schedule(rdev, ib);
  2831. if (r) {
  2832. radeon_scratch_free(rdev, scratch);
  2833. radeon_ib_free(rdev, &ib);
  2834. return r;
  2835. }
  2836. r = radeon_fence_wait(ib->fence, false);
  2837. if (r) {
  2838. return r;
  2839. }
  2840. for (i = 0; i < rdev->usec_timeout; i++) {
  2841. tmp = RREG32(scratch);
  2842. if (tmp == 0xDEADBEEF) {
  2843. break;
  2844. }
  2845. DRM_UDELAY(1);
  2846. }
  2847. if (i < rdev->usec_timeout) {
  2848. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2849. } else {
  2850. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2851. scratch, tmp);
  2852. r = -EINVAL;
  2853. }
  2854. radeon_scratch_free(rdev, scratch);
  2855. radeon_ib_free(rdev, &ib);
  2856. return r;
  2857. }
  2858. void r100_ib_fini(struct radeon_device *rdev)
  2859. {
  2860. radeon_ib_pool_fini(rdev);
  2861. }
  2862. int r100_ib_init(struct radeon_device *rdev)
  2863. {
  2864. int r;
  2865. r = radeon_ib_pool_init(rdev);
  2866. if (r) {
  2867. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2868. r100_ib_fini(rdev);
  2869. return r;
  2870. }
  2871. r = r100_ib_test(rdev);
  2872. if (r) {
  2873. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2874. r100_ib_fini(rdev);
  2875. return r;
  2876. }
  2877. return 0;
  2878. }
  2879. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2880. {
  2881. /* Shutdown CP we shouldn't need to do that but better be safe than
  2882. * sorry
  2883. */
  2884. rdev->cp.ready = false;
  2885. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2886. /* Save few CRTC registers */
  2887. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  2888. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2889. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2890. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2891. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2892. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2893. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2894. }
  2895. /* Disable VGA aperture access */
  2896. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  2897. /* Disable cursor, overlay, crtc */
  2898. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2899. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2900. S_000054_CRTC_DISPLAY_DIS(1));
  2901. WREG32(R_000050_CRTC_GEN_CNTL,
  2902. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2903. S_000050_CRTC_DISP_REQ_EN_B(1));
  2904. WREG32(R_000420_OV0_SCALE_CNTL,
  2905. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2906. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2907. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2908. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2909. S_000360_CUR2_LOCK(1));
  2910. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2911. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2912. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2913. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2914. WREG32(R_000360_CUR2_OFFSET,
  2915. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2916. }
  2917. }
  2918. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2919. {
  2920. /* Update base address for crtc */
  2921. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2922. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2923. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2924. rdev->mc.vram_location);
  2925. }
  2926. /* Restore CRTC registers */
  2927. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  2928. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2929. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2930. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2931. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2932. }
  2933. }
  2934. void r100_vga_render_disable(struct radeon_device *rdev)
  2935. {
  2936. u32 tmp;
  2937. tmp = RREG8(R_0003C2_GENMO_WT);
  2938. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  2939. }
  2940. static void r100_debugfs(struct radeon_device *rdev)
  2941. {
  2942. int r;
  2943. r = r100_debugfs_mc_info_init(rdev);
  2944. if (r)
  2945. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  2946. }
  2947. static void r100_mc_program(struct radeon_device *rdev)
  2948. {
  2949. struct r100_mc_save save;
  2950. /* Stops all mc clients */
  2951. r100_mc_stop(rdev, &save);
  2952. if (rdev->flags & RADEON_IS_AGP) {
  2953. WREG32(R_00014C_MC_AGP_LOCATION,
  2954. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  2955. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  2956. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  2957. if (rdev->family > CHIP_RV200)
  2958. WREG32(R_00015C_AGP_BASE_2,
  2959. upper_32_bits(rdev->mc.agp_base) & 0xff);
  2960. } else {
  2961. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  2962. WREG32(R_000170_AGP_BASE, 0);
  2963. if (rdev->family > CHIP_RV200)
  2964. WREG32(R_00015C_AGP_BASE_2, 0);
  2965. }
  2966. /* Wait for mc idle */
  2967. if (r100_mc_wait_for_idle(rdev))
  2968. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  2969. /* Program MC, should be a 32bits limited address space */
  2970. WREG32(R_000148_MC_FB_LOCATION,
  2971. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  2972. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  2973. r100_mc_resume(rdev, &save);
  2974. }
  2975. void r100_clock_startup(struct radeon_device *rdev)
  2976. {
  2977. u32 tmp;
  2978. if (radeon_dynclks != -1 && radeon_dynclks)
  2979. radeon_legacy_set_clock_gating(rdev, 1);
  2980. /* We need to force on some of the block */
  2981. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  2982. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  2983. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  2984. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  2985. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  2986. }
  2987. static int r100_startup(struct radeon_device *rdev)
  2988. {
  2989. int r;
  2990. /* set common regs */
  2991. r100_set_common_regs(rdev);
  2992. /* program mc */
  2993. r100_mc_program(rdev);
  2994. /* Resume clock */
  2995. r100_clock_startup(rdev);
  2996. /* Initialize GPU configuration (# pipes, ...) */
  2997. r100_gpu_init(rdev);
  2998. /* Initialize GART (initialize after TTM so we can allocate
  2999. * memory through TTM but finalize after TTM) */
  3000. r100_enable_bm(rdev);
  3001. if (rdev->flags & RADEON_IS_PCI) {
  3002. r = r100_pci_gart_enable(rdev);
  3003. if (r)
  3004. return r;
  3005. }
  3006. /* Enable IRQ */
  3007. r100_irq_set(rdev);
  3008. /* 1M ring buffer */
  3009. r = r100_cp_init(rdev, 1024 * 1024);
  3010. if (r) {
  3011. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3012. return r;
  3013. }
  3014. r = r100_wb_init(rdev);
  3015. if (r)
  3016. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3017. r = r100_ib_init(rdev);
  3018. if (r) {
  3019. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3020. return r;
  3021. }
  3022. return 0;
  3023. }
  3024. int r100_resume(struct radeon_device *rdev)
  3025. {
  3026. /* Make sur GART are not working */
  3027. if (rdev->flags & RADEON_IS_PCI)
  3028. r100_pci_gart_disable(rdev);
  3029. /* Resume clock before doing reset */
  3030. r100_clock_startup(rdev);
  3031. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3032. if (radeon_gpu_reset(rdev)) {
  3033. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3034. RREG32(R_000E40_RBBM_STATUS),
  3035. RREG32(R_0007C0_CP_STAT));
  3036. }
  3037. /* post */
  3038. radeon_combios_asic_init(rdev->ddev);
  3039. /* Resume clock after posting */
  3040. r100_clock_startup(rdev);
  3041. return r100_startup(rdev);
  3042. }
  3043. int r100_suspend(struct radeon_device *rdev)
  3044. {
  3045. r100_cp_disable(rdev);
  3046. r100_wb_disable(rdev);
  3047. r100_irq_disable(rdev);
  3048. if (rdev->flags & RADEON_IS_PCI)
  3049. r100_pci_gart_disable(rdev);
  3050. return 0;
  3051. }
  3052. void r100_fini(struct radeon_device *rdev)
  3053. {
  3054. r100_suspend(rdev);
  3055. r100_cp_fini(rdev);
  3056. r100_wb_fini(rdev);
  3057. r100_ib_fini(rdev);
  3058. radeon_gem_fini(rdev);
  3059. if (rdev->flags & RADEON_IS_PCI)
  3060. r100_pci_gart_fini(rdev);
  3061. radeon_irq_kms_fini(rdev);
  3062. radeon_fence_driver_fini(rdev);
  3063. radeon_bo_fini(rdev);
  3064. radeon_atombios_fini(rdev);
  3065. kfree(rdev->bios);
  3066. rdev->bios = NULL;
  3067. }
  3068. int r100_mc_init(struct radeon_device *rdev)
  3069. {
  3070. int r;
  3071. u32 tmp;
  3072. /* Setup GPU memory space */
  3073. rdev->mc.vram_location = 0xFFFFFFFFUL;
  3074. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  3075. if (rdev->flags & RADEON_IS_IGP) {
  3076. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  3077. rdev->mc.vram_location = tmp << 16;
  3078. }
  3079. if (rdev->flags & RADEON_IS_AGP) {
  3080. r = radeon_agp_init(rdev);
  3081. if (r) {
  3082. printk(KERN_WARNING "[drm] Disabling AGP\n");
  3083. rdev->flags &= ~RADEON_IS_AGP;
  3084. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  3085. } else {
  3086. rdev->mc.gtt_location = rdev->mc.agp_base;
  3087. }
  3088. }
  3089. r = radeon_mc_setup(rdev);
  3090. if (r)
  3091. return r;
  3092. return 0;
  3093. }
  3094. int r100_init(struct radeon_device *rdev)
  3095. {
  3096. int r;
  3097. /* Register debugfs file specific to this group of asics */
  3098. r100_debugfs(rdev);
  3099. /* Disable VGA */
  3100. r100_vga_render_disable(rdev);
  3101. /* Initialize scratch registers */
  3102. radeon_scratch_init(rdev);
  3103. /* Initialize surface registers */
  3104. radeon_surface_init(rdev);
  3105. /* TODO: disable VGA need to use VGA request */
  3106. /* BIOS*/
  3107. if (!radeon_get_bios(rdev)) {
  3108. if (ASIC_IS_AVIVO(rdev))
  3109. return -EINVAL;
  3110. }
  3111. if (rdev->is_atom_bios) {
  3112. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3113. return -EINVAL;
  3114. } else {
  3115. r = radeon_combios_init(rdev);
  3116. if (r)
  3117. return r;
  3118. }
  3119. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3120. if (radeon_gpu_reset(rdev)) {
  3121. dev_warn(rdev->dev,
  3122. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3123. RREG32(R_000E40_RBBM_STATUS),
  3124. RREG32(R_0007C0_CP_STAT));
  3125. }
  3126. /* check if cards are posted or not */
  3127. if (radeon_boot_test_post_card(rdev) == false)
  3128. return -EINVAL;
  3129. /* Set asic errata */
  3130. r100_errata(rdev);
  3131. /* Initialize clocks */
  3132. radeon_get_clock_info(rdev->ddev);
  3133. /* Get vram informations */
  3134. r100_vram_info(rdev);
  3135. /* Initialize memory controller (also test AGP) */
  3136. r = r100_mc_init(rdev);
  3137. if (r)
  3138. return r;
  3139. /* Fence driver */
  3140. r = radeon_fence_driver_init(rdev);
  3141. if (r)
  3142. return r;
  3143. r = radeon_irq_kms_init(rdev);
  3144. if (r)
  3145. return r;
  3146. /* Memory manager */
  3147. r = radeon_bo_init(rdev);
  3148. if (r)
  3149. return r;
  3150. if (rdev->flags & RADEON_IS_PCI) {
  3151. r = r100_pci_gart_init(rdev);
  3152. if (r)
  3153. return r;
  3154. }
  3155. r100_set_safe_registers(rdev);
  3156. rdev->accel_working = true;
  3157. r = r100_startup(rdev);
  3158. if (r) {
  3159. /* Somethings want wront with the accel init stop accel */
  3160. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3161. r100_suspend(rdev);
  3162. r100_cp_fini(rdev);
  3163. r100_wb_fini(rdev);
  3164. r100_ib_fini(rdev);
  3165. if (rdev->flags & RADEON_IS_PCI)
  3166. r100_pci_gart_fini(rdev);
  3167. radeon_irq_kms_fini(rdev);
  3168. rdev->accel_working = false;
  3169. }
  3170. return 0;
  3171. }