timer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <asm/mach/time.h>
  45. #include <asm/smp_twd.h>
  46. #include <asm/sched_clock.h>
  47. #include "omap_hwmod.h"
  48. #include "omap_device.h"
  49. #include <plat/counter-32k.h>
  50. #include <plat/dmtimer.h>
  51. #include "omap-pm.h"
  52. #include "soc.h"
  53. #include "common.h"
  54. #include "powerdomain.h"
  55. /* Parent clocks, eventually these will come from the clock framework */
  56. #define OMAP2_MPU_SOURCE "sys_ck"
  57. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  58. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  59. #define OMAP2_32K_SOURCE "func_32k_ck"
  60. #define OMAP3_32K_SOURCE "omap_32k_fck"
  61. #define OMAP4_32K_SOURCE "sys_32k_ck"
  62. #define REALTIME_COUNTER_BASE 0x48243200
  63. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  64. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  65. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  66. /* Clockevent code */
  67. static struct omap_dm_timer clkev;
  68. static struct clock_event_device clockevent_gpt;
  69. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  70. {
  71. struct clock_event_device *evt = &clockevent_gpt;
  72. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  73. evt->event_handler(evt);
  74. return IRQ_HANDLED;
  75. }
  76. static struct irqaction omap2_gp_timer_irq = {
  77. .name = "gp_timer",
  78. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  79. .handler = omap2_gp_timer_interrupt,
  80. };
  81. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  82. struct clock_event_device *evt)
  83. {
  84. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  85. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  86. return 0;
  87. }
  88. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  89. struct clock_event_device *evt)
  90. {
  91. u32 period;
  92. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  93. switch (mode) {
  94. case CLOCK_EVT_MODE_PERIODIC:
  95. period = clkev.rate / HZ;
  96. period -= 1;
  97. /* Looks like we need to first set the load value separately */
  98. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  99. 0xffffffff - period, OMAP_TIMER_POSTED);
  100. __omap_dm_timer_load_start(&clkev,
  101. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  102. 0xffffffff - period, OMAP_TIMER_POSTED);
  103. break;
  104. case CLOCK_EVT_MODE_ONESHOT:
  105. break;
  106. case CLOCK_EVT_MODE_UNUSED:
  107. case CLOCK_EVT_MODE_SHUTDOWN:
  108. case CLOCK_EVT_MODE_RESUME:
  109. break;
  110. }
  111. }
  112. static struct clock_event_device clockevent_gpt = {
  113. .name = "gp_timer",
  114. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  115. .rating = 300,
  116. .set_next_event = omap2_gp_timer_set_next_event,
  117. .set_mode = omap2_gp_timer_set_mode,
  118. };
  119. static struct property device_disabled = {
  120. .name = "status",
  121. .length = sizeof("disabled"),
  122. .value = "disabled",
  123. };
  124. static struct of_device_id omap_timer_match[] __initdata = {
  125. { .compatible = "ti,omap2-timer", },
  126. { }
  127. };
  128. /**
  129. * omap_get_timer_dt - get a timer using device-tree
  130. * @match - device-tree match structure for matching a device type
  131. * @property - optional timer property to match
  132. *
  133. * Helper function to get a timer during early boot using device-tree for use
  134. * as kernel system timer. Optionally, the property argument can be used to
  135. * select a timer with a specific property. Once a timer is found then mark
  136. * the timer node in device-tree as disabled, to prevent the kernel from
  137. * registering this timer as a platform device and so no one else can use it.
  138. */
  139. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  140. const char *property)
  141. {
  142. struct device_node *np;
  143. for_each_matching_node(np, match) {
  144. if (!of_device_is_available(np))
  145. continue;
  146. if (property && !of_get_property(np, property, NULL))
  147. continue;
  148. of_add_property(np, &device_disabled);
  149. return np;
  150. }
  151. return NULL;
  152. }
  153. /**
  154. * omap_dmtimer_init - initialisation function when device tree is used
  155. *
  156. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  157. * be used by the kernel as they are reserved. Therefore, to prevent the
  158. * kernel registering these devices remove them dynamically from the device
  159. * tree on boot.
  160. */
  161. static void __init omap_dmtimer_init(void)
  162. {
  163. struct device_node *np;
  164. if (!cpu_is_omap34xx())
  165. return;
  166. /* If we are a secure device, remove any secure timer nodes */
  167. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  168. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  169. if (np)
  170. of_node_put(np);
  171. }
  172. }
  173. /**
  174. * omap_dm_timer_get_errata - get errata flags for a timer
  175. *
  176. * Get the timer errata flags that are specific to the OMAP device being used.
  177. */
  178. static u32 __init omap_dm_timer_get_errata(void)
  179. {
  180. if (cpu_is_omap24xx())
  181. return 0;
  182. return OMAP_TIMER_ERRATA_I103_I767;
  183. }
  184. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  185. int gptimer_id,
  186. const char *fck_source,
  187. const char *property,
  188. int posted)
  189. {
  190. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  191. const char *oh_name;
  192. struct device_node *np;
  193. struct omap_hwmod *oh;
  194. struct resource irq, mem;
  195. int r = 0;
  196. if (of_have_populated_dt()) {
  197. np = omap_get_timer_dt(omap_timer_match, property);
  198. if (!np)
  199. return -ENODEV;
  200. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  201. if (!oh_name)
  202. return -ENODEV;
  203. timer->irq = irq_of_parse_and_map(np, 0);
  204. if (!timer->irq)
  205. return -ENXIO;
  206. timer->io_base = of_iomap(np, 0);
  207. of_node_put(np);
  208. } else {
  209. if (omap_dm_timer_reserve_systimer(gptimer_id))
  210. return -ENODEV;
  211. sprintf(name, "timer%d", gptimer_id);
  212. oh_name = name;
  213. }
  214. oh = omap_hwmod_lookup(oh_name);
  215. if (!oh)
  216. return -ENODEV;
  217. if (!of_have_populated_dt()) {
  218. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  219. &irq);
  220. if (r)
  221. return -ENXIO;
  222. timer->irq = irq.start;
  223. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  224. &mem);
  225. if (r)
  226. return -ENXIO;
  227. /* Static mapping, never released */
  228. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  229. }
  230. if (!timer->io_base)
  231. return -ENXIO;
  232. /* After the dmtimer is using hwmod these clocks won't be needed */
  233. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  234. if (IS_ERR(timer->fclk))
  235. return -ENODEV;
  236. /* FIXME: Need to remove hard-coded test on timer ID */
  237. if (gptimer_id != 12) {
  238. struct clk *src;
  239. src = clk_get(NULL, fck_source);
  240. if (IS_ERR(src)) {
  241. r = -EINVAL;
  242. } else {
  243. r = clk_set_parent(timer->fclk, src);
  244. if (IS_ERR_VALUE(r))
  245. pr_warn("%s: %s cannot set source\n",
  246. __func__, oh->name);
  247. clk_put(src);
  248. }
  249. }
  250. omap_hwmod_setup_one(oh_name);
  251. omap_hwmod_enable(oh);
  252. __omap_dm_timer_init_regs(timer);
  253. if (posted)
  254. __omap_dm_timer_enable_posted(timer);
  255. /* Check that the intended posted configuration matches the actual */
  256. if (posted != timer->posted)
  257. return -EINVAL;
  258. timer->rate = clk_get_rate(timer->fclk);
  259. timer->reserved = 1;
  260. return r;
  261. }
  262. static void __init omap2_gp_clockevent_init(int gptimer_id,
  263. const char *fck_source,
  264. const char *property)
  265. {
  266. int res;
  267. clkev.errata = omap_dm_timer_get_errata();
  268. /*
  269. * For clock-event timers we never read the timer counter and
  270. * so we are not impacted by errata i103 and i767. Therefore,
  271. * we can safely ignore this errata for clock-event timers.
  272. */
  273. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  274. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
  275. OMAP_TIMER_POSTED);
  276. BUG_ON(res);
  277. omap2_gp_timer_irq.dev_id = &clkev;
  278. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  279. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  280. clockevent_gpt.cpumask = cpu_possible_mask;
  281. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  282. clockevents_config_and_register(&clockevent_gpt, clkev.rate,
  283. 3, /* Timer internal resynch latency */
  284. 0xffffffff);
  285. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  286. gptimer_id, clkev.rate);
  287. }
  288. /* Clocksource code */
  289. static struct omap_dm_timer clksrc;
  290. static bool use_gptimer_clksrc;
  291. /*
  292. * clocksource
  293. */
  294. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  295. {
  296. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  297. OMAP_TIMER_NONPOSTED);
  298. }
  299. static struct clocksource clocksource_gpt = {
  300. .name = "gp_timer",
  301. .rating = 300,
  302. .read = clocksource_read_cycles,
  303. .mask = CLOCKSOURCE_MASK(32),
  304. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  305. };
  306. static u32 notrace dmtimer_read_sched_clock(void)
  307. {
  308. if (clksrc.reserved)
  309. return __omap_dm_timer_read_counter(&clksrc,
  310. OMAP_TIMER_NONPOSTED);
  311. return 0;
  312. }
  313. static struct of_device_id omap_counter_match[] __initdata = {
  314. { .compatible = "ti,omap-counter32k", },
  315. { }
  316. };
  317. /* Setup free-running counter for clocksource */
  318. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  319. {
  320. int ret;
  321. struct device_node *np = NULL;
  322. struct omap_hwmod *oh;
  323. void __iomem *vbase;
  324. const char *oh_name = "counter_32k";
  325. /*
  326. * If device-tree is present, then search the DT blob
  327. * to see if the 32kHz counter is supported.
  328. */
  329. if (of_have_populated_dt()) {
  330. np = omap_get_timer_dt(omap_counter_match, NULL);
  331. if (!np)
  332. return -ENODEV;
  333. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  334. if (!oh_name)
  335. return -ENODEV;
  336. }
  337. /*
  338. * First check hwmod data is available for sync32k counter
  339. */
  340. oh = omap_hwmod_lookup(oh_name);
  341. if (!oh || oh->slaves_cnt == 0)
  342. return -ENODEV;
  343. omap_hwmod_setup_one(oh_name);
  344. if (np) {
  345. vbase = of_iomap(np, 0);
  346. of_node_put(np);
  347. } else {
  348. vbase = omap_hwmod_get_mpu_rt_va(oh);
  349. }
  350. if (!vbase) {
  351. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  352. return -ENXIO;
  353. }
  354. ret = omap_hwmod_enable(oh);
  355. if (ret) {
  356. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  357. __func__, ret);
  358. return ret;
  359. }
  360. ret = omap_init_clocksource_32k(vbase);
  361. if (ret) {
  362. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  363. __func__, ret);
  364. omap_hwmod_idle(oh);
  365. }
  366. return ret;
  367. }
  368. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  369. const char *fck_source)
  370. {
  371. int res;
  372. clksrc.errata = omap_dm_timer_get_errata();
  373. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
  374. OMAP_TIMER_NONPOSTED);
  375. BUG_ON(res);
  376. __omap_dm_timer_load_start(&clksrc,
  377. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  378. OMAP_TIMER_NONPOSTED);
  379. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  380. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  381. pr_err("Could not register clocksource %s\n",
  382. clocksource_gpt.name);
  383. else
  384. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  385. gptimer_id, clksrc.rate);
  386. }
  387. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  388. /*
  389. * The realtime counter also called master counter, is a free-running
  390. * counter, which is related to real time. It produces the count used
  391. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  392. * at a rate of 6.144 MHz. Because the device operates on different clocks
  393. * in different power modes, the master counter shifts operation between
  394. * clocks, adjusting the increment per clock in hardware accordingly to
  395. * maintain a constant count rate.
  396. */
  397. static void __init realtime_counter_init(void)
  398. {
  399. void __iomem *base;
  400. static struct clk *sys_clk;
  401. unsigned long rate;
  402. unsigned int reg, num, den;
  403. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  404. if (!base) {
  405. pr_err("%s: ioremap failed\n", __func__);
  406. return;
  407. }
  408. sys_clk = clk_get(NULL, "sys_clkin_ck");
  409. if (IS_ERR(sys_clk)) {
  410. pr_err("%s: failed to get system clock handle\n", __func__);
  411. iounmap(base);
  412. return;
  413. }
  414. rate = clk_get_rate(sys_clk);
  415. /* Numerator/denumerator values refer TRM Realtime Counter section */
  416. switch (rate) {
  417. case 1200000:
  418. num = 64;
  419. den = 125;
  420. break;
  421. case 1300000:
  422. num = 768;
  423. den = 1625;
  424. break;
  425. case 19200000:
  426. num = 8;
  427. den = 25;
  428. break;
  429. case 2600000:
  430. num = 384;
  431. den = 1625;
  432. break;
  433. case 2700000:
  434. num = 256;
  435. den = 1125;
  436. break;
  437. case 38400000:
  438. default:
  439. /* Program it for 38.4 MHz */
  440. num = 4;
  441. den = 25;
  442. break;
  443. }
  444. /* Program numerator and denumerator registers */
  445. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  446. NUMERATOR_DENUMERATOR_MASK;
  447. reg |= num;
  448. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  449. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  450. NUMERATOR_DENUMERATOR_MASK;
  451. reg |= den;
  452. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  453. iounmap(base);
  454. }
  455. #else
  456. static inline void __init realtime_counter_init(void)
  457. {}
  458. #endif
  459. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  460. clksrc_nr, clksrc_src) \
  461. void __init omap##name##_gptimer_timer_init(void) \
  462. { \
  463. omap_dmtimer_init(); \
  464. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  465. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src); \
  466. }
  467. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  468. clksrc_nr, clksrc_src) \
  469. void __init omap##name##_sync32k_timer_init(void) \
  470. { \
  471. omap_dmtimer_init(); \
  472. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  473. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  474. if (use_gptimer_clksrc) \
  475. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);\
  476. else \
  477. omap2_sync32k_clocksource_init(); \
  478. }
  479. #ifdef CONFIG_ARCH_OMAP2
  480. OMAP_SYS_32K_TIMER_INIT(2, 1, OMAP2_32K_SOURCE, "ti,timer-alwon",
  481. 2, OMAP2_MPU_SOURCE);
  482. #endif /* CONFIG_ARCH_OMAP2 */
  483. #ifdef CONFIG_ARCH_OMAP3
  484. OMAP_SYS_32K_TIMER_INIT(3, 1, OMAP3_32K_SOURCE, "ti,timer-alwon",
  485. 2, OMAP3_MPU_SOURCE);
  486. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, OMAP3_32K_SOURCE, "ti,timer-secure",
  487. 2, OMAP3_MPU_SOURCE);
  488. OMAP_SYS_GP_TIMER_INIT(3_gp, 1, OMAP3_MPU_SOURCE, "ti,timer-alwon",
  489. 2, OMAP3_MPU_SOURCE);
  490. #endif /* CONFIG_ARCH_OMAP3 */
  491. #ifdef CONFIG_SOC_AM33XX
  492. OMAP_SYS_GP_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
  493. 2, OMAP4_MPU_SOURCE);
  494. #endif /* CONFIG_SOC_AM33XX */
  495. #ifdef CONFIG_ARCH_OMAP4
  496. OMAP_SYS_32K_TIMER_INIT(4, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
  497. 2, OMAP4_MPU_SOURCE);
  498. #ifdef CONFIG_LOCAL_TIMERS
  499. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
  500. void __init omap4_local_timer_init(void)
  501. {
  502. omap4_sync32k_timer_init();
  503. /* Local timers are not supprted on OMAP4430 ES1.0 */
  504. if (omap_rev() != OMAP4430_REV_ES1_0) {
  505. int err;
  506. if (of_have_populated_dt()) {
  507. clocksource_of_init();
  508. return;
  509. }
  510. err = twd_local_timer_register(&twd_local_timer);
  511. if (err)
  512. pr_err("twd_local_timer_register failed %d\n", err);
  513. }
  514. }
  515. #else /* CONFIG_LOCAL_TIMERS */
  516. void __init omap4_local_timer_init(void)
  517. {
  518. omap4_sync32k_timer_init();
  519. }
  520. #endif /* CONFIG_LOCAL_TIMERS */
  521. #endif /* CONFIG_ARCH_OMAP4 */
  522. #ifdef CONFIG_SOC_OMAP5
  523. OMAP_SYS_32K_TIMER_INIT(5, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
  524. 2, OMAP4_MPU_SOURCE);
  525. void __init omap5_realtime_timer_init(void)
  526. {
  527. int err;
  528. omap5_sync32k_timer_init();
  529. realtime_counter_init();
  530. clocksource_of_init();
  531. }
  532. #endif /* CONFIG_SOC_OMAP5 */
  533. /**
  534. * omap_timer_init - build and register timer device with an
  535. * associated timer hwmod
  536. * @oh: timer hwmod pointer to be used to build timer device
  537. * @user: parameter that can be passed from calling hwmod API
  538. *
  539. * Called by omap_hwmod_for_each_by_class to register each of the timer
  540. * devices present in the system. The number of timer devices is known
  541. * by parsing through the hwmod database for a given class name. At the
  542. * end of function call memory is allocated for timer device and it is
  543. * registered to the framework ready to be proved by the driver.
  544. */
  545. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  546. {
  547. int id;
  548. int ret = 0;
  549. char *name = "omap_timer";
  550. struct dmtimer_platform_data *pdata;
  551. struct platform_device *pdev;
  552. struct omap_timer_capability_dev_attr *timer_dev_attr;
  553. pr_debug("%s: %s\n", __func__, oh->name);
  554. /* on secure device, do not register secure timer */
  555. timer_dev_attr = oh->dev_attr;
  556. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  557. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  558. return ret;
  559. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  560. if (!pdata) {
  561. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  562. return -ENOMEM;
  563. }
  564. /*
  565. * Extract the IDs from name field in hwmod database
  566. * and use the same for constructing ids' for the
  567. * timer devices. In a way, we are avoiding usage of
  568. * static variable witin the function to do the same.
  569. * CAUTION: We have to be careful and make sure the
  570. * name in hwmod database does not change in which case
  571. * we might either make corresponding change here or
  572. * switch back static variable mechanism.
  573. */
  574. sscanf(oh->name, "timer%2d", &id);
  575. if (timer_dev_attr)
  576. pdata->timer_capability = timer_dev_attr->timer_capability;
  577. pdata->timer_errata = omap_dm_timer_get_errata();
  578. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  579. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
  580. if (IS_ERR(pdev)) {
  581. pr_err("%s: Can't build omap_device for %s: %s.\n",
  582. __func__, name, oh->name);
  583. ret = -EINVAL;
  584. }
  585. kfree(pdata);
  586. return ret;
  587. }
  588. /**
  589. * omap2_dm_timer_init - top level regular device initialization
  590. *
  591. * Uses dedicated hwmod api to parse through hwmod database for
  592. * given class name and then build and register the timer device.
  593. */
  594. static int __init omap2_dm_timer_init(void)
  595. {
  596. int ret;
  597. /* If dtb is there, the devices will be created dynamically */
  598. if (of_have_populated_dt())
  599. return -ENODEV;
  600. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  601. if (unlikely(ret)) {
  602. pr_err("%s: device registration failed.\n", __func__);
  603. return -EINVAL;
  604. }
  605. return 0;
  606. }
  607. omap_arch_initcall(omap2_dm_timer_init);
  608. /**
  609. * omap2_override_clocksource - clocksource override with user configuration
  610. *
  611. * Allows user to override default clocksource, using kernel parameter
  612. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  613. *
  614. * Note that, here we are using same standard kernel parameter "clocksource=",
  615. * and not introducing any OMAP specific interface.
  616. */
  617. static int __init omap2_override_clocksource(char *str)
  618. {
  619. if (!str)
  620. return 0;
  621. /*
  622. * For OMAP architecture, we only have two options
  623. * - sync_32k (default)
  624. * - gp_timer (sys_clk based)
  625. */
  626. if (!strcmp(str, "gp_timer"))
  627. use_gptimer_clksrc = true;
  628. return 0;
  629. }
  630. early_param("clocksource", omap2_override_clocksource);